1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * JZ47xx SoCs TCU IRQ driver
4*4882a593Smuzhiyun * Copyright (C) 2019 Paul Cercueil <paul@crapouillou.net>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/irqchip.h>
10*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
11*4882a593Smuzhiyun #include <linux/mfd/ingenic-tcu.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/of_irq.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun struct ingenic_tcu {
17*4882a593Smuzhiyun struct regmap *map;
18*4882a593Smuzhiyun struct clk *clk;
19*4882a593Smuzhiyun struct irq_domain *domain;
20*4882a593Smuzhiyun unsigned int nb_parent_irqs;
21*4882a593Smuzhiyun u32 parent_irqs[3];
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
ingenic_tcu_intc_cascade(struct irq_desc * desc)24*4882a593Smuzhiyun static void ingenic_tcu_intc_cascade(struct irq_desc *desc)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun struct irq_chip *irq_chip = irq_data_get_irq_chip(&desc->irq_data);
27*4882a593Smuzhiyun struct irq_domain *domain = irq_desc_get_handler_data(desc);
28*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_get_domain_generic_chip(domain, 0);
29*4882a593Smuzhiyun struct regmap *map = gc->private;
30*4882a593Smuzhiyun uint32_t irq_reg, irq_mask;
31*4882a593Smuzhiyun unsigned int i;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun regmap_read(map, TCU_REG_TFR, &irq_reg);
34*4882a593Smuzhiyun regmap_read(map, TCU_REG_TMR, &irq_mask);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun chained_irq_enter(irq_chip, desc);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun irq_reg &= ~irq_mask;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun for_each_set_bit(i, (unsigned long *)&irq_reg, 32)
41*4882a593Smuzhiyun generic_handle_irq(irq_linear_revmap(domain, i));
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun chained_irq_exit(irq_chip, desc);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
ingenic_tcu_gc_unmask_enable_reg(struct irq_data * d)46*4882a593Smuzhiyun static void ingenic_tcu_gc_unmask_enable_reg(struct irq_data *d)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
49*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
50*4882a593Smuzhiyun struct regmap *map = gc->private;
51*4882a593Smuzhiyun u32 mask = d->mask;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun irq_gc_lock(gc);
54*4882a593Smuzhiyun regmap_write(map, ct->regs.ack, mask);
55*4882a593Smuzhiyun regmap_write(map, ct->regs.enable, mask);
56*4882a593Smuzhiyun *ct->mask_cache |= mask;
57*4882a593Smuzhiyun irq_gc_unlock(gc);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
ingenic_tcu_gc_mask_disable_reg(struct irq_data * d)60*4882a593Smuzhiyun static void ingenic_tcu_gc_mask_disable_reg(struct irq_data *d)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
63*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
64*4882a593Smuzhiyun struct regmap *map = gc->private;
65*4882a593Smuzhiyun u32 mask = d->mask;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun irq_gc_lock(gc);
68*4882a593Smuzhiyun regmap_write(map, ct->regs.disable, mask);
69*4882a593Smuzhiyun *ct->mask_cache &= ~mask;
70*4882a593Smuzhiyun irq_gc_unlock(gc);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
ingenic_tcu_gc_mask_disable_reg_and_ack(struct irq_data * d)73*4882a593Smuzhiyun static void ingenic_tcu_gc_mask_disable_reg_and_ack(struct irq_data *d)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
76*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
77*4882a593Smuzhiyun struct regmap *map = gc->private;
78*4882a593Smuzhiyun u32 mask = d->mask;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun irq_gc_lock(gc);
81*4882a593Smuzhiyun regmap_write(map, ct->regs.ack, mask);
82*4882a593Smuzhiyun regmap_write(map, ct->regs.disable, mask);
83*4882a593Smuzhiyun irq_gc_unlock(gc);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
ingenic_tcu_irq_init(struct device_node * np,struct device_node * parent)86*4882a593Smuzhiyun static int __init ingenic_tcu_irq_init(struct device_node *np,
87*4882a593Smuzhiyun struct device_node *parent)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct irq_chip_generic *gc;
90*4882a593Smuzhiyun struct irq_chip_type *ct;
91*4882a593Smuzhiyun struct ingenic_tcu *tcu;
92*4882a593Smuzhiyun struct regmap *map;
93*4882a593Smuzhiyun unsigned int i;
94*4882a593Smuzhiyun int ret, irqs;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun map = device_node_to_regmap(np);
97*4882a593Smuzhiyun if (IS_ERR(map))
98*4882a593Smuzhiyun return PTR_ERR(map);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun tcu = kzalloc(sizeof(*tcu), GFP_KERNEL);
101*4882a593Smuzhiyun if (!tcu)
102*4882a593Smuzhiyun return -ENOMEM;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun tcu->map = map;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun irqs = of_property_count_elems_of_size(np, "interrupts", sizeof(u32));
107*4882a593Smuzhiyun if (irqs < 0 || irqs > ARRAY_SIZE(tcu->parent_irqs)) {
108*4882a593Smuzhiyun pr_crit("%s: Invalid 'interrupts' property\n", __func__);
109*4882a593Smuzhiyun ret = -EINVAL;
110*4882a593Smuzhiyun goto err_free_tcu;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun tcu->nb_parent_irqs = irqs;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun tcu->domain = irq_domain_add_linear(np, 32, &irq_generic_chip_ops,
116*4882a593Smuzhiyun NULL);
117*4882a593Smuzhiyun if (!tcu->domain) {
118*4882a593Smuzhiyun ret = -ENOMEM;
119*4882a593Smuzhiyun goto err_free_tcu;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun ret = irq_alloc_domain_generic_chips(tcu->domain, 32, 1, "TCU",
123*4882a593Smuzhiyun handle_level_irq, 0,
124*4882a593Smuzhiyun IRQ_NOPROBE | IRQ_LEVEL, 0);
125*4882a593Smuzhiyun if (ret) {
126*4882a593Smuzhiyun pr_crit("%s: Invalid 'interrupts' property\n", __func__);
127*4882a593Smuzhiyun goto out_domain_remove;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun gc = irq_get_domain_generic_chip(tcu->domain, 0);
131*4882a593Smuzhiyun ct = gc->chip_types;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun gc->wake_enabled = IRQ_MSK(32);
134*4882a593Smuzhiyun gc->private = tcu->map;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun ct->regs.disable = TCU_REG_TMSR;
137*4882a593Smuzhiyun ct->regs.enable = TCU_REG_TMCR;
138*4882a593Smuzhiyun ct->regs.ack = TCU_REG_TFCR;
139*4882a593Smuzhiyun ct->chip.irq_unmask = ingenic_tcu_gc_unmask_enable_reg;
140*4882a593Smuzhiyun ct->chip.irq_mask = ingenic_tcu_gc_mask_disable_reg;
141*4882a593Smuzhiyun ct->chip.irq_mask_ack = ingenic_tcu_gc_mask_disable_reg_and_ack;
142*4882a593Smuzhiyun ct->chip.flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_SKIP_SET_WAKE;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Mask all IRQs by default */
145*4882a593Smuzhiyun regmap_write(tcu->map, TCU_REG_TMSR, IRQ_MSK(32));
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun * On JZ4740, timer 0 and timer 1 have their own interrupt line;
149*4882a593Smuzhiyun * timers 2-7 share one interrupt.
150*4882a593Smuzhiyun * On SoCs >= JZ4770, timer 5 has its own interrupt line;
151*4882a593Smuzhiyun * timers 0-4 and 6-7 share one single interrupt.
152*4882a593Smuzhiyun *
153*4882a593Smuzhiyun * To keep things simple, we just register the same handler to
154*4882a593Smuzhiyun * all parent interrupts. The handler will properly detect which
155*4882a593Smuzhiyun * channel fired the interrupt.
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun for (i = 0; i < irqs; i++) {
158*4882a593Smuzhiyun tcu->parent_irqs[i] = irq_of_parse_and_map(np, i);
159*4882a593Smuzhiyun if (!tcu->parent_irqs[i]) {
160*4882a593Smuzhiyun ret = -EINVAL;
161*4882a593Smuzhiyun goto out_unmap_irqs;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun irq_set_chained_handler_and_data(tcu->parent_irqs[i],
165*4882a593Smuzhiyun ingenic_tcu_intc_cascade,
166*4882a593Smuzhiyun tcu->domain);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun out_unmap_irqs:
172*4882a593Smuzhiyun for (; i > 0; i--)
173*4882a593Smuzhiyun irq_dispose_mapping(tcu->parent_irqs[i - 1]);
174*4882a593Smuzhiyun out_domain_remove:
175*4882a593Smuzhiyun irq_domain_remove(tcu->domain);
176*4882a593Smuzhiyun err_free_tcu:
177*4882a593Smuzhiyun kfree(tcu);
178*4882a593Smuzhiyun return ret;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun IRQCHIP_DECLARE(jz4740_tcu_irq, "ingenic,jz4740-tcu", ingenic_tcu_irq_init);
181*4882a593Smuzhiyun IRQCHIP_DECLARE(jz4725b_tcu_irq, "ingenic,jz4725b-tcu", ingenic_tcu_irq_init);
182*4882a593Smuzhiyun IRQCHIP_DECLARE(jz4760_tcu_irq, "ingenic,jz4760-tcu", ingenic_tcu_irq_init);
183*4882a593Smuzhiyun IRQCHIP_DECLARE(jz4770_tcu_irq, "ingenic,jz4770-tcu", ingenic_tcu_irq_init);
184*4882a593Smuzhiyun IRQCHIP_DECLARE(x1000_tcu_irq, "ingenic,x1000-tcu", ingenic_tcu_irq_init);
185