1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright 2017 NXP
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun /* INTMUX Block Diagram
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * ________________
7*4882a593Smuzhiyun * interrupt source # 0 +---->| |
8*4882a593Smuzhiyun * | | |
9*4882a593Smuzhiyun * interrupt source # 1 +++-->| |
10*4882a593Smuzhiyun * ... | | | channel # 0 |--------->interrupt out # 0
11*4882a593Smuzhiyun * ... | | | |
12*4882a593Smuzhiyun * ... | | | |
13*4882a593Smuzhiyun * interrupt source # X-1 +++-->|________________|
14*4882a593Smuzhiyun * | | |
15*4882a593Smuzhiyun * | | |
16*4882a593Smuzhiyun * | | | ________________
17*4882a593Smuzhiyun * +---->| |
18*4882a593Smuzhiyun * | | | | |
19*4882a593Smuzhiyun * | +-->| |
20*4882a593Smuzhiyun * | | | | channel # 1 |--------->interrupt out # 1
21*4882a593Smuzhiyun * | | +>| |
22*4882a593Smuzhiyun * | | | | |
23*4882a593Smuzhiyun * | | | |________________|
24*4882a593Smuzhiyun * | | |
25*4882a593Smuzhiyun * | | |
26*4882a593Smuzhiyun * | | | ...
27*4882a593Smuzhiyun * | | | ...
28*4882a593Smuzhiyun * | | |
29*4882a593Smuzhiyun * | | | ________________
30*4882a593Smuzhiyun * +---->| |
31*4882a593Smuzhiyun * | | | |
32*4882a593Smuzhiyun * +-->| |
33*4882a593Smuzhiyun * | | channel # N |--------->interrupt out # N
34*4882a593Smuzhiyun * +>| |
35*4882a593Smuzhiyun * | |
36*4882a593Smuzhiyun * |________________|
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun *
39*4882a593Smuzhiyun * N: Interrupt Channel Instance Number (N=7)
40*4882a593Smuzhiyun * X: Interrupt Source Number for each channel (X=32)
41*4882a593Smuzhiyun *
42*4882a593Smuzhiyun * The INTMUX interrupt multiplexer has 8 channels, each channel receives 32
43*4882a593Smuzhiyun * interrupt sources and generates 1 interrupt output.
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #include <linux/clk.h>
48*4882a593Smuzhiyun #include <linux/interrupt.h>
49*4882a593Smuzhiyun #include <linux/irq.h>
50*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
51*4882a593Smuzhiyun #include <linux/irqdomain.h>
52*4882a593Smuzhiyun #include <linux/kernel.h>
53*4882a593Smuzhiyun #include <linux/of_irq.h>
54*4882a593Smuzhiyun #include <linux/of_platform.h>
55*4882a593Smuzhiyun #include <linux/spinlock.h>
56*4882a593Smuzhiyun #include <linux/pm_runtime.h>
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define CHANIER(n) (0x10 + (0x40 * n))
59*4882a593Smuzhiyun #define CHANIPR(n) (0x20 + (0x40 * n))
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define CHAN_MAX_NUM 0x8
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun struct intmux_irqchip_data {
64*4882a593Smuzhiyun struct irq_chip chip;
65*4882a593Smuzhiyun u32 saved_reg;
66*4882a593Smuzhiyun int chanidx;
67*4882a593Smuzhiyun int irq;
68*4882a593Smuzhiyun struct irq_domain *domain;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct intmux_data {
72*4882a593Smuzhiyun raw_spinlock_t lock;
73*4882a593Smuzhiyun void __iomem *regs;
74*4882a593Smuzhiyun struct clk *ipg_clk;
75*4882a593Smuzhiyun int channum;
76*4882a593Smuzhiyun struct intmux_irqchip_data irqchip_data[];
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
imx_intmux_irq_mask(struct irq_data * d)79*4882a593Smuzhiyun static void imx_intmux_irq_mask(struct irq_data *d)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct intmux_irqchip_data *irqchip_data = d->chip_data;
82*4882a593Smuzhiyun int idx = irqchip_data->chanidx;
83*4882a593Smuzhiyun struct intmux_data *data = container_of(irqchip_data, struct intmux_data,
84*4882a593Smuzhiyun irqchip_data[idx]);
85*4882a593Smuzhiyun unsigned long flags;
86*4882a593Smuzhiyun void __iomem *reg;
87*4882a593Smuzhiyun u32 val;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun raw_spin_lock_irqsave(&data->lock, flags);
90*4882a593Smuzhiyun reg = data->regs + CHANIER(idx);
91*4882a593Smuzhiyun val = readl_relaxed(reg);
92*4882a593Smuzhiyun /* disable the interrupt source of this channel */
93*4882a593Smuzhiyun val &= ~BIT(d->hwirq);
94*4882a593Smuzhiyun writel_relaxed(val, reg);
95*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&data->lock, flags);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
imx_intmux_irq_unmask(struct irq_data * d)98*4882a593Smuzhiyun static void imx_intmux_irq_unmask(struct irq_data *d)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct intmux_irqchip_data *irqchip_data = d->chip_data;
101*4882a593Smuzhiyun int idx = irqchip_data->chanidx;
102*4882a593Smuzhiyun struct intmux_data *data = container_of(irqchip_data, struct intmux_data,
103*4882a593Smuzhiyun irqchip_data[idx]);
104*4882a593Smuzhiyun unsigned long flags;
105*4882a593Smuzhiyun void __iomem *reg;
106*4882a593Smuzhiyun u32 val;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun raw_spin_lock_irqsave(&data->lock, flags);
109*4882a593Smuzhiyun reg = data->regs + CHANIER(idx);
110*4882a593Smuzhiyun val = readl_relaxed(reg);
111*4882a593Smuzhiyun /* enable the interrupt source of this channel */
112*4882a593Smuzhiyun val |= BIT(d->hwirq);
113*4882a593Smuzhiyun writel_relaxed(val, reg);
114*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&data->lock, flags);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static struct irq_chip imx_intmux_irq_chip = {
118*4882a593Smuzhiyun .name = "intmux",
119*4882a593Smuzhiyun .irq_mask = imx_intmux_irq_mask,
120*4882a593Smuzhiyun .irq_unmask = imx_intmux_irq_unmask,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
imx_intmux_irq_map(struct irq_domain * h,unsigned int irq,irq_hw_number_t hwirq)123*4882a593Smuzhiyun static int imx_intmux_irq_map(struct irq_domain *h, unsigned int irq,
124*4882a593Smuzhiyun irq_hw_number_t hwirq)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct intmux_irqchip_data *data = h->host_data;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun irq_set_chip_data(irq, data);
129*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &data->chip, handle_level_irq);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
imx_intmux_irq_xlate(struct irq_domain * d,struct device_node * node,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)134*4882a593Smuzhiyun static int imx_intmux_irq_xlate(struct irq_domain *d, struct device_node *node,
135*4882a593Smuzhiyun const u32 *intspec, unsigned int intsize,
136*4882a593Smuzhiyun unsigned long *out_hwirq, unsigned int *out_type)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct intmux_irqchip_data *irqchip_data = d->host_data;
139*4882a593Smuzhiyun int idx = irqchip_data->chanidx;
140*4882a593Smuzhiyun struct intmux_data *data = container_of(irqchip_data, struct intmux_data,
141*4882a593Smuzhiyun irqchip_data[idx]);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * two cells needed in interrupt specifier:
145*4882a593Smuzhiyun * the 1st cell: hw interrupt number
146*4882a593Smuzhiyun * the 2nd cell: channel index
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun if (WARN_ON(intsize != 2))
149*4882a593Smuzhiyun return -EINVAL;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if (WARN_ON(intspec[1] >= data->channum))
152*4882a593Smuzhiyun return -EINVAL;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun *out_hwirq = intspec[0];
155*4882a593Smuzhiyun *out_type = IRQ_TYPE_LEVEL_HIGH;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
imx_intmux_irq_select(struct irq_domain * d,struct irq_fwspec * fwspec,enum irq_domain_bus_token bus_token)160*4882a593Smuzhiyun static int imx_intmux_irq_select(struct irq_domain *d, struct irq_fwspec *fwspec,
161*4882a593Smuzhiyun enum irq_domain_bus_token bus_token)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct intmux_irqchip_data *irqchip_data = d->host_data;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* Not for us */
166*4882a593Smuzhiyun if (fwspec->fwnode != d->fwnode)
167*4882a593Smuzhiyun return false;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return irqchip_data->chanidx == fwspec->param[1];
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static const struct irq_domain_ops imx_intmux_domain_ops = {
173*4882a593Smuzhiyun .map = imx_intmux_irq_map,
174*4882a593Smuzhiyun .xlate = imx_intmux_irq_xlate,
175*4882a593Smuzhiyun .select = imx_intmux_irq_select,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
imx_intmux_irq_handler(struct irq_desc * desc)178*4882a593Smuzhiyun static void imx_intmux_irq_handler(struct irq_desc *desc)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct intmux_irqchip_data *irqchip_data = irq_desc_get_handler_data(desc);
181*4882a593Smuzhiyun int idx = irqchip_data->chanidx;
182*4882a593Smuzhiyun struct intmux_data *data = container_of(irqchip_data, struct intmux_data,
183*4882a593Smuzhiyun irqchip_data[idx]);
184*4882a593Smuzhiyun unsigned long irqstat;
185*4882a593Smuzhiyun int pos, virq;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun chained_irq_enter(irq_desc_get_chip(desc), desc);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* read the interrupt source pending status of this channel */
190*4882a593Smuzhiyun irqstat = readl_relaxed(data->regs + CHANIPR(idx));
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun for_each_set_bit(pos, &irqstat, 32) {
193*4882a593Smuzhiyun virq = irq_find_mapping(irqchip_data->domain, pos);
194*4882a593Smuzhiyun if (virq)
195*4882a593Smuzhiyun generic_handle_irq(virq);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun chained_irq_exit(irq_desc_get_chip(desc), desc);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
imx_intmux_probe(struct platform_device * pdev)201*4882a593Smuzhiyun static int imx_intmux_probe(struct platform_device *pdev)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
204*4882a593Smuzhiyun struct irq_domain *domain;
205*4882a593Smuzhiyun struct intmux_data *data;
206*4882a593Smuzhiyun int channum;
207*4882a593Smuzhiyun int i, ret;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun channum = platform_irq_count(pdev);
210*4882a593Smuzhiyun if (channum == -EPROBE_DEFER) {
211*4882a593Smuzhiyun return -EPROBE_DEFER;
212*4882a593Smuzhiyun } else if (channum > CHAN_MAX_NUM) {
213*4882a593Smuzhiyun dev_err(&pdev->dev, "supports up to %d multiplex channels\n",
214*4882a593Smuzhiyun CHAN_MAX_NUM);
215*4882a593Smuzhiyun return -EINVAL;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun data = devm_kzalloc(&pdev->dev, struct_size(data, irqchip_data, channum), GFP_KERNEL);
219*4882a593Smuzhiyun if (!data)
220*4882a593Smuzhiyun return -ENOMEM;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun data->regs = devm_platform_ioremap_resource(pdev, 0);
223*4882a593Smuzhiyun if (IS_ERR(data->regs)) {
224*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to initialize reg\n");
225*4882a593Smuzhiyun return PTR_ERR(data->regs);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun data->ipg_clk = devm_clk_get(&pdev->dev, "ipg");
229*4882a593Smuzhiyun if (IS_ERR(data->ipg_clk))
230*4882a593Smuzhiyun return dev_err_probe(&pdev->dev, PTR_ERR(data->ipg_clk),
231*4882a593Smuzhiyun "failed to get ipg clk\n");
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun data->channum = channum;
234*4882a593Smuzhiyun raw_spin_lock_init(&data->lock);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun pm_runtime_get_noresume(&pdev->dev);
237*4882a593Smuzhiyun pm_runtime_set_active(&pdev->dev);
238*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun ret = clk_prepare_enable(data->ipg_clk);
241*4882a593Smuzhiyun if (ret) {
242*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable ipg clk: %d\n", ret);
243*4882a593Smuzhiyun return ret;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun for (i = 0; i < channum; i++) {
247*4882a593Smuzhiyun data->irqchip_data[i].chip = imx_intmux_irq_chip;
248*4882a593Smuzhiyun data->irqchip_data[i].chip.parent_device = &pdev->dev;
249*4882a593Smuzhiyun data->irqchip_data[i].chanidx = i;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun data->irqchip_data[i].irq = irq_of_parse_and_map(np, i);
252*4882a593Smuzhiyun if (data->irqchip_data[i].irq <= 0) {
253*4882a593Smuzhiyun ret = -EINVAL;
254*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get irq\n");
255*4882a593Smuzhiyun goto out;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun domain = irq_domain_add_linear(np, 32, &imx_intmux_domain_ops,
259*4882a593Smuzhiyun &data->irqchip_data[i]);
260*4882a593Smuzhiyun if (!domain) {
261*4882a593Smuzhiyun ret = -ENOMEM;
262*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to create IRQ domain\n");
263*4882a593Smuzhiyun goto out;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun data->irqchip_data[i].domain = domain;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* disable all interrupt sources of this channel firstly */
268*4882a593Smuzhiyun writel_relaxed(0, data->regs + CHANIER(i));
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun irq_set_chained_handler_and_data(data->irqchip_data[i].irq,
271*4882a593Smuzhiyun imx_intmux_irq_handler,
272*4882a593Smuzhiyun &data->irqchip_data[i]);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * Let pm_runtime_put() disable clock.
279*4882a593Smuzhiyun * If CONFIG_PM is not enabled, the clock will stay powered.
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun pm_runtime_put(&pdev->dev);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun out:
285*4882a593Smuzhiyun clk_disable_unprepare(data->ipg_clk);
286*4882a593Smuzhiyun return ret;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
imx_intmux_remove(struct platform_device * pdev)289*4882a593Smuzhiyun static int imx_intmux_remove(struct platform_device *pdev)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun struct intmux_data *data = platform_get_drvdata(pdev);
292*4882a593Smuzhiyun int i;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun for (i = 0; i < data->channum; i++) {
295*4882a593Smuzhiyun /* disable all interrupt sources of this channel */
296*4882a593Smuzhiyun writel_relaxed(0, data->regs + CHANIER(i));
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun irq_set_chained_handler_and_data(data->irqchip_data[i].irq,
299*4882a593Smuzhiyun NULL, NULL);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun irq_domain_remove(data->irqchip_data[i].domain);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #ifdef CONFIG_PM
imx_intmux_runtime_suspend(struct device * dev)310*4882a593Smuzhiyun static int imx_intmux_runtime_suspend(struct device *dev)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun struct intmux_data *data = dev_get_drvdata(dev);
313*4882a593Smuzhiyun struct intmux_irqchip_data *irqchip_data;
314*4882a593Smuzhiyun int i;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun for (i = 0; i < data->channum; i++) {
317*4882a593Smuzhiyun irqchip_data = &data->irqchip_data[i];
318*4882a593Smuzhiyun irqchip_data->saved_reg = readl_relaxed(data->regs + CHANIER(i));
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun clk_disable_unprepare(data->ipg_clk);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
imx_intmux_runtime_resume(struct device * dev)326*4882a593Smuzhiyun static int imx_intmux_runtime_resume(struct device *dev)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun struct intmux_data *data = dev_get_drvdata(dev);
329*4882a593Smuzhiyun struct intmux_irqchip_data *irqchip_data;
330*4882a593Smuzhiyun int ret, i;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun ret = clk_prepare_enable(data->ipg_clk);
333*4882a593Smuzhiyun if (ret) {
334*4882a593Smuzhiyun dev_err(dev, "failed to enable ipg clk: %d\n", ret);
335*4882a593Smuzhiyun return ret;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun for (i = 0; i < data->channum; i++) {
339*4882a593Smuzhiyun irqchip_data = &data->irqchip_data[i];
340*4882a593Smuzhiyun writel_relaxed(irqchip_data->saved_reg, data->regs + CHANIER(i));
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun #endif
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun static const struct dev_pm_ops imx_intmux_pm_ops = {
348*4882a593Smuzhiyun SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
349*4882a593Smuzhiyun pm_runtime_force_resume)
350*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(imx_intmux_runtime_suspend,
351*4882a593Smuzhiyun imx_intmux_runtime_resume, NULL)
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static const struct of_device_id imx_intmux_id[] = {
355*4882a593Smuzhiyun { .compatible = "fsl,imx-intmux", },
356*4882a593Smuzhiyun { /* sentinel */ },
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static struct platform_driver imx_intmux_driver = {
360*4882a593Smuzhiyun .driver = {
361*4882a593Smuzhiyun .name = "imx-intmux",
362*4882a593Smuzhiyun .of_match_table = imx_intmux_id,
363*4882a593Smuzhiyun .pm = &imx_intmux_pm_ops,
364*4882a593Smuzhiyun },
365*4882a593Smuzhiyun .probe = imx_intmux_probe,
366*4882a593Smuzhiyun .remove = imx_intmux_remove,
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun builtin_platform_driver(imx_intmux_driver);
369