1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/of_address.h>
7*4882a593Smuzhiyun #include <linux/of_irq.h>
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/irqchip.h>
10*4882a593Smuzhiyun #include <linux/syscore_ops.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define IMR_NUM 4
13*4882a593Smuzhiyun #define GPC_MAX_IRQS (IMR_NUM * 32)
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define GPC_IMR1_CORE0 0x30
16*4882a593Smuzhiyun #define GPC_IMR1_CORE1 0x40
17*4882a593Smuzhiyun #define GPC_IMR1_CORE2 0x1c0
18*4882a593Smuzhiyun #define GPC_IMR1_CORE3 0x1d0
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct gpcv2_irqchip_data {
22*4882a593Smuzhiyun struct raw_spinlock rlock;
23*4882a593Smuzhiyun void __iomem *gpc_base;
24*4882a593Smuzhiyun u32 wakeup_sources[IMR_NUM];
25*4882a593Smuzhiyun u32 saved_irq_mask[IMR_NUM];
26*4882a593Smuzhiyun u32 cpu2wakeup;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static struct gpcv2_irqchip_data *imx_gpcv2_instance;
30*4882a593Smuzhiyun
gpcv2_idx_to_reg(struct gpcv2_irqchip_data * cd,int i)31*4882a593Smuzhiyun static void __iomem *gpcv2_idx_to_reg(struct gpcv2_irqchip_data *cd, int i)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun return cd->gpc_base + cd->cpu2wakeup + i * 4;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
gpcv2_wakeup_source_save(void)36*4882a593Smuzhiyun static int gpcv2_wakeup_source_save(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct gpcv2_irqchip_data *cd;
39*4882a593Smuzhiyun void __iomem *reg;
40*4882a593Smuzhiyun int i;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun cd = imx_gpcv2_instance;
43*4882a593Smuzhiyun if (!cd)
44*4882a593Smuzhiyun return 0;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun for (i = 0; i < IMR_NUM; i++) {
47*4882a593Smuzhiyun reg = gpcv2_idx_to_reg(cd, i);
48*4882a593Smuzhiyun cd->saved_irq_mask[i] = readl_relaxed(reg);
49*4882a593Smuzhiyun writel_relaxed(cd->wakeup_sources[i], reg);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
gpcv2_wakeup_source_restore(void)55*4882a593Smuzhiyun static void gpcv2_wakeup_source_restore(void)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun struct gpcv2_irqchip_data *cd;
58*4882a593Smuzhiyun int i;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun cd = imx_gpcv2_instance;
61*4882a593Smuzhiyun if (!cd)
62*4882a593Smuzhiyun return;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun for (i = 0; i < IMR_NUM; i++)
65*4882a593Smuzhiyun writel_relaxed(cd->saved_irq_mask[i], gpcv2_idx_to_reg(cd, i));
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static struct syscore_ops imx_gpcv2_syscore_ops = {
69*4882a593Smuzhiyun .suspend = gpcv2_wakeup_source_save,
70*4882a593Smuzhiyun .resume = gpcv2_wakeup_source_restore,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
imx_gpcv2_irq_set_wake(struct irq_data * d,unsigned int on)73*4882a593Smuzhiyun static int imx_gpcv2_irq_set_wake(struct irq_data *d, unsigned int on)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct gpcv2_irqchip_data *cd = d->chip_data;
76*4882a593Smuzhiyun unsigned int idx = d->hwirq / 32;
77*4882a593Smuzhiyun unsigned long flags;
78*4882a593Smuzhiyun u32 mask, val;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun raw_spin_lock_irqsave(&cd->rlock, flags);
81*4882a593Smuzhiyun mask = BIT(d->hwirq % 32);
82*4882a593Smuzhiyun val = cd->wakeup_sources[idx];
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun cd->wakeup_sources[idx] = on ? (val & ~mask) : (val | mask);
85*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&cd->rlock, flags);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun * Do *not* call into the parent, as the GIC doesn't have any
89*4882a593Smuzhiyun * wake-up facility...
90*4882a593Smuzhiyun */
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
imx_gpcv2_irq_unmask(struct irq_data * d)95*4882a593Smuzhiyun static void imx_gpcv2_irq_unmask(struct irq_data *d)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun struct gpcv2_irqchip_data *cd = d->chip_data;
98*4882a593Smuzhiyun void __iomem *reg;
99*4882a593Smuzhiyun u32 val;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun raw_spin_lock(&cd->rlock);
102*4882a593Smuzhiyun reg = gpcv2_idx_to_reg(cd, d->hwirq / 32);
103*4882a593Smuzhiyun val = readl_relaxed(reg);
104*4882a593Smuzhiyun val &= ~BIT(d->hwirq % 32);
105*4882a593Smuzhiyun writel_relaxed(val, reg);
106*4882a593Smuzhiyun raw_spin_unlock(&cd->rlock);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun irq_chip_unmask_parent(d);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
imx_gpcv2_irq_mask(struct irq_data * d)111*4882a593Smuzhiyun static void imx_gpcv2_irq_mask(struct irq_data *d)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct gpcv2_irqchip_data *cd = d->chip_data;
114*4882a593Smuzhiyun void __iomem *reg;
115*4882a593Smuzhiyun u32 val;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun raw_spin_lock(&cd->rlock);
118*4882a593Smuzhiyun reg = gpcv2_idx_to_reg(cd, d->hwirq / 32);
119*4882a593Smuzhiyun val = readl_relaxed(reg);
120*4882a593Smuzhiyun val |= BIT(d->hwirq % 32);
121*4882a593Smuzhiyun writel_relaxed(val, reg);
122*4882a593Smuzhiyun raw_spin_unlock(&cd->rlock);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun irq_chip_mask_parent(d);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static struct irq_chip gpcv2_irqchip_data_chip = {
128*4882a593Smuzhiyun .name = "GPCv2",
129*4882a593Smuzhiyun .irq_eoi = irq_chip_eoi_parent,
130*4882a593Smuzhiyun .irq_mask = imx_gpcv2_irq_mask,
131*4882a593Smuzhiyun .irq_unmask = imx_gpcv2_irq_unmask,
132*4882a593Smuzhiyun .irq_set_wake = imx_gpcv2_irq_set_wake,
133*4882a593Smuzhiyun .irq_retrigger = irq_chip_retrigger_hierarchy,
134*4882a593Smuzhiyun .irq_set_type = irq_chip_set_type_parent,
135*4882a593Smuzhiyun #ifdef CONFIG_SMP
136*4882a593Smuzhiyun .irq_set_affinity = irq_chip_set_affinity_parent,
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
imx_gpcv2_domain_translate(struct irq_domain * d,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)140*4882a593Smuzhiyun static int imx_gpcv2_domain_translate(struct irq_domain *d,
141*4882a593Smuzhiyun struct irq_fwspec *fwspec,
142*4882a593Smuzhiyun unsigned long *hwirq,
143*4882a593Smuzhiyun unsigned int *type)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun if (is_of_node(fwspec->fwnode)) {
146*4882a593Smuzhiyun if (fwspec->param_count != 3)
147*4882a593Smuzhiyun return -EINVAL;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* No PPI should point to this domain */
150*4882a593Smuzhiyun if (fwspec->param[0] != 0)
151*4882a593Smuzhiyun return -EINVAL;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun *hwirq = fwspec->param[1];
154*4882a593Smuzhiyun *type = fwspec->param[2];
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return -EINVAL;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
imx_gpcv2_domain_alloc(struct irq_domain * domain,unsigned int irq,unsigned int nr_irqs,void * data)161*4882a593Smuzhiyun static int imx_gpcv2_domain_alloc(struct irq_domain *domain,
162*4882a593Smuzhiyun unsigned int irq, unsigned int nr_irqs,
163*4882a593Smuzhiyun void *data)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct irq_fwspec *fwspec = data;
166*4882a593Smuzhiyun struct irq_fwspec parent_fwspec;
167*4882a593Smuzhiyun irq_hw_number_t hwirq;
168*4882a593Smuzhiyun unsigned int type;
169*4882a593Smuzhiyun int err;
170*4882a593Smuzhiyun int i;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun err = imx_gpcv2_domain_translate(domain, fwspec, &hwirq, &type);
173*4882a593Smuzhiyun if (err)
174*4882a593Smuzhiyun return err;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (hwirq >= GPC_MAX_IRQS)
177*4882a593Smuzhiyun return -EINVAL;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++) {
180*4882a593Smuzhiyun irq_domain_set_hwirq_and_chip(domain, irq + i, hwirq + i,
181*4882a593Smuzhiyun &gpcv2_irqchip_data_chip, domain->host_data);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun parent_fwspec = *fwspec;
185*4882a593Smuzhiyun parent_fwspec.fwnode = domain->parent->fwnode;
186*4882a593Smuzhiyun return irq_domain_alloc_irqs_parent(domain, irq, nr_irqs,
187*4882a593Smuzhiyun &parent_fwspec);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static const struct irq_domain_ops gpcv2_irqchip_data_domain_ops = {
191*4882a593Smuzhiyun .translate = imx_gpcv2_domain_translate,
192*4882a593Smuzhiyun .alloc = imx_gpcv2_domain_alloc,
193*4882a593Smuzhiyun .free = irq_domain_free_irqs_common,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static const struct of_device_id gpcv2_of_match[] = {
197*4882a593Smuzhiyun { .compatible = "fsl,imx7d-gpc", .data = (const void *) 2 },
198*4882a593Smuzhiyun { .compatible = "fsl,imx8mq-gpc", .data = (const void *) 4 },
199*4882a593Smuzhiyun { /* END */ }
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
imx_gpcv2_irqchip_init(struct device_node * node,struct device_node * parent)202*4882a593Smuzhiyun static int __init imx_gpcv2_irqchip_init(struct device_node *node,
203*4882a593Smuzhiyun struct device_node *parent)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct irq_domain *parent_domain, *domain;
206*4882a593Smuzhiyun struct gpcv2_irqchip_data *cd;
207*4882a593Smuzhiyun const struct of_device_id *id;
208*4882a593Smuzhiyun unsigned long core_num;
209*4882a593Smuzhiyun int i;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (!parent) {
212*4882a593Smuzhiyun pr_err("%pOF: no parent, giving up\n", node);
213*4882a593Smuzhiyun return -ENODEV;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun id = of_match_node(gpcv2_of_match, node);
217*4882a593Smuzhiyun if (!id) {
218*4882a593Smuzhiyun pr_err("%pOF: unknown compatibility string\n", node);
219*4882a593Smuzhiyun return -ENODEV;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun core_num = (unsigned long)id->data;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun parent_domain = irq_find_host(parent);
225*4882a593Smuzhiyun if (!parent_domain) {
226*4882a593Smuzhiyun pr_err("%pOF: unable to get parent domain\n", node);
227*4882a593Smuzhiyun return -ENXIO;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun cd = kzalloc(sizeof(struct gpcv2_irqchip_data), GFP_KERNEL);
231*4882a593Smuzhiyun if (!cd) {
232*4882a593Smuzhiyun pr_err("%pOF: kzalloc failed!\n", node);
233*4882a593Smuzhiyun return -ENOMEM;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun raw_spin_lock_init(&cd->rlock);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun cd->gpc_base = of_iomap(node, 0);
239*4882a593Smuzhiyun if (!cd->gpc_base) {
240*4882a593Smuzhiyun pr_err("%pOF: unable to map gpc registers\n", node);
241*4882a593Smuzhiyun kfree(cd);
242*4882a593Smuzhiyun return -ENOMEM;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun domain = irq_domain_add_hierarchy(parent_domain, 0, GPC_MAX_IRQS,
246*4882a593Smuzhiyun node, &gpcv2_irqchip_data_domain_ops, cd);
247*4882a593Smuzhiyun if (!domain) {
248*4882a593Smuzhiyun iounmap(cd->gpc_base);
249*4882a593Smuzhiyun kfree(cd);
250*4882a593Smuzhiyun return -ENOMEM;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun irq_set_default_host(domain);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Initially mask all interrupts */
255*4882a593Smuzhiyun for (i = 0; i < IMR_NUM; i++) {
256*4882a593Smuzhiyun void __iomem *reg = cd->gpc_base + i * 4;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun switch (core_num) {
259*4882a593Smuzhiyun case 4:
260*4882a593Smuzhiyun writel_relaxed(~0, reg + GPC_IMR1_CORE2);
261*4882a593Smuzhiyun writel_relaxed(~0, reg + GPC_IMR1_CORE3);
262*4882a593Smuzhiyun fallthrough;
263*4882a593Smuzhiyun case 2:
264*4882a593Smuzhiyun writel_relaxed(~0, reg + GPC_IMR1_CORE0);
265*4882a593Smuzhiyun writel_relaxed(~0, reg + GPC_IMR1_CORE1);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun cd->wakeup_sources[i] = ~0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Let CORE0 as the default CPU to wake up by GPC */
271*4882a593Smuzhiyun cd->cpu2wakeup = GPC_IMR1_CORE0;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun * Due to hardware design failure, need to make sure GPR
275*4882a593Smuzhiyun * interrupt(#32) is unmasked during RUN mode to avoid entering
276*4882a593Smuzhiyun * DSM by mistake.
277*4882a593Smuzhiyun */
278*4882a593Smuzhiyun writel_relaxed(~0x1, cd->gpc_base + cd->cpu2wakeup);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun imx_gpcv2_instance = cd;
281*4882a593Smuzhiyun register_syscore_ops(&imx_gpcv2_syscore_ops);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun * Clear the OF_POPULATED flag set in of_irq_init so that
285*4882a593Smuzhiyun * later the GPC power domain driver will not be skipped.
286*4882a593Smuzhiyun */
287*4882a593Smuzhiyun of_node_clear_flag(node, OF_POPULATED);
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun IRQCHIP_DECLARE(imx_gpcv2_imx7d, "fsl,imx7d-gpc", imx_gpcv2_irqchip_init);
292*4882a593Smuzhiyun IRQCHIP_DECLARE(imx_gpcv2_imx8mq, "fsl,imx8mq-gpc", imx_gpcv2_irqchip_init);
293