xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-gic-v2m.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ARM GIC v2m MSI(-X) support
4*4882a593Smuzhiyun  * Support for Message Signaled Interrupts for systems that
5*4882a593Smuzhiyun  * implement ARM Generic Interrupt Controller: GICv2m.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2014 Advanced Micro Devices, Inc.
8*4882a593Smuzhiyun  * Authors: Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
9*4882a593Smuzhiyun  *	    Harish Kasiviswanathan <harish.kasiviswanathan@amd.com>
10*4882a593Smuzhiyun  *	    Brandon Anderson <brandon.anderson@amd.com>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define pr_fmt(fmt) "GICv2m: " fmt
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/acpi.h>
16*4882a593Smuzhiyun #include <linux/dma-iommu.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/irqdomain.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/pci.h>
21*4882a593Smuzhiyun #include <linux/msi.h>
22*4882a593Smuzhiyun #include <linux/of_address.h>
23*4882a593Smuzhiyun #include <linux/of_pci.h>
24*4882a593Smuzhiyun #include <linux/slab.h>
25*4882a593Smuzhiyun #include <linux/spinlock.h>
26*4882a593Smuzhiyun #include <linux/irqchip/arm-gic.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * MSI_TYPER:
30*4882a593Smuzhiyun *     [31:26] Reserved
31*4882a593Smuzhiyun *     [25:16] lowest SPI assigned to MSI
32*4882a593Smuzhiyun *     [15:10] Reserved
33*4882a593Smuzhiyun *     [9:0]   Numer of SPIs assigned to MSI
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun #define V2M_MSI_TYPER		       0x008
36*4882a593Smuzhiyun #define V2M_MSI_TYPER_BASE_SHIFT       16
37*4882a593Smuzhiyun #define V2M_MSI_TYPER_BASE_MASK	       0x3FF
38*4882a593Smuzhiyun #define V2M_MSI_TYPER_NUM_MASK	       0x3FF
39*4882a593Smuzhiyun #define V2M_MSI_SETSPI_NS	       0x040
40*4882a593Smuzhiyun #define V2M_MIN_SPI		       32
41*4882a593Smuzhiyun #define V2M_MAX_SPI		       1019
42*4882a593Smuzhiyun #define V2M_MSI_IIDR		       0xFCC
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define V2M_MSI_TYPER_BASE_SPI(x)      \
45*4882a593Smuzhiyun 	       (((x) >> V2M_MSI_TYPER_BASE_SHIFT) & V2M_MSI_TYPER_BASE_MASK)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define V2M_MSI_TYPER_NUM_SPI(x)       ((x) & V2M_MSI_TYPER_NUM_MASK)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* APM X-Gene with GICv2m MSI_IIDR register value */
50*4882a593Smuzhiyun #define XGENE_GICV2M_MSI_IIDR		0x06000170
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Broadcom NS2 GICv2m MSI_IIDR register value */
53*4882a593Smuzhiyun #define BCM_NS2_GICV2M_MSI_IIDR		0x0000013f
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* List of flags for specific v2m implementation */
56*4882a593Smuzhiyun #define GICV2M_NEEDS_SPI_OFFSET		0x00000001
57*4882a593Smuzhiyun #define GICV2M_GRAVITON_ADDRESS_ONLY	0x00000002
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static LIST_HEAD(v2m_nodes);
60*4882a593Smuzhiyun static DEFINE_SPINLOCK(v2m_lock);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct v2m_data {
63*4882a593Smuzhiyun 	struct list_head entry;
64*4882a593Smuzhiyun 	struct fwnode_handle *fwnode;
65*4882a593Smuzhiyun 	struct resource res;	/* GICv2m resource */
66*4882a593Smuzhiyun 	void __iomem *base;	/* GICv2m virt address */
67*4882a593Smuzhiyun 	u32 spi_start;		/* The SPI number that MSIs start */
68*4882a593Smuzhiyun 	u32 nr_spis;		/* The number of SPIs for MSIs */
69*4882a593Smuzhiyun 	u32 spi_offset;		/* offset to be subtracted from SPI number */
70*4882a593Smuzhiyun 	unsigned long *bm;	/* MSI vector bitmap */
71*4882a593Smuzhiyun 	u32 flags;		/* v2m flags for specific implementation */
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
gicv2m_mask_msi_irq(struct irq_data * d)74*4882a593Smuzhiyun static void gicv2m_mask_msi_irq(struct irq_data *d)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	pci_msi_mask_irq(d);
77*4882a593Smuzhiyun 	irq_chip_mask_parent(d);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
gicv2m_unmask_msi_irq(struct irq_data * d)80*4882a593Smuzhiyun static void gicv2m_unmask_msi_irq(struct irq_data *d)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	pci_msi_unmask_irq(d);
83*4882a593Smuzhiyun 	irq_chip_unmask_parent(d);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static struct irq_chip gicv2m_msi_irq_chip = {
87*4882a593Smuzhiyun 	.name			= "MSI",
88*4882a593Smuzhiyun 	.irq_mask		= gicv2m_mask_msi_irq,
89*4882a593Smuzhiyun 	.irq_unmask		= gicv2m_unmask_msi_irq,
90*4882a593Smuzhiyun 	.irq_eoi		= irq_chip_eoi_parent,
91*4882a593Smuzhiyun 	.irq_write_msi_msg	= pci_msi_domain_write_msg,
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun static struct msi_domain_info gicv2m_msi_domain_info = {
95*4882a593Smuzhiyun 	.flags	= (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
96*4882a593Smuzhiyun 		   MSI_FLAG_PCI_MSIX | MSI_FLAG_MULTI_PCI_MSI),
97*4882a593Smuzhiyun 	.chip	= &gicv2m_msi_irq_chip,
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
gicv2m_get_msi_addr(struct v2m_data * v2m,int hwirq)100*4882a593Smuzhiyun static phys_addr_t gicv2m_get_msi_addr(struct v2m_data *v2m, int hwirq)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	if (v2m->flags & GICV2M_GRAVITON_ADDRESS_ONLY)
103*4882a593Smuzhiyun 		return v2m->res.start | ((hwirq - 32) << 3);
104*4882a593Smuzhiyun 	else
105*4882a593Smuzhiyun 		return v2m->res.start + V2M_MSI_SETSPI_NS;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
gicv2m_compose_msi_msg(struct irq_data * data,struct msi_msg * msg)108*4882a593Smuzhiyun static void gicv2m_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct v2m_data *v2m = irq_data_get_irq_chip_data(data);
111*4882a593Smuzhiyun 	phys_addr_t addr = gicv2m_get_msi_addr(v2m, data->hwirq);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	msg->address_hi = upper_32_bits(addr);
114*4882a593Smuzhiyun 	msg->address_lo = lower_32_bits(addr);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	if (v2m->flags & GICV2M_GRAVITON_ADDRESS_ONLY)
117*4882a593Smuzhiyun 		msg->data = 0;
118*4882a593Smuzhiyun 	else
119*4882a593Smuzhiyun 		msg->data = data->hwirq;
120*4882a593Smuzhiyun 	if (v2m->flags & GICV2M_NEEDS_SPI_OFFSET)
121*4882a593Smuzhiyun 		msg->data -= v2m->spi_offset;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	iommu_dma_compose_msi_msg(irq_data_get_msi_desc(data), msg);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static struct irq_chip gicv2m_irq_chip = {
127*4882a593Smuzhiyun 	.name			= "GICv2m",
128*4882a593Smuzhiyun 	.irq_mask		= irq_chip_mask_parent,
129*4882a593Smuzhiyun 	.irq_unmask		= irq_chip_unmask_parent,
130*4882a593Smuzhiyun 	.irq_eoi		= irq_chip_eoi_parent,
131*4882a593Smuzhiyun 	.irq_set_affinity	= irq_chip_set_affinity_parent,
132*4882a593Smuzhiyun 	.irq_compose_msi_msg	= gicv2m_compose_msi_msg,
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
gicv2m_irq_gic_domain_alloc(struct irq_domain * domain,unsigned int virq,irq_hw_number_t hwirq)135*4882a593Smuzhiyun static int gicv2m_irq_gic_domain_alloc(struct irq_domain *domain,
136*4882a593Smuzhiyun 				       unsigned int virq,
137*4882a593Smuzhiyun 				       irq_hw_number_t hwirq)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	struct irq_fwspec fwspec;
140*4882a593Smuzhiyun 	struct irq_data *d;
141*4882a593Smuzhiyun 	int err;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (is_of_node(domain->parent->fwnode)) {
144*4882a593Smuzhiyun 		fwspec.fwnode = domain->parent->fwnode;
145*4882a593Smuzhiyun 		fwspec.param_count = 3;
146*4882a593Smuzhiyun 		fwspec.param[0] = 0;
147*4882a593Smuzhiyun 		fwspec.param[1] = hwirq - 32;
148*4882a593Smuzhiyun 		fwspec.param[2] = IRQ_TYPE_EDGE_RISING;
149*4882a593Smuzhiyun 	} else if (is_fwnode_irqchip(domain->parent->fwnode)) {
150*4882a593Smuzhiyun 		fwspec.fwnode = domain->parent->fwnode;
151*4882a593Smuzhiyun 		fwspec.param_count = 2;
152*4882a593Smuzhiyun 		fwspec.param[0] = hwirq;
153*4882a593Smuzhiyun 		fwspec.param[1] = IRQ_TYPE_EDGE_RISING;
154*4882a593Smuzhiyun 	} else {
155*4882a593Smuzhiyun 		return -EINVAL;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	err = irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
159*4882a593Smuzhiyun 	if (err)
160*4882a593Smuzhiyun 		return err;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Configure the interrupt line to be edge */
163*4882a593Smuzhiyun 	d = irq_domain_get_irq_data(domain->parent, virq);
164*4882a593Smuzhiyun 	d->chip->irq_set_type(d, IRQ_TYPE_EDGE_RISING);
165*4882a593Smuzhiyun 	return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
gicv2m_unalloc_msi(struct v2m_data * v2m,unsigned int hwirq,int nr_irqs)168*4882a593Smuzhiyun static void gicv2m_unalloc_msi(struct v2m_data *v2m, unsigned int hwirq,
169*4882a593Smuzhiyun 			       int nr_irqs)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	spin_lock(&v2m_lock);
172*4882a593Smuzhiyun 	bitmap_release_region(v2m->bm, hwirq - v2m->spi_start,
173*4882a593Smuzhiyun 			      get_count_order(nr_irqs));
174*4882a593Smuzhiyun 	spin_unlock(&v2m_lock);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
gicv2m_irq_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * args)177*4882a593Smuzhiyun static int gicv2m_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
178*4882a593Smuzhiyun 				   unsigned int nr_irqs, void *args)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	msi_alloc_info_t *info = args;
181*4882a593Smuzhiyun 	struct v2m_data *v2m = NULL, *tmp;
182*4882a593Smuzhiyun 	int hwirq, offset, i, err = 0;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	spin_lock(&v2m_lock);
185*4882a593Smuzhiyun 	list_for_each_entry(tmp, &v2m_nodes, entry) {
186*4882a593Smuzhiyun 		offset = bitmap_find_free_region(tmp->bm, tmp->nr_spis,
187*4882a593Smuzhiyun 						 get_count_order(nr_irqs));
188*4882a593Smuzhiyun 		if (offset >= 0) {
189*4882a593Smuzhiyun 			v2m = tmp;
190*4882a593Smuzhiyun 			break;
191*4882a593Smuzhiyun 		}
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 	spin_unlock(&v2m_lock);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (!v2m)
196*4882a593Smuzhiyun 		return -ENOSPC;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	hwirq = v2m->spi_start + offset;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	err = iommu_dma_prepare_msi(info->desc,
201*4882a593Smuzhiyun 				    gicv2m_get_msi_addr(v2m, hwirq));
202*4882a593Smuzhiyun 	if (err)
203*4882a593Smuzhiyun 		return err;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	for (i = 0; i < nr_irqs; i++) {
206*4882a593Smuzhiyun 		err = gicv2m_irq_gic_domain_alloc(domain, virq + i, hwirq + i);
207*4882a593Smuzhiyun 		if (err)
208*4882a593Smuzhiyun 			goto fail;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
211*4882a593Smuzhiyun 					      &gicv2m_irq_chip, v2m);
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	return 0;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun fail:
217*4882a593Smuzhiyun 	irq_domain_free_irqs_parent(domain, virq, nr_irqs);
218*4882a593Smuzhiyun 	gicv2m_unalloc_msi(v2m, hwirq, nr_irqs);
219*4882a593Smuzhiyun 	return err;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun 
gicv2m_irq_domain_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)222*4882a593Smuzhiyun static void gicv2m_irq_domain_free(struct irq_domain *domain,
223*4882a593Smuzhiyun 				   unsigned int virq, unsigned int nr_irqs)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	struct irq_data *d = irq_domain_get_irq_data(domain, virq);
226*4882a593Smuzhiyun 	struct v2m_data *v2m = irq_data_get_irq_chip_data(d);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	gicv2m_unalloc_msi(v2m, d->hwirq, nr_irqs);
229*4882a593Smuzhiyun 	irq_domain_free_irqs_parent(domain, virq, nr_irqs);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static const struct irq_domain_ops gicv2m_domain_ops = {
233*4882a593Smuzhiyun 	.alloc			= gicv2m_irq_domain_alloc,
234*4882a593Smuzhiyun 	.free			= gicv2m_irq_domain_free,
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
is_msi_spi_valid(u32 base,u32 num)237*4882a593Smuzhiyun static bool is_msi_spi_valid(u32 base, u32 num)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	if (base < V2M_MIN_SPI) {
240*4882a593Smuzhiyun 		pr_err("Invalid MSI base SPI (base:%u)\n", base);
241*4882a593Smuzhiyun 		return false;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if ((num == 0) || (base + num > V2M_MAX_SPI)) {
245*4882a593Smuzhiyun 		pr_err("Number of SPIs (%u) exceed maximum (%u)\n",
246*4882a593Smuzhiyun 		       num, V2M_MAX_SPI - V2M_MIN_SPI + 1);
247*4882a593Smuzhiyun 		return false;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	return true;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static struct irq_chip gicv2m_pmsi_irq_chip = {
254*4882a593Smuzhiyun 	.name			= "pMSI",
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static struct msi_domain_ops gicv2m_pmsi_ops = {
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static struct msi_domain_info gicv2m_pmsi_domain_info = {
261*4882a593Smuzhiyun 	.flags	= (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS),
262*4882a593Smuzhiyun 	.ops	= &gicv2m_pmsi_ops,
263*4882a593Smuzhiyun 	.chip	= &gicv2m_pmsi_irq_chip,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
gicv2m_teardown(void)266*4882a593Smuzhiyun static void gicv2m_teardown(void)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct v2m_data *v2m, *tmp;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	list_for_each_entry_safe(v2m, tmp, &v2m_nodes, entry) {
271*4882a593Smuzhiyun 		list_del(&v2m->entry);
272*4882a593Smuzhiyun 		kfree(v2m->bm);
273*4882a593Smuzhiyun 		iounmap(v2m->base);
274*4882a593Smuzhiyun 		of_node_put(to_of_node(v2m->fwnode));
275*4882a593Smuzhiyun 		if (is_fwnode_irqchip(v2m->fwnode))
276*4882a593Smuzhiyun 			irq_domain_free_fwnode(v2m->fwnode);
277*4882a593Smuzhiyun 		kfree(v2m);
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
gicv2m_allocate_domains(struct irq_domain * parent)281*4882a593Smuzhiyun static int gicv2m_allocate_domains(struct irq_domain *parent)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct irq_domain *inner_domain, *pci_domain, *plat_domain;
284*4882a593Smuzhiyun 	struct v2m_data *v2m;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	v2m = list_first_entry_or_null(&v2m_nodes, struct v2m_data, entry);
287*4882a593Smuzhiyun 	if (!v2m)
288*4882a593Smuzhiyun 		return 0;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	inner_domain = irq_domain_create_tree(v2m->fwnode,
291*4882a593Smuzhiyun 					      &gicv2m_domain_ops, v2m);
292*4882a593Smuzhiyun 	if (!inner_domain) {
293*4882a593Smuzhiyun 		pr_err("Failed to create GICv2m domain\n");
294*4882a593Smuzhiyun 		return -ENOMEM;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	irq_domain_update_bus_token(inner_domain, DOMAIN_BUS_NEXUS);
298*4882a593Smuzhiyun 	inner_domain->parent = parent;
299*4882a593Smuzhiyun 	pci_domain = pci_msi_create_irq_domain(v2m->fwnode,
300*4882a593Smuzhiyun 					       &gicv2m_msi_domain_info,
301*4882a593Smuzhiyun 					       inner_domain);
302*4882a593Smuzhiyun 	plat_domain = platform_msi_create_irq_domain(v2m->fwnode,
303*4882a593Smuzhiyun 						     &gicv2m_pmsi_domain_info,
304*4882a593Smuzhiyun 						     inner_domain);
305*4882a593Smuzhiyun 	if (!pci_domain || !plat_domain) {
306*4882a593Smuzhiyun 		pr_err("Failed to create MSI domains\n");
307*4882a593Smuzhiyun 		if (plat_domain)
308*4882a593Smuzhiyun 			irq_domain_remove(plat_domain);
309*4882a593Smuzhiyun 		if (pci_domain)
310*4882a593Smuzhiyun 			irq_domain_remove(pci_domain);
311*4882a593Smuzhiyun 		irq_domain_remove(inner_domain);
312*4882a593Smuzhiyun 		return -ENOMEM;
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
gicv2m_init_one(struct fwnode_handle * fwnode,u32 spi_start,u32 nr_spis,struct resource * res,u32 flags)318*4882a593Smuzhiyun static int __init gicv2m_init_one(struct fwnode_handle *fwnode,
319*4882a593Smuzhiyun 				  u32 spi_start, u32 nr_spis,
320*4882a593Smuzhiyun 				  struct resource *res, u32 flags)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	int ret;
323*4882a593Smuzhiyun 	struct v2m_data *v2m;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	v2m = kzalloc(sizeof(struct v2m_data), GFP_KERNEL);
326*4882a593Smuzhiyun 	if (!v2m) {
327*4882a593Smuzhiyun 		pr_err("Failed to allocate struct v2m_data.\n");
328*4882a593Smuzhiyun 		return -ENOMEM;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	INIT_LIST_HEAD(&v2m->entry);
332*4882a593Smuzhiyun 	v2m->fwnode = fwnode;
333*4882a593Smuzhiyun 	v2m->flags = flags;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	memcpy(&v2m->res, res, sizeof(struct resource));
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	v2m->base = ioremap(v2m->res.start, resource_size(&v2m->res));
338*4882a593Smuzhiyun 	if (!v2m->base) {
339*4882a593Smuzhiyun 		pr_err("Failed to map GICv2m resource\n");
340*4882a593Smuzhiyun 		ret = -ENOMEM;
341*4882a593Smuzhiyun 		goto err_free_v2m;
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (spi_start && nr_spis) {
345*4882a593Smuzhiyun 		v2m->spi_start = spi_start;
346*4882a593Smuzhiyun 		v2m->nr_spis = nr_spis;
347*4882a593Smuzhiyun 	} else {
348*4882a593Smuzhiyun 		u32 typer;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 		/* Graviton should always have explicit spi_start/nr_spis */
351*4882a593Smuzhiyun 		if (v2m->flags & GICV2M_GRAVITON_ADDRESS_ONLY) {
352*4882a593Smuzhiyun 			ret = -EINVAL;
353*4882a593Smuzhiyun 			goto err_iounmap;
354*4882a593Smuzhiyun 		}
355*4882a593Smuzhiyun 		typer = readl_relaxed(v2m->base + V2M_MSI_TYPER);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		v2m->spi_start = V2M_MSI_TYPER_BASE_SPI(typer);
358*4882a593Smuzhiyun 		v2m->nr_spis = V2M_MSI_TYPER_NUM_SPI(typer);
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (!is_msi_spi_valid(v2m->spi_start, v2m->nr_spis)) {
362*4882a593Smuzhiyun 		ret = -EINVAL;
363*4882a593Smuzhiyun 		goto err_iounmap;
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/*
367*4882a593Smuzhiyun 	 * APM X-Gene GICv2m implementation has an erratum where
368*4882a593Smuzhiyun 	 * the MSI data needs to be the offset from the spi_start
369*4882a593Smuzhiyun 	 * in order to trigger the correct MSI interrupt. This is
370*4882a593Smuzhiyun 	 * different from the standard GICv2m implementation where
371*4882a593Smuzhiyun 	 * the MSI data is the absolute value within the range from
372*4882a593Smuzhiyun 	 * spi_start to (spi_start + num_spis).
373*4882a593Smuzhiyun 	 *
374*4882a593Smuzhiyun 	 * Broadom NS2 GICv2m implementation has an erratum where the MSI data
375*4882a593Smuzhiyun 	 * is 'spi_number - 32'
376*4882a593Smuzhiyun 	 *
377*4882a593Smuzhiyun 	 * Reading that register fails on the Graviton implementation
378*4882a593Smuzhiyun 	 */
379*4882a593Smuzhiyun 	if (!(v2m->flags & GICV2M_GRAVITON_ADDRESS_ONLY)) {
380*4882a593Smuzhiyun 		switch (readl_relaxed(v2m->base + V2M_MSI_IIDR)) {
381*4882a593Smuzhiyun 		case XGENE_GICV2M_MSI_IIDR:
382*4882a593Smuzhiyun 			v2m->flags |= GICV2M_NEEDS_SPI_OFFSET;
383*4882a593Smuzhiyun 			v2m->spi_offset = v2m->spi_start;
384*4882a593Smuzhiyun 			break;
385*4882a593Smuzhiyun 		case BCM_NS2_GICV2M_MSI_IIDR:
386*4882a593Smuzhiyun 			v2m->flags |= GICV2M_NEEDS_SPI_OFFSET;
387*4882a593Smuzhiyun 			v2m->spi_offset = 32;
388*4882a593Smuzhiyun 			break;
389*4882a593Smuzhiyun 		}
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 	v2m->bm = kcalloc(BITS_TO_LONGS(v2m->nr_spis), sizeof(long),
392*4882a593Smuzhiyun 			  GFP_KERNEL);
393*4882a593Smuzhiyun 	if (!v2m->bm) {
394*4882a593Smuzhiyun 		ret = -ENOMEM;
395*4882a593Smuzhiyun 		goto err_iounmap;
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	list_add_tail(&v2m->entry, &v2m_nodes);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	pr_info("range%pR, SPI[%d:%d]\n", res,
401*4882a593Smuzhiyun 		v2m->spi_start, (v2m->spi_start + v2m->nr_spis - 1));
402*4882a593Smuzhiyun 	return 0;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun err_iounmap:
405*4882a593Smuzhiyun 	iounmap(v2m->base);
406*4882a593Smuzhiyun err_free_v2m:
407*4882a593Smuzhiyun 	kfree(v2m);
408*4882a593Smuzhiyun 	return ret;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static struct of_device_id gicv2m_device_id[] = {
412*4882a593Smuzhiyun 	{	.compatible	= "arm,gic-v2m-frame",	},
413*4882a593Smuzhiyun 	{},
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
gicv2m_of_init(struct fwnode_handle * parent_handle,struct irq_domain * parent)416*4882a593Smuzhiyun static int __init gicv2m_of_init(struct fwnode_handle *parent_handle,
417*4882a593Smuzhiyun 				 struct irq_domain *parent)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	int ret = 0;
420*4882a593Smuzhiyun 	struct device_node *node = to_of_node(parent_handle);
421*4882a593Smuzhiyun 	struct device_node *child;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	for (child = of_find_matching_node(node, gicv2m_device_id); child;
424*4882a593Smuzhiyun 	     child = of_find_matching_node(child, gicv2m_device_id)) {
425*4882a593Smuzhiyun 		u32 spi_start = 0, nr_spis = 0;
426*4882a593Smuzhiyun 		struct resource res;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		if (!of_find_property(child, "msi-controller", NULL))
429*4882a593Smuzhiyun 			continue;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 		ret = of_address_to_resource(child, 0, &res);
432*4882a593Smuzhiyun 		if (ret) {
433*4882a593Smuzhiyun 			pr_err("Failed to allocate v2m resource.\n");
434*4882a593Smuzhiyun 			break;
435*4882a593Smuzhiyun 		}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		if (!of_property_read_u32(child, "arm,msi-base-spi",
438*4882a593Smuzhiyun 					  &spi_start) &&
439*4882a593Smuzhiyun 		    !of_property_read_u32(child, "arm,msi-num-spis", &nr_spis))
440*4882a593Smuzhiyun 			pr_info("DT overriding V2M MSI_TYPER (base:%u, num:%u)\n",
441*4882a593Smuzhiyun 				spi_start, nr_spis);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		ret = gicv2m_init_one(&child->fwnode, spi_start, nr_spis,
444*4882a593Smuzhiyun 				      &res, 0);
445*4882a593Smuzhiyun 		if (ret) {
446*4882a593Smuzhiyun 			of_node_put(child);
447*4882a593Smuzhiyun 			break;
448*4882a593Smuzhiyun 		}
449*4882a593Smuzhiyun 	}
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	if (!ret)
452*4882a593Smuzhiyun 		ret = gicv2m_allocate_domains(parent);
453*4882a593Smuzhiyun 	if (ret)
454*4882a593Smuzhiyun 		gicv2m_teardown();
455*4882a593Smuzhiyun 	return ret;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun #ifdef CONFIG_ACPI
459*4882a593Smuzhiyun static int acpi_num_msi;
460*4882a593Smuzhiyun 
gicv2m_get_fwnode(struct device * dev)461*4882a593Smuzhiyun static struct fwnode_handle *gicv2m_get_fwnode(struct device *dev)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct v2m_data *data;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (WARN_ON(acpi_num_msi <= 0))
466*4882a593Smuzhiyun 		return NULL;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* We only return the fwnode of the first MSI frame. */
469*4882a593Smuzhiyun 	data = list_first_entry_or_null(&v2m_nodes, struct v2m_data, entry);
470*4882a593Smuzhiyun 	if (!data)
471*4882a593Smuzhiyun 		return NULL;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return data->fwnode;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
acpi_check_amazon_graviton_quirks(void)476*4882a593Smuzhiyun static bool acpi_check_amazon_graviton_quirks(void)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	static struct acpi_table_madt *madt;
479*4882a593Smuzhiyun 	acpi_status status;
480*4882a593Smuzhiyun 	bool rc = false;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #define ACPI_AMZN_OEM_ID		"AMAZON"
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	status = acpi_get_table(ACPI_SIG_MADT, 0,
485*4882a593Smuzhiyun 				(struct acpi_table_header **)&madt);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (ACPI_FAILURE(status) || !madt)
488*4882a593Smuzhiyun 		return rc;
489*4882a593Smuzhiyun 	rc = !memcmp(madt->header.oem_id, ACPI_AMZN_OEM_ID, ACPI_OEM_ID_SIZE);
490*4882a593Smuzhiyun 	acpi_put_table((struct acpi_table_header *)madt);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return rc;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun static int __init
acpi_parse_madt_msi(union acpi_subtable_headers * header,const unsigned long end)496*4882a593Smuzhiyun acpi_parse_madt_msi(union acpi_subtable_headers *header,
497*4882a593Smuzhiyun 		    const unsigned long end)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	int ret;
500*4882a593Smuzhiyun 	struct resource res;
501*4882a593Smuzhiyun 	u32 spi_start = 0, nr_spis = 0;
502*4882a593Smuzhiyun 	struct acpi_madt_generic_msi_frame *m;
503*4882a593Smuzhiyun 	struct fwnode_handle *fwnode;
504*4882a593Smuzhiyun 	u32 flags = 0;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	m = (struct acpi_madt_generic_msi_frame *)header;
507*4882a593Smuzhiyun 	if (BAD_MADT_ENTRY(m, end))
508*4882a593Smuzhiyun 		return -EINVAL;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	res.start = m->base_address;
511*4882a593Smuzhiyun 	res.end = m->base_address + SZ_4K - 1;
512*4882a593Smuzhiyun 	res.flags = IORESOURCE_MEM;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (acpi_check_amazon_graviton_quirks()) {
515*4882a593Smuzhiyun 		pr_info("applying Amazon Graviton quirk\n");
516*4882a593Smuzhiyun 		res.end = res.start + SZ_8K - 1;
517*4882a593Smuzhiyun 		flags |= GICV2M_GRAVITON_ADDRESS_ONLY;
518*4882a593Smuzhiyun 		gicv2m_msi_domain_info.flags &= ~MSI_FLAG_MULTI_PCI_MSI;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (m->flags & ACPI_MADT_OVERRIDE_SPI_VALUES) {
522*4882a593Smuzhiyun 		spi_start = m->spi_base;
523*4882a593Smuzhiyun 		nr_spis = m->spi_count;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		pr_info("ACPI overriding V2M MSI_TYPER (base:%u, num:%u)\n",
526*4882a593Smuzhiyun 			spi_start, nr_spis);
527*4882a593Smuzhiyun 	}
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	fwnode = irq_domain_alloc_fwnode(&res.start);
530*4882a593Smuzhiyun 	if (!fwnode) {
531*4882a593Smuzhiyun 		pr_err("Unable to allocate GICv2m domain token\n");
532*4882a593Smuzhiyun 		return -EINVAL;
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	ret = gicv2m_init_one(fwnode, spi_start, nr_spis, &res, flags);
536*4882a593Smuzhiyun 	if (ret)
537*4882a593Smuzhiyun 		irq_domain_free_fwnode(fwnode);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return ret;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
gicv2m_acpi_init(struct irq_domain * parent)542*4882a593Smuzhiyun static int __init gicv2m_acpi_init(struct irq_domain *parent)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	int ret;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	if (acpi_num_msi > 0)
547*4882a593Smuzhiyun 		return 0;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	acpi_num_msi = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_MSI_FRAME,
550*4882a593Smuzhiyun 				      acpi_parse_madt_msi, 0);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	if (acpi_num_msi <= 0)
553*4882a593Smuzhiyun 		goto err_out;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	ret = gicv2m_allocate_domains(parent);
556*4882a593Smuzhiyun 	if (ret)
557*4882a593Smuzhiyun 		goto err_out;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	pci_msi_register_fwnode_provider(&gicv2m_get_fwnode);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	return 0;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun err_out:
564*4882a593Smuzhiyun 	gicv2m_teardown();
565*4882a593Smuzhiyun 	return -EINVAL;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun #else /* CONFIG_ACPI */
gicv2m_acpi_init(struct irq_domain * parent)568*4882a593Smuzhiyun static int __init gicv2m_acpi_init(struct irq_domain *parent)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	return -EINVAL;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun #endif /* CONFIG_ACPI */
573*4882a593Smuzhiyun 
gicv2m_init(struct fwnode_handle * parent_handle,struct irq_domain * parent)574*4882a593Smuzhiyun int __init gicv2m_init(struct fwnode_handle *parent_handle,
575*4882a593Smuzhiyun 		       struct irq_domain *parent)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	if (is_of_node(parent_handle))
578*4882a593Smuzhiyun 		return gicv2m_of_init(parent_handle, parent);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	return gicv2m_acpi_init(parent);
581*4882a593Smuzhiyun }
582