xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-gic-common.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2002 ARM Limited, All Rights Reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/interrupt.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/irqchip/arm-gic.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "irq-gic-common.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun static DEFINE_RAW_SPINLOCK(irq_controller_lock);
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static const struct gic_kvm_info *gic_kvm_info;
16*4882a593Smuzhiyun 
gic_get_kvm_info(void)17*4882a593Smuzhiyun const struct gic_kvm_info *gic_get_kvm_info(void)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun 	return gic_kvm_info;
20*4882a593Smuzhiyun }
21*4882a593Smuzhiyun 
gic_set_kvm_info(const struct gic_kvm_info * info)22*4882a593Smuzhiyun void gic_set_kvm_info(const struct gic_kvm_info *info)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	BUG_ON(gic_kvm_info != NULL);
25*4882a593Smuzhiyun 	gic_kvm_info = info;
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
gic_enable_of_quirks(const struct device_node * np,const struct gic_quirk * quirks,void * data)28*4882a593Smuzhiyun void gic_enable_of_quirks(const struct device_node *np,
29*4882a593Smuzhiyun 			  const struct gic_quirk *quirks, void *data)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	for (; quirks->desc; quirks++) {
32*4882a593Smuzhiyun 		if (!of_device_is_compatible(np, quirks->compatible))
33*4882a593Smuzhiyun 			continue;
34*4882a593Smuzhiyun 		if (quirks->init(data))
35*4882a593Smuzhiyun 			pr_info("GIC: enabling workaround for %s\n",
36*4882a593Smuzhiyun 				quirks->desc);
37*4882a593Smuzhiyun 	}
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
gic_enable_quirks(u32 iidr,const struct gic_quirk * quirks,void * data)40*4882a593Smuzhiyun void gic_enable_quirks(u32 iidr, const struct gic_quirk *quirks,
41*4882a593Smuzhiyun 		void *data)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	for (; quirks->desc; quirks++) {
44*4882a593Smuzhiyun 		if (quirks->compatible)
45*4882a593Smuzhiyun 			continue;
46*4882a593Smuzhiyun 		if (quirks->iidr != (quirks->mask & iidr))
47*4882a593Smuzhiyun 			continue;
48*4882a593Smuzhiyun 		if (quirks->init(data))
49*4882a593Smuzhiyun 			pr_info("GIC: enabling workaround for %s\n",
50*4882a593Smuzhiyun 				quirks->desc);
51*4882a593Smuzhiyun 	}
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
gic_configure_irq(unsigned int irq,unsigned int type,void __iomem * base,void (* sync_access)(void))54*4882a593Smuzhiyun int gic_configure_irq(unsigned int irq, unsigned int type,
55*4882a593Smuzhiyun 		       void __iomem *base, void (*sync_access)(void))
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	u32 confmask = 0x2 << ((irq % 16) * 2);
58*4882a593Smuzhiyun 	u32 confoff = (irq / 16) * 4;
59*4882a593Smuzhiyun 	u32 val, oldval;
60*4882a593Smuzhiyun 	int ret = 0;
61*4882a593Smuzhiyun 	unsigned long flags;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	/*
64*4882a593Smuzhiyun 	 * Read current configuration register, and insert the config
65*4882a593Smuzhiyun 	 * for "irq", depending on "type".
66*4882a593Smuzhiyun 	 */
67*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&irq_controller_lock, flags);
68*4882a593Smuzhiyun 	val = oldval = readl_relaxed(base + confoff);
69*4882a593Smuzhiyun 	if (type & IRQ_TYPE_LEVEL_MASK)
70*4882a593Smuzhiyun 		val &= ~confmask;
71*4882a593Smuzhiyun 	else if (type & IRQ_TYPE_EDGE_BOTH)
72*4882a593Smuzhiyun 		val |= confmask;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* If the current configuration is the same, then we are done */
75*4882a593Smuzhiyun 	if (val == oldval) {
76*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
77*4882a593Smuzhiyun 		return 0;
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/*
81*4882a593Smuzhiyun 	 * Write back the new configuration, and possibly re-enable
82*4882a593Smuzhiyun 	 * the interrupt. If we fail to write a new configuration for
83*4882a593Smuzhiyun 	 * an SPI then WARN and return an error. If we fail to write the
84*4882a593Smuzhiyun 	 * configuration for a PPI this is most likely because the GIC
85*4882a593Smuzhiyun 	 * does not allow us to set the configuration or we are in a
86*4882a593Smuzhiyun 	 * non-secure mode, and hence it may not be catastrophic.
87*4882a593Smuzhiyun 	 */
88*4882a593Smuzhiyun 	writel_relaxed(val, base + confoff);
89*4882a593Smuzhiyun 	if (readl_relaxed(base + confoff) != val)
90*4882a593Smuzhiyun 		ret = -EINVAL;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (sync_access)
95*4882a593Smuzhiyun 		sync_access();
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	return ret;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
gic_dist_config(void __iomem * base,int gic_irqs,void (* sync_access)(void))100*4882a593Smuzhiyun void gic_dist_config(void __iomem *base, int gic_irqs,
101*4882a593Smuzhiyun 		     void (*sync_access)(void))
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	unsigned int i;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/*
106*4882a593Smuzhiyun 	 * Set all global interrupts to be level triggered, active low.
107*4882a593Smuzhiyun 	 */
108*4882a593Smuzhiyun 	for (i = 32; i < gic_irqs; i += 16)
109*4882a593Smuzhiyun 		writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
110*4882a593Smuzhiyun 					base + GIC_DIST_CONFIG + i / 4);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/*
113*4882a593Smuzhiyun 	 * Set priority on all global interrupts.
114*4882a593Smuzhiyun 	 */
115*4882a593Smuzhiyun 	for (i = 32; i < gic_irqs; i += 4)
116*4882a593Smuzhiyun 		writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/*
119*4882a593Smuzhiyun 	 * Deactivate and disable all SPIs. Leave the PPI and SGIs
120*4882a593Smuzhiyun 	 * alone as they are in the redistributor registers on GICv3.
121*4882a593Smuzhiyun 	 */
122*4882a593Smuzhiyun 	for (i = 32; i < gic_irqs; i += 32) {
123*4882a593Smuzhiyun 		writel_relaxed(GICD_INT_EN_CLR_X32,
124*4882a593Smuzhiyun 			       base + GIC_DIST_ACTIVE_CLEAR + i / 8);
125*4882a593Smuzhiyun 		writel_relaxed(GICD_INT_EN_CLR_X32,
126*4882a593Smuzhiyun 			       base + GIC_DIST_ENABLE_CLEAR + i / 8);
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (sync_access)
130*4882a593Smuzhiyun 		sync_access();
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
gic_cpu_config(void __iomem * base,int nr,void (* sync_access)(void))133*4882a593Smuzhiyun void gic_cpu_config(void __iomem *base, int nr, void (*sync_access)(void))
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	int i;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/*
138*4882a593Smuzhiyun 	 * Deal with the banked PPI and SGI interrupts - disable all
139*4882a593Smuzhiyun 	 * private interrupts. Make sure everything is deactivated.
140*4882a593Smuzhiyun 	 */
141*4882a593Smuzhiyun 	for (i = 0; i < nr; i += 32) {
142*4882a593Smuzhiyun 		writel_relaxed(GICD_INT_EN_CLR_X32,
143*4882a593Smuzhiyun 			       base + GIC_DIST_ACTIVE_CLEAR + i / 8);
144*4882a593Smuzhiyun 		writel_relaxed(GICD_INT_EN_CLR_X32,
145*4882a593Smuzhiyun 			       base + GIC_DIST_ENABLE_CLEAR + i / 8);
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/*
149*4882a593Smuzhiyun 	 * Set priority on PPI and SGI interrupts
150*4882a593Smuzhiyun 	 */
151*4882a593Smuzhiyun 	for (i = 0; i < nr; i += 4)
152*4882a593Smuzhiyun 		writel_relaxed(GICD_INT_DEF_PRI_X4,
153*4882a593Smuzhiyun 					base + GIC_DIST_PRI + i * 4 / 4);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if (sync_access)
156*4882a593Smuzhiyun 		sync_access();
157*4882a593Smuzhiyun }
158