xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-ftintc010.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * irqchip for the Faraday Technology FTINTC010 Copyright (C) 2017 Linus
4*4882a593Smuzhiyun  * Walleij <linus.walleij@linaro.org>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on arch/arm/mach-gemini/irq.c
7*4882a593Smuzhiyun  * Copyright (C) 2001-2006 Storlink, Corp.
8*4882a593Smuzhiyun  * Copyright (C) 2008-2009 Paulius Zaleckas <paulius.zaleckas@gmail.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/irqchip.h>
14*4882a593Smuzhiyun #include <linux/irqchip/versatile-fpga.h>
15*4882a593Smuzhiyun #include <linux/irqdomain.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_irq.h>
20*4882a593Smuzhiyun #include <linux/cpu.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <asm/exception.h>
23*4882a593Smuzhiyun #include <asm/mach/irq.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define FT010_NUM_IRQS 32
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define FT010_IRQ_SOURCE(base_addr)	(base_addr + 0x00)
28*4882a593Smuzhiyun #define FT010_IRQ_MASK(base_addr)	(base_addr + 0x04)
29*4882a593Smuzhiyun #define FT010_IRQ_CLEAR(base_addr)	(base_addr + 0x08)
30*4882a593Smuzhiyun /* Selects level- or edge-triggered */
31*4882a593Smuzhiyun #define FT010_IRQ_MODE(base_addr)	(base_addr + 0x0C)
32*4882a593Smuzhiyun /* Selects active low/high or falling/rising edge */
33*4882a593Smuzhiyun #define FT010_IRQ_POLARITY(base_addr)	(base_addr + 0x10)
34*4882a593Smuzhiyun #define FT010_IRQ_STATUS(base_addr)	(base_addr + 0x14)
35*4882a593Smuzhiyun #define FT010_FIQ_SOURCE(base_addr)	(base_addr + 0x20)
36*4882a593Smuzhiyun #define FT010_FIQ_MASK(base_addr)	(base_addr + 0x24)
37*4882a593Smuzhiyun #define FT010_FIQ_CLEAR(base_addr)	(base_addr + 0x28)
38*4882a593Smuzhiyun #define FT010_FIQ_MODE(base_addr)	(base_addr + 0x2C)
39*4882a593Smuzhiyun #define FT010_FIQ_POLARITY(base_addr)	(base_addr + 0x30)
40*4882a593Smuzhiyun #define FT010_FIQ_STATUS(base_addr)	(base_addr + 0x34)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /**
43*4882a593Smuzhiyun  * struct ft010_irq_data - irq data container for the Faraday IRQ controller
44*4882a593Smuzhiyun  * @base: memory offset in virtual memory
45*4882a593Smuzhiyun  * @chip: chip container for this instance
46*4882a593Smuzhiyun  * @domain: IRQ domain for this instance
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun struct ft010_irq_data {
49*4882a593Smuzhiyun 	void __iomem *base;
50*4882a593Smuzhiyun 	struct irq_chip chip;
51*4882a593Smuzhiyun 	struct irq_domain *domain;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
ft010_irq_mask(struct irq_data * d)54*4882a593Smuzhiyun static void ft010_irq_mask(struct irq_data *d)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	struct ft010_irq_data *f = irq_data_get_irq_chip_data(d);
57*4882a593Smuzhiyun 	unsigned int mask;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	mask = readl(FT010_IRQ_MASK(f->base));
60*4882a593Smuzhiyun 	mask &= ~BIT(irqd_to_hwirq(d));
61*4882a593Smuzhiyun 	writel(mask, FT010_IRQ_MASK(f->base));
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
ft010_irq_unmask(struct irq_data * d)64*4882a593Smuzhiyun static void ft010_irq_unmask(struct irq_data *d)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	struct ft010_irq_data *f = irq_data_get_irq_chip_data(d);
67*4882a593Smuzhiyun 	unsigned int mask;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	mask = readl(FT010_IRQ_MASK(f->base));
70*4882a593Smuzhiyun 	mask |= BIT(irqd_to_hwirq(d));
71*4882a593Smuzhiyun 	writel(mask, FT010_IRQ_MASK(f->base));
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
ft010_irq_ack(struct irq_data * d)74*4882a593Smuzhiyun static void ft010_irq_ack(struct irq_data *d)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct ft010_irq_data *f = irq_data_get_irq_chip_data(d);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	writel(BIT(irqd_to_hwirq(d)), FT010_IRQ_CLEAR(f->base));
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
ft010_irq_set_type(struct irq_data * d,unsigned int trigger)81*4882a593Smuzhiyun static int ft010_irq_set_type(struct irq_data *d, unsigned int trigger)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct ft010_irq_data *f = irq_data_get_irq_chip_data(d);
84*4882a593Smuzhiyun 	int offset = irqd_to_hwirq(d);
85*4882a593Smuzhiyun 	u32 mode, polarity;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	mode = readl(FT010_IRQ_MODE(f->base));
88*4882a593Smuzhiyun 	polarity = readl(FT010_IRQ_POLARITY(f->base));
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	if (trigger & (IRQ_TYPE_LEVEL_LOW)) {
91*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
92*4882a593Smuzhiyun 		mode &= ~BIT(offset);
93*4882a593Smuzhiyun 		polarity |= BIT(offset);
94*4882a593Smuzhiyun 	} else if (trigger & (IRQ_TYPE_LEVEL_HIGH)) {
95*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_level_irq);
96*4882a593Smuzhiyun 		mode &= ~BIT(offset);
97*4882a593Smuzhiyun 		polarity &= ~BIT(offset);
98*4882a593Smuzhiyun 	} else if (trigger & IRQ_TYPE_EDGE_FALLING) {
99*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
100*4882a593Smuzhiyun 		mode |= BIT(offset);
101*4882a593Smuzhiyun 		polarity |= BIT(offset);
102*4882a593Smuzhiyun 	} else if (trigger & IRQ_TYPE_EDGE_RISING) {
103*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_edge_irq);
104*4882a593Smuzhiyun 		mode |= BIT(offset);
105*4882a593Smuzhiyun 		polarity &= ~BIT(offset);
106*4882a593Smuzhiyun 	} else {
107*4882a593Smuzhiyun 		irq_set_handler_locked(d, handle_bad_irq);
108*4882a593Smuzhiyun 		pr_warn("Faraday IRQ: no supported trigger selected for line %d\n",
109*4882a593Smuzhiyun 			offset);
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	writel(mode, FT010_IRQ_MODE(f->base));
113*4882a593Smuzhiyun 	writel(polarity, FT010_IRQ_POLARITY(f->base));
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static struct irq_chip ft010_irq_chip = {
119*4882a593Smuzhiyun 	.name		= "FTINTC010",
120*4882a593Smuzhiyun 	.irq_ack	= ft010_irq_ack,
121*4882a593Smuzhiyun 	.irq_mask	= ft010_irq_mask,
122*4882a593Smuzhiyun 	.irq_unmask	= ft010_irq_unmask,
123*4882a593Smuzhiyun 	.irq_set_type	= ft010_irq_set_type,
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* Local static for the IRQ entry call */
127*4882a593Smuzhiyun static struct ft010_irq_data firq;
128*4882a593Smuzhiyun 
ft010_irqchip_handle_irq(struct pt_regs * regs)129*4882a593Smuzhiyun asmlinkage void __exception_irq_entry ft010_irqchip_handle_irq(struct pt_regs *regs)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	struct ft010_irq_data *f = &firq;
132*4882a593Smuzhiyun 	int irq;
133*4882a593Smuzhiyun 	u32 status;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	while ((status = readl(FT010_IRQ_STATUS(f->base)))) {
136*4882a593Smuzhiyun 		irq = ffs(status) - 1;
137*4882a593Smuzhiyun 		handle_domain_irq(f->domain, irq, regs);
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
ft010_irqdomain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)141*4882a593Smuzhiyun static int ft010_irqdomain_map(struct irq_domain *d, unsigned int irq,
142*4882a593Smuzhiyun 				irq_hw_number_t hwirq)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct ft010_irq_data *f = d->host_data;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	irq_set_chip_data(irq, f);
147*4882a593Smuzhiyun 	/* All IRQs should set up their type, flags as bad by default */
148*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, &ft010_irq_chip, handle_bad_irq);
149*4882a593Smuzhiyun 	irq_set_probe(irq);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
ft010_irqdomain_unmap(struct irq_domain * d,unsigned int irq)154*4882a593Smuzhiyun static void ft010_irqdomain_unmap(struct irq_domain *d, unsigned int irq)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	irq_set_chip_and_handler(irq, NULL, NULL);
157*4882a593Smuzhiyun 	irq_set_chip_data(irq, NULL);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static const struct irq_domain_ops ft010_irqdomain_ops = {
161*4882a593Smuzhiyun 	.map = ft010_irqdomain_map,
162*4882a593Smuzhiyun 	.unmap = ft010_irqdomain_unmap,
163*4882a593Smuzhiyun 	.xlate = irq_domain_xlate_onetwocell,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
ft010_of_init_irq(struct device_node * node,struct device_node * parent)166*4882a593Smuzhiyun int __init ft010_of_init_irq(struct device_node *node,
167*4882a593Smuzhiyun 			      struct device_node *parent)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	struct ft010_irq_data *f = &firq;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/*
172*4882a593Smuzhiyun 	 * Disable the idle handler by default since it is buggy
173*4882a593Smuzhiyun 	 * For more info see arch/arm/mach-gemini/idle.c
174*4882a593Smuzhiyun 	 */
175*4882a593Smuzhiyun 	cpu_idle_poll_ctrl(true);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	f->base = of_iomap(node, 0);
178*4882a593Smuzhiyun 	WARN(!f->base, "unable to map gemini irq registers\n");
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* Disable all interrupts */
181*4882a593Smuzhiyun 	writel(0, FT010_IRQ_MASK(f->base));
182*4882a593Smuzhiyun 	writel(0, FT010_FIQ_MASK(f->base));
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	f->domain = irq_domain_add_simple(node, FT010_NUM_IRQS, 0,
185*4882a593Smuzhiyun 					  &ft010_irqdomain_ops, f);
186*4882a593Smuzhiyun 	set_handle_irq(ft010_irqchip_handle_irq);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun IRQCHIP_DECLARE(faraday, "faraday,ftintc010",
191*4882a593Smuzhiyun 		ft010_of_init_irq);
192*4882a593Smuzhiyun IRQCHIP_DECLARE(gemini, "cortina,gemini-interrupt-controller",
193*4882a593Smuzhiyun 		ft010_of_init_irq);
194*4882a593Smuzhiyun IRQCHIP_DECLARE(moxa, "moxa,moxart-ic",
195*4882a593Smuzhiyun 		ft010_of_init_irq);
196