1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2016, Mellanox Technologies. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun * OpenIB.org BSD license below:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun * without modification, are permitted provided that the following
12*4882a593Smuzhiyun * conditions are met:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * - Redistributions of source code must retain the above
15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun * disclaimer.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
21*4882a593Smuzhiyun * provided with the distribution.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun * SOFTWARE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <linux/interrupt.h>
34*4882a593Smuzhiyun #include <linux/module.h>
35*4882a593Smuzhiyun #include <linux/of.h>
36*4882a593Smuzhiyun #include <linux/irq.h>
37*4882a593Smuzhiyun #include <linux/irqdomain.h>
38*4882a593Smuzhiyun #include <linux/irqchip.h>
39*4882a593Smuzhiyun #include <soc/nps/common.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define NPS_NR_CPU_IRQS 8 /* number of interrupt lines of NPS400 CPU */
42*4882a593Smuzhiyun #define NPS_TIMER0_IRQ 3
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun * NPS400 core includes an Interrupt Controller (IC) support.
46*4882a593Smuzhiyun * All cores can deactivate level irqs at first level control
47*4882a593Smuzhiyun * at cores mesh layer called MTM.
48*4882a593Smuzhiyun * For devices out side chip e.g. uart, network there is another
49*4882a593Smuzhiyun * level called Global Interrupt Manager (GIM).
50*4882a593Smuzhiyun * This second level can control level and edge interrupt.
51*4882a593Smuzhiyun *
52*4882a593Smuzhiyun * NOTE: AUX_IENABLE and CTOP_AUX_IACK are auxiliary registers
53*4882a593Smuzhiyun * with private HW copy per CPU.
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun
nps400_irq_mask(struct irq_data * irqd)56*4882a593Smuzhiyun static void nps400_irq_mask(struct irq_data *irqd)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun unsigned int ienb;
59*4882a593Smuzhiyun unsigned int irq = irqd_to_hwirq(irqd);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun ienb = read_aux_reg(AUX_IENABLE);
62*4882a593Smuzhiyun ienb &= ~(1 << irq);
63*4882a593Smuzhiyun write_aux_reg(AUX_IENABLE, ienb);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
nps400_irq_unmask(struct irq_data * irqd)66*4882a593Smuzhiyun static void nps400_irq_unmask(struct irq_data *irqd)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun unsigned int ienb;
69*4882a593Smuzhiyun unsigned int irq = irqd_to_hwirq(irqd);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun ienb = read_aux_reg(AUX_IENABLE);
72*4882a593Smuzhiyun ienb |= (1 << irq);
73*4882a593Smuzhiyun write_aux_reg(AUX_IENABLE, ienb);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
nps400_irq_eoi_global(struct irq_data * irqd)76*4882a593Smuzhiyun static void nps400_irq_eoi_global(struct irq_data *irqd)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun unsigned int __maybe_unused irq = irqd_to_hwirq(irqd);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun write_aux_reg(CTOP_AUX_IACK, 1 << irq);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Don't ack GIC before all device access attempts are done */
83*4882a593Smuzhiyun mb();
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun nps_ack_gic();
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
nps400_irq_ack(struct irq_data * irqd)88*4882a593Smuzhiyun static void nps400_irq_ack(struct irq_data *irqd)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun unsigned int __maybe_unused irq = irqd_to_hwirq(irqd);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun write_aux_reg(CTOP_AUX_IACK, 1 << irq);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static struct irq_chip nps400_irq_chip_fasteoi = {
96*4882a593Smuzhiyun .name = "NPS400 IC Global",
97*4882a593Smuzhiyun .irq_mask = nps400_irq_mask,
98*4882a593Smuzhiyun .irq_unmask = nps400_irq_unmask,
99*4882a593Smuzhiyun .irq_eoi = nps400_irq_eoi_global,
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static struct irq_chip nps400_irq_chip_percpu = {
103*4882a593Smuzhiyun .name = "NPS400 IC",
104*4882a593Smuzhiyun .irq_mask = nps400_irq_mask,
105*4882a593Smuzhiyun .irq_unmask = nps400_irq_unmask,
106*4882a593Smuzhiyun .irq_ack = nps400_irq_ack,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
nps400_irq_map(struct irq_domain * d,unsigned int virq,irq_hw_number_t hw)109*4882a593Smuzhiyun static int nps400_irq_map(struct irq_domain *d, unsigned int virq,
110*4882a593Smuzhiyun irq_hw_number_t hw)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun switch (hw) {
113*4882a593Smuzhiyun case NPS_TIMER0_IRQ:
114*4882a593Smuzhiyun #ifdef CONFIG_SMP
115*4882a593Smuzhiyun case NPS_IPI_IRQ:
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun irq_set_percpu_devid(virq);
118*4882a593Smuzhiyun irq_set_chip_and_handler(virq, &nps400_irq_chip_percpu,
119*4882a593Smuzhiyun handle_percpu_devid_irq);
120*4882a593Smuzhiyun break;
121*4882a593Smuzhiyun default:
122*4882a593Smuzhiyun irq_set_chip_and_handler(virq, &nps400_irq_chip_fasteoi,
123*4882a593Smuzhiyun handle_fasteoi_irq);
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static const struct irq_domain_ops nps400_irq_ops = {
131*4882a593Smuzhiyun .xlate = irq_domain_xlate_onecell,
132*4882a593Smuzhiyun .map = nps400_irq_map,
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
nps400_of_init(struct device_node * node,struct device_node * parent)135*4882a593Smuzhiyun static int __init nps400_of_init(struct device_node *node,
136*4882a593Smuzhiyun struct device_node *parent)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct irq_domain *nps400_root_domain;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (parent) {
141*4882a593Smuzhiyun pr_err("DeviceTree incore ic not a root irq controller\n");
142*4882a593Smuzhiyun return -EINVAL;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun nps400_root_domain = irq_domain_add_linear(node, NPS_NR_CPU_IRQS,
146*4882a593Smuzhiyun &nps400_irq_ops, NULL);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (!nps400_root_domain) {
149*4882a593Smuzhiyun pr_err("nps400 root irq domain not avail\n");
150*4882a593Smuzhiyun return -ENOMEM;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * Needed for primary domain lookup to succeed
155*4882a593Smuzhiyun * This is a primary irqchip, and can never have a parent
156*4882a593Smuzhiyun */
157*4882a593Smuzhiyun irq_set_default_host(nps400_root_domain);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #ifdef CONFIG_SMP
160*4882a593Smuzhiyun irq_create_mapping(nps400_root_domain, NPS_IPI_IRQ);
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun IRQCHIP_DECLARE(ezchip_nps400_ic, "ezchip,nps400-ic", nps400_of_init);
166