1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Synopsys DW APB ICTL irqchip driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * based on GPL'ed 2.6 kernel sources
7*4882a593Smuzhiyun * (c) Marvell International Ltd.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
10*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
11*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/irqchip.h>
17*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
18*4882a593Smuzhiyun #include <linux/of_address.h>
19*4882a593Smuzhiyun #include <linux/of_irq.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define APB_INT_ENABLE_L 0x00
23*4882a593Smuzhiyun #define APB_INT_ENABLE_H 0x04
24*4882a593Smuzhiyun #define APB_INT_MASK_L 0x08
25*4882a593Smuzhiyun #define APB_INT_MASK_H 0x0c
26*4882a593Smuzhiyun #define APB_INT_FINALSTATUS_L 0x30
27*4882a593Smuzhiyun #define APB_INT_FINALSTATUS_H 0x34
28*4882a593Smuzhiyun #define APB_INT_BASE_OFFSET 0x04
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* irq domain of the primary interrupt controller. */
31*4882a593Smuzhiyun static struct irq_domain *dw_apb_ictl_irq_domain;
32*4882a593Smuzhiyun
dw_apb_ictl_handle_irq(struct pt_regs * regs)33*4882a593Smuzhiyun static void __irq_entry dw_apb_ictl_handle_irq(struct pt_regs *regs)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun struct irq_domain *d = dw_apb_ictl_irq_domain;
36*4882a593Smuzhiyun int n;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun for (n = 0; n < d->revmap_size; n += 32) {
39*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_get_domain_generic_chip(d, n);
40*4882a593Smuzhiyun u32 stat = readl_relaxed(gc->reg_base + APB_INT_FINALSTATUS_L);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun while (stat) {
43*4882a593Smuzhiyun u32 hwirq = ffs(stat) - 1;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun handle_domain_irq(d, hwirq, regs);
46*4882a593Smuzhiyun stat &= ~BIT(hwirq);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
dw_apb_ictl_handle_irq_cascaded(struct irq_desc * desc)51*4882a593Smuzhiyun static void dw_apb_ictl_handle_irq_cascaded(struct irq_desc *desc)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun struct irq_domain *d = irq_desc_get_handler_data(desc);
54*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
55*4882a593Smuzhiyun int n;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun chained_irq_enter(chip, desc);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun for (n = 0; n < d->revmap_size; n += 32) {
60*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_get_domain_generic_chip(d, n);
61*4882a593Smuzhiyun u32 stat = readl_relaxed(gc->reg_base + APB_INT_FINALSTATUS_L);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun while (stat) {
64*4882a593Smuzhiyun u32 hwirq = ffs(stat) - 1;
65*4882a593Smuzhiyun u32 virq = irq_find_mapping(d, gc->irq_base + hwirq);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun generic_handle_irq(virq);
68*4882a593Smuzhiyun stat &= ~BIT(hwirq);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun chained_irq_exit(chip, desc);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
dw_apb_ictl_irq_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * arg)75*4882a593Smuzhiyun static int dw_apb_ictl_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
76*4882a593Smuzhiyun unsigned int nr_irqs, void *arg)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun int i, ret;
79*4882a593Smuzhiyun irq_hw_number_t hwirq;
80*4882a593Smuzhiyun unsigned int type = IRQ_TYPE_NONE;
81*4882a593Smuzhiyun struct irq_fwspec *fwspec = arg;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun ret = irq_domain_translate_onecell(domain, fwspec, &hwirq, &type);
84*4882a593Smuzhiyun if (ret)
85*4882a593Smuzhiyun return ret;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++)
88*4882a593Smuzhiyun irq_map_generic_chip(domain, virq + i, hwirq + i);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const struct irq_domain_ops dw_apb_ictl_irq_domain_ops = {
94*4882a593Smuzhiyun .translate = irq_domain_translate_onecell,
95*4882a593Smuzhiyun .alloc = dw_apb_ictl_irq_domain_alloc,
96*4882a593Smuzhiyun .free = irq_domain_free_irqs_top,
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun #ifdef CONFIG_PM
dw_apb_ictl_resume(struct irq_data * d)100*4882a593Smuzhiyun static void dw_apb_ictl_resume(struct irq_data *d)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
103*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun irq_gc_lock(gc);
106*4882a593Smuzhiyun writel_relaxed(~0, gc->reg_base + ct->regs.enable);
107*4882a593Smuzhiyun writel_relaxed(*ct->mask_cache, gc->reg_base + ct->regs.mask);
108*4882a593Smuzhiyun irq_gc_unlock(gc);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun #else
111*4882a593Smuzhiyun #define dw_apb_ictl_resume NULL
112*4882a593Smuzhiyun #endif /* CONFIG_PM */
113*4882a593Smuzhiyun
dw_apb_ictl_init(struct device_node * np,struct device_node * parent)114*4882a593Smuzhiyun static int __init dw_apb_ictl_init(struct device_node *np,
115*4882a593Smuzhiyun struct device_node *parent)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun const struct irq_domain_ops *domain_ops;
118*4882a593Smuzhiyun unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
119*4882a593Smuzhiyun struct resource r;
120*4882a593Smuzhiyun struct irq_domain *domain;
121*4882a593Smuzhiyun struct irq_chip_generic *gc;
122*4882a593Smuzhiyun void __iomem *iobase;
123*4882a593Smuzhiyun int ret, nrirqs, parent_irq, i;
124*4882a593Smuzhiyun u32 reg;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (!parent) {
127*4882a593Smuzhiyun /* Used as the primary interrupt controller */
128*4882a593Smuzhiyun parent_irq = 0;
129*4882a593Smuzhiyun domain_ops = &dw_apb_ictl_irq_domain_ops;
130*4882a593Smuzhiyun } else {
131*4882a593Smuzhiyun /* Map the parent interrupt for the chained handler */
132*4882a593Smuzhiyun parent_irq = irq_of_parse_and_map(np, 0);
133*4882a593Smuzhiyun if (parent_irq <= 0) {
134*4882a593Smuzhiyun pr_err("%pOF: unable to parse irq\n", np);
135*4882a593Smuzhiyun return -EINVAL;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun domain_ops = &irq_generic_chip_ops;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun ret = of_address_to_resource(np, 0, &r);
141*4882a593Smuzhiyun if (ret) {
142*4882a593Smuzhiyun pr_err("%pOF: unable to get resource\n", np);
143*4882a593Smuzhiyun return ret;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (!request_mem_region(r.start, resource_size(&r), np->full_name)) {
147*4882a593Smuzhiyun pr_err("%pOF: unable to request mem region\n", np);
148*4882a593Smuzhiyun return -ENOMEM;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun iobase = ioremap(r.start, resource_size(&r));
152*4882a593Smuzhiyun if (!iobase) {
153*4882a593Smuzhiyun pr_err("%pOF: unable to map resource\n", np);
154*4882a593Smuzhiyun ret = -ENOMEM;
155*4882a593Smuzhiyun goto err_release;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * DW IP can be configured to allow 2-64 irqs. We can determine
160*4882a593Smuzhiyun * the number of irqs supported by writing into enable register
161*4882a593Smuzhiyun * and look for bits not set, as corresponding flip-flops will
162*4882a593Smuzhiyun * have been removed by synthesis tool.
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* mask and enable all interrupts */
166*4882a593Smuzhiyun writel_relaxed(~0, iobase + APB_INT_MASK_L);
167*4882a593Smuzhiyun writel_relaxed(~0, iobase + APB_INT_MASK_H);
168*4882a593Smuzhiyun writel_relaxed(~0, iobase + APB_INT_ENABLE_L);
169*4882a593Smuzhiyun writel_relaxed(~0, iobase + APB_INT_ENABLE_H);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun reg = readl_relaxed(iobase + APB_INT_ENABLE_H);
172*4882a593Smuzhiyun if (reg)
173*4882a593Smuzhiyun nrirqs = 32 + fls(reg);
174*4882a593Smuzhiyun else
175*4882a593Smuzhiyun nrirqs = fls(readl_relaxed(iobase + APB_INT_ENABLE_L));
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun domain = irq_domain_add_linear(np, nrirqs, domain_ops, NULL);
178*4882a593Smuzhiyun if (!domain) {
179*4882a593Smuzhiyun pr_err("%pOF: unable to add irq domain\n", np);
180*4882a593Smuzhiyun ret = -ENOMEM;
181*4882a593Smuzhiyun goto err_unmap;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun ret = irq_alloc_domain_generic_chips(domain, 32, 1, np->name,
185*4882a593Smuzhiyun handle_level_irq, clr, 0,
186*4882a593Smuzhiyun IRQ_GC_INIT_MASK_CACHE);
187*4882a593Smuzhiyun if (ret) {
188*4882a593Smuzhiyun pr_err("%pOF: unable to alloc irq domain gc\n", np);
189*4882a593Smuzhiyun goto err_unmap;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun for (i = 0; i < DIV_ROUND_UP(nrirqs, 32); i++) {
193*4882a593Smuzhiyun gc = irq_get_domain_generic_chip(domain, i * 32);
194*4882a593Smuzhiyun gc->reg_base = iobase + i * APB_INT_BASE_OFFSET;
195*4882a593Smuzhiyun gc->chip_types[0].regs.mask = APB_INT_MASK_L;
196*4882a593Smuzhiyun gc->chip_types[0].regs.enable = APB_INT_ENABLE_L;
197*4882a593Smuzhiyun gc->chip_types[0].chip.irq_mask = irq_gc_mask_set_bit;
198*4882a593Smuzhiyun gc->chip_types[0].chip.irq_unmask = irq_gc_mask_clr_bit;
199*4882a593Smuzhiyun gc->chip_types[0].chip.irq_resume = dw_apb_ictl_resume;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (parent_irq) {
203*4882a593Smuzhiyun irq_set_chained_handler_and_data(parent_irq,
204*4882a593Smuzhiyun dw_apb_ictl_handle_irq_cascaded, domain);
205*4882a593Smuzhiyun } else {
206*4882a593Smuzhiyun dw_apb_ictl_irq_domain = domain;
207*4882a593Smuzhiyun set_handle_irq(dw_apb_ictl_handle_irq);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun err_unmap:
213*4882a593Smuzhiyun iounmap(iobase);
214*4882a593Smuzhiyun err_release:
215*4882a593Smuzhiyun release_mem_region(r.start, resource_size(&r));
216*4882a593Smuzhiyun return ret;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun IRQCHIP_DECLARE(dw_apb_ictl,
219*4882a593Smuzhiyun "snps,dw-apb-ictl", dw_apb_ictl_init);
220