xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-davinci-aintc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (C) 2006, 2019 Texas Instruments.
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Interrupt handler for DaVinci boards.
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/irq.h>
11*4882a593Smuzhiyun #include <linux/irqchip/irq-davinci-aintc.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/irqdomain.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <asm/exception.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define DAVINCI_AINTC_FIQ_REG0		0x00
18*4882a593Smuzhiyun #define DAVINCI_AINTC_FIQ_REG1		0x04
19*4882a593Smuzhiyun #define DAVINCI_AINTC_IRQ_REG0		0x08
20*4882a593Smuzhiyun #define DAVINCI_AINTC_IRQ_REG1		0x0c
21*4882a593Smuzhiyun #define DAVINCI_AINTC_IRQ_IRQENTRY	0x14
22*4882a593Smuzhiyun #define DAVINCI_AINTC_IRQ_ENT_REG0	0x18
23*4882a593Smuzhiyun #define DAVINCI_AINTC_IRQ_ENT_REG1	0x1c
24*4882a593Smuzhiyun #define DAVINCI_AINTC_IRQ_INCTL_REG	0x20
25*4882a593Smuzhiyun #define DAVINCI_AINTC_IRQ_EABASE_REG	0x24
26*4882a593Smuzhiyun #define DAVINCI_AINTC_IRQ_INTPRI0_REG	0x30
27*4882a593Smuzhiyun #define DAVINCI_AINTC_IRQ_INTPRI7_REG	0x4c
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static void __iomem *davinci_aintc_base;
30*4882a593Smuzhiyun static struct irq_domain *davinci_aintc_irq_domain;
31*4882a593Smuzhiyun 
davinci_aintc_writel(unsigned long value,int offset)32*4882a593Smuzhiyun static inline void davinci_aintc_writel(unsigned long value, int offset)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	writel_relaxed(value, davinci_aintc_base + offset);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
davinci_aintc_readl(int offset)37*4882a593Smuzhiyun static inline unsigned long davinci_aintc_readl(int offset)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	return readl_relaxed(davinci_aintc_base + offset);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static __init void
davinci_aintc_setup_gc(void __iomem * base,unsigned int irq_start,unsigned int num)43*4882a593Smuzhiyun davinci_aintc_setup_gc(void __iomem *base,
44*4882a593Smuzhiyun 		       unsigned int irq_start, unsigned int num)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	struct irq_chip_generic *gc;
47*4882a593Smuzhiyun 	struct irq_chip_type *ct;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	gc = irq_get_domain_generic_chip(davinci_aintc_irq_domain, irq_start);
50*4882a593Smuzhiyun 	gc->reg_base = base;
51*4882a593Smuzhiyun 	gc->irq_base = irq_start;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	ct = gc->chip_types;
54*4882a593Smuzhiyun 	ct->chip.irq_ack = irq_gc_ack_set_bit;
55*4882a593Smuzhiyun 	ct->chip.irq_mask = irq_gc_mask_clr_bit;
56*4882a593Smuzhiyun 	ct->chip.irq_unmask = irq_gc_mask_set_bit;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	ct->regs.ack = DAVINCI_AINTC_IRQ_REG0;
59*4882a593Smuzhiyun 	ct->regs.mask = DAVINCI_AINTC_IRQ_ENT_REG0;
60*4882a593Smuzhiyun 	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
61*4882a593Smuzhiyun 			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static asmlinkage void __exception_irq_entry
davinci_aintc_handle_irq(struct pt_regs * regs)65*4882a593Smuzhiyun davinci_aintc_handle_irq(struct pt_regs *regs)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	int irqnr = davinci_aintc_readl(DAVINCI_AINTC_IRQ_IRQENTRY);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/*
70*4882a593Smuzhiyun 	 * Use the formula for entry vector index generation from section
71*4882a593Smuzhiyun 	 * 8.3.3 of the manual.
72*4882a593Smuzhiyun 	 */
73*4882a593Smuzhiyun 	irqnr >>= 2;
74*4882a593Smuzhiyun 	irqnr -= 1;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	handle_domain_irq(davinci_aintc_irq_domain, irqnr, regs);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* ARM Interrupt Controller Initialization */
davinci_aintc_init(const struct davinci_aintc_config * config)80*4882a593Smuzhiyun void __init davinci_aintc_init(const struct davinci_aintc_config *config)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	unsigned int irq_off, reg_off, prio, shift;
83*4882a593Smuzhiyun 	void __iomem *req;
84*4882a593Smuzhiyun 	int ret, irq_base;
85*4882a593Smuzhiyun 	const u8 *prios;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	req = request_mem_region(config->reg.start,
88*4882a593Smuzhiyun 				 resource_size(&config->reg),
89*4882a593Smuzhiyun 				 "davinci-cp-intc");
90*4882a593Smuzhiyun 	if (!req) {
91*4882a593Smuzhiyun 		pr_err("%s: register range busy\n", __func__);
92*4882a593Smuzhiyun 		return;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	davinci_aintc_base = ioremap(config->reg.start,
96*4882a593Smuzhiyun 				     resource_size(&config->reg));
97*4882a593Smuzhiyun 	if (!davinci_aintc_base) {
98*4882a593Smuzhiyun 		pr_err("%s: unable to ioremap register range\n", __func__);
99*4882a593Smuzhiyun 		return;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* Clear all interrupt requests */
103*4882a593Smuzhiyun 	davinci_aintc_writel(~0x0, DAVINCI_AINTC_FIQ_REG0);
104*4882a593Smuzhiyun 	davinci_aintc_writel(~0x0, DAVINCI_AINTC_FIQ_REG1);
105*4882a593Smuzhiyun 	davinci_aintc_writel(~0x0, DAVINCI_AINTC_IRQ_REG0);
106*4882a593Smuzhiyun 	davinci_aintc_writel(~0x0, DAVINCI_AINTC_IRQ_REG1);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Disable all interrupts */
109*4882a593Smuzhiyun 	davinci_aintc_writel(0x0, DAVINCI_AINTC_IRQ_ENT_REG0);
110*4882a593Smuzhiyun 	davinci_aintc_writel(0x0, DAVINCI_AINTC_IRQ_ENT_REG1);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* Interrupts disabled immediately, IRQ entry reflects all */
113*4882a593Smuzhiyun 	davinci_aintc_writel(0x0, DAVINCI_AINTC_IRQ_INCTL_REG);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* we don't use the hardware vector table, just its entry addresses */
116*4882a593Smuzhiyun 	davinci_aintc_writel(0, DAVINCI_AINTC_IRQ_EABASE_REG);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* Clear all interrupt requests */
119*4882a593Smuzhiyun 	davinci_aintc_writel(~0x0, DAVINCI_AINTC_FIQ_REG0);
120*4882a593Smuzhiyun 	davinci_aintc_writel(~0x0, DAVINCI_AINTC_FIQ_REG1);
121*4882a593Smuzhiyun 	davinci_aintc_writel(~0x0, DAVINCI_AINTC_IRQ_REG0);
122*4882a593Smuzhiyun 	davinci_aintc_writel(~0x0, DAVINCI_AINTC_IRQ_REG1);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	prios = config->prios;
125*4882a593Smuzhiyun 	for (reg_off = DAVINCI_AINTC_IRQ_INTPRI0_REG;
126*4882a593Smuzhiyun 	     reg_off <= DAVINCI_AINTC_IRQ_INTPRI7_REG; reg_off += 4) {
127*4882a593Smuzhiyun 		for (shift = 0, prio = 0; shift < 32; shift += 4, prios++)
128*4882a593Smuzhiyun 			prio |= (*prios & 0x07) << shift;
129*4882a593Smuzhiyun 		davinci_aintc_writel(prio, reg_off);
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	irq_base = irq_alloc_descs(-1, 0, config->num_irqs, 0);
133*4882a593Smuzhiyun 	if (irq_base < 0) {
134*4882a593Smuzhiyun 		pr_err("%s: unable to allocate interrupt descriptors: %d\n",
135*4882a593Smuzhiyun 		       __func__, irq_base);
136*4882a593Smuzhiyun 		return;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	davinci_aintc_irq_domain = irq_domain_add_legacy(NULL,
140*4882a593Smuzhiyun 						config->num_irqs, irq_base, 0,
141*4882a593Smuzhiyun 						&irq_domain_simple_ops, NULL);
142*4882a593Smuzhiyun 	if (!davinci_aintc_irq_domain) {
143*4882a593Smuzhiyun 		pr_err("%s: unable to create interrupt domain\n", __func__);
144*4882a593Smuzhiyun 		return;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ret = irq_alloc_domain_generic_chips(davinci_aintc_irq_domain, 32, 1,
148*4882a593Smuzhiyun 					     "AINTC", handle_edge_irq,
149*4882a593Smuzhiyun 					     IRQ_NOREQUEST | IRQ_NOPROBE, 0, 0);
150*4882a593Smuzhiyun 	if (ret) {
151*4882a593Smuzhiyun 		pr_err("%s: unable to allocate generic irq chips for domain\n",
152*4882a593Smuzhiyun 		       __func__);
153*4882a593Smuzhiyun 		return;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	for (irq_off = 0, reg_off = 0;
157*4882a593Smuzhiyun 	     irq_off < config->num_irqs;
158*4882a593Smuzhiyun 	     irq_off += 32, reg_off += 0x04)
159*4882a593Smuzhiyun 		davinci_aintc_setup_gc(davinci_aintc_base + reg_off,
160*4882a593Smuzhiyun 				       irq_base + irq_off, 32);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	set_handle_irq(davinci_aintc_handle_irq);
163*4882a593Smuzhiyun }
164