xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-brcmstb-l2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Generic Broadcom Set Top Box Level 2 Interrupt controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014-2017 Broadcom
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #define pr_fmt(fmt)	KBUILD_MODNAME	": " fmt
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_irq.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/irq.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/irqdomain.h>
23*4882a593Smuzhiyun #include <linux/irqchip.h>
24*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun struct brcmstb_intc_init_params {
27*4882a593Smuzhiyun 	irq_flow_handler_t handler;
28*4882a593Smuzhiyun 	int cpu_status;
29*4882a593Smuzhiyun 	int cpu_clear;
30*4882a593Smuzhiyun 	int cpu_mask_status;
31*4882a593Smuzhiyun 	int cpu_mask_set;
32*4882a593Smuzhiyun 	int cpu_mask_clear;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* Register offsets in the L2 latched interrupt controller */
36*4882a593Smuzhiyun static const struct brcmstb_intc_init_params l2_edge_intc_init = {
37*4882a593Smuzhiyun 	.handler		= handle_edge_irq,
38*4882a593Smuzhiyun 	.cpu_status		= 0x00,
39*4882a593Smuzhiyun 	.cpu_clear		= 0x08,
40*4882a593Smuzhiyun 	.cpu_mask_status	= 0x0c,
41*4882a593Smuzhiyun 	.cpu_mask_set		= 0x10,
42*4882a593Smuzhiyun 	.cpu_mask_clear		= 0x14
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Register offsets in the L2 level interrupt controller */
46*4882a593Smuzhiyun static const struct brcmstb_intc_init_params l2_lvl_intc_init = {
47*4882a593Smuzhiyun 	.handler		= handle_level_irq,
48*4882a593Smuzhiyun 	.cpu_status		= 0x00,
49*4882a593Smuzhiyun 	.cpu_clear		= -1, /* Register not present */
50*4882a593Smuzhiyun 	.cpu_mask_status	= 0x04,
51*4882a593Smuzhiyun 	.cpu_mask_set		= 0x08,
52*4882a593Smuzhiyun 	.cpu_mask_clear		= 0x0C
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* L2 intc private data structure */
56*4882a593Smuzhiyun struct brcmstb_l2_intc_data {
57*4882a593Smuzhiyun 	struct irq_domain *domain;
58*4882a593Smuzhiyun 	struct irq_chip_generic *gc;
59*4882a593Smuzhiyun 	int status_offset;
60*4882a593Smuzhiyun 	int mask_offset;
61*4882a593Smuzhiyun 	bool can_wake;
62*4882a593Smuzhiyun 	u32 saved_mask; /* for suspend/resume */
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /**
66*4882a593Smuzhiyun  * brcmstb_l2_mask_and_ack - Mask and ack pending interrupt
67*4882a593Smuzhiyun  * @d: irq_data
68*4882a593Smuzhiyun  *
69*4882a593Smuzhiyun  * Chip has separate enable/disable registers instead of a single mask
70*4882a593Smuzhiyun  * register and pending interrupt is acknowledged by setting a bit.
71*4882a593Smuzhiyun  *
72*4882a593Smuzhiyun  * Note: This function is generic and could easily be added to the
73*4882a593Smuzhiyun  * generic irqchip implementation if there ever becomes a will to do so.
74*4882a593Smuzhiyun  * Perhaps with a name like irq_gc_mask_disable_and_ack_set().
75*4882a593Smuzhiyun  *
76*4882a593Smuzhiyun  * e.g.: https://patchwork.kernel.org/patch/9831047/
77*4882a593Smuzhiyun  */
brcmstb_l2_mask_and_ack(struct irq_data * d)78*4882a593Smuzhiyun static void brcmstb_l2_mask_and_ack(struct irq_data *d)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
81*4882a593Smuzhiyun 	struct irq_chip_type *ct = irq_data_get_chip_type(d);
82*4882a593Smuzhiyun 	u32 mask = d->mask;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	irq_gc_lock(gc);
85*4882a593Smuzhiyun 	irq_reg_writel(gc, mask, ct->regs.disable);
86*4882a593Smuzhiyun 	*ct->mask_cache &= ~mask;
87*4882a593Smuzhiyun 	irq_reg_writel(gc, mask, ct->regs.ack);
88*4882a593Smuzhiyun 	irq_gc_unlock(gc);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
brcmstb_l2_intc_irq_handle(struct irq_desc * desc)91*4882a593Smuzhiyun static void brcmstb_l2_intc_irq_handle(struct irq_desc *desc)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct brcmstb_l2_intc_data *b = irq_desc_get_handler_data(desc);
94*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
95*4882a593Smuzhiyun 	unsigned int irq;
96*4882a593Smuzhiyun 	u32 status;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	status = irq_reg_readl(b->gc, b->status_offset) &
101*4882a593Smuzhiyun 		~(irq_reg_readl(b->gc, b->mask_offset));
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	if (status == 0) {
104*4882a593Smuzhiyun 		raw_spin_lock(&desc->lock);
105*4882a593Smuzhiyun 		handle_bad_irq(desc);
106*4882a593Smuzhiyun 		raw_spin_unlock(&desc->lock);
107*4882a593Smuzhiyun 		goto out;
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	do {
111*4882a593Smuzhiyun 		irq = ffs(status) - 1;
112*4882a593Smuzhiyun 		status &= ~(1 << irq);
113*4882a593Smuzhiyun 		generic_handle_irq(irq_linear_revmap(b->domain, irq));
114*4882a593Smuzhiyun 	} while (status);
115*4882a593Smuzhiyun out:
116*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
brcmstb_l2_intc_suspend(struct irq_data * d)119*4882a593Smuzhiyun static void brcmstb_l2_intc_suspend(struct irq_data *d)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
122*4882a593Smuzhiyun 	struct irq_chip_type *ct = irq_data_get_chip_type(d);
123*4882a593Smuzhiyun 	struct brcmstb_l2_intc_data *b = gc->private;
124*4882a593Smuzhiyun 	unsigned long flags;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	irq_gc_lock_irqsave(gc, flags);
127*4882a593Smuzhiyun 	/* Save the current mask */
128*4882a593Smuzhiyun 	b->saved_mask = irq_reg_readl(gc, ct->regs.mask);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	if (b->can_wake) {
131*4882a593Smuzhiyun 		/* Program the wakeup mask */
132*4882a593Smuzhiyun 		irq_reg_writel(gc, ~gc->wake_active, ct->regs.disable);
133*4882a593Smuzhiyun 		irq_reg_writel(gc, gc->wake_active, ct->regs.enable);
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 	irq_gc_unlock_irqrestore(gc, flags);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
brcmstb_l2_intc_resume(struct irq_data * d)138*4882a593Smuzhiyun static void brcmstb_l2_intc_resume(struct irq_data *d)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
141*4882a593Smuzhiyun 	struct irq_chip_type *ct = irq_data_get_chip_type(d);
142*4882a593Smuzhiyun 	struct brcmstb_l2_intc_data *b = gc->private;
143*4882a593Smuzhiyun 	unsigned long flags;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	irq_gc_lock_irqsave(gc, flags);
146*4882a593Smuzhiyun 	if (ct->chip.irq_ack) {
147*4882a593Smuzhiyun 		/* Clear unmasked non-wakeup interrupts */
148*4882a593Smuzhiyun 		irq_reg_writel(gc, ~b->saved_mask & ~gc->wake_active,
149*4882a593Smuzhiyun 				ct->regs.ack);
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* Restore the saved mask */
153*4882a593Smuzhiyun 	irq_reg_writel(gc, b->saved_mask, ct->regs.disable);
154*4882a593Smuzhiyun 	irq_reg_writel(gc, ~b->saved_mask, ct->regs.enable);
155*4882a593Smuzhiyun 	irq_gc_unlock_irqrestore(gc, flags);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
brcmstb_l2_intc_of_init(struct device_node * np,struct device_node * parent,const struct brcmstb_intc_init_params * init_params)158*4882a593Smuzhiyun static int __init brcmstb_l2_intc_of_init(struct device_node *np,
159*4882a593Smuzhiyun 					  struct device_node *parent,
160*4882a593Smuzhiyun 					  const struct brcmstb_intc_init_params
161*4882a593Smuzhiyun 					  *init_params)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
164*4882a593Smuzhiyun 	struct brcmstb_l2_intc_data *data;
165*4882a593Smuzhiyun 	struct irq_chip_type *ct;
166*4882a593Smuzhiyun 	int ret;
167*4882a593Smuzhiyun 	unsigned int flags;
168*4882a593Smuzhiyun 	int parent_irq;
169*4882a593Smuzhiyun 	void __iomem *base;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	data = kzalloc(sizeof(*data), GFP_KERNEL);
172*4882a593Smuzhiyun 	if (!data)
173*4882a593Smuzhiyun 		return -ENOMEM;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	base = of_iomap(np, 0);
176*4882a593Smuzhiyun 	if (!base) {
177*4882a593Smuzhiyun 		pr_err("failed to remap intc L2 registers\n");
178*4882a593Smuzhiyun 		ret = -ENOMEM;
179*4882a593Smuzhiyun 		goto out_free;
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* Disable all interrupts by default */
183*4882a593Smuzhiyun 	writel(0xffffffff, base + init_params->cpu_mask_set);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Wakeup interrupts may be retained from S5 (cold boot) */
186*4882a593Smuzhiyun 	data->can_wake = of_property_read_bool(np, "brcm,irq-can-wake");
187*4882a593Smuzhiyun 	if (!data->can_wake && (init_params->cpu_clear >= 0))
188*4882a593Smuzhiyun 		writel(0xffffffff, base + init_params->cpu_clear);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	parent_irq = irq_of_parse_and_map(np, 0);
191*4882a593Smuzhiyun 	if (!parent_irq) {
192*4882a593Smuzhiyun 		pr_err("failed to find parent interrupt\n");
193*4882a593Smuzhiyun 		ret = -EINVAL;
194*4882a593Smuzhiyun 		goto out_unmap;
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	data->domain = irq_domain_add_linear(np, 32,
198*4882a593Smuzhiyun 				&irq_generic_chip_ops, NULL);
199*4882a593Smuzhiyun 	if (!data->domain) {
200*4882a593Smuzhiyun 		ret = -ENOMEM;
201*4882a593Smuzhiyun 		goto out_unmap;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* MIPS chips strapped for BE will automagically configure the
205*4882a593Smuzhiyun 	 * peripheral registers for CPU-native byte order.
206*4882a593Smuzhiyun 	 */
207*4882a593Smuzhiyun 	flags = 0;
208*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
209*4882a593Smuzhiyun 		flags |= IRQ_GC_BE_IO;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* Allocate a single Generic IRQ chip for this node */
212*4882a593Smuzhiyun 	ret = irq_alloc_domain_generic_chips(data->domain, 32, 1,
213*4882a593Smuzhiyun 			np->full_name, init_params->handler, clr, 0, flags);
214*4882a593Smuzhiyun 	if (ret) {
215*4882a593Smuzhiyun 		pr_err("failed to allocate generic irq chip\n");
216*4882a593Smuzhiyun 		goto out_free_domain;
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* Set the IRQ chaining logic */
220*4882a593Smuzhiyun 	irq_set_chained_handler_and_data(parent_irq,
221*4882a593Smuzhiyun 					 brcmstb_l2_intc_irq_handle, data);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	data->gc = irq_get_domain_generic_chip(data->domain, 0);
224*4882a593Smuzhiyun 	data->gc->reg_base = base;
225*4882a593Smuzhiyun 	data->gc->private = data;
226*4882a593Smuzhiyun 	data->status_offset = init_params->cpu_status;
227*4882a593Smuzhiyun 	data->mask_offset = init_params->cpu_mask_status;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	ct = data->gc->chip_types;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (init_params->cpu_clear >= 0) {
232*4882a593Smuzhiyun 		ct->regs.ack = init_params->cpu_clear;
233*4882a593Smuzhiyun 		ct->chip.irq_ack = irq_gc_ack_set_bit;
234*4882a593Smuzhiyun 		ct->chip.irq_mask_ack = brcmstb_l2_mask_and_ack;
235*4882a593Smuzhiyun 	} else {
236*4882a593Smuzhiyun 		/* No Ack - but still slightly more efficient to define this */
237*4882a593Smuzhiyun 		ct->chip.irq_mask_ack = irq_gc_mask_disable_reg;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	ct->chip.irq_mask = irq_gc_mask_disable_reg;
241*4882a593Smuzhiyun 	ct->regs.disable = init_params->cpu_mask_set;
242*4882a593Smuzhiyun 	ct->regs.mask = init_params->cpu_mask_status;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
245*4882a593Smuzhiyun 	ct->regs.enable = init_params->cpu_mask_clear;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ct->chip.irq_suspend = brcmstb_l2_intc_suspend;
248*4882a593Smuzhiyun 	ct->chip.irq_resume = brcmstb_l2_intc_resume;
249*4882a593Smuzhiyun 	ct->chip.irq_pm_shutdown = brcmstb_l2_intc_suspend;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (data->can_wake) {
252*4882a593Smuzhiyun 		/* This IRQ chip can wake the system, set all child interrupts
253*4882a593Smuzhiyun 		 * in wake_enabled mask
254*4882a593Smuzhiyun 		 */
255*4882a593Smuzhiyun 		data->gc->wake_enabled = 0xffffffff;
256*4882a593Smuzhiyun 		ct->chip.irq_set_wake = irq_gc_set_wake;
257*4882a593Smuzhiyun 		enable_irq_wake(parent_irq);
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	pr_info("registered L2 intc (%pOF, parent irq: %d)\n", np, parent_irq);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	return 0;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun out_free_domain:
265*4882a593Smuzhiyun 	irq_domain_remove(data->domain);
266*4882a593Smuzhiyun out_unmap:
267*4882a593Smuzhiyun 	iounmap(base);
268*4882a593Smuzhiyun out_free:
269*4882a593Smuzhiyun 	kfree(data);
270*4882a593Smuzhiyun 	return ret;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
brcmstb_l2_edge_intc_of_init(struct device_node * np,struct device_node * parent)273*4882a593Smuzhiyun static int __init brcmstb_l2_edge_intc_of_init(struct device_node *np,
274*4882a593Smuzhiyun 	struct device_node *parent)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	return brcmstb_l2_intc_of_init(np, parent, &l2_edge_intc_init);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun IRQCHIP_DECLARE(brcmstb_l2_intc, "brcm,l2-intc", brcmstb_l2_edge_intc_of_init);
279*4882a593Smuzhiyun IRQCHIP_DECLARE(brcmstb_hif_spi_l2_intc, "brcm,hif-spi-l2-intc",
280*4882a593Smuzhiyun 		brcmstb_l2_edge_intc_of_init);
281*4882a593Smuzhiyun IRQCHIP_DECLARE(brcmstb_upg_aux_aon_l2_intc, "brcm,upg-aux-aon-l2-intc",
282*4882a593Smuzhiyun 		brcmstb_l2_edge_intc_of_init);
283*4882a593Smuzhiyun 
brcmstb_l2_lvl_intc_of_init(struct device_node * np,struct device_node * parent)284*4882a593Smuzhiyun static int __init brcmstb_l2_lvl_intc_of_init(struct device_node *np,
285*4882a593Smuzhiyun 	struct device_node *parent)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	return brcmstb_l2_intc_of_init(np, parent, &l2_lvl_intc_init);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun IRQCHIP_DECLARE(bcm7271_l2_intc, "brcm,bcm7271-l2-intc",
290*4882a593Smuzhiyun 	brcmstb_l2_lvl_intc_of_init);
291