xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-bcm7120-l2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Broadcom BCM7120 style Level 2 interrupt controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014 Broadcom Corporation
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #define pr_fmt(fmt)	KBUILD_MODNAME	": " fmt
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/of_irq.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/interrupt.h>
20*4882a593Smuzhiyun #include <linux/irq.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/irqdomain.h>
23*4882a593Smuzhiyun #include <linux/reboot.h>
24*4882a593Smuzhiyun #include <linux/bitops.h>
25*4882a593Smuzhiyun #include <linux/irqchip.h>
26*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Register offset in the L2 interrupt controller */
29*4882a593Smuzhiyun #define IRQEN		0x00
30*4882a593Smuzhiyun #define IRQSTAT		0x04
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define MAX_WORDS	4
33*4882a593Smuzhiyun #define MAX_MAPPINGS	(MAX_WORDS * 2)
34*4882a593Smuzhiyun #define IRQS_PER_WORD	32
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct bcm7120_l1_intc_data {
37*4882a593Smuzhiyun 	struct bcm7120_l2_intc_data *b;
38*4882a593Smuzhiyun 	u32 irq_map_mask[MAX_WORDS];
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct bcm7120_l2_intc_data {
42*4882a593Smuzhiyun 	unsigned int n_words;
43*4882a593Smuzhiyun 	void __iomem *map_base[MAX_MAPPINGS];
44*4882a593Smuzhiyun 	void __iomem *pair_base[MAX_WORDS];
45*4882a593Smuzhiyun 	int en_offset[MAX_WORDS];
46*4882a593Smuzhiyun 	int stat_offset[MAX_WORDS];
47*4882a593Smuzhiyun 	struct irq_domain *domain;
48*4882a593Smuzhiyun 	bool can_wake;
49*4882a593Smuzhiyun 	u32 irq_fwd_mask[MAX_WORDS];
50*4882a593Smuzhiyun 	struct bcm7120_l1_intc_data *l1_data;
51*4882a593Smuzhiyun 	int num_parent_irqs;
52*4882a593Smuzhiyun 	const __be32 *map_mask_prop;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
bcm7120_l2_intc_irq_handle(struct irq_desc * desc)55*4882a593Smuzhiyun static void bcm7120_l2_intc_irq_handle(struct irq_desc *desc)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	struct bcm7120_l1_intc_data *data = irq_desc_get_handler_data(desc);
58*4882a593Smuzhiyun 	struct bcm7120_l2_intc_data *b = data->b;
59*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
60*4882a593Smuzhiyun 	unsigned int idx;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	chained_irq_enter(chip, desc);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	for (idx = 0; idx < b->n_words; idx++) {
65*4882a593Smuzhiyun 		int base = idx * IRQS_PER_WORD;
66*4882a593Smuzhiyun 		struct irq_chip_generic *gc =
67*4882a593Smuzhiyun 			irq_get_domain_generic_chip(b->domain, base);
68*4882a593Smuzhiyun 		unsigned long pending;
69*4882a593Smuzhiyun 		int hwirq;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 		irq_gc_lock(gc);
72*4882a593Smuzhiyun 		pending = irq_reg_readl(gc, b->stat_offset[idx]) &
73*4882a593Smuzhiyun 					    gc->mask_cache &
74*4882a593Smuzhiyun 					    data->irq_map_mask[idx];
75*4882a593Smuzhiyun 		irq_gc_unlock(gc);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 		for_each_set_bit(hwirq, &pending, IRQS_PER_WORD) {
78*4882a593Smuzhiyun 			generic_handle_irq(irq_find_mapping(b->domain,
79*4882a593Smuzhiyun 					   base + hwirq));
80*4882a593Smuzhiyun 		}
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	chained_irq_exit(chip, desc);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
bcm7120_l2_intc_suspend(struct irq_chip_generic * gc)86*4882a593Smuzhiyun static void bcm7120_l2_intc_suspend(struct irq_chip_generic *gc)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct bcm7120_l2_intc_data *b = gc->private;
89*4882a593Smuzhiyun 	struct irq_chip_type *ct = gc->chip_types;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	irq_gc_lock(gc);
92*4882a593Smuzhiyun 	if (b->can_wake)
93*4882a593Smuzhiyun 		irq_reg_writel(gc, gc->mask_cache | gc->wake_active,
94*4882a593Smuzhiyun 			       ct->regs.mask);
95*4882a593Smuzhiyun 	irq_gc_unlock(gc);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
bcm7120_l2_intc_resume(struct irq_chip_generic * gc)98*4882a593Smuzhiyun static void bcm7120_l2_intc_resume(struct irq_chip_generic *gc)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct irq_chip_type *ct = gc->chip_types;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* Restore the saved mask */
103*4882a593Smuzhiyun 	irq_gc_lock(gc);
104*4882a593Smuzhiyun 	irq_reg_writel(gc, gc->mask_cache, ct->regs.mask);
105*4882a593Smuzhiyun 	irq_gc_unlock(gc);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
bcm7120_l2_intc_init_one(struct device_node * dn,struct bcm7120_l2_intc_data * data,int irq,u32 * valid_mask)108*4882a593Smuzhiyun static int bcm7120_l2_intc_init_one(struct device_node *dn,
109*4882a593Smuzhiyun 					struct bcm7120_l2_intc_data *data,
110*4882a593Smuzhiyun 					int irq, u32 *valid_mask)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct bcm7120_l1_intc_data *l1_data = &data->l1_data[irq];
113*4882a593Smuzhiyun 	int parent_irq;
114*4882a593Smuzhiyun 	unsigned int idx;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	parent_irq = irq_of_parse_and_map(dn, irq);
117*4882a593Smuzhiyun 	if (!parent_irq) {
118*4882a593Smuzhiyun 		pr_err("failed to map interrupt %d\n", irq);
119*4882a593Smuzhiyun 		return -EINVAL;
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* For multiple parent IRQs with multiple words, this looks like:
123*4882a593Smuzhiyun 	 * <irq0_w0 irq0_w1 irq1_w0 irq1_w1 ...>
124*4882a593Smuzhiyun 	 *
125*4882a593Smuzhiyun 	 * We need to associate a given parent interrupt with its corresponding
126*4882a593Smuzhiyun 	 * map_mask in order to mask the status register with it because we
127*4882a593Smuzhiyun 	 * have the same handler being called for multiple parent interrupts.
128*4882a593Smuzhiyun 	 *
129*4882a593Smuzhiyun 	 * This is typically something needed on BCM7xxx (STB chips).
130*4882a593Smuzhiyun 	 */
131*4882a593Smuzhiyun 	for (idx = 0; idx < data->n_words; idx++) {
132*4882a593Smuzhiyun 		if (data->map_mask_prop) {
133*4882a593Smuzhiyun 			l1_data->irq_map_mask[idx] |=
134*4882a593Smuzhiyun 				be32_to_cpup(data->map_mask_prop +
135*4882a593Smuzhiyun 					     irq * data->n_words + idx);
136*4882a593Smuzhiyun 		} else {
137*4882a593Smuzhiyun 			l1_data->irq_map_mask[idx] = 0xffffffff;
138*4882a593Smuzhiyun 		}
139*4882a593Smuzhiyun 		valid_mask[idx] |= l1_data->irq_map_mask[idx];
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	l1_data->b = data;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	irq_set_chained_handler_and_data(parent_irq,
145*4882a593Smuzhiyun 					 bcm7120_l2_intc_irq_handle, l1_data);
146*4882a593Smuzhiyun 	if (data->can_wake)
147*4882a593Smuzhiyun 		enable_irq_wake(parent_irq);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
bcm7120_l2_intc_iomap_7120(struct device_node * dn,struct bcm7120_l2_intc_data * data)152*4882a593Smuzhiyun static int __init bcm7120_l2_intc_iomap_7120(struct device_node *dn,
153*4882a593Smuzhiyun 					     struct bcm7120_l2_intc_data *data)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	int ret;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	data->map_base[0] = of_iomap(dn, 0);
158*4882a593Smuzhiyun 	if (!data->map_base[0]) {
159*4882a593Smuzhiyun 		pr_err("unable to map registers\n");
160*4882a593Smuzhiyun 		return -ENOMEM;
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	data->pair_base[0] = data->map_base[0];
164*4882a593Smuzhiyun 	data->en_offset[0] = IRQEN;
165*4882a593Smuzhiyun 	data->stat_offset[0] = IRQSTAT;
166*4882a593Smuzhiyun 	data->n_words = 1;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	ret = of_property_read_u32_array(dn, "brcm,int-fwd-mask",
169*4882a593Smuzhiyun 					 data->irq_fwd_mask, data->n_words);
170*4882a593Smuzhiyun 	if (ret != 0 && ret != -EINVAL) {
171*4882a593Smuzhiyun 		/* property exists but has the wrong number of words */
172*4882a593Smuzhiyun 		pr_err("invalid brcm,int-fwd-mask property\n");
173*4882a593Smuzhiyun 		return -EINVAL;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	data->map_mask_prop = of_get_property(dn, "brcm,int-map-mask", &ret);
177*4882a593Smuzhiyun 	if (!data->map_mask_prop ||
178*4882a593Smuzhiyun 	    (ret != (sizeof(__be32) * data->num_parent_irqs * data->n_words))) {
179*4882a593Smuzhiyun 		pr_err("invalid brcm,int-map-mask property\n");
180*4882a593Smuzhiyun 		return -EINVAL;
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
bcm7120_l2_intc_iomap_3380(struct device_node * dn,struct bcm7120_l2_intc_data * data)186*4882a593Smuzhiyun static int __init bcm7120_l2_intc_iomap_3380(struct device_node *dn,
187*4882a593Smuzhiyun 					     struct bcm7120_l2_intc_data *data)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	unsigned int gc_idx;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	for (gc_idx = 0; gc_idx < MAX_WORDS; gc_idx++) {
192*4882a593Smuzhiyun 		unsigned int map_idx = gc_idx * 2;
193*4882a593Smuzhiyun 		void __iomem *en = of_iomap(dn, map_idx + 0);
194*4882a593Smuzhiyun 		void __iomem *stat = of_iomap(dn, map_idx + 1);
195*4882a593Smuzhiyun 		void __iomem *base = min(en, stat);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 		data->map_base[map_idx + 0] = en;
198*4882a593Smuzhiyun 		data->map_base[map_idx + 1] = stat;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 		if (!base)
201*4882a593Smuzhiyun 			break;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		data->pair_base[gc_idx] = base;
204*4882a593Smuzhiyun 		data->en_offset[gc_idx] = en - base;
205*4882a593Smuzhiyun 		data->stat_offset[gc_idx] = stat - base;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (!gc_idx) {
209*4882a593Smuzhiyun 		pr_err("unable to map registers\n");
210*4882a593Smuzhiyun 		return -EINVAL;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	data->n_words = gc_idx;
214*4882a593Smuzhiyun 	return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
bcm7120_l2_intc_probe(struct device_node * dn,struct device_node * parent,int (* iomap_regs_fn)(struct device_node *,struct bcm7120_l2_intc_data *),const char * intc_name)217*4882a593Smuzhiyun static int __init bcm7120_l2_intc_probe(struct device_node *dn,
218*4882a593Smuzhiyun 				 struct device_node *parent,
219*4882a593Smuzhiyun 				 int (*iomap_regs_fn)(struct device_node *,
220*4882a593Smuzhiyun 					struct bcm7120_l2_intc_data *),
221*4882a593Smuzhiyun 				 const char *intc_name)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
224*4882a593Smuzhiyun 	struct bcm7120_l2_intc_data *data;
225*4882a593Smuzhiyun 	struct irq_chip_generic *gc;
226*4882a593Smuzhiyun 	struct irq_chip_type *ct;
227*4882a593Smuzhiyun 	int ret = 0;
228*4882a593Smuzhiyun 	unsigned int idx, irq, flags;
229*4882a593Smuzhiyun 	u32 valid_mask[MAX_WORDS] = { };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	data = kzalloc(sizeof(*data), GFP_KERNEL);
232*4882a593Smuzhiyun 	if (!data)
233*4882a593Smuzhiyun 		return -ENOMEM;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	data->num_parent_irqs = of_irq_count(dn);
236*4882a593Smuzhiyun 	if (data->num_parent_irqs <= 0) {
237*4882a593Smuzhiyun 		pr_err("invalid number of parent interrupts\n");
238*4882a593Smuzhiyun 		ret = -ENOMEM;
239*4882a593Smuzhiyun 		goto out_unmap;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	data->l1_data = kcalloc(data->num_parent_irqs, sizeof(*data->l1_data),
243*4882a593Smuzhiyun 				GFP_KERNEL);
244*4882a593Smuzhiyun 	if (!data->l1_data) {
245*4882a593Smuzhiyun 		ret = -ENOMEM;
246*4882a593Smuzhiyun 		goto out_free_l1_data;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	ret = iomap_regs_fn(dn, data);
250*4882a593Smuzhiyun 	if (ret < 0)
251*4882a593Smuzhiyun 		goto out_free_l1_data;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	data->can_wake = of_property_read_bool(dn, "brcm,irq-can-wake");
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	for (irq = 0; irq < data->num_parent_irqs; irq++) {
256*4882a593Smuzhiyun 		ret = bcm7120_l2_intc_init_one(dn, data, irq, valid_mask);
257*4882a593Smuzhiyun 		if (ret)
258*4882a593Smuzhiyun 			goto out_free_l1_data;
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	data->domain = irq_domain_add_linear(dn, IRQS_PER_WORD * data->n_words,
262*4882a593Smuzhiyun 					     &irq_generic_chip_ops, NULL);
263*4882a593Smuzhiyun 	if (!data->domain) {
264*4882a593Smuzhiyun 		ret = -ENOMEM;
265*4882a593Smuzhiyun 		goto out_free_l1_data;
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* MIPS chips strapped for BE will automagically configure the
269*4882a593Smuzhiyun 	 * peripheral registers for CPU-native byte order.
270*4882a593Smuzhiyun 	 */
271*4882a593Smuzhiyun 	flags = IRQ_GC_INIT_MASK_CACHE;
272*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
273*4882a593Smuzhiyun 		flags |= IRQ_GC_BE_IO;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	ret = irq_alloc_domain_generic_chips(data->domain, IRQS_PER_WORD, 1,
276*4882a593Smuzhiyun 				dn->full_name, handle_level_irq, clr, 0, flags);
277*4882a593Smuzhiyun 	if (ret) {
278*4882a593Smuzhiyun 		pr_err("failed to allocate generic irq chip\n");
279*4882a593Smuzhiyun 		goto out_free_domain;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	for (idx = 0; idx < data->n_words; idx++) {
283*4882a593Smuzhiyun 		irq = idx * IRQS_PER_WORD;
284*4882a593Smuzhiyun 		gc = irq_get_domain_generic_chip(data->domain, irq);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 		gc->unused = 0xffffffff & ~valid_mask[idx];
287*4882a593Smuzhiyun 		gc->private = data;
288*4882a593Smuzhiyun 		ct = gc->chip_types;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 		gc->reg_base = data->pair_base[idx];
291*4882a593Smuzhiyun 		ct->regs.mask = data->en_offset[idx];
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		/* gc->reg_base is defined and so is gc->writel */
294*4882a593Smuzhiyun 		irq_reg_writel(gc, data->irq_fwd_mask[idx],
295*4882a593Smuzhiyun 			       data->en_offset[idx]);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		ct->chip.irq_mask = irq_gc_mask_clr_bit;
298*4882a593Smuzhiyun 		ct->chip.irq_unmask = irq_gc_mask_set_bit;
299*4882a593Smuzhiyun 		ct->chip.irq_ack = irq_gc_noop;
300*4882a593Smuzhiyun 		gc->suspend = bcm7120_l2_intc_suspend;
301*4882a593Smuzhiyun 		gc->resume = bcm7120_l2_intc_resume;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 		/*
304*4882a593Smuzhiyun 		 * Initialize mask-cache, in case we need it for
305*4882a593Smuzhiyun 		 * saving/restoring fwd mask even w/o any child interrupts
306*4882a593Smuzhiyun 		 * installed
307*4882a593Smuzhiyun 		 */
308*4882a593Smuzhiyun 		gc->mask_cache = irq_reg_readl(gc, ct->regs.mask);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		if (data->can_wake) {
311*4882a593Smuzhiyun 			/* This IRQ chip can wake the system, set all
312*4882a593Smuzhiyun 			 * relevant child interupts in wake_enabled mask
313*4882a593Smuzhiyun 			 */
314*4882a593Smuzhiyun 			gc->wake_enabled = 0xffffffff;
315*4882a593Smuzhiyun 			gc->wake_enabled &= ~gc->unused;
316*4882a593Smuzhiyun 			ct->chip.irq_set_wake = irq_gc_set_wake;
317*4882a593Smuzhiyun 		}
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	pr_info("registered %s intc (%pOF, parent IRQ(s): %d)\n",
321*4882a593Smuzhiyun 		intc_name, dn, data->num_parent_irqs);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	return 0;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun out_free_domain:
326*4882a593Smuzhiyun 	irq_domain_remove(data->domain);
327*4882a593Smuzhiyun out_free_l1_data:
328*4882a593Smuzhiyun 	kfree(data->l1_data);
329*4882a593Smuzhiyun out_unmap:
330*4882a593Smuzhiyun 	for (idx = 0; idx < MAX_MAPPINGS; idx++) {
331*4882a593Smuzhiyun 		if (data->map_base[idx])
332*4882a593Smuzhiyun 			iounmap(data->map_base[idx]);
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 	kfree(data);
335*4882a593Smuzhiyun 	return ret;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
bcm7120_l2_intc_probe_7120(struct device_node * dn,struct device_node * parent)338*4882a593Smuzhiyun static int __init bcm7120_l2_intc_probe_7120(struct device_node *dn,
339*4882a593Smuzhiyun 					     struct device_node *parent)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	return bcm7120_l2_intc_probe(dn, parent, bcm7120_l2_intc_iomap_7120,
342*4882a593Smuzhiyun 				     "BCM7120 L2");
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
bcm7120_l2_intc_probe_3380(struct device_node * dn,struct device_node * parent)345*4882a593Smuzhiyun static int __init bcm7120_l2_intc_probe_3380(struct device_node *dn,
346*4882a593Smuzhiyun 					     struct device_node *parent)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	return bcm7120_l2_intc_probe(dn, parent, bcm7120_l2_intc_iomap_3380,
349*4882a593Smuzhiyun 				     "BCM3380 L2");
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun IRQCHIP_DECLARE(bcm7120_l2_intc, "brcm,bcm7120-l2-intc",
353*4882a593Smuzhiyun 		bcm7120_l2_intc_probe_7120);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun IRQCHIP_DECLARE(bcm3380_l2_intc, "brcm,bcm3380-l2-intc",
356*4882a593Smuzhiyun 		bcm7120_l2_intc_probe_3380);
357