1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Root interrupt controller for the BCM2836 (Raspberry Pi 2).
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2015 Broadcom
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/cpu.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/of_irq.h>
11*4882a593Smuzhiyun #include <linux/irqchip.h>
12*4882a593Smuzhiyun #include <linux/irqdomain.h>
13*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
14*4882a593Smuzhiyun #include <linux/irqchip/irq-bcm2836.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm/exception.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct bcm2836_arm_irqchip_intc {
19*4882a593Smuzhiyun struct irq_domain *domain;
20*4882a593Smuzhiyun void __iomem *base;
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static struct bcm2836_arm_irqchip_intc intc __read_mostly;
24*4882a593Smuzhiyun
bcm2836_arm_irqchip_mask_per_cpu_irq(unsigned int reg_offset,unsigned int bit,int cpu)25*4882a593Smuzhiyun static void bcm2836_arm_irqchip_mask_per_cpu_irq(unsigned int reg_offset,
26*4882a593Smuzhiyun unsigned int bit,
27*4882a593Smuzhiyun int cpu)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun void __iomem *reg = intc.base + reg_offset + 4 * cpu;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun writel(readl(reg) & ~BIT(bit), reg);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun
bcm2836_arm_irqchip_unmask_per_cpu_irq(unsigned int reg_offset,unsigned int bit,int cpu)34*4882a593Smuzhiyun static void bcm2836_arm_irqchip_unmask_per_cpu_irq(unsigned int reg_offset,
35*4882a593Smuzhiyun unsigned int bit,
36*4882a593Smuzhiyun int cpu)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun void __iomem *reg = intc.base + reg_offset + 4 * cpu;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun writel(readl(reg) | BIT(bit), reg);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
bcm2836_arm_irqchip_mask_timer_irq(struct irq_data * d)43*4882a593Smuzhiyun static void bcm2836_arm_irqchip_mask_timer_irq(struct irq_data *d)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun bcm2836_arm_irqchip_mask_per_cpu_irq(LOCAL_TIMER_INT_CONTROL0,
46*4882a593Smuzhiyun d->hwirq - LOCAL_IRQ_CNTPSIRQ,
47*4882a593Smuzhiyun smp_processor_id());
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
bcm2836_arm_irqchip_unmask_timer_irq(struct irq_data * d)50*4882a593Smuzhiyun static void bcm2836_arm_irqchip_unmask_timer_irq(struct irq_data *d)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun bcm2836_arm_irqchip_unmask_per_cpu_irq(LOCAL_TIMER_INT_CONTROL0,
53*4882a593Smuzhiyun d->hwirq - LOCAL_IRQ_CNTPSIRQ,
54*4882a593Smuzhiyun smp_processor_id());
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static struct irq_chip bcm2836_arm_irqchip_timer = {
58*4882a593Smuzhiyun .name = "bcm2836-timer",
59*4882a593Smuzhiyun .irq_mask = bcm2836_arm_irqchip_mask_timer_irq,
60*4882a593Smuzhiyun .irq_unmask = bcm2836_arm_irqchip_unmask_timer_irq,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
bcm2836_arm_irqchip_mask_pmu_irq(struct irq_data * d)63*4882a593Smuzhiyun static void bcm2836_arm_irqchip_mask_pmu_irq(struct irq_data *d)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun writel(1 << smp_processor_id(), intc.base + LOCAL_PM_ROUTING_CLR);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
bcm2836_arm_irqchip_unmask_pmu_irq(struct irq_data * d)68*4882a593Smuzhiyun static void bcm2836_arm_irqchip_unmask_pmu_irq(struct irq_data *d)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun writel(1 << smp_processor_id(), intc.base + LOCAL_PM_ROUTING_SET);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static struct irq_chip bcm2836_arm_irqchip_pmu = {
74*4882a593Smuzhiyun .name = "bcm2836-pmu",
75*4882a593Smuzhiyun .irq_mask = bcm2836_arm_irqchip_mask_pmu_irq,
76*4882a593Smuzhiyun .irq_unmask = bcm2836_arm_irqchip_unmask_pmu_irq,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
bcm2836_arm_irqchip_mask_gpu_irq(struct irq_data * d)79*4882a593Smuzhiyun static void bcm2836_arm_irqchip_mask_gpu_irq(struct irq_data *d)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
bcm2836_arm_irqchip_unmask_gpu_irq(struct irq_data * d)83*4882a593Smuzhiyun static void bcm2836_arm_irqchip_unmask_gpu_irq(struct irq_data *d)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static struct irq_chip bcm2836_arm_irqchip_gpu = {
88*4882a593Smuzhiyun .name = "bcm2836-gpu",
89*4882a593Smuzhiyun .irq_mask = bcm2836_arm_irqchip_mask_gpu_irq,
90*4882a593Smuzhiyun .irq_unmask = bcm2836_arm_irqchip_unmask_gpu_irq,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
bcm2836_arm_irqchip_dummy_op(struct irq_data * d)93*4882a593Smuzhiyun static void bcm2836_arm_irqchip_dummy_op(struct irq_data *d)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun static struct irq_chip bcm2836_arm_irqchip_dummy = {
98*4882a593Smuzhiyun .name = "bcm2836-dummy",
99*4882a593Smuzhiyun .irq_eoi = bcm2836_arm_irqchip_dummy_op,
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
bcm2836_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hw)102*4882a593Smuzhiyun static int bcm2836_map(struct irq_domain *d, unsigned int irq,
103*4882a593Smuzhiyun irq_hw_number_t hw)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct irq_chip *chip;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun switch (hw) {
108*4882a593Smuzhiyun case LOCAL_IRQ_MAILBOX0:
109*4882a593Smuzhiyun chip = &bcm2836_arm_irqchip_dummy;
110*4882a593Smuzhiyun break;
111*4882a593Smuzhiyun case LOCAL_IRQ_CNTPSIRQ:
112*4882a593Smuzhiyun case LOCAL_IRQ_CNTPNSIRQ:
113*4882a593Smuzhiyun case LOCAL_IRQ_CNTHPIRQ:
114*4882a593Smuzhiyun case LOCAL_IRQ_CNTVIRQ:
115*4882a593Smuzhiyun chip = &bcm2836_arm_irqchip_timer;
116*4882a593Smuzhiyun break;
117*4882a593Smuzhiyun case LOCAL_IRQ_GPU_FAST:
118*4882a593Smuzhiyun chip = &bcm2836_arm_irqchip_gpu;
119*4882a593Smuzhiyun break;
120*4882a593Smuzhiyun case LOCAL_IRQ_PMU_FAST:
121*4882a593Smuzhiyun chip = &bcm2836_arm_irqchip_pmu;
122*4882a593Smuzhiyun break;
123*4882a593Smuzhiyun default:
124*4882a593Smuzhiyun pr_warn_once("Unexpected hw irq: %lu\n", hw);
125*4882a593Smuzhiyun return -EINVAL;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun irq_set_percpu_devid(irq);
129*4882a593Smuzhiyun irq_domain_set_info(d, irq, hw, chip, d->host_data,
130*4882a593Smuzhiyun handle_percpu_devid_irq, NULL, NULL);
131*4882a593Smuzhiyun irq_set_status_flags(irq, IRQ_NOAUTOEN);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static void
bcm2836_arm_irqchip_handle_irq(struct pt_regs * regs)137*4882a593Smuzhiyun __exception_irq_entry bcm2836_arm_irqchip_handle_irq(struct pt_regs *regs)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun int cpu = smp_processor_id();
140*4882a593Smuzhiyun u32 stat;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun stat = readl_relaxed(intc.base + LOCAL_IRQ_PENDING0 + 4 * cpu);
143*4882a593Smuzhiyun if (stat) {
144*4882a593Smuzhiyun u32 hwirq = ffs(stat) - 1;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun handle_domain_irq(intc.domain, hwirq, regs);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun #ifdef CONFIG_SMP
151*4882a593Smuzhiyun static struct irq_domain *ipi_domain;
152*4882a593Smuzhiyun
bcm2836_arm_irqchip_handle_ipi(struct irq_desc * desc)153*4882a593Smuzhiyun static void bcm2836_arm_irqchip_handle_ipi(struct irq_desc *desc)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
156*4882a593Smuzhiyun int cpu = smp_processor_id();
157*4882a593Smuzhiyun u32 mbox_val;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun chained_irq_enter(chip, desc);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun mbox_val = readl_relaxed(intc.base + LOCAL_MAILBOX0_CLR0 + 16 * cpu);
162*4882a593Smuzhiyun if (mbox_val) {
163*4882a593Smuzhiyun int hwirq = ffs(mbox_val) - 1;
164*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(ipi_domain, hwirq));
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun chained_irq_exit(chip, desc);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
bcm2836_arm_irqchip_ipi_eoi(struct irq_data * d)170*4882a593Smuzhiyun static void bcm2836_arm_irqchip_ipi_eoi(struct irq_data *d)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun int cpu = smp_processor_id();
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun writel_relaxed(BIT(d->hwirq),
175*4882a593Smuzhiyun intc.base + LOCAL_MAILBOX0_CLR0 + 16 * cpu);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
bcm2836_arm_irqchip_ipi_send_mask(struct irq_data * d,const struct cpumask * mask)178*4882a593Smuzhiyun static void bcm2836_arm_irqchip_ipi_send_mask(struct irq_data *d,
179*4882a593Smuzhiyun const struct cpumask *mask)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun int cpu;
182*4882a593Smuzhiyun void __iomem *mailbox0_base = intc.base + LOCAL_MAILBOX0_SET0;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun * Ensure that stores to normal memory are visible to the
186*4882a593Smuzhiyun * other CPUs before issuing the IPI.
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun smp_wmb();
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun for_each_cpu(cpu, mask)
191*4882a593Smuzhiyun writel_relaxed(BIT(d->hwirq), mailbox0_base + 16 * cpu);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static struct irq_chip bcm2836_arm_irqchip_ipi = {
195*4882a593Smuzhiyun .name = "IPI",
196*4882a593Smuzhiyun .irq_mask = bcm2836_arm_irqchip_dummy_op,
197*4882a593Smuzhiyun .irq_unmask = bcm2836_arm_irqchip_dummy_op,
198*4882a593Smuzhiyun .irq_eoi = bcm2836_arm_irqchip_ipi_eoi,
199*4882a593Smuzhiyun .ipi_send_mask = bcm2836_arm_irqchip_ipi_send_mask,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
bcm2836_arm_irqchip_ipi_alloc(struct irq_domain * d,unsigned int virq,unsigned int nr_irqs,void * args)202*4882a593Smuzhiyun static int bcm2836_arm_irqchip_ipi_alloc(struct irq_domain *d,
203*4882a593Smuzhiyun unsigned int virq,
204*4882a593Smuzhiyun unsigned int nr_irqs, void *args)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun int i;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++) {
209*4882a593Smuzhiyun irq_set_percpu_devid(virq + i);
210*4882a593Smuzhiyun irq_domain_set_info(d, virq + i, i, &bcm2836_arm_irqchip_ipi,
211*4882a593Smuzhiyun d->host_data,
212*4882a593Smuzhiyun handle_percpu_devid_fasteoi_ipi,
213*4882a593Smuzhiyun NULL, NULL);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
bcm2836_arm_irqchip_ipi_free(struct irq_domain * d,unsigned int virq,unsigned int nr_irqs)219*4882a593Smuzhiyun static void bcm2836_arm_irqchip_ipi_free(struct irq_domain *d,
220*4882a593Smuzhiyun unsigned int virq,
221*4882a593Smuzhiyun unsigned int nr_irqs)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun /* Not freeing IPIs */
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static const struct irq_domain_ops ipi_domain_ops = {
227*4882a593Smuzhiyun .alloc = bcm2836_arm_irqchip_ipi_alloc,
228*4882a593Smuzhiyun .free = bcm2836_arm_irqchip_ipi_free,
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
bcm2836_cpu_starting(unsigned int cpu)231*4882a593Smuzhiyun static int bcm2836_cpu_starting(unsigned int cpu)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun bcm2836_arm_irqchip_unmask_per_cpu_irq(LOCAL_MAILBOX_INT_CONTROL0, 0,
234*4882a593Smuzhiyun cpu);
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
bcm2836_cpu_dying(unsigned int cpu)238*4882a593Smuzhiyun static int bcm2836_cpu_dying(unsigned int cpu)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun bcm2836_arm_irqchip_mask_per_cpu_irq(LOCAL_MAILBOX_INT_CONTROL0, 0,
241*4882a593Smuzhiyun cpu);
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun #define BITS_PER_MBOX 32
246*4882a593Smuzhiyun
bcm2836_arm_irqchip_smp_init(void)247*4882a593Smuzhiyun static void __init bcm2836_arm_irqchip_smp_init(void)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct irq_fwspec ipi_fwspec = {
250*4882a593Smuzhiyun .fwnode = intc.domain->fwnode,
251*4882a593Smuzhiyun .param_count = 1,
252*4882a593Smuzhiyun .param = {
253*4882a593Smuzhiyun [0] = LOCAL_IRQ_MAILBOX0,
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun int base_ipi, mux_irq;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun mux_irq = irq_create_fwspec_mapping(&ipi_fwspec);
259*4882a593Smuzhiyun if (WARN_ON(mux_irq <= 0))
260*4882a593Smuzhiyun return;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun ipi_domain = irq_domain_create_linear(intc.domain->fwnode,
263*4882a593Smuzhiyun BITS_PER_MBOX, &ipi_domain_ops,
264*4882a593Smuzhiyun NULL);
265*4882a593Smuzhiyun if (WARN_ON(!ipi_domain))
266*4882a593Smuzhiyun return;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun ipi_domain->flags |= IRQ_DOMAIN_FLAG_IPI_SINGLE;
269*4882a593Smuzhiyun irq_domain_update_bus_token(ipi_domain, DOMAIN_BUS_IPI);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun base_ipi = __irq_domain_alloc_irqs(ipi_domain, -1, BITS_PER_MBOX,
272*4882a593Smuzhiyun NUMA_NO_NODE, NULL,
273*4882a593Smuzhiyun false, NULL);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (WARN_ON(!base_ipi))
276*4882a593Smuzhiyun return;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun set_smp_ipi_range(base_ipi, BITS_PER_MBOX);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun irq_set_chained_handler_and_data(mux_irq,
281*4882a593Smuzhiyun bcm2836_arm_irqchip_handle_ipi, NULL);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Unmask IPIs to the boot CPU. */
284*4882a593Smuzhiyun cpuhp_setup_state(CPUHP_AP_IRQ_BCM2836_STARTING,
285*4882a593Smuzhiyun "irqchip/bcm2836:starting", bcm2836_cpu_starting,
286*4882a593Smuzhiyun bcm2836_cpu_dying);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun #else
289*4882a593Smuzhiyun #define bcm2836_arm_irqchip_smp_init() do { } while(0)
290*4882a593Smuzhiyun #endif
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static const struct irq_domain_ops bcm2836_arm_irqchip_intc_ops = {
293*4882a593Smuzhiyun .xlate = irq_domain_xlate_onetwocell,
294*4882a593Smuzhiyun .map = bcm2836_map,
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun * The LOCAL_IRQ_CNT* timer firings are based off of the external
299*4882a593Smuzhiyun * oscillator with some scaling. The firmware sets up CNTFRQ to
300*4882a593Smuzhiyun * report 19.2Mhz, but doesn't set up the scaling registers.
301*4882a593Smuzhiyun */
bcm2835_init_local_timer_frequency(void)302*4882a593Smuzhiyun static void bcm2835_init_local_timer_frequency(void)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun /*
305*4882a593Smuzhiyun * Set the timer to source from the 19.2Mhz crystal clock (bit
306*4882a593Smuzhiyun * 8 unset), and only increment by 1 instead of 2 (bit 9
307*4882a593Smuzhiyun * unset).
308*4882a593Smuzhiyun */
309*4882a593Smuzhiyun writel(0, intc.base + LOCAL_CONTROL);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /*
312*4882a593Smuzhiyun * Set the timer prescaler to 1:1 (timer freq = input freq *
313*4882a593Smuzhiyun * 2**31 / prescaler)
314*4882a593Smuzhiyun */
315*4882a593Smuzhiyun writel(0x80000000, intc.base + LOCAL_PRESCALER);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
bcm2836_arm_irqchip_l1_intc_of_init(struct device_node * node,struct device_node * parent)318*4882a593Smuzhiyun static int __init bcm2836_arm_irqchip_l1_intc_of_init(struct device_node *node,
319*4882a593Smuzhiyun struct device_node *parent)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun intc.base = of_iomap(node, 0);
322*4882a593Smuzhiyun if (!intc.base) {
323*4882a593Smuzhiyun panic("%pOF: unable to map local interrupt registers\n", node);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun bcm2835_init_local_timer_frequency();
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun intc.domain = irq_domain_add_linear(node, LAST_IRQ + 1,
329*4882a593Smuzhiyun &bcm2836_arm_irqchip_intc_ops,
330*4882a593Smuzhiyun NULL);
331*4882a593Smuzhiyun if (!intc.domain)
332*4882a593Smuzhiyun panic("%pOF: unable to create IRQ domain\n", node);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun irq_domain_update_bus_token(intc.domain, DOMAIN_BUS_WIRED);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun bcm2836_arm_irqchip_smp_init();
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun set_handle_irq(bcm2836_arm_irqchip_handle_irq);
339*4882a593Smuzhiyun return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun IRQCHIP_DECLARE(bcm2836_arm_irqchip_l1_intc, "brcm,bcm2836-l1-intc",
343*4882a593Smuzhiyun bcm2836_arm_irqchip_l1_intc_of_init);
344