1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2010 Broadcom
4*4882a593Smuzhiyun * Copyright 2012 Simon Arlott, Chris Boot, Stephen Warren
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Quirk 1: Shortcut interrupts don't set the bank 1/2 register pending bits
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * If an interrupt fires on bank 1 that isn't in the shortcuts list, bit 8
9*4882a593Smuzhiyun * on bank 0 is set to signify that an interrupt in bank 1 has fired, and
10*4882a593Smuzhiyun * to look in the bank 1 status register for more information.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * If an interrupt fires on bank 1 that _is_ in the shortcuts list, its
13*4882a593Smuzhiyun * shortcut bit in bank 0 is set as well as its interrupt bit in the bank 1
14*4882a593Smuzhiyun * status register, but bank 0 bit 8 is _not_ set.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * Quirk 2: You can't mask the register 1/2 pending interrupts
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * In a proper cascaded interrupt controller, the interrupt lines with
19*4882a593Smuzhiyun * cascaded interrupt controllers on them are just normal interrupt lines.
20*4882a593Smuzhiyun * You can mask the interrupts and get on with things. With this controller
21*4882a593Smuzhiyun * you can't do that.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Quirk 3: The shortcut interrupts can't be (un)masked in bank 0
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * Those interrupts that have shortcuts can only be masked/unmasked in
26*4882a593Smuzhiyun * their respective banks' enable/disable registers. Doing so in the bank 0
27*4882a593Smuzhiyun * enable/disable registers has no effect.
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * The FIQ control register:
30*4882a593Smuzhiyun * Bits 0-6: IRQ (index in order of interrupts from banks 1, 2, then 0)
31*4882a593Smuzhiyun * Bit 7: Enable FIQ generation
32*4882a593Smuzhiyun * Bits 8+: Unused
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * An interrupt must be disabled before configuring it for FIQ generation
35*4882a593Smuzhiyun * otherwise both handlers will fire at the same time!
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <linux/io.h>
39*4882a593Smuzhiyun #include <linux/slab.h>
40*4882a593Smuzhiyun #include <linux/of_address.h>
41*4882a593Smuzhiyun #include <linux/of_irq.h>
42*4882a593Smuzhiyun #include <linux/irqchip.h>
43*4882a593Smuzhiyun #include <linux/irqdomain.h>
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #include <asm/exception.h>
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Put the bank and irq (32 bits) into the hwirq */
48*4882a593Smuzhiyun #define MAKE_HWIRQ(b, n) ((b << 5) | (n))
49*4882a593Smuzhiyun #define HWIRQ_BANK(i) (i >> 5)
50*4882a593Smuzhiyun #define HWIRQ_BIT(i) BIT(i & 0x1f)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define NR_IRQS_BANK0 8
53*4882a593Smuzhiyun #define BANK0_HWIRQ_MASK 0xff
54*4882a593Smuzhiyun /* Shortcuts can't be disabled so any unknown new ones need to be masked */
55*4882a593Smuzhiyun #define SHORTCUT1_MASK 0x00007c00
56*4882a593Smuzhiyun #define SHORTCUT2_MASK 0x001f8000
57*4882a593Smuzhiyun #define SHORTCUT_SHIFT 10
58*4882a593Smuzhiyun #define BANK1_HWIRQ BIT(8)
59*4882a593Smuzhiyun #define BANK2_HWIRQ BIT(9)
60*4882a593Smuzhiyun #define BANK0_VALID_MASK (BANK0_HWIRQ_MASK | BANK1_HWIRQ | BANK2_HWIRQ \
61*4882a593Smuzhiyun | SHORTCUT1_MASK | SHORTCUT2_MASK)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define REG_FIQ_CONTROL 0x0c
64*4882a593Smuzhiyun #define FIQ_CONTROL_ENABLE BIT(7)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define NR_BANKS 3
67*4882a593Smuzhiyun #define IRQS_PER_BANK 32
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static const int reg_pending[] __initconst = { 0x00, 0x04, 0x08 };
70*4882a593Smuzhiyun static const int reg_enable[] __initconst = { 0x18, 0x10, 0x14 };
71*4882a593Smuzhiyun static const int reg_disable[] __initconst = { 0x24, 0x1c, 0x20 };
72*4882a593Smuzhiyun static const int bank_irqs[] __initconst = { 8, 32, 32 };
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static const int shortcuts[] = {
75*4882a593Smuzhiyun 7, 9, 10, 18, 19, /* Bank 1 */
76*4882a593Smuzhiyun 21, 22, 23, 24, 25, 30 /* Bank 2 */
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun struct armctrl_ic {
80*4882a593Smuzhiyun void __iomem *base;
81*4882a593Smuzhiyun void __iomem *pending[NR_BANKS];
82*4882a593Smuzhiyun void __iomem *enable[NR_BANKS];
83*4882a593Smuzhiyun void __iomem *disable[NR_BANKS];
84*4882a593Smuzhiyun struct irq_domain *domain;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static struct armctrl_ic intc __read_mostly;
88*4882a593Smuzhiyun static void __exception_irq_entry bcm2835_handle_irq(
89*4882a593Smuzhiyun struct pt_regs *regs);
90*4882a593Smuzhiyun static void bcm2836_chained_handle_irq(struct irq_desc *desc);
91*4882a593Smuzhiyun
armctrl_mask_irq(struct irq_data * d)92*4882a593Smuzhiyun static void armctrl_mask_irq(struct irq_data *d)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun writel_relaxed(HWIRQ_BIT(d->hwirq), intc.disable[HWIRQ_BANK(d->hwirq)]);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
armctrl_unmask_irq(struct irq_data * d)97*4882a593Smuzhiyun static void armctrl_unmask_irq(struct irq_data *d)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun writel_relaxed(HWIRQ_BIT(d->hwirq), intc.enable[HWIRQ_BANK(d->hwirq)]);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static struct irq_chip armctrl_chip = {
103*4882a593Smuzhiyun .name = "ARMCTRL-level",
104*4882a593Smuzhiyun .irq_mask = armctrl_mask_irq,
105*4882a593Smuzhiyun .irq_unmask = armctrl_unmask_irq
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
armctrl_xlate(struct irq_domain * d,struct device_node * ctrlr,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)108*4882a593Smuzhiyun static int armctrl_xlate(struct irq_domain *d, struct device_node *ctrlr,
109*4882a593Smuzhiyun const u32 *intspec, unsigned int intsize,
110*4882a593Smuzhiyun unsigned long *out_hwirq, unsigned int *out_type)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun if (WARN_ON(intsize != 2))
113*4882a593Smuzhiyun return -EINVAL;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (WARN_ON(intspec[0] >= NR_BANKS))
116*4882a593Smuzhiyun return -EINVAL;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun if (WARN_ON(intspec[1] >= IRQS_PER_BANK))
119*4882a593Smuzhiyun return -EINVAL;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (WARN_ON(intspec[0] == 0 && intspec[1] >= NR_IRQS_BANK0))
122*4882a593Smuzhiyun return -EINVAL;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun *out_hwirq = MAKE_HWIRQ(intspec[0], intspec[1]);
125*4882a593Smuzhiyun *out_type = IRQ_TYPE_NONE;
126*4882a593Smuzhiyun return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static const struct irq_domain_ops armctrl_ops = {
130*4882a593Smuzhiyun .xlate = armctrl_xlate
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
armctrl_of_init(struct device_node * node,struct device_node * parent,bool is_2836)133*4882a593Smuzhiyun static int __init armctrl_of_init(struct device_node *node,
134*4882a593Smuzhiyun struct device_node *parent,
135*4882a593Smuzhiyun bool is_2836)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun void __iomem *base;
138*4882a593Smuzhiyun int irq, b, i;
139*4882a593Smuzhiyun u32 reg;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun base = of_iomap(node, 0);
142*4882a593Smuzhiyun if (!base)
143*4882a593Smuzhiyun panic("%pOF: unable to map IC registers\n", node);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun intc.domain = irq_domain_add_linear(node, MAKE_HWIRQ(NR_BANKS, 0),
146*4882a593Smuzhiyun &armctrl_ops, NULL);
147*4882a593Smuzhiyun if (!intc.domain)
148*4882a593Smuzhiyun panic("%pOF: unable to create IRQ domain\n", node);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun for (b = 0; b < NR_BANKS; b++) {
151*4882a593Smuzhiyun intc.pending[b] = base + reg_pending[b];
152*4882a593Smuzhiyun intc.enable[b] = base + reg_enable[b];
153*4882a593Smuzhiyun intc.disable[b] = base + reg_disable[b];
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun for (i = 0; i < bank_irqs[b]; i++) {
156*4882a593Smuzhiyun irq = irq_create_mapping(intc.domain, MAKE_HWIRQ(b, i));
157*4882a593Smuzhiyun BUG_ON(irq <= 0);
158*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &armctrl_chip,
159*4882a593Smuzhiyun handle_level_irq);
160*4882a593Smuzhiyun irq_set_probe(irq);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun reg = readl_relaxed(intc.enable[b]);
164*4882a593Smuzhiyun if (reg) {
165*4882a593Smuzhiyun writel_relaxed(reg, intc.disable[b]);
166*4882a593Smuzhiyun pr_err(FW_BUG "Bootloader left irq enabled: "
167*4882a593Smuzhiyun "bank %d irq %*pbl\n", b, IRQS_PER_BANK, ®);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun reg = readl_relaxed(base + REG_FIQ_CONTROL);
172*4882a593Smuzhiyun if (reg & FIQ_CONTROL_ENABLE) {
173*4882a593Smuzhiyun writel_relaxed(0, base + REG_FIQ_CONTROL);
174*4882a593Smuzhiyun pr_err(FW_BUG "Bootloader left fiq enabled\n");
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (is_2836) {
178*4882a593Smuzhiyun int parent_irq = irq_of_parse_and_map(node, 0);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (!parent_irq) {
181*4882a593Smuzhiyun panic("%pOF: unable to get parent interrupt.\n",
182*4882a593Smuzhiyun node);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun irq_set_chained_handler(parent_irq, bcm2836_chained_handle_irq);
185*4882a593Smuzhiyun } else {
186*4882a593Smuzhiyun set_handle_irq(bcm2835_handle_irq);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
bcm2835_armctrl_of_init(struct device_node * node,struct device_node * parent)192*4882a593Smuzhiyun static int __init bcm2835_armctrl_of_init(struct device_node *node,
193*4882a593Smuzhiyun struct device_node *parent)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun return armctrl_of_init(node, parent, false);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
bcm2836_armctrl_of_init(struct device_node * node,struct device_node * parent)198*4882a593Smuzhiyun static int __init bcm2836_armctrl_of_init(struct device_node *node,
199*4882a593Smuzhiyun struct device_node *parent)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun return armctrl_of_init(node, parent, true);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /*
206*4882a593Smuzhiyun * Handle each interrupt across the entire interrupt controller. This reads the
207*4882a593Smuzhiyun * status register before handling each interrupt, which is necessary given that
208*4882a593Smuzhiyun * handle_IRQ may briefly re-enable interrupts for soft IRQ handling.
209*4882a593Smuzhiyun */
210*4882a593Smuzhiyun
armctrl_translate_bank(int bank)211*4882a593Smuzhiyun static u32 armctrl_translate_bank(int bank)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun u32 stat = readl_relaxed(intc.pending[bank]);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return MAKE_HWIRQ(bank, ffs(stat) - 1);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
armctrl_translate_shortcut(int bank,u32 stat)218*4882a593Smuzhiyun static u32 armctrl_translate_shortcut(int bank, u32 stat)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun return MAKE_HWIRQ(bank, shortcuts[ffs(stat >> SHORTCUT_SHIFT) - 1]);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
get_next_armctrl_hwirq(void)223*4882a593Smuzhiyun static u32 get_next_armctrl_hwirq(void)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun u32 stat = readl_relaxed(intc.pending[0]) & BANK0_VALID_MASK;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (stat == 0)
228*4882a593Smuzhiyun return ~0;
229*4882a593Smuzhiyun else if (stat & BANK0_HWIRQ_MASK)
230*4882a593Smuzhiyun return MAKE_HWIRQ(0, ffs(stat & BANK0_HWIRQ_MASK) - 1);
231*4882a593Smuzhiyun else if (stat & SHORTCUT1_MASK)
232*4882a593Smuzhiyun return armctrl_translate_shortcut(1, stat & SHORTCUT1_MASK);
233*4882a593Smuzhiyun else if (stat & SHORTCUT2_MASK)
234*4882a593Smuzhiyun return armctrl_translate_shortcut(2, stat & SHORTCUT2_MASK);
235*4882a593Smuzhiyun else if (stat & BANK1_HWIRQ)
236*4882a593Smuzhiyun return armctrl_translate_bank(1);
237*4882a593Smuzhiyun else if (stat & BANK2_HWIRQ)
238*4882a593Smuzhiyun return armctrl_translate_bank(2);
239*4882a593Smuzhiyun else
240*4882a593Smuzhiyun BUG();
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
bcm2835_handle_irq(struct pt_regs * regs)243*4882a593Smuzhiyun static void __exception_irq_entry bcm2835_handle_irq(
244*4882a593Smuzhiyun struct pt_regs *regs)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun u32 hwirq;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun while ((hwirq = get_next_armctrl_hwirq()) != ~0)
249*4882a593Smuzhiyun handle_domain_irq(intc.domain, hwirq, regs);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
bcm2836_chained_handle_irq(struct irq_desc * desc)252*4882a593Smuzhiyun static void bcm2836_chained_handle_irq(struct irq_desc *desc)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun u32 hwirq;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun while ((hwirq = get_next_armctrl_hwirq()) != ~0)
257*4882a593Smuzhiyun generic_handle_irq(irq_linear_revmap(intc.domain, hwirq));
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun IRQCHIP_DECLARE(bcm2835_armctrl_ic, "brcm,bcm2835-armctrl-ic",
261*4882a593Smuzhiyun bcm2835_armctrl_of_init);
262*4882a593Smuzhiyun IRQCHIP_DECLARE(bcm2836_armctrl_ic, "brcm,bcm2836-armctrl-ic",
263*4882a593Smuzhiyun bcm2836_armctrl_of_init);
264