1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Atmel AT91 AIC5 (Advanced Interrupt Controller) driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2004 SAN People
5*4882a593Smuzhiyun * Copyright (C) 2004 ATMEL
6*4882a593Smuzhiyun * Copyright (C) Rick Bronson
7*4882a593Smuzhiyun * Copyright (C) 2014 Free Electrons
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Author: Boris BREZILLON <boris.brezillon@free-electrons.com>
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
12*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
13*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/mm.h>
19*4882a593Smuzhiyun #include <linux/bitmap.h>
20*4882a593Smuzhiyun #include <linux/types.h>
21*4882a593Smuzhiyun #include <linux/irq.h>
22*4882a593Smuzhiyun #include <linux/irqchip.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <linux/of_address.h>
25*4882a593Smuzhiyun #include <linux/of_irq.h>
26*4882a593Smuzhiyun #include <linux/irqdomain.h>
27*4882a593Smuzhiyun #include <linux/err.h>
28*4882a593Smuzhiyun #include <linux/slab.h>
29*4882a593Smuzhiyun #include <linux/io.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <asm/exception.h>
32*4882a593Smuzhiyun #include <asm/mach/irq.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "irq-atmel-aic-common.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* Number of irq lines managed by AIC */
37*4882a593Smuzhiyun #define NR_AIC5_IRQS 128
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define AT91_AIC5_SSR 0x0
40*4882a593Smuzhiyun #define AT91_AIC5_INTSEL_MSK (0x7f << 0)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define AT91_AIC5_SMR 0x4
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define AT91_AIC5_SVR 0x8
45*4882a593Smuzhiyun #define AT91_AIC5_IVR 0x10
46*4882a593Smuzhiyun #define AT91_AIC5_FVR 0x14
47*4882a593Smuzhiyun #define AT91_AIC5_ISR 0x18
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define AT91_AIC5_IPR0 0x20
50*4882a593Smuzhiyun #define AT91_AIC5_IPR1 0x24
51*4882a593Smuzhiyun #define AT91_AIC5_IPR2 0x28
52*4882a593Smuzhiyun #define AT91_AIC5_IPR3 0x2c
53*4882a593Smuzhiyun #define AT91_AIC5_IMR 0x30
54*4882a593Smuzhiyun #define AT91_AIC5_CISR 0x34
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define AT91_AIC5_IECR 0x40
57*4882a593Smuzhiyun #define AT91_AIC5_IDCR 0x44
58*4882a593Smuzhiyun #define AT91_AIC5_ICCR 0x48
59*4882a593Smuzhiyun #define AT91_AIC5_ISCR 0x4c
60*4882a593Smuzhiyun #define AT91_AIC5_EOICR 0x38
61*4882a593Smuzhiyun #define AT91_AIC5_SPU 0x3c
62*4882a593Smuzhiyun #define AT91_AIC5_DCR 0x6c
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define AT91_AIC5_FFER 0x50
65*4882a593Smuzhiyun #define AT91_AIC5_FFDR 0x54
66*4882a593Smuzhiyun #define AT91_AIC5_FFSR 0x58
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static struct irq_domain *aic5_domain;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static asmlinkage void __exception_irq_entry
aic5_handle(struct pt_regs * regs)71*4882a593Smuzhiyun aic5_handle(struct pt_regs *regs)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct irq_chip_generic *bgc = irq_get_domain_generic_chip(aic5_domain, 0);
74*4882a593Smuzhiyun u32 irqnr;
75*4882a593Smuzhiyun u32 irqstat;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun irqnr = irq_reg_readl(bgc, AT91_AIC5_IVR);
78*4882a593Smuzhiyun irqstat = irq_reg_readl(bgc, AT91_AIC5_ISR);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (!irqstat)
81*4882a593Smuzhiyun irq_reg_writel(bgc, 0, AT91_AIC5_EOICR);
82*4882a593Smuzhiyun else
83*4882a593Smuzhiyun handle_domain_irq(aic5_domain, irqnr, regs);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
aic5_mask(struct irq_data * d)86*4882a593Smuzhiyun static void aic5_mask(struct irq_data *d)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct irq_domain *domain = d->domain;
89*4882a593Smuzhiyun struct irq_chip_generic *bgc = irq_get_domain_generic_chip(domain, 0);
90*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun * Disable interrupt on AIC5. We always take the lock of the
94*4882a593Smuzhiyun * first irq chip as all chips share the same registers.
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun irq_gc_lock(bgc);
97*4882a593Smuzhiyun irq_reg_writel(gc, d->hwirq, AT91_AIC5_SSR);
98*4882a593Smuzhiyun irq_reg_writel(gc, 1, AT91_AIC5_IDCR);
99*4882a593Smuzhiyun gc->mask_cache &= ~d->mask;
100*4882a593Smuzhiyun irq_gc_unlock(bgc);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
aic5_unmask(struct irq_data * d)103*4882a593Smuzhiyun static void aic5_unmask(struct irq_data *d)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct irq_domain *domain = d->domain;
106*4882a593Smuzhiyun struct irq_chip_generic *bgc = irq_get_domain_generic_chip(domain, 0);
107*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun * Enable interrupt on AIC5. We always take the lock of the
111*4882a593Smuzhiyun * first irq chip as all chips share the same registers.
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun irq_gc_lock(bgc);
114*4882a593Smuzhiyun irq_reg_writel(gc, d->hwirq, AT91_AIC5_SSR);
115*4882a593Smuzhiyun irq_reg_writel(gc, 1, AT91_AIC5_IECR);
116*4882a593Smuzhiyun gc->mask_cache |= d->mask;
117*4882a593Smuzhiyun irq_gc_unlock(bgc);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
aic5_retrigger(struct irq_data * d)120*4882a593Smuzhiyun static int aic5_retrigger(struct irq_data *d)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct irq_domain *domain = d->domain;
123*4882a593Smuzhiyun struct irq_chip_generic *bgc = irq_get_domain_generic_chip(domain, 0);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Enable interrupt on AIC5 */
126*4882a593Smuzhiyun irq_gc_lock(bgc);
127*4882a593Smuzhiyun irq_reg_writel(bgc, d->hwirq, AT91_AIC5_SSR);
128*4882a593Smuzhiyun irq_reg_writel(bgc, 1, AT91_AIC5_ISCR);
129*4882a593Smuzhiyun irq_gc_unlock(bgc);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return 1;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
aic5_set_type(struct irq_data * d,unsigned type)134*4882a593Smuzhiyun static int aic5_set_type(struct irq_data *d, unsigned type)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct irq_domain *domain = d->domain;
137*4882a593Smuzhiyun struct irq_chip_generic *bgc = irq_get_domain_generic_chip(domain, 0);
138*4882a593Smuzhiyun unsigned int smr;
139*4882a593Smuzhiyun int ret;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun irq_gc_lock(bgc);
142*4882a593Smuzhiyun irq_reg_writel(bgc, d->hwirq, AT91_AIC5_SSR);
143*4882a593Smuzhiyun smr = irq_reg_readl(bgc, AT91_AIC5_SMR);
144*4882a593Smuzhiyun ret = aic_common_set_type(d, type, &smr);
145*4882a593Smuzhiyun if (!ret)
146*4882a593Smuzhiyun irq_reg_writel(bgc, smr, AT91_AIC5_SMR);
147*4882a593Smuzhiyun irq_gc_unlock(bgc);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return ret;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun #ifdef CONFIG_PM
153*4882a593Smuzhiyun static u32 *smr_cache;
154*4882a593Smuzhiyun
aic5_suspend(struct irq_data * d)155*4882a593Smuzhiyun static void aic5_suspend(struct irq_data *d)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct irq_domain *domain = d->domain;
158*4882a593Smuzhiyun struct irq_domain_chip_generic *dgc = domain->gc;
159*4882a593Smuzhiyun struct irq_chip_generic *bgc = irq_get_domain_generic_chip(domain, 0);
160*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
161*4882a593Smuzhiyun int i;
162*4882a593Smuzhiyun u32 mask;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (smr_cache)
165*4882a593Smuzhiyun for (i = 0; i < domain->revmap_size; i++) {
166*4882a593Smuzhiyun irq_reg_writel(bgc, i, AT91_AIC5_SSR);
167*4882a593Smuzhiyun smr_cache[i] = irq_reg_readl(bgc, AT91_AIC5_SMR);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun irq_gc_lock(bgc);
171*4882a593Smuzhiyun for (i = 0; i < dgc->irqs_per_chip; i++) {
172*4882a593Smuzhiyun mask = 1 << i;
173*4882a593Smuzhiyun if ((mask & gc->mask_cache) == (mask & gc->wake_active))
174*4882a593Smuzhiyun continue;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun irq_reg_writel(bgc, i + gc->irq_base, AT91_AIC5_SSR);
177*4882a593Smuzhiyun if (mask & gc->wake_active)
178*4882a593Smuzhiyun irq_reg_writel(bgc, 1, AT91_AIC5_IECR);
179*4882a593Smuzhiyun else
180*4882a593Smuzhiyun irq_reg_writel(bgc, 1, AT91_AIC5_IDCR);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun irq_gc_unlock(bgc);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
aic5_resume(struct irq_data * d)185*4882a593Smuzhiyun static void aic5_resume(struct irq_data *d)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct irq_domain *domain = d->domain;
188*4882a593Smuzhiyun struct irq_domain_chip_generic *dgc = domain->gc;
189*4882a593Smuzhiyun struct irq_chip_generic *bgc = irq_get_domain_generic_chip(domain, 0);
190*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
191*4882a593Smuzhiyun int i;
192*4882a593Smuzhiyun u32 mask;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun irq_gc_lock(bgc);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (smr_cache) {
197*4882a593Smuzhiyun irq_reg_writel(bgc, 0xffffffff, AT91_AIC5_SPU);
198*4882a593Smuzhiyun for (i = 0; i < domain->revmap_size; i++) {
199*4882a593Smuzhiyun irq_reg_writel(bgc, i, AT91_AIC5_SSR);
200*4882a593Smuzhiyun irq_reg_writel(bgc, i, AT91_AIC5_SVR);
201*4882a593Smuzhiyun irq_reg_writel(bgc, smr_cache[i], AT91_AIC5_SMR);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun for (i = 0; i < dgc->irqs_per_chip; i++) {
206*4882a593Smuzhiyun mask = 1 << i;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (!smr_cache &&
209*4882a593Smuzhiyun ((mask & gc->mask_cache) == (mask & gc->wake_active)))
210*4882a593Smuzhiyun continue;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun irq_reg_writel(bgc, i + gc->irq_base, AT91_AIC5_SSR);
213*4882a593Smuzhiyun if (mask & gc->mask_cache)
214*4882a593Smuzhiyun irq_reg_writel(bgc, 1, AT91_AIC5_IECR);
215*4882a593Smuzhiyun else
216*4882a593Smuzhiyun irq_reg_writel(bgc, 1, AT91_AIC5_IDCR);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun irq_gc_unlock(bgc);
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
aic5_pm_shutdown(struct irq_data * d)221*4882a593Smuzhiyun static void aic5_pm_shutdown(struct irq_data *d)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun struct irq_domain *domain = d->domain;
224*4882a593Smuzhiyun struct irq_domain_chip_generic *dgc = domain->gc;
225*4882a593Smuzhiyun struct irq_chip_generic *bgc = irq_get_domain_generic_chip(domain, 0);
226*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
227*4882a593Smuzhiyun int i;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun irq_gc_lock(bgc);
230*4882a593Smuzhiyun for (i = 0; i < dgc->irqs_per_chip; i++) {
231*4882a593Smuzhiyun irq_reg_writel(bgc, i + gc->irq_base, AT91_AIC5_SSR);
232*4882a593Smuzhiyun irq_reg_writel(bgc, 1, AT91_AIC5_IDCR);
233*4882a593Smuzhiyun irq_reg_writel(bgc, 1, AT91_AIC5_ICCR);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun irq_gc_unlock(bgc);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun #else
238*4882a593Smuzhiyun #define aic5_suspend NULL
239*4882a593Smuzhiyun #define aic5_resume NULL
240*4882a593Smuzhiyun #define aic5_pm_shutdown NULL
241*4882a593Smuzhiyun #endif /* CONFIG_PM */
242*4882a593Smuzhiyun
aic5_hw_init(struct irq_domain * domain)243*4882a593Smuzhiyun static void __init aic5_hw_init(struct irq_domain *domain)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_get_domain_generic_chip(domain, 0);
246*4882a593Smuzhiyun int i;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun * Perform 8 End Of Interrupt Command to make sure AIC
250*4882a593Smuzhiyun * will not Lock out nIRQ
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun for (i = 0; i < 8; i++)
253*4882a593Smuzhiyun irq_reg_writel(gc, 0, AT91_AIC5_EOICR);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * Spurious Interrupt ID in Spurious Vector Register.
257*4882a593Smuzhiyun * When there is no current interrupt, the IRQ Vector Register
258*4882a593Smuzhiyun * reads the value stored in AIC_SPU
259*4882a593Smuzhiyun */
260*4882a593Smuzhiyun irq_reg_writel(gc, 0xffffffff, AT91_AIC5_SPU);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* No debugging in AIC: Debug (Protect) Control Register */
263*4882a593Smuzhiyun irq_reg_writel(gc, 0, AT91_AIC5_DCR);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Disable and clear all interrupts initially */
266*4882a593Smuzhiyun for (i = 0; i < domain->revmap_size; i++) {
267*4882a593Smuzhiyun irq_reg_writel(gc, i, AT91_AIC5_SSR);
268*4882a593Smuzhiyun irq_reg_writel(gc, i, AT91_AIC5_SVR);
269*4882a593Smuzhiyun irq_reg_writel(gc, 1, AT91_AIC5_IDCR);
270*4882a593Smuzhiyun irq_reg_writel(gc, 1, AT91_AIC5_ICCR);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
aic5_irq_domain_xlate(struct irq_domain * d,struct device_node * ctrlr,const u32 * intspec,unsigned int intsize,irq_hw_number_t * out_hwirq,unsigned int * out_type)274*4882a593Smuzhiyun static int aic5_irq_domain_xlate(struct irq_domain *d,
275*4882a593Smuzhiyun struct device_node *ctrlr,
276*4882a593Smuzhiyun const u32 *intspec, unsigned int intsize,
277*4882a593Smuzhiyun irq_hw_number_t *out_hwirq,
278*4882a593Smuzhiyun unsigned int *out_type)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct irq_chip_generic *bgc = irq_get_domain_generic_chip(d, 0);
281*4882a593Smuzhiyun unsigned long flags;
282*4882a593Smuzhiyun unsigned smr;
283*4882a593Smuzhiyun int ret;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (!bgc)
286*4882a593Smuzhiyun return -EINVAL;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun ret = aic_common_irq_domain_xlate(d, ctrlr, intspec, intsize,
289*4882a593Smuzhiyun out_hwirq, out_type);
290*4882a593Smuzhiyun if (ret)
291*4882a593Smuzhiyun return ret;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun irq_gc_lock_irqsave(bgc, flags);
294*4882a593Smuzhiyun irq_reg_writel(bgc, *out_hwirq, AT91_AIC5_SSR);
295*4882a593Smuzhiyun smr = irq_reg_readl(bgc, AT91_AIC5_SMR);
296*4882a593Smuzhiyun aic_common_set_priority(intspec[2], &smr);
297*4882a593Smuzhiyun irq_reg_writel(bgc, smr, AT91_AIC5_SMR);
298*4882a593Smuzhiyun irq_gc_unlock_irqrestore(bgc, flags);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return ret;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static const struct irq_domain_ops aic5_irq_ops = {
304*4882a593Smuzhiyun .map = irq_map_generic_chip,
305*4882a593Smuzhiyun .xlate = aic5_irq_domain_xlate,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
sama5d3_aic_irq_fixup(void)308*4882a593Smuzhiyun static void __init sama5d3_aic_irq_fixup(void)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun aic_common_rtc_irq_fixup();
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
sam9x60_aic_irq_fixup(void)313*4882a593Smuzhiyun static void __init sam9x60_aic_irq_fixup(void)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun aic_common_rtc_irq_fixup();
316*4882a593Smuzhiyun aic_common_rtt_irq_fixup();
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun static const struct of_device_id aic5_irq_fixups[] __initconst = {
320*4882a593Smuzhiyun { .compatible = "atmel,sama5d3", .data = sama5d3_aic_irq_fixup },
321*4882a593Smuzhiyun { .compatible = "atmel,sama5d4", .data = sama5d3_aic_irq_fixup },
322*4882a593Smuzhiyun { .compatible = "microchip,sam9x60", .data = sam9x60_aic_irq_fixup },
323*4882a593Smuzhiyun { /* sentinel */ },
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
aic5_of_init(struct device_node * node,struct device_node * parent,int nirqs)326*4882a593Smuzhiyun static int __init aic5_of_init(struct device_node *node,
327*4882a593Smuzhiyun struct device_node *parent,
328*4882a593Smuzhiyun int nirqs)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct irq_chip_generic *gc;
331*4882a593Smuzhiyun struct irq_domain *domain;
332*4882a593Smuzhiyun int nchips;
333*4882a593Smuzhiyun int i;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (nirqs > NR_AIC5_IRQS)
336*4882a593Smuzhiyun return -EINVAL;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun if (aic5_domain)
339*4882a593Smuzhiyun return -EEXIST;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun domain = aic_common_of_init(node, &aic5_irq_ops, "atmel-aic5",
342*4882a593Smuzhiyun nirqs, aic5_irq_fixups);
343*4882a593Smuzhiyun if (IS_ERR(domain))
344*4882a593Smuzhiyun return PTR_ERR(domain);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun aic5_domain = domain;
347*4882a593Smuzhiyun nchips = aic5_domain->revmap_size / 32;
348*4882a593Smuzhiyun for (i = 0; i < nchips; i++) {
349*4882a593Smuzhiyun gc = irq_get_domain_generic_chip(domain, i * 32);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun gc->chip_types[0].regs.eoi = AT91_AIC5_EOICR;
352*4882a593Smuzhiyun gc->chip_types[0].chip.irq_mask = aic5_mask;
353*4882a593Smuzhiyun gc->chip_types[0].chip.irq_unmask = aic5_unmask;
354*4882a593Smuzhiyun gc->chip_types[0].chip.irq_retrigger = aic5_retrigger;
355*4882a593Smuzhiyun gc->chip_types[0].chip.irq_set_type = aic5_set_type;
356*4882a593Smuzhiyun gc->chip_types[0].chip.irq_suspend = aic5_suspend;
357*4882a593Smuzhiyun gc->chip_types[0].chip.irq_resume = aic5_resume;
358*4882a593Smuzhiyun gc->chip_types[0].chip.irq_pm_shutdown = aic5_pm_shutdown;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun aic5_hw_init(domain);
362*4882a593Smuzhiyun set_handle_irq(aic5_handle);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return 0;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun #define NR_SAMA5D2_IRQS 77
368*4882a593Smuzhiyun
sama5d2_aic5_of_init(struct device_node * node,struct device_node * parent)369*4882a593Smuzhiyun static int __init sama5d2_aic5_of_init(struct device_node *node,
370*4882a593Smuzhiyun struct device_node *parent)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun #ifdef CONFIG_PM
373*4882a593Smuzhiyun smr_cache = kcalloc(DIV_ROUND_UP(NR_SAMA5D2_IRQS, 32) * 32,
374*4882a593Smuzhiyun sizeof(*smr_cache), GFP_KERNEL);
375*4882a593Smuzhiyun if (!smr_cache)
376*4882a593Smuzhiyun return -ENOMEM;
377*4882a593Smuzhiyun #endif
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return aic5_of_init(node, parent, NR_SAMA5D2_IRQS);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun IRQCHIP_DECLARE(sama5d2_aic5, "atmel,sama5d2-aic", sama5d2_aic5_of_init);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun #define NR_SAMA5D3_IRQS 48
384*4882a593Smuzhiyun
sama5d3_aic5_of_init(struct device_node * node,struct device_node * parent)385*4882a593Smuzhiyun static int __init sama5d3_aic5_of_init(struct device_node *node,
386*4882a593Smuzhiyun struct device_node *parent)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun return aic5_of_init(node, parent, NR_SAMA5D3_IRQS);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun IRQCHIP_DECLARE(sama5d3_aic5, "atmel,sama5d3-aic", sama5d3_aic5_of_init);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun #define NR_SAMA5D4_IRQS 68
393*4882a593Smuzhiyun
sama5d4_aic5_of_init(struct device_node * node,struct device_node * parent)394*4882a593Smuzhiyun static int __init sama5d4_aic5_of_init(struct device_node *node,
395*4882a593Smuzhiyun struct device_node *parent)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun return aic5_of_init(node, parent, NR_SAMA5D4_IRQS);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun IRQCHIP_DECLARE(sama5d4_aic5, "atmel,sama5d4-aic", sama5d4_aic5_of_init);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun #define NR_SAM9X60_IRQS 50
402*4882a593Smuzhiyun
sam9x60_aic5_of_init(struct device_node * node,struct device_node * parent)403*4882a593Smuzhiyun static int __init sam9x60_aic5_of_init(struct device_node *node,
404*4882a593Smuzhiyun struct device_node *parent)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun return aic5_of_init(node, parent, NR_SAM9X60_IRQS);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun IRQCHIP_DECLARE(sam9x60_aic5, "microchip,sam9x60-aic", sam9x60_aic5_of_init);
409