xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-ativic32.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (C) 2005-2017 Andes Technology Corporation
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/irq.h>
5*4882a593Smuzhiyun #include <linux/of.h>
6*4882a593Smuzhiyun #include <linux/of_irq.h>
7*4882a593Smuzhiyun #include <linux/of_address.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/irqdomain.h>
10*4882a593Smuzhiyun #include <linux/irqchip.h>
11*4882a593Smuzhiyun #include <nds32_intrinsic.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun unsigned long wake_mask;
14*4882a593Smuzhiyun 
ativic32_ack_irq(struct irq_data * data)15*4882a593Smuzhiyun static void ativic32_ack_irq(struct irq_data *data)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun 	__nds32__mtsr_dsb(BIT(data->hwirq), NDS32_SR_INT_PEND2);
18*4882a593Smuzhiyun }
19*4882a593Smuzhiyun 
ativic32_mask_irq(struct irq_data * data)20*4882a593Smuzhiyun static void ativic32_mask_irq(struct irq_data *data)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun 	unsigned long int_mask2 = __nds32__mfsr(NDS32_SR_INT_MASK2);
23*4882a593Smuzhiyun 	__nds32__mtsr_dsb(int_mask2 & (~(BIT(data->hwirq))), NDS32_SR_INT_MASK2);
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun 
ativic32_unmask_irq(struct irq_data * data)26*4882a593Smuzhiyun static void ativic32_unmask_irq(struct irq_data *data)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun 	unsigned long int_mask2 = __nds32__mfsr(NDS32_SR_INT_MASK2);
29*4882a593Smuzhiyun 	__nds32__mtsr_dsb(int_mask2 | (BIT(data->hwirq)), NDS32_SR_INT_MASK2);
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun 
nointc_set_wake(struct irq_data * data,unsigned int on)32*4882a593Smuzhiyun static int nointc_set_wake(struct irq_data *data, unsigned int on)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	unsigned long int_mask = __nds32__mfsr(NDS32_SR_INT_MASK);
35*4882a593Smuzhiyun 	static unsigned long irq_orig_bit;
36*4882a593Smuzhiyun 	u32 bit = 1 << data->hwirq;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	if (on) {
39*4882a593Smuzhiyun 		if (int_mask & bit)
40*4882a593Smuzhiyun 			__assign_bit(data->hwirq, &irq_orig_bit, true);
41*4882a593Smuzhiyun 		else
42*4882a593Smuzhiyun 			__assign_bit(data->hwirq, &irq_orig_bit, false);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 		__assign_bit(data->hwirq, &int_mask, true);
45*4882a593Smuzhiyun 		__assign_bit(data->hwirq, &wake_mask, true);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	} else {
48*4882a593Smuzhiyun 		if (!(irq_orig_bit & bit))
49*4882a593Smuzhiyun 			__assign_bit(data->hwirq, &int_mask, false);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 		__assign_bit(data->hwirq, &wake_mask, false);
52*4882a593Smuzhiyun 		__assign_bit(data->hwirq, &irq_orig_bit, false);
53*4882a593Smuzhiyun 	}
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	__nds32__mtsr_dsb(int_mask, NDS32_SR_INT_MASK);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	return 0;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static struct irq_chip ativic32_chip = {
61*4882a593Smuzhiyun 	.name = "ativic32",
62*4882a593Smuzhiyun 	.irq_ack = ativic32_ack_irq,
63*4882a593Smuzhiyun 	.irq_mask = ativic32_mask_irq,
64*4882a593Smuzhiyun 	.irq_unmask = ativic32_unmask_irq,
65*4882a593Smuzhiyun 	.irq_set_wake = nointc_set_wake,
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static unsigned int __initdata nivic_map[6] = { 6, 2, 10, 16, 24, 32 };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static struct irq_domain *root_domain;
ativic32_irq_domain_map(struct irq_domain * id,unsigned int virq,irq_hw_number_t hw)71*4882a593Smuzhiyun static int ativic32_irq_domain_map(struct irq_domain *id, unsigned int virq,
72*4882a593Smuzhiyun 				  irq_hw_number_t hw)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	unsigned long int_trigger_type;
76*4882a593Smuzhiyun 	u32 type;
77*4882a593Smuzhiyun 	struct irq_data *irq_data;
78*4882a593Smuzhiyun 	int_trigger_type = __nds32__mfsr(NDS32_SR_INT_TRIGGER);
79*4882a593Smuzhiyun 	irq_data = irq_get_irq_data(virq);
80*4882a593Smuzhiyun 	if (!irq_data)
81*4882a593Smuzhiyun 		return -EINVAL;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (int_trigger_type & (BIT(hw))) {
84*4882a593Smuzhiyun 		irq_set_chip_and_handler(virq, &ativic32_chip, handle_edge_irq);
85*4882a593Smuzhiyun 		type = IRQ_TYPE_EDGE_RISING;
86*4882a593Smuzhiyun 	} else {
87*4882a593Smuzhiyun 		irq_set_chip_and_handler(virq, &ativic32_chip, handle_level_irq);
88*4882a593Smuzhiyun 		type = IRQ_TYPE_LEVEL_HIGH;
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	irqd_set_trigger_type(irq_data, type);
92*4882a593Smuzhiyun 	return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun static const struct irq_domain_ops ativic32_ops = {
96*4882a593Smuzhiyun 	.map = ativic32_irq_domain_map,
97*4882a593Smuzhiyun 	.xlate = irq_domain_xlate_onecell
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
get_intr_src(void)100*4882a593Smuzhiyun static irq_hw_number_t get_intr_src(void)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	return ((__nds32__mfsr(NDS32_SR_ITYPE) & ITYPE_mskVECTOR) >> ITYPE_offVECTOR)
103*4882a593Smuzhiyun 		- NDS32_VECTOR_offINTERRUPT;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
asm_do_IRQ(struct pt_regs * regs)106*4882a593Smuzhiyun asmlinkage void asm_do_IRQ(struct pt_regs *regs)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	irq_hw_number_t hwirq = get_intr_src();
109*4882a593Smuzhiyun 	handle_domain_irq(root_domain, hwirq, regs);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
ativic32_init_irq(struct device_node * node,struct device_node * parent)112*4882a593Smuzhiyun int __init ativic32_init_irq(struct device_node *node, struct device_node *parent)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	unsigned long int_vec_base, nivic, nr_ints;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	if (WARN(parent, "non-root ativic32 are not supported"))
117*4882a593Smuzhiyun 		return -EINVAL;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	int_vec_base = __nds32__mfsr(NDS32_SR_IVB);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (((int_vec_base & IVB_mskIVIC_VER) >> IVB_offIVIC_VER) == 0)
122*4882a593Smuzhiyun 		panic("Unable to use atcivic32 for this cpu.\n");
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	nivic = (int_vec_base & IVB_mskNIVIC) >> IVB_offNIVIC;
125*4882a593Smuzhiyun 	if (nivic >= ARRAY_SIZE(nivic_map))
126*4882a593Smuzhiyun 		panic("The number of input for ativic32 is not supported.\n");
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	nr_ints = nivic_map[nivic];
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	root_domain = irq_domain_add_linear(node, nr_ints,
131*4882a593Smuzhiyun 			&ativic32_ops, NULL);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (!root_domain)
134*4882a593Smuzhiyun 		panic("%s: unable to create IRQ domain\n", node->full_name);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	return 0;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun IRQCHIP_DECLARE(ativic32, "andestech,ativic32", ativic32_init_irq);
139