1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Atheros AR71xx/AR724x/AR913x MISC interrupt controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Alban Bedel <albeu@free.fr>
6*4882a593Smuzhiyun * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
7*4882a593Smuzhiyun * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
8*4882a593Smuzhiyun * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/irqchip.h>
14*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of_irq.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define AR71XX_RESET_REG_MISC_INT_STATUS 0
19*4882a593Smuzhiyun #define AR71XX_RESET_REG_MISC_INT_ENABLE 4
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define ATH79_MISC_IRQ_COUNT 32
22*4882a593Smuzhiyun #define ATH79_MISC_PERF_IRQ 5
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static int ath79_perfcount_irq;
25*4882a593Smuzhiyun
get_c0_perfcount_int(void)26*4882a593Smuzhiyun int get_c0_perfcount_int(void)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun return ath79_perfcount_irq;
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
31*4882a593Smuzhiyun
ath79_misc_irq_handler(struct irq_desc * desc)32*4882a593Smuzhiyun static void ath79_misc_irq_handler(struct irq_desc *desc)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun struct irq_domain *domain = irq_desc_get_handler_data(desc);
35*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
36*4882a593Smuzhiyun void __iomem *base = domain->host_data;
37*4882a593Smuzhiyun u32 pending;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun chained_irq_enter(chip, desc);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun pending = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_STATUS) &
42*4882a593Smuzhiyun __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (!pending) {
45*4882a593Smuzhiyun spurious_interrupt();
46*4882a593Smuzhiyun chained_irq_exit(chip, desc);
47*4882a593Smuzhiyun return;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun while (pending) {
51*4882a593Smuzhiyun int bit = __ffs(pending);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun generic_handle_irq(irq_linear_revmap(domain, bit));
54*4882a593Smuzhiyun pending &= ~BIT(bit);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun chained_irq_exit(chip, desc);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
ar71xx_misc_irq_unmask(struct irq_data * d)60*4882a593Smuzhiyun static void ar71xx_misc_irq_unmask(struct irq_data *d)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun void __iomem *base = irq_data_get_irq_chip_data(d);
63*4882a593Smuzhiyun unsigned int irq = d->hwirq;
64*4882a593Smuzhiyun u32 t;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun t = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE);
67*4882a593Smuzhiyun __raw_writel(t | BIT(irq), base + AR71XX_RESET_REG_MISC_INT_ENABLE);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* flush write */
70*4882a593Smuzhiyun __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
ar71xx_misc_irq_mask(struct irq_data * d)73*4882a593Smuzhiyun static void ar71xx_misc_irq_mask(struct irq_data *d)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun void __iomem *base = irq_data_get_irq_chip_data(d);
76*4882a593Smuzhiyun unsigned int irq = d->hwirq;
77*4882a593Smuzhiyun u32 t;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun t = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE);
80*4882a593Smuzhiyun __raw_writel(t & ~BIT(irq), base + AR71XX_RESET_REG_MISC_INT_ENABLE);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* flush write */
83*4882a593Smuzhiyun __raw_readl(base + AR71XX_RESET_REG_MISC_INT_ENABLE);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
ar724x_misc_irq_ack(struct irq_data * d)86*4882a593Smuzhiyun static void ar724x_misc_irq_ack(struct irq_data *d)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun void __iomem *base = irq_data_get_irq_chip_data(d);
89*4882a593Smuzhiyun unsigned int irq = d->hwirq;
90*4882a593Smuzhiyun u32 t;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun t = __raw_readl(base + AR71XX_RESET_REG_MISC_INT_STATUS);
93*4882a593Smuzhiyun __raw_writel(t & ~BIT(irq), base + AR71XX_RESET_REG_MISC_INT_STATUS);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* flush write */
96*4882a593Smuzhiyun __raw_readl(base + AR71XX_RESET_REG_MISC_INT_STATUS);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static struct irq_chip ath79_misc_irq_chip = {
100*4882a593Smuzhiyun .name = "MISC",
101*4882a593Smuzhiyun .irq_unmask = ar71xx_misc_irq_unmask,
102*4882a593Smuzhiyun .irq_mask = ar71xx_misc_irq_mask,
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
misc_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hw)105*4882a593Smuzhiyun static int misc_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &ath79_misc_irq_chip, handle_level_irq);
108*4882a593Smuzhiyun irq_set_chip_data(irq, d->host_data);
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun static const struct irq_domain_ops misc_irq_domain_ops = {
113*4882a593Smuzhiyun .xlate = irq_domain_xlate_onecell,
114*4882a593Smuzhiyun .map = misc_map,
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
ath79_misc_intc_domain_init(struct irq_domain * domain,int irq)117*4882a593Smuzhiyun static void __init ath79_misc_intc_domain_init(
118*4882a593Smuzhiyun struct irq_domain *domain, int irq)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun void __iomem *base = domain->host_data;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun ath79_perfcount_irq = irq_create_mapping(domain, ATH79_MISC_PERF_IRQ);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Disable and clear all interrupts */
125*4882a593Smuzhiyun __raw_writel(0, base + AR71XX_RESET_REG_MISC_INT_ENABLE);
126*4882a593Smuzhiyun __raw_writel(0, base + AR71XX_RESET_REG_MISC_INT_STATUS);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun irq_set_chained_handler_and_data(irq, ath79_misc_irq_handler, domain);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
ath79_misc_intc_of_init(struct device_node * node,struct device_node * parent)131*4882a593Smuzhiyun static int __init ath79_misc_intc_of_init(
132*4882a593Smuzhiyun struct device_node *node, struct device_node *parent)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct irq_domain *domain;
135*4882a593Smuzhiyun void __iomem *base;
136*4882a593Smuzhiyun int irq;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun irq = irq_of_parse_and_map(node, 0);
139*4882a593Smuzhiyun if (!irq) {
140*4882a593Smuzhiyun pr_err("Failed to get MISC IRQ\n");
141*4882a593Smuzhiyun return -EINVAL;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun base = of_iomap(node, 0);
145*4882a593Smuzhiyun if (!base) {
146*4882a593Smuzhiyun pr_err("Failed to get MISC IRQ registers\n");
147*4882a593Smuzhiyun return -ENOMEM;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun domain = irq_domain_add_linear(node, ATH79_MISC_IRQ_COUNT,
151*4882a593Smuzhiyun &misc_irq_domain_ops, base);
152*4882a593Smuzhiyun if (!domain) {
153*4882a593Smuzhiyun pr_err("Failed to add MISC irqdomain\n");
154*4882a593Smuzhiyun return -EINVAL;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun ath79_misc_intc_domain_init(domain, irq);
158*4882a593Smuzhiyun return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
ar7100_misc_intc_of_init(struct device_node * node,struct device_node * parent)161*4882a593Smuzhiyun static int __init ar7100_misc_intc_of_init(
162*4882a593Smuzhiyun struct device_node *node, struct device_node *parent)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun ath79_misc_irq_chip.irq_mask_ack = ar71xx_misc_irq_mask;
165*4882a593Smuzhiyun return ath79_misc_intc_of_init(node, parent);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun IRQCHIP_DECLARE(ar7100_misc_intc, "qca,ar7100-misc-intc",
169*4882a593Smuzhiyun ar7100_misc_intc_of_init);
170*4882a593Smuzhiyun
ar7240_misc_intc_of_init(struct device_node * node,struct device_node * parent)171*4882a593Smuzhiyun static int __init ar7240_misc_intc_of_init(
172*4882a593Smuzhiyun struct device_node *node, struct device_node *parent)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun ath79_misc_irq_chip.irq_ack = ar724x_misc_irq_ack;
175*4882a593Smuzhiyun return ath79_misc_intc_of_init(node, parent);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun IRQCHIP_DECLARE(ar7240_misc_intc, "qca,ar7240-misc-intc",
179*4882a593Smuzhiyun ar7240_misc_intc_of_init);
180*4882a593Smuzhiyun
ath79_misc_irq_init(void __iomem * regs,int irq,int irq_base,bool is_ar71xx)181*4882a593Smuzhiyun void __init ath79_misc_irq_init(void __iomem *regs, int irq,
182*4882a593Smuzhiyun int irq_base, bool is_ar71xx)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct irq_domain *domain;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (is_ar71xx)
187*4882a593Smuzhiyun ath79_misc_irq_chip.irq_mask_ack = ar71xx_misc_irq_mask;
188*4882a593Smuzhiyun else
189*4882a593Smuzhiyun ath79_misc_irq_chip.irq_ack = ar724x_misc_irq_ack;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun domain = irq_domain_add_legacy(NULL, ATH79_MISC_IRQ_COUNT,
192*4882a593Smuzhiyun irq_base, 0, &misc_irq_domain_ops, regs);
193*4882a593Smuzhiyun if (!domain)
194*4882a593Smuzhiyun panic("Failed to create MISC irqdomain");
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun ath79_misc_intc_domain_init(domain, irq);
197*4882a593Smuzhiyun }
198