xref: /OK3568_Linux_fs/kernel/drivers/irqchip/irq-aspeed-vic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2015 - Ben Herrenschmidt, IBM Corp.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Driver for Aspeed "new" VIC as found in SoC generation 3 and later
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Based on irq-vic.c:
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *  Copyright (C) 1999 - 2003 ARM Limited
10*4882a593Smuzhiyun  *  Copyright (C) 2000 Deep Blue Solutions Ltd
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/export.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/list.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/irqchip.h>
19*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
20*4882a593Smuzhiyun #include <linux/irqdomain.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_address.h>
23*4882a593Smuzhiyun #include <linux/of_irq.h>
24*4882a593Smuzhiyun #include <linux/syscore_ops.h>
25*4882a593Smuzhiyun #include <linux/device.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <asm/exception.h>
29*4882a593Smuzhiyun #include <asm/irq.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /* These definitions correspond to the "new mapping" of the
32*4882a593Smuzhiyun  * register set that interleaves "high" and "low". The offsets
33*4882a593Smuzhiyun  * below are for the "low" register, add 4 to get to the high one
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun #define AVIC_IRQ_STATUS		0x00
36*4882a593Smuzhiyun #define AVIC_FIQ_STATUS		0x08
37*4882a593Smuzhiyun #define AVIC_RAW_STATUS		0x10
38*4882a593Smuzhiyun #define AVIC_INT_SELECT		0x18
39*4882a593Smuzhiyun #define AVIC_INT_ENABLE		0x20
40*4882a593Smuzhiyun #define AVIC_INT_ENABLE_CLR	0x28
41*4882a593Smuzhiyun #define AVIC_INT_TRIGGER	0x30
42*4882a593Smuzhiyun #define AVIC_INT_TRIGGER_CLR	0x38
43*4882a593Smuzhiyun #define AVIC_INT_SENSE		0x40
44*4882a593Smuzhiyun #define AVIC_INT_DUAL_EDGE	0x48
45*4882a593Smuzhiyun #define AVIC_INT_EVENT		0x50
46*4882a593Smuzhiyun #define AVIC_EDGE_CLR		0x58
47*4882a593Smuzhiyun #define AVIC_EDGE_STATUS	0x60
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define NUM_IRQS		64
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct aspeed_vic {
52*4882a593Smuzhiyun 	void __iomem		*base;
53*4882a593Smuzhiyun 	u32			edge_sources[2];
54*4882a593Smuzhiyun 	struct irq_domain	*dom;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun static struct aspeed_vic *system_avic;
57*4882a593Smuzhiyun 
vic_init_hw(struct aspeed_vic * vic)58*4882a593Smuzhiyun static void vic_init_hw(struct aspeed_vic *vic)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	u32 sense;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* Disable all interrupts */
63*4882a593Smuzhiyun 	writel(0xffffffff, vic->base + AVIC_INT_ENABLE_CLR);
64*4882a593Smuzhiyun 	writel(0xffffffff, vic->base + AVIC_INT_ENABLE_CLR + 4);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/* Make sure no soft trigger is on */
67*4882a593Smuzhiyun 	writel(0xffffffff, vic->base + AVIC_INT_TRIGGER_CLR);
68*4882a593Smuzhiyun 	writel(0xffffffff, vic->base + AVIC_INT_TRIGGER_CLR + 4);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* Set everything to be IRQ */
71*4882a593Smuzhiyun 	writel(0, vic->base + AVIC_INT_SELECT);
72*4882a593Smuzhiyun 	writel(0, vic->base + AVIC_INT_SELECT + 4);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* Some interrupts have a programable high/low level trigger
75*4882a593Smuzhiyun 	 * (4 GPIO direct inputs), for now we assume this was configured
76*4882a593Smuzhiyun 	 * by firmware. We read which ones are edge now.
77*4882a593Smuzhiyun 	 */
78*4882a593Smuzhiyun 	sense = readl(vic->base + AVIC_INT_SENSE);
79*4882a593Smuzhiyun 	vic->edge_sources[0] = ~sense;
80*4882a593Smuzhiyun 	sense = readl(vic->base + AVIC_INT_SENSE + 4);
81*4882a593Smuzhiyun 	vic->edge_sources[1] = ~sense;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* Clear edge detection latches */
84*4882a593Smuzhiyun 	writel(0xffffffff, vic->base + AVIC_EDGE_CLR);
85*4882a593Smuzhiyun 	writel(0xffffffff, vic->base + AVIC_EDGE_CLR + 4);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
avic_handle_irq(struct pt_regs * regs)88*4882a593Smuzhiyun static void __exception_irq_entry avic_handle_irq(struct pt_regs *regs)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	struct aspeed_vic *vic = system_avic;
91*4882a593Smuzhiyun 	u32 stat, irq;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	for (;;) {
94*4882a593Smuzhiyun 		irq = 0;
95*4882a593Smuzhiyun 		stat = readl_relaxed(vic->base + AVIC_IRQ_STATUS);
96*4882a593Smuzhiyun 		if (!stat) {
97*4882a593Smuzhiyun 			stat = readl_relaxed(vic->base + AVIC_IRQ_STATUS + 4);
98*4882a593Smuzhiyun 			irq = 32;
99*4882a593Smuzhiyun 		}
100*4882a593Smuzhiyun 		if (stat == 0)
101*4882a593Smuzhiyun 			break;
102*4882a593Smuzhiyun 		irq += ffs(stat) - 1;
103*4882a593Smuzhiyun 		handle_domain_irq(vic->dom, irq, regs);
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
avic_ack_irq(struct irq_data * d)107*4882a593Smuzhiyun static void avic_ack_irq(struct irq_data *d)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct aspeed_vic *vic = irq_data_get_irq_chip_data(d);
110*4882a593Smuzhiyun 	unsigned int sidx = d->hwirq >> 5;
111*4882a593Smuzhiyun 	unsigned int sbit = 1u << (d->hwirq & 0x1f);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* Clear edge latch for edge interrupts, nop for level */
114*4882a593Smuzhiyun 	if (vic->edge_sources[sidx] & sbit)
115*4882a593Smuzhiyun 		writel(sbit, vic->base + AVIC_EDGE_CLR + sidx * 4);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
avic_mask_irq(struct irq_data * d)118*4882a593Smuzhiyun static void avic_mask_irq(struct irq_data *d)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct aspeed_vic *vic = irq_data_get_irq_chip_data(d);
121*4882a593Smuzhiyun 	unsigned int sidx = d->hwirq >> 5;
122*4882a593Smuzhiyun 	unsigned int sbit = 1u << (d->hwirq & 0x1f);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	writel(sbit, vic->base + AVIC_INT_ENABLE_CLR + sidx * 4);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
avic_unmask_irq(struct irq_data * d)127*4882a593Smuzhiyun static void avic_unmask_irq(struct irq_data *d)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct aspeed_vic *vic = irq_data_get_irq_chip_data(d);
130*4882a593Smuzhiyun 	unsigned int sidx = d->hwirq >> 5;
131*4882a593Smuzhiyun 	unsigned int sbit = 1u << (d->hwirq & 0x1f);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	writel(sbit, vic->base + AVIC_INT_ENABLE + sidx * 4);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* For level irq, faster than going through a nop "ack" and mask */
avic_mask_ack_irq(struct irq_data * d)137*4882a593Smuzhiyun static void avic_mask_ack_irq(struct irq_data *d)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	struct aspeed_vic *vic = irq_data_get_irq_chip_data(d);
140*4882a593Smuzhiyun 	unsigned int sidx = d->hwirq >> 5;
141*4882a593Smuzhiyun 	unsigned int sbit = 1u << (d->hwirq & 0x1f);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* First mask */
144*4882a593Smuzhiyun 	writel(sbit, vic->base + AVIC_INT_ENABLE_CLR + sidx * 4);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* Then clear edge latch for edge interrupts */
147*4882a593Smuzhiyun 	if (vic->edge_sources[sidx] & sbit)
148*4882a593Smuzhiyun 		writel(sbit, vic->base + AVIC_EDGE_CLR + sidx * 4);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static struct irq_chip avic_chip = {
152*4882a593Smuzhiyun 	.name		= "AVIC",
153*4882a593Smuzhiyun 	.irq_ack	= avic_ack_irq,
154*4882a593Smuzhiyun 	.irq_mask	= avic_mask_irq,
155*4882a593Smuzhiyun 	.irq_unmask	= avic_unmask_irq,
156*4882a593Smuzhiyun 	.irq_mask_ack	= avic_mask_ack_irq,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
avic_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)159*4882a593Smuzhiyun static int avic_map(struct irq_domain *d, unsigned int irq,
160*4882a593Smuzhiyun 		    irq_hw_number_t hwirq)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct aspeed_vic *vic = d->host_data;
163*4882a593Smuzhiyun 	unsigned int sidx = hwirq >> 5;
164*4882a593Smuzhiyun 	unsigned int sbit = 1u << (hwirq & 0x1f);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* Check if interrupt exists */
167*4882a593Smuzhiyun 	if (sidx > 1)
168*4882a593Smuzhiyun 		return -EPERM;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (vic->edge_sources[sidx] & sbit)
171*4882a593Smuzhiyun 		irq_set_chip_and_handler(irq, &avic_chip, handle_edge_irq);
172*4882a593Smuzhiyun 	else
173*4882a593Smuzhiyun 		irq_set_chip_and_handler(irq, &avic_chip, handle_level_irq);
174*4882a593Smuzhiyun 	irq_set_chip_data(irq, vic);
175*4882a593Smuzhiyun 	irq_set_probe(irq);
176*4882a593Smuzhiyun 	return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static const struct irq_domain_ops avic_dom_ops = {
180*4882a593Smuzhiyun 	.map = avic_map,
181*4882a593Smuzhiyun 	.xlate = irq_domain_xlate_onetwocell,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
avic_of_init(struct device_node * node,struct device_node * parent)184*4882a593Smuzhiyun static int __init avic_of_init(struct device_node *node,
185*4882a593Smuzhiyun 			       struct device_node *parent)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	void __iomem *regs;
188*4882a593Smuzhiyun 	struct aspeed_vic *vic;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	if (WARN(parent, "non-root Aspeed VIC not supported"))
191*4882a593Smuzhiyun 		return -EINVAL;
192*4882a593Smuzhiyun 	if (WARN(system_avic, "duplicate Aspeed VIC not supported"))
193*4882a593Smuzhiyun 		return -EINVAL;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	regs = of_iomap(node, 0);
196*4882a593Smuzhiyun 	if (WARN_ON(!regs))
197*4882a593Smuzhiyun 		return -EIO;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	vic = kzalloc(sizeof(struct aspeed_vic), GFP_KERNEL);
200*4882a593Smuzhiyun 	if (WARN_ON(!vic)) {
201*4882a593Smuzhiyun 		iounmap(regs);
202*4882a593Smuzhiyun 		return -ENOMEM;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 	vic->base = regs;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* Initialize soures, all masked */
207*4882a593Smuzhiyun 	vic_init_hw(vic);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* Ready to receive interrupts */
210*4882a593Smuzhiyun 	system_avic = vic;
211*4882a593Smuzhiyun 	set_handle_irq(avic_handle_irq);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* Register our domain */
214*4882a593Smuzhiyun 	vic->dom = irq_domain_add_simple(node, NUM_IRQS, 0,
215*4882a593Smuzhiyun 					 &avic_dom_ops, vic);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun IRQCHIP_DECLARE(ast2400_vic, "aspeed,ast2400-vic", avic_of_init);
221*4882a593Smuzhiyun IRQCHIP_DECLARE(ast2500_vic, "aspeed,ast2500-vic", avic_of_init);
222