1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2019 Amazon.com, Inc. or its affiliates. All Rights Reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/bitfield.h>
7*4882a593Smuzhiyun #include <linux/irq.h>
8*4882a593Smuzhiyun #include <linux/irqchip.h>
9*4882a593Smuzhiyun #include <linux/irqchip/chained_irq.h>
10*4882a593Smuzhiyun #include <linux/irqdomain.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/of_irq.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* FIC Registers */
17*4882a593Smuzhiyun #define AL_FIC_CAUSE 0x00
18*4882a593Smuzhiyun #define AL_FIC_SET_CAUSE 0x08
19*4882a593Smuzhiyun #define AL_FIC_MASK 0x10
20*4882a593Smuzhiyun #define AL_FIC_CONTROL 0x28
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define CONTROL_TRIGGER_RISING BIT(3)
23*4882a593Smuzhiyun #define CONTROL_MASK_MSI_X BIT(5)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define NR_FIC_IRQS 32
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun MODULE_AUTHOR("Talel Shenhar");
28*4882a593Smuzhiyun MODULE_DESCRIPTION("Amazon's Annapurna Labs Interrupt Controller Driver");
29*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun enum al_fic_state {
32*4882a593Smuzhiyun AL_FIC_UNCONFIGURED = 0,
33*4882a593Smuzhiyun AL_FIC_CONFIGURED_LEVEL,
34*4882a593Smuzhiyun AL_FIC_CONFIGURED_RISING_EDGE,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct al_fic {
38*4882a593Smuzhiyun void __iomem *base;
39*4882a593Smuzhiyun struct irq_domain *domain;
40*4882a593Smuzhiyun const char *name;
41*4882a593Smuzhiyun unsigned int parent_irq;
42*4882a593Smuzhiyun enum al_fic_state state;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
al_fic_set_trigger(struct al_fic * fic,struct irq_chip_generic * gc,enum al_fic_state new_state)45*4882a593Smuzhiyun static void al_fic_set_trigger(struct al_fic *fic,
46*4882a593Smuzhiyun struct irq_chip_generic *gc,
47*4882a593Smuzhiyun enum al_fic_state new_state)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun irq_flow_handler_t handler;
50*4882a593Smuzhiyun u32 control = readl_relaxed(fic->base + AL_FIC_CONTROL);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun if (new_state == AL_FIC_CONFIGURED_LEVEL) {
53*4882a593Smuzhiyun handler = handle_level_irq;
54*4882a593Smuzhiyun control &= ~CONTROL_TRIGGER_RISING;
55*4882a593Smuzhiyun } else {
56*4882a593Smuzhiyun handler = handle_edge_irq;
57*4882a593Smuzhiyun control |= CONTROL_TRIGGER_RISING;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun gc->chip_types->handler = handler;
60*4882a593Smuzhiyun fic->state = new_state;
61*4882a593Smuzhiyun writel_relaxed(control, fic->base + AL_FIC_CONTROL);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
al_fic_irq_set_type(struct irq_data * data,unsigned int flow_type)64*4882a593Smuzhiyun static int al_fic_irq_set_type(struct irq_data *data, unsigned int flow_type)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
67*4882a593Smuzhiyun struct al_fic *fic = gc->private;
68*4882a593Smuzhiyun enum al_fic_state new_state;
69*4882a593Smuzhiyun int ret = 0;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun irq_gc_lock(gc);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (((flow_type & IRQ_TYPE_SENSE_MASK) != IRQ_TYPE_LEVEL_HIGH) &&
74*4882a593Smuzhiyun ((flow_type & IRQ_TYPE_SENSE_MASK) != IRQ_TYPE_EDGE_RISING)) {
75*4882a593Smuzhiyun pr_debug("fic doesn't support flow type %d\n", flow_type);
76*4882a593Smuzhiyun ret = -EINVAL;
77*4882a593Smuzhiyun goto err;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun new_state = (flow_type & IRQ_TYPE_LEVEL_HIGH) ?
81*4882a593Smuzhiyun AL_FIC_CONFIGURED_LEVEL : AL_FIC_CONFIGURED_RISING_EDGE;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * A given FIC instance can be either all level or all edge triggered.
85*4882a593Smuzhiyun * This is generally fixed depending on what pieces of HW it's wired up
86*4882a593Smuzhiyun * to.
87*4882a593Smuzhiyun *
88*4882a593Smuzhiyun * We configure it based on the sensitivity of the first source
89*4882a593Smuzhiyun * being setup, and reject any subsequent attempt at configuring it in a
90*4882a593Smuzhiyun * different way.
91*4882a593Smuzhiyun */
92*4882a593Smuzhiyun if (fic->state == AL_FIC_UNCONFIGURED) {
93*4882a593Smuzhiyun al_fic_set_trigger(fic, gc, new_state);
94*4882a593Smuzhiyun } else if (fic->state != new_state) {
95*4882a593Smuzhiyun pr_debug("fic %s state already configured to %d\n",
96*4882a593Smuzhiyun fic->name, fic->state);
97*4882a593Smuzhiyun ret = -EINVAL;
98*4882a593Smuzhiyun goto err;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun err:
102*4882a593Smuzhiyun irq_gc_unlock(gc);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return ret;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
al_fic_irq_handler(struct irq_desc * desc)107*4882a593Smuzhiyun static void al_fic_irq_handler(struct irq_desc *desc)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct al_fic *fic = irq_desc_get_handler_data(desc);
110*4882a593Smuzhiyun struct irq_domain *domain = fic->domain;
111*4882a593Smuzhiyun struct irq_chip *irqchip = irq_desc_get_chip(desc);
112*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_get_domain_generic_chip(domain, 0);
113*4882a593Smuzhiyun unsigned long pending;
114*4882a593Smuzhiyun unsigned int irq;
115*4882a593Smuzhiyun u32 hwirq;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun chained_irq_enter(irqchip, desc);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun pending = readl_relaxed(fic->base + AL_FIC_CAUSE);
120*4882a593Smuzhiyun pending &= ~gc->mask_cache;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun for_each_set_bit(hwirq, &pending, NR_FIC_IRQS) {
123*4882a593Smuzhiyun irq = irq_find_mapping(domain, hwirq);
124*4882a593Smuzhiyun generic_handle_irq(irq);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun chained_irq_exit(irqchip, desc);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
al_fic_irq_retrigger(struct irq_data * data)130*4882a593Smuzhiyun static int al_fic_irq_retrigger(struct irq_data *data)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
133*4882a593Smuzhiyun struct al_fic *fic = gc->private;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun writel_relaxed(BIT(data->hwirq), fic->base + AL_FIC_SET_CAUSE);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return 1;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
al_fic_register(struct device_node * node,struct al_fic * fic)140*4882a593Smuzhiyun static int al_fic_register(struct device_node *node,
141*4882a593Smuzhiyun struct al_fic *fic)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct irq_chip_generic *gc;
144*4882a593Smuzhiyun int ret;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun fic->domain = irq_domain_add_linear(node,
147*4882a593Smuzhiyun NR_FIC_IRQS,
148*4882a593Smuzhiyun &irq_generic_chip_ops,
149*4882a593Smuzhiyun fic);
150*4882a593Smuzhiyun if (!fic->domain) {
151*4882a593Smuzhiyun pr_err("fail to add irq domain\n");
152*4882a593Smuzhiyun return -ENOMEM;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun ret = irq_alloc_domain_generic_chips(fic->domain,
156*4882a593Smuzhiyun NR_FIC_IRQS,
157*4882a593Smuzhiyun 1, fic->name,
158*4882a593Smuzhiyun handle_level_irq,
159*4882a593Smuzhiyun 0, 0, IRQ_GC_INIT_MASK_CACHE);
160*4882a593Smuzhiyun if (ret) {
161*4882a593Smuzhiyun pr_err("fail to allocate generic chip (%d)\n", ret);
162*4882a593Smuzhiyun goto err_domain_remove;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun gc = irq_get_domain_generic_chip(fic->domain, 0);
166*4882a593Smuzhiyun gc->reg_base = fic->base;
167*4882a593Smuzhiyun gc->chip_types->regs.mask = AL_FIC_MASK;
168*4882a593Smuzhiyun gc->chip_types->regs.ack = AL_FIC_CAUSE;
169*4882a593Smuzhiyun gc->chip_types->chip.irq_mask = irq_gc_mask_set_bit;
170*4882a593Smuzhiyun gc->chip_types->chip.irq_unmask = irq_gc_mask_clr_bit;
171*4882a593Smuzhiyun gc->chip_types->chip.irq_ack = irq_gc_ack_clr_bit;
172*4882a593Smuzhiyun gc->chip_types->chip.irq_set_type = al_fic_irq_set_type;
173*4882a593Smuzhiyun gc->chip_types->chip.irq_retrigger = al_fic_irq_retrigger;
174*4882a593Smuzhiyun gc->chip_types->chip.flags = IRQCHIP_SKIP_SET_WAKE;
175*4882a593Smuzhiyun gc->private = fic;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun irq_set_chained_handler_and_data(fic->parent_irq,
178*4882a593Smuzhiyun al_fic_irq_handler,
179*4882a593Smuzhiyun fic);
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun err_domain_remove:
183*4882a593Smuzhiyun irq_domain_remove(fic->domain);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return ret;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun * al_fic_wire_init() - initialize and configure fic in wire mode
190*4882a593Smuzhiyun * @of_node: optional pointer to interrupt controller's device tree node.
191*4882a593Smuzhiyun * @base: mmio to fic register
192*4882a593Smuzhiyun * @name: name of the fic
193*4882a593Smuzhiyun * @parent_irq: interrupt of parent
194*4882a593Smuzhiyun *
195*4882a593Smuzhiyun * This API will configure the fic hardware to to work in wire mode.
196*4882a593Smuzhiyun * In wire mode, fic hardware is generating a wire ("wired") interrupt.
197*4882a593Smuzhiyun * Interrupt can be generated based on positive edge or level - configuration is
198*4882a593Smuzhiyun * to be determined based on connected hardware to this fic.
199*4882a593Smuzhiyun */
al_fic_wire_init(struct device_node * node,void __iomem * base,const char * name,unsigned int parent_irq)200*4882a593Smuzhiyun static struct al_fic *al_fic_wire_init(struct device_node *node,
201*4882a593Smuzhiyun void __iomem *base,
202*4882a593Smuzhiyun const char *name,
203*4882a593Smuzhiyun unsigned int parent_irq)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct al_fic *fic;
206*4882a593Smuzhiyun int ret;
207*4882a593Smuzhiyun u32 control = CONTROL_MASK_MSI_X;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun fic = kzalloc(sizeof(*fic), GFP_KERNEL);
210*4882a593Smuzhiyun if (!fic)
211*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun fic->base = base;
214*4882a593Smuzhiyun fic->parent_irq = parent_irq;
215*4882a593Smuzhiyun fic->name = name;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* mask out all interrupts */
218*4882a593Smuzhiyun writel_relaxed(0xFFFFFFFF, fic->base + AL_FIC_MASK);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* clear any pending interrupt */
221*4882a593Smuzhiyun writel_relaxed(0, fic->base + AL_FIC_CAUSE);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun writel_relaxed(control, fic->base + AL_FIC_CONTROL);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ret = al_fic_register(node, fic);
226*4882a593Smuzhiyun if (ret) {
227*4882a593Smuzhiyun pr_err("fail to register irqchip\n");
228*4882a593Smuzhiyun goto err_free;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun pr_debug("%s initialized successfully in Legacy mode (parent-irq=%u)\n",
232*4882a593Smuzhiyun fic->name, parent_irq);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return fic;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun err_free:
237*4882a593Smuzhiyun kfree(fic);
238*4882a593Smuzhiyun return ERR_PTR(ret);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
al_fic_init_dt(struct device_node * node,struct device_node * parent)241*4882a593Smuzhiyun static int __init al_fic_init_dt(struct device_node *node,
242*4882a593Smuzhiyun struct device_node *parent)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun int ret;
245*4882a593Smuzhiyun void __iomem *base;
246*4882a593Smuzhiyun unsigned int parent_irq;
247*4882a593Smuzhiyun struct al_fic *fic;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (!parent) {
250*4882a593Smuzhiyun pr_err("%s: unsupported - device require a parent\n",
251*4882a593Smuzhiyun node->name);
252*4882a593Smuzhiyun return -EINVAL;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun base = of_iomap(node, 0);
256*4882a593Smuzhiyun if (!base) {
257*4882a593Smuzhiyun pr_err("%s: fail to map memory\n", node->name);
258*4882a593Smuzhiyun return -ENOMEM;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun parent_irq = irq_of_parse_and_map(node, 0);
262*4882a593Smuzhiyun if (!parent_irq) {
263*4882a593Smuzhiyun pr_err("%s: fail to map irq\n", node->name);
264*4882a593Smuzhiyun ret = -EINVAL;
265*4882a593Smuzhiyun goto err_unmap;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun fic = al_fic_wire_init(node,
269*4882a593Smuzhiyun base,
270*4882a593Smuzhiyun node->name,
271*4882a593Smuzhiyun parent_irq);
272*4882a593Smuzhiyun if (IS_ERR(fic)) {
273*4882a593Smuzhiyun pr_err("%s: fail to initialize irqchip (%lu)\n",
274*4882a593Smuzhiyun node->name,
275*4882a593Smuzhiyun PTR_ERR(fic));
276*4882a593Smuzhiyun ret = PTR_ERR(fic);
277*4882a593Smuzhiyun goto err_irq_dispose;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return 0;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun err_irq_dispose:
283*4882a593Smuzhiyun irq_dispose_mapping(parent_irq);
284*4882a593Smuzhiyun err_unmap:
285*4882a593Smuzhiyun iounmap(base);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return ret;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun IRQCHIP_DECLARE(al_fic, "amazon,al-fic", al_fic_init_dt);
291