1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * scc2698.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * driver for the IPOCTAL boards 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (C) 2009-2012 CERN (www.cern.ch) 8*4882a593Smuzhiyun * Author: Nicolas Serafini, EIC2 SA 9*4882a593Smuzhiyun * Author: Samuel Iglesias Gonsalvez <siglesias@igalia.com> 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef SCC2698_H_ 13*4882a593Smuzhiyun #define SCC2698_H_ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * union scc2698_channel - Channel access to scc2698 IO 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * dn value are only spacer. 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun */ 21*4882a593Smuzhiyun union scc2698_channel { 22*4882a593Smuzhiyun struct { 23*4882a593Smuzhiyun u8 d0, mr; /* Mode register 1/2*/ 24*4882a593Smuzhiyun u8 d1, sr; /* Status register */ 25*4882a593Smuzhiyun u8 d2, r1; /* reserved */ 26*4882a593Smuzhiyun u8 d3, rhr; /* Receive holding register (R) */ 27*4882a593Smuzhiyun u8 junk[8]; /* other crap for block control */ 28*4882a593Smuzhiyun } __packed r; /* Read access */ 29*4882a593Smuzhiyun struct { 30*4882a593Smuzhiyun u8 d0, mr; /* Mode register 1/2 */ 31*4882a593Smuzhiyun u8 d1, csr; /* Clock select register */ 32*4882a593Smuzhiyun u8 d2, cr; /* Command register */ 33*4882a593Smuzhiyun u8 d3, thr; /* Transmit holding register */ 34*4882a593Smuzhiyun u8 junk[8]; /* other crap for block control */ 35*4882a593Smuzhiyun } __packed w; /* Write access */ 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* 39*4882a593Smuzhiyun * union scc2698_block - Block access to scc2698 IO 40*4882a593Smuzhiyun * 41*4882a593Smuzhiyun * The scc2698 contain 4 block. 42*4882a593Smuzhiyun * Each block containt two channel a and b. 43*4882a593Smuzhiyun * dn value are only spacer. 44*4882a593Smuzhiyun * 45*4882a593Smuzhiyun */ 46*4882a593Smuzhiyun union scc2698_block { 47*4882a593Smuzhiyun struct { 48*4882a593Smuzhiyun u8 d0, mra; /* Mode register 1/2 (a) */ 49*4882a593Smuzhiyun u8 d1, sra; /* Status register (a) */ 50*4882a593Smuzhiyun u8 d2, r1; /* reserved */ 51*4882a593Smuzhiyun u8 d3, rhra; /* Receive holding register (a) */ 52*4882a593Smuzhiyun u8 d4, ipcr; /* Input port change register of block */ 53*4882a593Smuzhiyun u8 d5, isr; /* Interrupt status register of block */ 54*4882a593Smuzhiyun u8 d6, ctur; /* Counter timer upper register of block */ 55*4882a593Smuzhiyun u8 d7, ctlr; /* Counter timer lower register of block */ 56*4882a593Smuzhiyun u8 d8, mrb; /* Mode register 1/2 (b) */ 57*4882a593Smuzhiyun u8 d9, srb; /* Status register (b) */ 58*4882a593Smuzhiyun u8 da, r2; /* reserved */ 59*4882a593Smuzhiyun u8 db, rhrb; /* Receive holding register (b) */ 60*4882a593Smuzhiyun u8 dc, r3; /* reserved */ 61*4882a593Smuzhiyun u8 dd, ip; /* Input port register of block */ 62*4882a593Smuzhiyun u8 de, ctg; /* Start counter timer of block */ 63*4882a593Smuzhiyun u8 df, cts; /* Stop counter timer of block */ 64*4882a593Smuzhiyun } __packed r; /* Read access */ 65*4882a593Smuzhiyun struct { 66*4882a593Smuzhiyun u8 d0, mra; /* Mode register 1/2 (a) */ 67*4882a593Smuzhiyun u8 d1, csra; /* Clock select register (a) */ 68*4882a593Smuzhiyun u8 d2, cra; /* Command register (a) */ 69*4882a593Smuzhiyun u8 d3, thra; /* Transmit holding register (a) */ 70*4882a593Smuzhiyun u8 d4, acr; /* Auxiliary control register of block */ 71*4882a593Smuzhiyun u8 d5, imr; /* Interrupt mask register of block */ 72*4882a593Smuzhiyun u8 d6, ctu; /* Counter timer upper register of block */ 73*4882a593Smuzhiyun u8 d7, ctl; /* Counter timer lower register of block */ 74*4882a593Smuzhiyun u8 d8, mrb; /* Mode register 1/2 (b) */ 75*4882a593Smuzhiyun u8 d9, csrb; /* Clock select register (a) */ 76*4882a593Smuzhiyun u8 da, crb; /* Command register (b) */ 77*4882a593Smuzhiyun u8 db, thrb; /* Transmit holding register (b) */ 78*4882a593Smuzhiyun u8 dc, r1; /* reserved */ 79*4882a593Smuzhiyun u8 dd, opcr; /* Output port configuration register of block */ 80*4882a593Smuzhiyun u8 de, r2; /* reserved */ 81*4882a593Smuzhiyun u8 df, r3; /* reserved */ 82*4882a593Smuzhiyun } __packed w; /* Write access */ 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define MR1_CHRL_5_BITS (0x0 << 0) 86*4882a593Smuzhiyun #define MR1_CHRL_6_BITS (0x1 << 0) 87*4882a593Smuzhiyun #define MR1_CHRL_7_BITS (0x2 << 0) 88*4882a593Smuzhiyun #define MR1_CHRL_8_BITS (0x3 << 0) 89*4882a593Smuzhiyun #define MR1_PARITY_EVEN (0x1 << 2) 90*4882a593Smuzhiyun #define MR1_PARITY_ODD (0x0 << 2) 91*4882a593Smuzhiyun #define MR1_PARITY_ON (0x0 << 3) 92*4882a593Smuzhiyun #define MR1_PARITY_FORCE (0x1 << 3) 93*4882a593Smuzhiyun #define MR1_PARITY_OFF (0x2 << 3) 94*4882a593Smuzhiyun #define MR1_PARITY_SPECIAL (0x3 << 3) 95*4882a593Smuzhiyun #define MR1_ERROR_CHAR (0x0 << 5) 96*4882a593Smuzhiyun #define MR1_ERROR_BLOCK (0x1 << 5) 97*4882a593Smuzhiyun #define MR1_RxINT_RxRDY (0x0 << 6) 98*4882a593Smuzhiyun #define MR1_RxINT_FFULL (0x1 << 6) 99*4882a593Smuzhiyun #define MR1_RxRTS_CONTROL_ON (0x1 << 7) 100*4882a593Smuzhiyun #define MR1_RxRTS_CONTROL_OFF (0x0 << 7) 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #define MR2_STOP_BITS_LENGTH_1 (0x7 << 0) 103*4882a593Smuzhiyun #define MR2_STOP_BITS_LENGTH_2 (0xF << 0) 104*4882a593Smuzhiyun #define MR2_CTS_ENABLE_TX_ON (0x1 << 4) 105*4882a593Smuzhiyun #define MR2_CTS_ENABLE_TX_OFF (0x0 << 4) 106*4882a593Smuzhiyun #define MR2_TxRTS_CONTROL_ON (0x1 << 5) 107*4882a593Smuzhiyun #define MR2_TxRTS_CONTROL_OFF (0x0 << 5) 108*4882a593Smuzhiyun #define MR2_CH_MODE_NORMAL (0x0 << 6) 109*4882a593Smuzhiyun #define MR2_CH_MODE_ECHO (0x1 << 6) 110*4882a593Smuzhiyun #define MR2_CH_MODE_LOCAL (0x2 << 6) 111*4882a593Smuzhiyun #define MR2_CH_MODE_REMOTE (0x3 << 6) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define CR_ENABLE_RX (0x1 << 0) 114*4882a593Smuzhiyun #define CR_DISABLE_RX (0x1 << 1) 115*4882a593Smuzhiyun #define CR_ENABLE_TX (0x1 << 2) 116*4882a593Smuzhiyun #define CR_DISABLE_TX (0x1 << 3) 117*4882a593Smuzhiyun #define CR_CMD_RESET_MR (0x1 << 4) 118*4882a593Smuzhiyun #define CR_CMD_RESET_RX (0x2 << 4) 119*4882a593Smuzhiyun #define CR_CMD_RESET_TX (0x3 << 4) 120*4882a593Smuzhiyun #define CR_CMD_RESET_ERR_STATUS (0x4 << 4) 121*4882a593Smuzhiyun #define CR_CMD_RESET_BREAK_CHANGE (0x5 << 4) 122*4882a593Smuzhiyun #define CR_CMD_START_BREAK (0x6 << 4) 123*4882a593Smuzhiyun #define CR_CMD_STOP_BREAK (0x7 << 4) 124*4882a593Smuzhiyun #define CR_CMD_ASSERT_RTSN (0x8 << 4) 125*4882a593Smuzhiyun #define CR_CMD_NEGATE_RTSN (0x9 << 4) 126*4882a593Smuzhiyun #define CR_CMD_SET_TIMEOUT_MODE (0xA << 4) 127*4882a593Smuzhiyun #define CR_CMD_DISABLE_TIMEOUT_MODE (0xC << 4) 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define SR_RX_READY (0x1 << 0) 130*4882a593Smuzhiyun #define SR_FIFO_FULL (0x1 << 1) 131*4882a593Smuzhiyun #define SR_TX_READY (0x1 << 2) 132*4882a593Smuzhiyun #define SR_TX_EMPTY (0x1 << 3) 133*4882a593Smuzhiyun #define SR_OVERRUN_ERROR (0x1 << 4) 134*4882a593Smuzhiyun #define SR_PARITY_ERROR (0x1 << 5) 135*4882a593Smuzhiyun #define SR_FRAMING_ERROR (0x1 << 6) 136*4882a593Smuzhiyun #define SR_RECEIVED_BREAK (0x1 << 7) 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun #define SR_ERROR (0xF0) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define ACR_DELTA_IP0_IRQ_EN (0x1 << 0) 141*4882a593Smuzhiyun #define ACR_DELTA_IP1_IRQ_EN (0x1 << 1) 142*4882a593Smuzhiyun #define ACR_DELTA_IP2_IRQ_EN (0x1 << 2) 143*4882a593Smuzhiyun #define ACR_DELTA_IP3_IRQ_EN (0x1 << 3) 144*4882a593Smuzhiyun #define ACR_CT_Mask (0x7 << 4) 145*4882a593Smuzhiyun #define ACR_CExt (0x0 << 4) 146*4882a593Smuzhiyun #define ACR_CTxCA (0x1 << 4) 147*4882a593Smuzhiyun #define ACR_CTxCB (0x2 << 4) 148*4882a593Smuzhiyun #define ACR_CClk16 (0x3 << 4) 149*4882a593Smuzhiyun #define ACR_TExt (0x4 << 4) 150*4882a593Smuzhiyun #define ACR_TExt16 (0x5 << 4) 151*4882a593Smuzhiyun #define ACR_TClk (0x6 << 4) 152*4882a593Smuzhiyun #define ACR_TClk16 (0x7 << 4) 153*4882a593Smuzhiyun #define ACR_BRG_SET1 (0x0 << 7) 154*4882a593Smuzhiyun #define ACR_BRG_SET2 (0x1 << 7) 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define TX_CLK_75 (0x0 << 0) 157*4882a593Smuzhiyun #define TX_CLK_110 (0x1 << 0) 158*4882a593Smuzhiyun #define TX_CLK_38400 (0x2 << 0) 159*4882a593Smuzhiyun #define TX_CLK_150 (0x3 << 0) 160*4882a593Smuzhiyun #define TX_CLK_300 (0x4 << 0) 161*4882a593Smuzhiyun #define TX_CLK_600 (0x5 << 0) 162*4882a593Smuzhiyun #define TX_CLK_1200 (0x6 << 0) 163*4882a593Smuzhiyun #define TX_CLK_2000 (0x7 << 0) 164*4882a593Smuzhiyun #define TX_CLK_2400 (0x8 << 0) 165*4882a593Smuzhiyun #define TX_CLK_4800 (0x9 << 0) 166*4882a593Smuzhiyun #define TX_CLK_1800 (0xA << 0) 167*4882a593Smuzhiyun #define TX_CLK_9600 (0xB << 0) 168*4882a593Smuzhiyun #define TX_CLK_19200 (0xC << 0) 169*4882a593Smuzhiyun #define RX_CLK_75 (0x0 << 4) 170*4882a593Smuzhiyun #define RX_CLK_110 (0x1 << 4) 171*4882a593Smuzhiyun #define RX_CLK_38400 (0x2 << 4) 172*4882a593Smuzhiyun #define RX_CLK_150 (0x3 << 4) 173*4882a593Smuzhiyun #define RX_CLK_300 (0x4 << 4) 174*4882a593Smuzhiyun #define RX_CLK_600 (0x5 << 4) 175*4882a593Smuzhiyun #define RX_CLK_1200 (0x6 << 4) 176*4882a593Smuzhiyun #define RX_CLK_2000 (0x7 << 4) 177*4882a593Smuzhiyun #define RX_CLK_2400 (0x8 << 4) 178*4882a593Smuzhiyun #define RX_CLK_4800 (0x9 << 4) 179*4882a593Smuzhiyun #define RX_CLK_1800 (0xA << 4) 180*4882a593Smuzhiyun #define RX_CLK_9600 (0xB << 4) 181*4882a593Smuzhiyun #define RX_CLK_19200 (0xC << 4) 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun #define OPCR_MPOa_RTSN (0x0 << 0) 184*4882a593Smuzhiyun #define OPCR_MPOa_C_TO (0x1 << 0) 185*4882a593Smuzhiyun #define OPCR_MPOa_TxC1X (0x2 << 0) 186*4882a593Smuzhiyun #define OPCR_MPOa_TxC16X (0x3 << 0) 187*4882a593Smuzhiyun #define OPCR_MPOa_RxC1X (0x4 << 0) 188*4882a593Smuzhiyun #define OPCR_MPOa_RxC16X (0x5 << 0) 189*4882a593Smuzhiyun #define OPCR_MPOa_TxRDY (0x6 << 0) 190*4882a593Smuzhiyun #define OPCR_MPOa_RxRDY_FF (0x7 << 0) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #define OPCR_MPOb_RTSN (0x0 << 4) 193*4882a593Smuzhiyun #define OPCR_MPOb_C_TO (0x1 << 4) 194*4882a593Smuzhiyun #define OPCR_MPOb_TxC1X (0x2 << 4) 195*4882a593Smuzhiyun #define OPCR_MPOb_TxC16X (0x3 << 4) 196*4882a593Smuzhiyun #define OPCR_MPOb_RxC1X (0x4 << 4) 197*4882a593Smuzhiyun #define OPCR_MPOb_RxC16X (0x5 << 4) 198*4882a593Smuzhiyun #define OPCR_MPOb_TxRDY (0x6 << 4) 199*4882a593Smuzhiyun #define OPCR_MPOb_RxRDY_FF (0x7 << 4) 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun #define OPCR_MPP_INPUT (0x0 << 7) 202*4882a593Smuzhiyun #define OPCR_MPP_OUTPUT (0x1 << 7) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define IMR_TxRDY_A (0x1 << 0) 205*4882a593Smuzhiyun #define IMR_RxRDY_FFULL_A (0x1 << 1) 206*4882a593Smuzhiyun #define IMR_DELTA_BREAK_A (0x1 << 2) 207*4882a593Smuzhiyun #define IMR_COUNTER_READY (0x1 << 3) 208*4882a593Smuzhiyun #define IMR_TxRDY_B (0x1 << 4) 209*4882a593Smuzhiyun #define IMR_RxRDY_FFULL_B (0x1 << 5) 210*4882a593Smuzhiyun #define IMR_DELTA_BREAK_B (0x1 << 6) 211*4882a593Smuzhiyun #define IMR_INPUT_PORT_CHANGE (0x1 << 7) 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define ISR_TxRDY_A (0x1 << 0) 214*4882a593Smuzhiyun #define ISR_RxRDY_FFULL_A (0x1 << 1) 215*4882a593Smuzhiyun #define ISR_DELTA_BREAK_A (0x1 << 2) 216*4882a593Smuzhiyun #define ISR_COUNTER_READY (0x1 << 3) 217*4882a593Smuzhiyun #define ISR_TxRDY_B (0x1 << 4) 218*4882a593Smuzhiyun #define ISR_RxRDY_FFULL_B (0x1 << 5) 219*4882a593Smuzhiyun #define ISR_DELTA_BREAK_B (0x1 << 6) 220*4882a593Smuzhiyun #define ISR_INPUT_PORT_CHANGE (0x1 << 7) 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun #define ACK_INT_REQ0 0 223*4882a593Smuzhiyun #define ACK_INT_REQ1 2 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #endif /* SCC2698_H_ */ 226