xref: /OK3568_Linux_fs/kernel/drivers/iommu/sun50i-iommu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2*4882a593Smuzhiyun // Copyright (C) 2016-2018, Allwinner Technology CO., LTD.
3*4882a593Smuzhiyun // Copyright (C) 2019-2020, Cerno
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/bitfield.h>
6*4882a593Smuzhiyun #include <linux/bug.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/dma-direction.h>
10*4882a593Smuzhiyun #include <linux/dma-iommu.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/iommu.h>
16*4882a593Smuzhiyun #include <linux/iopoll.h>
17*4882a593Smuzhiyun #include <linux/ioport.h>
18*4882a593Smuzhiyun #include <linux/log2.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of_platform.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/pm.h>
23*4882a593Smuzhiyun #include <linux/pm_runtime.h>
24*4882a593Smuzhiyun #include <linux/reset.h>
25*4882a593Smuzhiyun #include <linux/sizes.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/spinlock.h>
28*4882a593Smuzhiyun #include <linux/types.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define IOMMU_RESET_REG			0x010
31*4882a593Smuzhiyun #define IOMMU_ENABLE_REG		0x020
32*4882a593Smuzhiyun #define IOMMU_ENABLE_ENABLE			BIT(0)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define IOMMU_BYPASS_REG		0x030
35*4882a593Smuzhiyun #define IOMMU_AUTO_GATING_REG		0x040
36*4882a593Smuzhiyun #define IOMMU_AUTO_GATING_ENABLE		BIT(0)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define IOMMU_WBUF_CTRL_REG		0x044
39*4882a593Smuzhiyun #define IOMMU_OOO_CTRL_REG		0x048
40*4882a593Smuzhiyun #define IOMMU_4KB_BDY_PRT_CTRL_REG	0x04c
41*4882a593Smuzhiyun #define IOMMU_TTB_REG			0x050
42*4882a593Smuzhiyun #define IOMMU_TLB_ENABLE_REG		0x060
43*4882a593Smuzhiyun #define IOMMU_TLB_PREFETCH_REG		0x070
44*4882a593Smuzhiyun #define IOMMU_TLB_PREFETCH_MASTER_ENABLE(m)	BIT(m)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define IOMMU_TLB_FLUSH_REG		0x080
47*4882a593Smuzhiyun #define IOMMU_TLB_FLUSH_PTW_CACHE		BIT(17)
48*4882a593Smuzhiyun #define IOMMU_TLB_FLUSH_MACRO_TLB		BIT(16)
49*4882a593Smuzhiyun #define IOMMU_TLB_FLUSH_MICRO_TLB(i)		(BIT(i) & GENMASK(5, 0))
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define IOMMU_TLB_IVLD_ADDR_REG		0x090
52*4882a593Smuzhiyun #define IOMMU_TLB_IVLD_ADDR_MASK_REG	0x094
53*4882a593Smuzhiyun #define IOMMU_TLB_IVLD_ENABLE_REG	0x098
54*4882a593Smuzhiyun #define IOMMU_TLB_IVLD_ENABLE_ENABLE		BIT(0)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define IOMMU_PC_IVLD_ADDR_REG		0x0a0
57*4882a593Smuzhiyun #define IOMMU_PC_IVLD_ENABLE_REG	0x0a8
58*4882a593Smuzhiyun #define IOMMU_PC_IVLD_ENABLE_ENABLE		BIT(0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define IOMMU_DM_AUT_CTRL_REG(d)	(0x0b0 + ((d) / 2) * 4)
61*4882a593Smuzhiyun #define IOMMU_DM_AUT_CTRL_RD_UNAVAIL(d, m)	(1 << (((d & 1) * 16) + ((m) * 2)))
62*4882a593Smuzhiyun #define IOMMU_DM_AUT_CTRL_WR_UNAVAIL(d, m)	(1 << (((d & 1) * 16) + ((m) * 2) + 1))
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define IOMMU_DM_AUT_OVWT_REG		0x0d0
65*4882a593Smuzhiyun #define IOMMU_INT_ENABLE_REG		0x100
66*4882a593Smuzhiyun #define IOMMU_INT_CLR_REG		0x104
67*4882a593Smuzhiyun #define IOMMU_INT_STA_REG		0x108
68*4882a593Smuzhiyun #define IOMMU_INT_ERR_ADDR_REG(i)	(0x110 + (i) * 4)
69*4882a593Smuzhiyun #define IOMMU_INT_ERR_ADDR_L1_REG	0x130
70*4882a593Smuzhiyun #define IOMMU_INT_ERR_ADDR_L2_REG	0x134
71*4882a593Smuzhiyun #define IOMMU_INT_ERR_DATA_REG(i)	(0x150 + (i) * 4)
72*4882a593Smuzhiyun #define IOMMU_L1PG_INT_REG		0x0180
73*4882a593Smuzhiyun #define IOMMU_L2PG_INT_REG		0x0184
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define IOMMU_INT_INVALID_L2PG			BIT(17)
76*4882a593Smuzhiyun #define IOMMU_INT_INVALID_L1PG			BIT(16)
77*4882a593Smuzhiyun #define IOMMU_INT_MASTER_PERMISSION(m)		BIT(m)
78*4882a593Smuzhiyun #define IOMMU_INT_MASTER_MASK			(IOMMU_INT_MASTER_PERMISSION(0) | \
79*4882a593Smuzhiyun 						 IOMMU_INT_MASTER_PERMISSION(1) | \
80*4882a593Smuzhiyun 						 IOMMU_INT_MASTER_PERMISSION(2) | \
81*4882a593Smuzhiyun 						 IOMMU_INT_MASTER_PERMISSION(3) | \
82*4882a593Smuzhiyun 						 IOMMU_INT_MASTER_PERMISSION(4) | \
83*4882a593Smuzhiyun 						 IOMMU_INT_MASTER_PERMISSION(5))
84*4882a593Smuzhiyun #define IOMMU_INT_MASK				(IOMMU_INT_INVALID_L1PG | \
85*4882a593Smuzhiyun 						 IOMMU_INT_INVALID_L2PG | \
86*4882a593Smuzhiyun 						 IOMMU_INT_MASTER_MASK)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define PT_ENTRY_SIZE			sizeof(u32)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define NUM_DT_ENTRIES			4096
91*4882a593Smuzhiyun #define DT_SIZE				(NUM_DT_ENTRIES * PT_ENTRY_SIZE)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define NUM_PT_ENTRIES			256
94*4882a593Smuzhiyun #define PT_SIZE				(NUM_PT_ENTRIES * PT_ENTRY_SIZE)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun struct sun50i_iommu {
97*4882a593Smuzhiyun 	struct iommu_device iommu;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* Lock to modify the IOMMU registers */
100*4882a593Smuzhiyun 	spinlock_t iommu_lock;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	struct device *dev;
103*4882a593Smuzhiyun 	void __iomem *base;
104*4882a593Smuzhiyun 	struct reset_control *reset;
105*4882a593Smuzhiyun 	struct clk *clk;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	struct iommu_domain *domain;
108*4882a593Smuzhiyun 	struct iommu_group *group;
109*4882a593Smuzhiyun 	struct kmem_cache *pt_pool;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun struct sun50i_iommu_domain {
113*4882a593Smuzhiyun 	struct iommu_domain domain;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* Number of devices attached to the domain */
116*4882a593Smuzhiyun 	refcount_t refcnt;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* L1 Page Table */
119*4882a593Smuzhiyun 	u32 *dt;
120*4882a593Smuzhiyun 	dma_addr_t dt_dma;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	struct sun50i_iommu *iommu;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
to_sun50i_domain(struct iommu_domain * domain)125*4882a593Smuzhiyun static struct sun50i_iommu_domain *to_sun50i_domain(struct iommu_domain *domain)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	return container_of(domain, struct sun50i_iommu_domain, domain);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
sun50i_iommu_from_dev(struct device * dev)130*4882a593Smuzhiyun static struct sun50i_iommu *sun50i_iommu_from_dev(struct device *dev)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	return dev_iommu_priv_get(dev);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
iommu_read(struct sun50i_iommu * iommu,u32 offset)135*4882a593Smuzhiyun static u32 iommu_read(struct sun50i_iommu *iommu, u32 offset)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	return readl(iommu->base + offset);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
iommu_write(struct sun50i_iommu * iommu,u32 offset,u32 value)140*4882a593Smuzhiyun static void iommu_write(struct sun50i_iommu *iommu, u32 offset, u32 value)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	writel(value, iommu->base + offset);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun  * The Allwinner H6 IOMMU uses a 2-level page table.
147*4882a593Smuzhiyun  *
148*4882a593Smuzhiyun  * The first level is the usual Directory Table (DT), that consists of
149*4882a593Smuzhiyun  * 4096 4-bytes Directory Table Entries (DTE), each pointing to a Page
150*4882a593Smuzhiyun  * Table (PT).
151*4882a593Smuzhiyun  *
152*4882a593Smuzhiyun  * Each PT consits of 256 4-bytes Page Table Entries (PTE), each
153*4882a593Smuzhiyun  * pointing to a 4kB page of physical memory.
154*4882a593Smuzhiyun  *
155*4882a593Smuzhiyun  * The IOMMU supports a single DT, pointed by the IOMMU_TTB_REG
156*4882a593Smuzhiyun  * register that contains its physical address.
157*4882a593Smuzhiyun  */
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define SUN50I_IOVA_DTE_MASK	GENMASK(31, 20)
160*4882a593Smuzhiyun #define SUN50I_IOVA_PTE_MASK	GENMASK(19, 12)
161*4882a593Smuzhiyun #define SUN50I_IOVA_PAGE_MASK	GENMASK(11, 0)
162*4882a593Smuzhiyun 
sun50i_iova_get_dte_index(dma_addr_t iova)163*4882a593Smuzhiyun static u32 sun50i_iova_get_dte_index(dma_addr_t iova)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	return FIELD_GET(SUN50I_IOVA_DTE_MASK, iova);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
sun50i_iova_get_pte_index(dma_addr_t iova)168*4882a593Smuzhiyun static u32 sun50i_iova_get_pte_index(dma_addr_t iova)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	return FIELD_GET(SUN50I_IOVA_PTE_MASK, iova);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
sun50i_iova_get_page_offset(dma_addr_t iova)173*4882a593Smuzhiyun static u32 sun50i_iova_get_page_offset(dma_addr_t iova)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	return FIELD_GET(SUN50I_IOVA_PAGE_MASK, iova);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /*
179*4882a593Smuzhiyun  * Each Directory Table Entry has a Page Table address and a valid
180*4882a593Smuzhiyun  * bit:
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun  * +---------------------+-----------+-+
183*4882a593Smuzhiyun  * | PT address          | Reserved  |V|
184*4882a593Smuzhiyun  * +---------------------+-----------+-+
185*4882a593Smuzhiyun  *  31:10 - Page Table address
186*4882a593Smuzhiyun  *   9:2  - Reserved
187*4882a593Smuzhiyun  *   1:0  - 1 if the entry is valid
188*4882a593Smuzhiyun  */
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define SUN50I_DTE_PT_ADDRESS_MASK	GENMASK(31, 10)
191*4882a593Smuzhiyun #define SUN50I_DTE_PT_ATTRS		GENMASK(1, 0)
192*4882a593Smuzhiyun #define SUN50I_DTE_PT_VALID		1
193*4882a593Smuzhiyun 
sun50i_dte_get_pt_address(u32 dte)194*4882a593Smuzhiyun static phys_addr_t sun50i_dte_get_pt_address(u32 dte)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	return (phys_addr_t)dte & SUN50I_DTE_PT_ADDRESS_MASK;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
sun50i_dte_is_pt_valid(u32 dte)199*4882a593Smuzhiyun static bool sun50i_dte_is_pt_valid(u32 dte)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	return (dte & SUN50I_DTE_PT_ATTRS) == SUN50I_DTE_PT_VALID;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
sun50i_mk_dte(dma_addr_t pt_dma)204*4882a593Smuzhiyun static u32 sun50i_mk_dte(dma_addr_t pt_dma)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	return (pt_dma & SUN50I_DTE_PT_ADDRESS_MASK) | SUN50I_DTE_PT_VALID;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun  * Each PTE has a Page address, an authority index and a valid bit:
211*4882a593Smuzhiyun  *
212*4882a593Smuzhiyun  * +----------------+-----+-----+-----+---+-----+
213*4882a593Smuzhiyun  * | Page address   | Rsv | ACI | Rsv | V | Rsv |
214*4882a593Smuzhiyun  * +----------------+-----+-----+-----+---+-----+
215*4882a593Smuzhiyun  *  31:12 - Page address
216*4882a593Smuzhiyun  *  11:8  - Reserved
217*4882a593Smuzhiyun  *   7:4  - Authority Control Index
218*4882a593Smuzhiyun  *   3:2  - Reserved
219*4882a593Smuzhiyun  *     1  - 1 if the entry is valid
220*4882a593Smuzhiyun  *     0  - Reserved
221*4882a593Smuzhiyun  *
222*4882a593Smuzhiyun  * The way permissions work is that the IOMMU has 16 "domains" that
223*4882a593Smuzhiyun  * can be configured to give each masters either read or write
224*4882a593Smuzhiyun  * permissions through the IOMMU_DM_AUT_CTRL_REG registers. The domain
225*4882a593Smuzhiyun  * 0 seems like the default domain, and its permissions in the
226*4882a593Smuzhiyun  * IOMMU_DM_AUT_CTRL_REG are only read-only, so it's not really
227*4882a593Smuzhiyun  * useful to enforce any particular permission.
228*4882a593Smuzhiyun  *
229*4882a593Smuzhiyun  * Each page entry will then have a reference to the domain they are
230*4882a593Smuzhiyun  * affected to, so that we can actually enforce them on a per-page
231*4882a593Smuzhiyun  * basis.
232*4882a593Smuzhiyun  *
233*4882a593Smuzhiyun  * In order to make it work with the IOMMU framework, we will be using
234*4882a593Smuzhiyun  * 4 different domains, starting at 1: RD_WR, RD, WR and NONE
235*4882a593Smuzhiyun  * depending on the permission we want to enforce. Each domain will
236*4882a593Smuzhiyun  * have each master setup in the same way, since the IOMMU framework
237*4882a593Smuzhiyun  * doesn't seem to restrict page access on a per-device basis. And
238*4882a593Smuzhiyun  * then we will use the relevant domain index when generating the page
239*4882a593Smuzhiyun  * table entry depending on the permissions we want to be enforced.
240*4882a593Smuzhiyun  */
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun enum sun50i_iommu_aci {
243*4882a593Smuzhiyun 	SUN50I_IOMMU_ACI_DO_NOT_USE = 0,
244*4882a593Smuzhiyun 	SUN50I_IOMMU_ACI_NONE,
245*4882a593Smuzhiyun 	SUN50I_IOMMU_ACI_RD,
246*4882a593Smuzhiyun 	SUN50I_IOMMU_ACI_WR,
247*4882a593Smuzhiyun 	SUN50I_IOMMU_ACI_RD_WR,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define SUN50I_PTE_PAGE_ADDRESS_MASK	GENMASK(31, 12)
251*4882a593Smuzhiyun #define SUN50I_PTE_ACI_MASK		GENMASK(7, 4)
252*4882a593Smuzhiyun #define SUN50I_PTE_PAGE_VALID		BIT(1)
253*4882a593Smuzhiyun 
sun50i_pte_get_page_address(u32 pte)254*4882a593Smuzhiyun static phys_addr_t sun50i_pte_get_page_address(u32 pte)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	return (phys_addr_t)pte & SUN50I_PTE_PAGE_ADDRESS_MASK;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
sun50i_get_pte_aci(u32 pte)259*4882a593Smuzhiyun static enum sun50i_iommu_aci sun50i_get_pte_aci(u32 pte)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	return FIELD_GET(SUN50I_PTE_ACI_MASK, pte);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
sun50i_pte_is_page_valid(u32 pte)264*4882a593Smuzhiyun static bool sun50i_pte_is_page_valid(u32 pte)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	return pte & SUN50I_PTE_PAGE_VALID;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
sun50i_mk_pte(phys_addr_t page,int prot)269*4882a593Smuzhiyun static u32 sun50i_mk_pte(phys_addr_t page, int prot)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	enum sun50i_iommu_aci aci;
272*4882a593Smuzhiyun 	u32 flags = 0;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (prot & (IOMMU_READ | IOMMU_WRITE))
275*4882a593Smuzhiyun 		aci = SUN50I_IOMMU_ACI_RD_WR;
276*4882a593Smuzhiyun 	else if (prot & IOMMU_READ)
277*4882a593Smuzhiyun 		aci = SUN50I_IOMMU_ACI_RD;
278*4882a593Smuzhiyun 	else if (prot & IOMMU_WRITE)
279*4882a593Smuzhiyun 		aci = SUN50I_IOMMU_ACI_WR;
280*4882a593Smuzhiyun 	else
281*4882a593Smuzhiyun 		aci = SUN50I_IOMMU_ACI_NONE;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	flags |= FIELD_PREP(SUN50I_PTE_ACI_MASK, aci);
284*4882a593Smuzhiyun 	page &= SUN50I_PTE_PAGE_ADDRESS_MASK;
285*4882a593Smuzhiyun 	return page | flags | SUN50I_PTE_PAGE_VALID;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
sun50i_table_flush(struct sun50i_iommu_domain * sun50i_domain,void * vaddr,unsigned int count)288*4882a593Smuzhiyun static void sun50i_table_flush(struct sun50i_iommu_domain *sun50i_domain,
289*4882a593Smuzhiyun 			       void *vaddr, unsigned int count)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	struct sun50i_iommu *iommu = sun50i_domain->iommu;
292*4882a593Smuzhiyun 	dma_addr_t dma = virt_to_phys(vaddr);
293*4882a593Smuzhiyun 	size_t size = count * PT_ENTRY_SIZE;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	dma_sync_single_for_device(iommu->dev, dma, size, DMA_TO_DEVICE);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
sun50i_iommu_flush_all_tlb(struct sun50i_iommu * iommu)298*4882a593Smuzhiyun static int sun50i_iommu_flush_all_tlb(struct sun50i_iommu *iommu)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	u32 reg;
301*4882a593Smuzhiyun 	int ret;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	assert_spin_locked(&iommu->iommu_lock);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	iommu_write(iommu,
306*4882a593Smuzhiyun 		    IOMMU_TLB_FLUSH_REG,
307*4882a593Smuzhiyun 		    IOMMU_TLB_FLUSH_PTW_CACHE |
308*4882a593Smuzhiyun 		    IOMMU_TLB_FLUSH_MACRO_TLB |
309*4882a593Smuzhiyun 		    IOMMU_TLB_FLUSH_MICRO_TLB(5) |
310*4882a593Smuzhiyun 		    IOMMU_TLB_FLUSH_MICRO_TLB(4) |
311*4882a593Smuzhiyun 		    IOMMU_TLB_FLUSH_MICRO_TLB(3) |
312*4882a593Smuzhiyun 		    IOMMU_TLB_FLUSH_MICRO_TLB(2) |
313*4882a593Smuzhiyun 		    IOMMU_TLB_FLUSH_MICRO_TLB(1) |
314*4882a593Smuzhiyun 		    IOMMU_TLB_FLUSH_MICRO_TLB(0));
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	ret = readl_poll_timeout_atomic(iommu->base + IOMMU_TLB_FLUSH_REG,
317*4882a593Smuzhiyun 					reg, !reg,
318*4882a593Smuzhiyun 					1, 2000);
319*4882a593Smuzhiyun 	if (ret)
320*4882a593Smuzhiyun 		dev_warn(iommu->dev, "TLB Flush timed out!\n");
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return ret;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
sun50i_iommu_flush_iotlb_all(struct iommu_domain * domain)325*4882a593Smuzhiyun static void sun50i_iommu_flush_iotlb_all(struct iommu_domain *domain)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct sun50i_iommu_domain *sun50i_domain = to_sun50i_domain(domain);
328*4882a593Smuzhiyun 	struct sun50i_iommu *iommu = sun50i_domain->iommu;
329*4882a593Smuzhiyun 	unsigned long flags;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/*
332*4882a593Smuzhiyun 	 * At boot, we'll have a first call into .flush_iotlb_all right after
333*4882a593Smuzhiyun 	 * .probe_device, and since we link our (single) domain to our iommu in
334*4882a593Smuzhiyun 	 * the .attach_device callback, we don't have that pointer set.
335*4882a593Smuzhiyun 	 *
336*4882a593Smuzhiyun 	 * It shouldn't really be any trouble to ignore it though since we flush
337*4882a593Smuzhiyun 	 * all caches as part of the device powerup.
338*4882a593Smuzhiyun 	 */
339*4882a593Smuzhiyun 	if (!iommu)
340*4882a593Smuzhiyun 		return;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	spin_lock_irqsave(&iommu->iommu_lock, flags);
343*4882a593Smuzhiyun 	sun50i_iommu_flush_all_tlb(iommu);
344*4882a593Smuzhiyun 	spin_unlock_irqrestore(&iommu->iommu_lock, flags);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
sun50i_iommu_iotlb_sync(struct iommu_domain * domain,struct iommu_iotlb_gather * gather)347*4882a593Smuzhiyun static void sun50i_iommu_iotlb_sync(struct iommu_domain *domain,
348*4882a593Smuzhiyun 				    struct iommu_iotlb_gather *gather)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	sun50i_iommu_flush_iotlb_all(domain);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
sun50i_iommu_enable(struct sun50i_iommu * iommu)353*4882a593Smuzhiyun static int sun50i_iommu_enable(struct sun50i_iommu *iommu)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	struct sun50i_iommu_domain *sun50i_domain;
356*4882a593Smuzhiyun 	unsigned long flags;
357*4882a593Smuzhiyun 	int ret;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	if (!iommu->domain)
360*4882a593Smuzhiyun 		return 0;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	sun50i_domain = to_sun50i_domain(iommu->domain);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	ret = reset_control_deassert(iommu->reset);
365*4882a593Smuzhiyun 	if (ret)
366*4882a593Smuzhiyun 		return ret;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	ret = clk_prepare_enable(iommu->clk);
369*4882a593Smuzhiyun 	if (ret)
370*4882a593Smuzhiyun 		goto err_reset_assert;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	spin_lock_irqsave(&iommu->iommu_lock, flags);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_TTB_REG, sun50i_domain->dt_dma);
375*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_TLB_PREFETCH_REG,
376*4882a593Smuzhiyun 		    IOMMU_TLB_PREFETCH_MASTER_ENABLE(0) |
377*4882a593Smuzhiyun 		    IOMMU_TLB_PREFETCH_MASTER_ENABLE(1) |
378*4882a593Smuzhiyun 		    IOMMU_TLB_PREFETCH_MASTER_ENABLE(2) |
379*4882a593Smuzhiyun 		    IOMMU_TLB_PREFETCH_MASTER_ENABLE(3) |
380*4882a593Smuzhiyun 		    IOMMU_TLB_PREFETCH_MASTER_ENABLE(4) |
381*4882a593Smuzhiyun 		    IOMMU_TLB_PREFETCH_MASTER_ENABLE(5));
382*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_INT_ENABLE_REG, IOMMU_INT_MASK);
383*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_DM_AUT_CTRL_REG(SUN50I_IOMMU_ACI_NONE),
384*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 0) |
385*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 0) |
386*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 1) |
387*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 1) |
388*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 2) |
389*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 2) |
390*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 3) |
391*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 3) |
392*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 4) |
393*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 4) |
394*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 5) |
395*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_NONE, 5));
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_DM_AUT_CTRL_REG(SUN50I_IOMMU_ACI_RD),
398*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_RD, 0) |
399*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_RD, 1) |
400*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_RD, 2) |
401*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_RD, 3) |
402*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_RD, 4) |
403*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_WR_UNAVAIL(SUN50I_IOMMU_ACI_RD, 5));
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_DM_AUT_CTRL_REG(SUN50I_IOMMU_ACI_WR),
406*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_WR, 0) |
407*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_WR, 1) |
408*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_WR, 2) |
409*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_WR, 3) |
410*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_WR, 4) |
411*4882a593Smuzhiyun 		    IOMMU_DM_AUT_CTRL_RD_UNAVAIL(SUN50I_IOMMU_ACI_WR, 5));
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	ret = sun50i_iommu_flush_all_tlb(iommu);
414*4882a593Smuzhiyun 	if (ret) {
415*4882a593Smuzhiyun 		spin_unlock_irqrestore(&iommu->iommu_lock, flags);
416*4882a593Smuzhiyun 		goto err_clk_disable;
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_AUTO_GATING_REG, IOMMU_AUTO_GATING_ENABLE);
420*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_ENABLE_REG, IOMMU_ENABLE_ENABLE);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	spin_unlock_irqrestore(&iommu->iommu_lock, flags);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun err_clk_disable:
427*4882a593Smuzhiyun 	clk_disable_unprepare(iommu->clk);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun err_reset_assert:
430*4882a593Smuzhiyun 	reset_control_assert(iommu->reset);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	return ret;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
sun50i_iommu_disable(struct sun50i_iommu * iommu)435*4882a593Smuzhiyun static void sun50i_iommu_disable(struct sun50i_iommu *iommu)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	unsigned long flags;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	spin_lock_irqsave(&iommu->iommu_lock, flags);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_ENABLE_REG, 0);
442*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_TTB_REG, 0);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	spin_unlock_irqrestore(&iommu->iommu_lock, flags);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	clk_disable_unprepare(iommu->clk);
447*4882a593Smuzhiyun 	reset_control_assert(iommu->reset);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
sun50i_iommu_alloc_page_table(struct sun50i_iommu * iommu,gfp_t gfp)450*4882a593Smuzhiyun static void *sun50i_iommu_alloc_page_table(struct sun50i_iommu *iommu,
451*4882a593Smuzhiyun 					   gfp_t gfp)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	dma_addr_t pt_dma;
454*4882a593Smuzhiyun 	u32 *page_table;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	page_table = kmem_cache_zalloc(iommu->pt_pool, gfp);
457*4882a593Smuzhiyun 	if (!page_table)
458*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	pt_dma = dma_map_single(iommu->dev, page_table, PT_SIZE, DMA_TO_DEVICE);
461*4882a593Smuzhiyun 	if (dma_mapping_error(iommu->dev, pt_dma)) {
462*4882a593Smuzhiyun 		dev_err(iommu->dev, "Couldn't map L2 Page Table\n");
463*4882a593Smuzhiyun 		kmem_cache_free(iommu->pt_pool, page_table);
464*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	/* We rely on the physical address and DMA address being the same */
468*4882a593Smuzhiyun 	WARN_ON(pt_dma != virt_to_phys(page_table));
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	return page_table;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
sun50i_iommu_free_page_table(struct sun50i_iommu * iommu,u32 * page_table)473*4882a593Smuzhiyun static void sun50i_iommu_free_page_table(struct sun50i_iommu *iommu,
474*4882a593Smuzhiyun 					 u32 *page_table)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	phys_addr_t pt_phys = virt_to_phys(page_table);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	dma_unmap_single(iommu->dev, pt_phys, PT_SIZE, DMA_TO_DEVICE);
479*4882a593Smuzhiyun 	kmem_cache_free(iommu->pt_pool, page_table);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
sun50i_dte_get_page_table(struct sun50i_iommu_domain * sun50i_domain,dma_addr_t iova,gfp_t gfp)482*4882a593Smuzhiyun static u32 *sun50i_dte_get_page_table(struct sun50i_iommu_domain *sun50i_domain,
483*4882a593Smuzhiyun 				      dma_addr_t iova, gfp_t gfp)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	struct sun50i_iommu *iommu = sun50i_domain->iommu;
486*4882a593Smuzhiyun 	u32 *page_table;
487*4882a593Smuzhiyun 	u32 *dte_addr;
488*4882a593Smuzhiyun 	u32 old_dte;
489*4882a593Smuzhiyun 	u32 dte;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	dte_addr = &sun50i_domain->dt[sun50i_iova_get_dte_index(iova)];
492*4882a593Smuzhiyun 	dte = *dte_addr;
493*4882a593Smuzhiyun 	if (sun50i_dte_is_pt_valid(dte)) {
494*4882a593Smuzhiyun 		phys_addr_t pt_phys = sun50i_dte_get_pt_address(dte);
495*4882a593Smuzhiyun 		return (u32 *)phys_to_virt(pt_phys);
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	page_table = sun50i_iommu_alloc_page_table(iommu, gfp);
499*4882a593Smuzhiyun 	if (IS_ERR(page_table))
500*4882a593Smuzhiyun 		return page_table;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	dte = sun50i_mk_dte(virt_to_phys(page_table));
503*4882a593Smuzhiyun 	old_dte = cmpxchg(dte_addr, 0, dte);
504*4882a593Smuzhiyun 	if (old_dte) {
505*4882a593Smuzhiyun 		phys_addr_t installed_pt_phys =
506*4882a593Smuzhiyun 			sun50i_dte_get_pt_address(old_dte);
507*4882a593Smuzhiyun 		u32 *installed_pt = phys_to_virt(installed_pt_phys);
508*4882a593Smuzhiyun 		u32 *drop_pt = page_table;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 		page_table = installed_pt;
511*4882a593Smuzhiyun 		dte = old_dte;
512*4882a593Smuzhiyun 		sun50i_iommu_free_page_table(iommu, drop_pt);
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	sun50i_table_flush(sun50i_domain, page_table, PT_SIZE);
516*4882a593Smuzhiyun 	sun50i_table_flush(sun50i_domain, dte_addr, 1);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return page_table;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
sun50i_iommu_map(struct iommu_domain * domain,unsigned long iova,phys_addr_t paddr,size_t size,int prot,gfp_t gfp)521*4882a593Smuzhiyun static int sun50i_iommu_map(struct iommu_domain *domain, unsigned long iova,
522*4882a593Smuzhiyun 			    phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	struct sun50i_iommu_domain *sun50i_domain = to_sun50i_domain(domain);
525*4882a593Smuzhiyun 	struct sun50i_iommu *iommu = sun50i_domain->iommu;
526*4882a593Smuzhiyun 	u32 pte_index;
527*4882a593Smuzhiyun 	u32 *page_table, *pte_addr;
528*4882a593Smuzhiyun 	int ret = 0;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	page_table = sun50i_dte_get_page_table(sun50i_domain, iova, gfp);
531*4882a593Smuzhiyun 	if (IS_ERR(page_table)) {
532*4882a593Smuzhiyun 		ret = PTR_ERR(page_table);
533*4882a593Smuzhiyun 		goto out;
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	pte_index = sun50i_iova_get_pte_index(iova);
537*4882a593Smuzhiyun 	pte_addr = &page_table[pte_index];
538*4882a593Smuzhiyun 	if (unlikely(sun50i_pte_is_page_valid(*pte_addr))) {
539*4882a593Smuzhiyun 		phys_addr_t page_phys = sun50i_pte_get_page_address(*pte_addr);
540*4882a593Smuzhiyun 		dev_err(iommu->dev,
541*4882a593Smuzhiyun 			"iova %pad already mapped to %pa cannot remap to %pa prot: %#x\n",
542*4882a593Smuzhiyun 			&iova, &page_phys, &paddr, prot);
543*4882a593Smuzhiyun 		ret = -EBUSY;
544*4882a593Smuzhiyun 		goto out;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	*pte_addr = sun50i_mk_pte(paddr, prot);
548*4882a593Smuzhiyun 	sun50i_table_flush(sun50i_domain, pte_addr, 1);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun out:
551*4882a593Smuzhiyun 	return ret;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
sun50i_iommu_unmap(struct iommu_domain * domain,unsigned long iova,size_t size,struct iommu_iotlb_gather * gather)554*4882a593Smuzhiyun static size_t sun50i_iommu_unmap(struct iommu_domain *domain, unsigned long iova,
555*4882a593Smuzhiyun 				 size_t size, struct iommu_iotlb_gather *gather)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	struct sun50i_iommu_domain *sun50i_domain = to_sun50i_domain(domain);
558*4882a593Smuzhiyun 	phys_addr_t pt_phys;
559*4882a593Smuzhiyun 	u32 *pte_addr;
560*4882a593Smuzhiyun 	u32 dte;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	dte = sun50i_domain->dt[sun50i_iova_get_dte_index(iova)];
563*4882a593Smuzhiyun 	if (!sun50i_dte_is_pt_valid(dte))
564*4882a593Smuzhiyun 		return 0;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	pt_phys = sun50i_dte_get_pt_address(dte);
567*4882a593Smuzhiyun 	pte_addr = (u32 *)phys_to_virt(pt_phys) + sun50i_iova_get_pte_index(iova);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (!sun50i_pte_is_page_valid(*pte_addr))
570*4882a593Smuzhiyun 		return 0;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	memset(pte_addr, 0, sizeof(*pte_addr));
573*4882a593Smuzhiyun 	sun50i_table_flush(sun50i_domain, pte_addr, 1);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	return SZ_4K;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
sun50i_iommu_iova_to_phys(struct iommu_domain * domain,dma_addr_t iova)578*4882a593Smuzhiyun static phys_addr_t sun50i_iommu_iova_to_phys(struct iommu_domain *domain,
579*4882a593Smuzhiyun 					     dma_addr_t iova)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	struct sun50i_iommu_domain *sun50i_domain = to_sun50i_domain(domain);
582*4882a593Smuzhiyun 	phys_addr_t pt_phys;
583*4882a593Smuzhiyun 	u32 *page_table;
584*4882a593Smuzhiyun 	u32 dte, pte;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	dte = sun50i_domain->dt[sun50i_iova_get_dte_index(iova)];
587*4882a593Smuzhiyun 	if (!sun50i_dte_is_pt_valid(dte))
588*4882a593Smuzhiyun 		return 0;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	pt_phys = sun50i_dte_get_pt_address(dte);
591*4882a593Smuzhiyun 	page_table = (u32 *)phys_to_virt(pt_phys);
592*4882a593Smuzhiyun 	pte = page_table[sun50i_iova_get_pte_index(iova)];
593*4882a593Smuzhiyun 	if (!sun50i_pte_is_page_valid(pte))
594*4882a593Smuzhiyun 		return 0;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	return sun50i_pte_get_page_address(pte) +
597*4882a593Smuzhiyun 		sun50i_iova_get_page_offset(iova);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
sun50i_iommu_domain_alloc(unsigned type)600*4882a593Smuzhiyun static struct iommu_domain *sun50i_iommu_domain_alloc(unsigned type)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	struct sun50i_iommu_domain *sun50i_domain;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	if (type != IOMMU_DOMAIN_DMA &&
605*4882a593Smuzhiyun 	    type != IOMMU_DOMAIN_IDENTITY &&
606*4882a593Smuzhiyun 	    type != IOMMU_DOMAIN_UNMANAGED)
607*4882a593Smuzhiyun 		return NULL;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	sun50i_domain = kzalloc(sizeof(*sun50i_domain), GFP_KERNEL);
610*4882a593Smuzhiyun 	if (!sun50i_domain)
611*4882a593Smuzhiyun 		return NULL;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	if (type == IOMMU_DOMAIN_DMA &&
614*4882a593Smuzhiyun 	    iommu_get_dma_cookie(&sun50i_domain->domain))
615*4882a593Smuzhiyun 		goto err_free_domain;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	sun50i_domain->dt = (u32 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
618*4882a593Smuzhiyun 						    get_order(DT_SIZE));
619*4882a593Smuzhiyun 	if (!sun50i_domain->dt)
620*4882a593Smuzhiyun 		goto err_put_cookie;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	refcount_set(&sun50i_domain->refcnt, 1);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	sun50i_domain->domain.geometry.aperture_start = 0;
625*4882a593Smuzhiyun 	sun50i_domain->domain.geometry.aperture_end = DMA_BIT_MASK(32);
626*4882a593Smuzhiyun 	sun50i_domain->domain.geometry.force_aperture = true;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	return &sun50i_domain->domain;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun err_put_cookie:
631*4882a593Smuzhiyun 	if (type == IOMMU_DOMAIN_DMA)
632*4882a593Smuzhiyun 		iommu_put_dma_cookie(&sun50i_domain->domain);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun err_free_domain:
635*4882a593Smuzhiyun 	kfree(sun50i_domain);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	return NULL;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
sun50i_iommu_domain_free(struct iommu_domain * domain)640*4882a593Smuzhiyun static void sun50i_iommu_domain_free(struct iommu_domain *domain)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	struct sun50i_iommu_domain *sun50i_domain = to_sun50i_domain(domain);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	free_pages((unsigned long)sun50i_domain->dt, get_order(DT_SIZE));
645*4882a593Smuzhiyun 	sun50i_domain->dt = NULL;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	iommu_put_dma_cookie(domain);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	kfree(sun50i_domain);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
sun50i_iommu_attach_domain(struct sun50i_iommu * iommu,struct sun50i_iommu_domain * sun50i_domain)652*4882a593Smuzhiyun static int sun50i_iommu_attach_domain(struct sun50i_iommu *iommu,
653*4882a593Smuzhiyun 				      struct sun50i_iommu_domain *sun50i_domain)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	iommu->domain = &sun50i_domain->domain;
656*4882a593Smuzhiyun 	sun50i_domain->iommu = iommu;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	sun50i_domain->dt_dma = dma_map_single(iommu->dev, sun50i_domain->dt,
659*4882a593Smuzhiyun 					       DT_SIZE, DMA_TO_DEVICE);
660*4882a593Smuzhiyun 	if (dma_mapping_error(iommu->dev, sun50i_domain->dt_dma)) {
661*4882a593Smuzhiyun 		dev_err(iommu->dev, "Couldn't map L1 Page Table\n");
662*4882a593Smuzhiyun 		return -ENOMEM;
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	return sun50i_iommu_enable(iommu);
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
sun50i_iommu_detach_domain(struct sun50i_iommu * iommu,struct sun50i_iommu_domain * sun50i_domain)668*4882a593Smuzhiyun static void sun50i_iommu_detach_domain(struct sun50i_iommu *iommu,
669*4882a593Smuzhiyun 				       struct sun50i_iommu_domain *sun50i_domain)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	unsigned int i;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	for (i = 0; i < NUM_DT_ENTRIES; i++) {
674*4882a593Smuzhiyun 		phys_addr_t pt_phys;
675*4882a593Smuzhiyun 		u32 *page_table;
676*4882a593Smuzhiyun 		u32 *dte_addr;
677*4882a593Smuzhiyun 		u32 dte;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 		dte_addr = &sun50i_domain->dt[i];
680*4882a593Smuzhiyun 		dte = *dte_addr;
681*4882a593Smuzhiyun 		if (!sun50i_dte_is_pt_valid(dte))
682*4882a593Smuzhiyun 			continue;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 		memset(dte_addr, 0, sizeof(*dte_addr));
685*4882a593Smuzhiyun 		sun50i_table_flush(sun50i_domain, dte_addr, 1);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 		pt_phys = sun50i_dte_get_pt_address(dte);
688*4882a593Smuzhiyun 		page_table = phys_to_virt(pt_phys);
689*4882a593Smuzhiyun 		sun50i_iommu_free_page_table(iommu, page_table);
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	sun50i_iommu_disable(iommu);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	dma_unmap_single(iommu->dev, virt_to_phys(sun50i_domain->dt),
696*4882a593Smuzhiyun 			 DT_SIZE, DMA_TO_DEVICE);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	iommu->domain = NULL;
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
sun50i_iommu_detach_device(struct iommu_domain * domain,struct device * dev)701*4882a593Smuzhiyun static void sun50i_iommu_detach_device(struct iommu_domain *domain,
702*4882a593Smuzhiyun 				       struct device *dev)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	struct sun50i_iommu_domain *sun50i_domain = to_sun50i_domain(domain);
705*4882a593Smuzhiyun 	struct sun50i_iommu *iommu = dev_iommu_priv_get(dev);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	dev_dbg(dev, "Detaching from IOMMU domain\n");
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	if (iommu->domain != domain)
710*4882a593Smuzhiyun 		return;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	if (refcount_dec_and_test(&sun50i_domain->refcnt))
713*4882a593Smuzhiyun 		sun50i_iommu_detach_domain(iommu, sun50i_domain);
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
sun50i_iommu_attach_device(struct iommu_domain * domain,struct device * dev)716*4882a593Smuzhiyun static int sun50i_iommu_attach_device(struct iommu_domain *domain,
717*4882a593Smuzhiyun 				      struct device *dev)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	struct sun50i_iommu_domain *sun50i_domain = to_sun50i_domain(domain);
720*4882a593Smuzhiyun 	struct sun50i_iommu *iommu;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	iommu = sun50i_iommu_from_dev(dev);
723*4882a593Smuzhiyun 	if (!iommu)
724*4882a593Smuzhiyun 		return -ENODEV;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	dev_dbg(dev, "Attaching to IOMMU domain\n");
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	refcount_inc(&sun50i_domain->refcnt);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	if (iommu->domain == domain)
731*4882a593Smuzhiyun 		return 0;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	if (iommu->domain)
734*4882a593Smuzhiyun 		sun50i_iommu_detach_device(iommu->domain, dev);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	sun50i_iommu_attach_domain(iommu, sun50i_domain);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	return 0;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
sun50i_iommu_probe_device(struct device * dev)741*4882a593Smuzhiyun static struct iommu_device *sun50i_iommu_probe_device(struct device *dev)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	struct sun50i_iommu *iommu;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	iommu = sun50i_iommu_from_dev(dev);
746*4882a593Smuzhiyun 	if (!iommu)
747*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	return &iommu->iommu;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
sun50i_iommu_release_device(struct device * dev)752*4882a593Smuzhiyun static void sun50i_iommu_release_device(struct device *dev) {}
753*4882a593Smuzhiyun 
sun50i_iommu_device_group(struct device * dev)754*4882a593Smuzhiyun static struct iommu_group *sun50i_iommu_device_group(struct device *dev)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct sun50i_iommu *iommu = sun50i_iommu_from_dev(dev);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	return iommu_group_ref_get(iommu->group);
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun 
sun50i_iommu_of_xlate(struct device * dev,struct of_phandle_args * args)761*4882a593Smuzhiyun static int sun50i_iommu_of_xlate(struct device *dev,
762*4882a593Smuzhiyun 				 struct of_phandle_args *args)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	struct platform_device *iommu_pdev = of_find_device_by_node(args->np);
765*4882a593Smuzhiyun 	unsigned id = args->args[0];
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	dev_iommu_priv_set(dev, platform_get_drvdata(iommu_pdev));
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	return iommu_fwspec_add_ids(dev, &id, 1);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun static const struct iommu_ops sun50i_iommu_ops = {
773*4882a593Smuzhiyun 	.pgsize_bitmap	= SZ_4K,
774*4882a593Smuzhiyun 	.attach_dev	= sun50i_iommu_attach_device,
775*4882a593Smuzhiyun 	.detach_dev	= sun50i_iommu_detach_device,
776*4882a593Smuzhiyun 	.device_group	= sun50i_iommu_device_group,
777*4882a593Smuzhiyun 	.domain_alloc	= sun50i_iommu_domain_alloc,
778*4882a593Smuzhiyun 	.domain_free	= sun50i_iommu_domain_free,
779*4882a593Smuzhiyun 	.flush_iotlb_all = sun50i_iommu_flush_iotlb_all,
780*4882a593Smuzhiyun 	.iotlb_sync	= sun50i_iommu_iotlb_sync,
781*4882a593Smuzhiyun 	.iova_to_phys	= sun50i_iommu_iova_to_phys,
782*4882a593Smuzhiyun 	.map		= sun50i_iommu_map,
783*4882a593Smuzhiyun 	.of_xlate	= sun50i_iommu_of_xlate,
784*4882a593Smuzhiyun 	.probe_device	= sun50i_iommu_probe_device,
785*4882a593Smuzhiyun 	.release_device	= sun50i_iommu_release_device,
786*4882a593Smuzhiyun 	.unmap		= sun50i_iommu_unmap,
787*4882a593Smuzhiyun };
788*4882a593Smuzhiyun 
sun50i_iommu_report_fault(struct sun50i_iommu * iommu,unsigned master,phys_addr_t iova,unsigned prot)789*4882a593Smuzhiyun static void sun50i_iommu_report_fault(struct sun50i_iommu *iommu,
790*4882a593Smuzhiyun 				      unsigned master, phys_addr_t iova,
791*4882a593Smuzhiyun 				      unsigned prot)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun 	dev_err(iommu->dev, "Page fault for %pad (master %d, dir %s)\n",
794*4882a593Smuzhiyun 		&iova, master, (prot == IOMMU_FAULT_WRITE) ? "wr" : "rd");
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	if (iommu->domain)
797*4882a593Smuzhiyun 		report_iommu_fault(iommu->domain, iommu->dev, iova, prot);
798*4882a593Smuzhiyun 	else
799*4882a593Smuzhiyun 		dev_err(iommu->dev, "Page fault while iommu not attached to any domain?\n");
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
sun50i_iommu_handle_pt_irq(struct sun50i_iommu * iommu,unsigned addr_reg,unsigned blame_reg)802*4882a593Smuzhiyun static phys_addr_t sun50i_iommu_handle_pt_irq(struct sun50i_iommu *iommu,
803*4882a593Smuzhiyun 					      unsigned addr_reg,
804*4882a593Smuzhiyun 					      unsigned blame_reg)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	phys_addr_t iova;
807*4882a593Smuzhiyun 	unsigned master;
808*4882a593Smuzhiyun 	u32 blame;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	assert_spin_locked(&iommu->iommu_lock);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	iova = iommu_read(iommu, addr_reg);
813*4882a593Smuzhiyun 	blame = iommu_read(iommu, blame_reg);
814*4882a593Smuzhiyun 	master = ilog2(blame & IOMMU_INT_MASTER_MASK);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	/*
817*4882a593Smuzhiyun 	 * If the address is not in the page table, we can't get what
818*4882a593Smuzhiyun 	 * operation triggered the fault. Assume it's a read
819*4882a593Smuzhiyun 	 * operation.
820*4882a593Smuzhiyun 	 */
821*4882a593Smuzhiyun 	sun50i_iommu_report_fault(iommu, master, iova, IOMMU_FAULT_READ);
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	return iova;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
sun50i_iommu_handle_perm_irq(struct sun50i_iommu * iommu)826*4882a593Smuzhiyun static phys_addr_t sun50i_iommu_handle_perm_irq(struct sun50i_iommu *iommu)
827*4882a593Smuzhiyun {
828*4882a593Smuzhiyun 	enum sun50i_iommu_aci aci;
829*4882a593Smuzhiyun 	phys_addr_t iova;
830*4882a593Smuzhiyun 	unsigned master;
831*4882a593Smuzhiyun 	unsigned dir;
832*4882a593Smuzhiyun 	u32 blame;
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	assert_spin_locked(&iommu->iommu_lock);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	blame = iommu_read(iommu, IOMMU_INT_STA_REG);
837*4882a593Smuzhiyun 	master = ilog2(blame & IOMMU_INT_MASTER_MASK);
838*4882a593Smuzhiyun 	iova = iommu_read(iommu, IOMMU_INT_ERR_ADDR_REG(master));
839*4882a593Smuzhiyun 	aci = sun50i_get_pte_aci(iommu_read(iommu,
840*4882a593Smuzhiyun 					    IOMMU_INT_ERR_DATA_REG(master)));
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	switch (aci) {
843*4882a593Smuzhiyun 		/*
844*4882a593Smuzhiyun 		 * If we are in the read-only domain, then it means we
845*4882a593Smuzhiyun 		 * tried to write.
846*4882a593Smuzhiyun 		 */
847*4882a593Smuzhiyun 	case SUN50I_IOMMU_ACI_RD:
848*4882a593Smuzhiyun 		dir = IOMMU_FAULT_WRITE;
849*4882a593Smuzhiyun 		break;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 		/*
852*4882a593Smuzhiyun 		 * If we are in the write-only domain, then it means
853*4882a593Smuzhiyun 		 * we tried to read.
854*4882a593Smuzhiyun 		 */
855*4882a593Smuzhiyun 	case SUN50I_IOMMU_ACI_WR:
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 		/*
858*4882a593Smuzhiyun 		 * If we are in the domain without any permission, we
859*4882a593Smuzhiyun 		 * can't really tell. Let's default to a read
860*4882a593Smuzhiyun 		 * operation.
861*4882a593Smuzhiyun 		 */
862*4882a593Smuzhiyun 	case SUN50I_IOMMU_ACI_NONE:
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 		/* WTF? */
865*4882a593Smuzhiyun 	case SUN50I_IOMMU_ACI_RD_WR:
866*4882a593Smuzhiyun 	default:
867*4882a593Smuzhiyun 		dir = IOMMU_FAULT_READ;
868*4882a593Smuzhiyun 		break;
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	/*
872*4882a593Smuzhiyun 	 * If the address is not in the page table, we can't get what
873*4882a593Smuzhiyun 	 * operation triggered the fault. Assume it's a read
874*4882a593Smuzhiyun 	 * operation.
875*4882a593Smuzhiyun 	 */
876*4882a593Smuzhiyun 	sun50i_iommu_report_fault(iommu, master, iova, dir);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	return iova;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
sun50i_iommu_irq(int irq,void * dev_id)881*4882a593Smuzhiyun static irqreturn_t sun50i_iommu_irq(int irq, void *dev_id)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	struct sun50i_iommu *iommu = dev_id;
884*4882a593Smuzhiyun 	u32 status;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	spin_lock(&iommu->iommu_lock);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	status = iommu_read(iommu, IOMMU_INT_STA_REG);
889*4882a593Smuzhiyun 	if (!(status & IOMMU_INT_MASK)) {
890*4882a593Smuzhiyun 		spin_unlock(&iommu->iommu_lock);
891*4882a593Smuzhiyun 		return IRQ_NONE;
892*4882a593Smuzhiyun 	}
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (status & IOMMU_INT_INVALID_L2PG)
895*4882a593Smuzhiyun 		sun50i_iommu_handle_pt_irq(iommu,
896*4882a593Smuzhiyun 					    IOMMU_INT_ERR_ADDR_L2_REG,
897*4882a593Smuzhiyun 					    IOMMU_L2PG_INT_REG);
898*4882a593Smuzhiyun 	else if (status & IOMMU_INT_INVALID_L1PG)
899*4882a593Smuzhiyun 		sun50i_iommu_handle_pt_irq(iommu,
900*4882a593Smuzhiyun 					   IOMMU_INT_ERR_ADDR_L1_REG,
901*4882a593Smuzhiyun 					   IOMMU_L1PG_INT_REG);
902*4882a593Smuzhiyun 	else
903*4882a593Smuzhiyun 		sun50i_iommu_handle_perm_irq(iommu);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_INT_CLR_REG, status);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_RESET_REG, ~status);
908*4882a593Smuzhiyun 	iommu_write(iommu, IOMMU_RESET_REG, status);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	spin_unlock(&iommu->iommu_lock);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return IRQ_HANDLED;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
sun50i_iommu_probe(struct platform_device * pdev)915*4882a593Smuzhiyun static int sun50i_iommu_probe(struct platform_device *pdev)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	struct sun50i_iommu *iommu;
918*4882a593Smuzhiyun 	int ret, irq;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	iommu = devm_kzalloc(&pdev->dev, sizeof(*iommu), GFP_KERNEL);
921*4882a593Smuzhiyun 	if (!iommu)
922*4882a593Smuzhiyun 		return -ENOMEM;
923*4882a593Smuzhiyun 	spin_lock_init(&iommu->iommu_lock);
924*4882a593Smuzhiyun 	platform_set_drvdata(pdev, iommu);
925*4882a593Smuzhiyun 	iommu->dev = &pdev->dev;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	iommu->pt_pool = kmem_cache_create(dev_name(&pdev->dev),
928*4882a593Smuzhiyun 					   PT_SIZE, PT_SIZE,
929*4882a593Smuzhiyun 					   SLAB_HWCACHE_ALIGN,
930*4882a593Smuzhiyun 					   NULL);
931*4882a593Smuzhiyun 	if (!iommu->pt_pool)
932*4882a593Smuzhiyun 		return -ENOMEM;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	iommu->group = iommu_group_alloc();
935*4882a593Smuzhiyun 	if (IS_ERR(iommu->group)) {
936*4882a593Smuzhiyun 		ret = PTR_ERR(iommu->group);
937*4882a593Smuzhiyun 		goto err_free_cache;
938*4882a593Smuzhiyun 	}
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	iommu->base = devm_platform_ioremap_resource(pdev, 0);
941*4882a593Smuzhiyun 	if (IS_ERR(iommu->base)) {
942*4882a593Smuzhiyun 		ret = PTR_ERR(iommu->base);
943*4882a593Smuzhiyun 		goto err_free_group;
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
947*4882a593Smuzhiyun 	if (irq < 0) {
948*4882a593Smuzhiyun 		ret = irq;
949*4882a593Smuzhiyun 		goto err_free_group;
950*4882a593Smuzhiyun 	}
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	iommu->clk = devm_clk_get(&pdev->dev, NULL);
953*4882a593Smuzhiyun 	if (IS_ERR(iommu->clk)) {
954*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't get our clock.\n");
955*4882a593Smuzhiyun 		ret = PTR_ERR(iommu->clk);
956*4882a593Smuzhiyun 		goto err_free_group;
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	iommu->reset = devm_reset_control_get(&pdev->dev, NULL);
960*4882a593Smuzhiyun 	if (IS_ERR(iommu->reset)) {
961*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Couldn't get our reset line.\n");
962*4882a593Smuzhiyun 		ret = PTR_ERR(iommu->reset);
963*4882a593Smuzhiyun 		goto err_free_group;
964*4882a593Smuzhiyun 	}
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	ret = iommu_device_sysfs_add(&iommu->iommu, &pdev->dev,
967*4882a593Smuzhiyun 				     NULL, dev_name(&pdev->dev));
968*4882a593Smuzhiyun 	if (ret)
969*4882a593Smuzhiyun 		goto err_free_group;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	iommu_device_set_ops(&iommu->iommu, &sun50i_iommu_ops);
972*4882a593Smuzhiyun 	iommu_device_set_fwnode(&iommu->iommu, &pdev->dev.of_node->fwnode);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	ret = iommu_device_register(&iommu->iommu);
975*4882a593Smuzhiyun 	if (ret)
976*4882a593Smuzhiyun 		goto err_remove_sysfs;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	ret = devm_request_irq(&pdev->dev, irq, sun50i_iommu_irq, 0,
979*4882a593Smuzhiyun 			       dev_name(&pdev->dev), iommu);
980*4882a593Smuzhiyun 	if (ret < 0)
981*4882a593Smuzhiyun 		goto err_unregister;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	bus_set_iommu(&platform_bus_type, &sun50i_iommu_ops);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	return 0;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun err_unregister:
988*4882a593Smuzhiyun 	iommu_device_unregister(&iommu->iommu);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun err_remove_sysfs:
991*4882a593Smuzhiyun 	iommu_device_sysfs_remove(&iommu->iommu);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun err_free_group:
994*4882a593Smuzhiyun 	iommu_group_put(iommu->group);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun err_free_cache:
997*4882a593Smuzhiyun 	kmem_cache_destroy(iommu->pt_pool);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	return ret;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun static const struct of_device_id sun50i_iommu_dt[] = {
1003*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun50i-h6-iommu", },
1004*4882a593Smuzhiyun 	{ /* sentinel */ },
1005*4882a593Smuzhiyun };
1006*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun50i_iommu_dt);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun static struct platform_driver sun50i_iommu_driver = {
1009*4882a593Smuzhiyun 	.driver		= {
1010*4882a593Smuzhiyun 		.name			= "sun50i-iommu",
1011*4882a593Smuzhiyun 		.of_match_table 	= sun50i_iommu_dt,
1012*4882a593Smuzhiyun 		.suppress_bind_attrs	= true,
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun };
1015*4882a593Smuzhiyun builtin_platform_driver_probe(sun50i_iommu_driver, sun50i_iommu_probe);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner H6 IOMMU driver");
1018*4882a593Smuzhiyun MODULE_AUTHOR("Maxime Ripard <maxime@cerno.tech>");
1019*4882a593Smuzhiyun MODULE_AUTHOR("zhuxianbin <zhuxianbin@allwinnertech.com>");
1020*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
1021