1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * IOMMU API for MTK architected m4u v1 implementations
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2015-2016 MediaTek Inc.
6*4882a593Smuzhiyun * Author: Honghui Zhang <honghui.zhang@mediatek.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on driver/iommu/mtk_iommu.c
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #include <linux/memblock.h>
11*4882a593Smuzhiyun #include <linux/bug.h>
12*4882a593Smuzhiyun #include <linux/clk.h>
13*4882a593Smuzhiyun #include <linux/component.h>
14*4882a593Smuzhiyun #include <linux/device.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/dma-iommu.h>
17*4882a593Smuzhiyun #include <linux/err.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/iommu.h>
21*4882a593Smuzhiyun #include <linux/iopoll.h>
22*4882a593Smuzhiyun #include <linux/list.h>
23*4882a593Smuzhiyun #include <linux/of_address.h>
24*4882a593Smuzhiyun #include <linux/of_iommu.h>
25*4882a593Smuzhiyun #include <linux/of_irq.h>
26*4882a593Smuzhiyun #include <linux/of_platform.h>
27*4882a593Smuzhiyun #include <linux/platform_device.h>
28*4882a593Smuzhiyun #include <linux/slab.h>
29*4882a593Smuzhiyun #include <linux/spinlock.h>
30*4882a593Smuzhiyun #include <asm/barrier.h>
31*4882a593Smuzhiyun #include <asm/dma-iommu.h>
32*4882a593Smuzhiyun #include <linux/init.h>
33*4882a593Smuzhiyun #include <dt-bindings/memory/mt2701-larb-port.h>
34*4882a593Smuzhiyun #include <soc/mediatek/smi.h>
35*4882a593Smuzhiyun #include "mtk_iommu.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define REG_MMU_PT_BASE_ADDR 0x000
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define F_ALL_INVLD 0x2
40*4882a593Smuzhiyun #define F_MMU_INV_RANGE 0x1
41*4882a593Smuzhiyun #define F_INVLD_EN0 BIT(0)
42*4882a593Smuzhiyun #define F_INVLD_EN1 BIT(1)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define F_MMU_FAULT_VA_MSK 0xfffff000
45*4882a593Smuzhiyun #define MTK_PROTECT_PA_ALIGN 128
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define REG_MMU_CTRL_REG 0x210
48*4882a593Smuzhiyun #define F_MMU_CTRL_COHERENT_EN BIT(8)
49*4882a593Smuzhiyun #define REG_MMU_IVRP_PADDR 0x214
50*4882a593Smuzhiyun #define REG_MMU_INT_CONTROL 0x220
51*4882a593Smuzhiyun #define F_INT_TRANSLATION_FAULT BIT(0)
52*4882a593Smuzhiyun #define F_INT_MAIN_MULTI_HIT_FAULT BIT(1)
53*4882a593Smuzhiyun #define F_INT_INVALID_PA_FAULT BIT(2)
54*4882a593Smuzhiyun #define F_INT_ENTRY_REPLACEMENT_FAULT BIT(3)
55*4882a593Smuzhiyun #define F_INT_TABLE_WALK_FAULT BIT(4)
56*4882a593Smuzhiyun #define F_INT_TLB_MISS_FAULT BIT(5)
57*4882a593Smuzhiyun #define F_INT_PFH_DMA_FIFO_OVERFLOW BIT(6)
58*4882a593Smuzhiyun #define F_INT_MISS_DMA_FIFO_OVERFLOW BIT(7)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define F_MMU_TF_PROTECT_SEL(prot) (((prot) & 0x3) << 5)
61*4882a593Smuzhiyun #define F_INT_CLR_BIT BIT(12)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define REG_MMU_FAULT_ST 0x224
64*4882a593Smuzhiyun #define REG_MMU_FAULT_VA 0x228
65*4882a593Smuzhiyun #define REG_MMU_INVLD_PA 0x22C
66*4882a593Smuzhiyun #define REG_MMU_INT_ID 0x388
67*4882a593Smuzhiyun #define REG_MMU_INVALIDATE 0x5c0
68*4882a593Smuzhiyun #define REG_MMU_INVLD_START_A 0x5c4
69*4882a593Smuzhiyun #define REG_MMU_INVLD_END_A 0x5c8
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define REG_MMU_INV_SEL 0x5d8
72*4882a593Smuzhiyun #define REG_MMU_STANDARD_AXI_MODE 0x5e8
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define REG_MMU_DCM 0x5f0
75*4882a593Smuzhiyun #define F_MMU_DCM_ON BIT(1)
76*4882a593Smuzhiyun #define REG_MMU_CPE_DONE 0x60c
77*4882a593Smuzhiyun #define F_DESC_VALID 0x2
78*4882a593Smuzhiyun #define F_DESC_NONSEC BIT(3)
79*4882a593Smuzhiyun #define MT2701_M4U_TF_LARB(TF) (6 - (((TF) >> 13) & 0x7))
80*4882a593Smuzhiyun #define MT2701_M4U_TF_PORT(TF) (((TF) >> 8) & 0xF)
81*4882a593Smuzhiyun /* MTK generation one iommu HW only support 4K size mapping */
82*4882a593Smuzhiyun #define MT2701_IOMMU_PAGE_SHIFT 12
83*4882a593Smuzhiyun #define MT2701_IOMMU_PAGE_SIZE (1UL << MT2701_IOMMU_PAGE_SHIFT)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * MTK m4u support 4GB iova address space, and only support 4K page
87*4882a593Smuzhiyun * mapping. So the pagetable size should be exactly as 4M.
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun #define M2701_IOMMU_PGT_SIZE SZ_4M
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun struct mtk_iommu_domain {
92*4882a593Smuzhiyun spinlock_t pgtlock; /* lock for page table */
93*4882a593Smuzhiyun struct iommu_domain domain;
94*4882a593Smuzhiyun u32 *pgt_va;
95*4882a593Smuzhiyun dma_addr_t pgt_pa;
96*4882a593Smuzhiyun struct mtk_iommu_data *data;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
to_mtk_domain(struct iommu_domain * dom)99*4882a593Smuzhiyun static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun return container_of(dom, struct mtk_iommu_domain, domain);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const int mt2701_m4u_in_larb[] = {
105*4882a593Smuzhiyun LARB0_PORT_OFFSET, LARB1_PORT_OFFSET,
106*4882a593Smuzhiyun LARB2_PORT_OFFSET, LARB3_PORT_OFFSET
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
mt2701_m4u_to_larb(int id)109*4882a593Smuzhiyun static inline int mt2701_m4u_to_larb(int id)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun int i;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun for (i = ARRAY_SIZE(mt2701_m4u_in_larb) - 1; i >= 0; i--)
114*4882a593Smuzhiyun if ((id) >= mt2701_m4u_in_larb[i])
115*4882a593Smuzhiyun return i;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
mt2701_m4u_to_port(int id)120*4882a593Smuzhiyun static inline int mt2701_m4u_to_port(int id)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun int larb = mt2701_m4u_to_larb(id);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return id - mt2701_m4u_in_larb[larb];
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
mtk_iommu_tlb_flush_all(struct mtk_iommu_data * data)127*4882a593Smuzhiyun static void mtk_iommu_tlb_flush_all(struct mtk_iommu_data *data)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
130*4882a593Smuzhiyun data->base + REG_MMU_INV_SEL);
131*4882a593Smuzhiyun writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE);
132*4882a593Smuzhiyun wmb(); /* Make sure the tlb flush all done */
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
mtk_iommu_tlb_flush_range(struct mtk_iommu_data * data,unsigned long iova,size_t size)135*4882a593Smuzhiyun static void mtk_iommu_tlb_flush_range(struct mtk_iommu_data *data,
136*4882a593Smuzhiyun unsigned long iova, size_t size)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun int ret;
139*4882a593Smuzhiyun u32 tmp;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
142*4882a593Smuzhiyun data->base + REG_MMU_INV_SEL);
143*4882a593Smuzhiyun writel_relaxed(iova & F_MMU_FAULT_VA_MSK,
144*4882a593Smuzhiyun data->base + REG_MMU_INVLD_START_A);
145*4882a593Smuzhiyun writel_relaxed((iova + size - 1) & F_MMU_FAULT_VA_MSK,
146*4882a593Smuzhiyun data->base + REG_MMU_INVLD_END_A);
147*4882a593Smuzhiyun writel_relaxed(F_MMU_INV_RANGE, data->base + REG_MMU_INVALIDATE);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE,
150*4882a593Smuzhiyun tmp, tmp != 0, 10, 100000);
151*4882a593Smuzhiyun if (ret) {
152*4882a593Smuzhiyun dev_warn(data->dev,
153*4882a593Smuzhiyun "Partial TLB flush timed out, falling back to full flush\n");
154*4882a593Smuzhiyun mtk_iommu_tlb_flush_all(data);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun /* Clear the CPE status */
157*4882a593Smuzhiyun writel_relaxed(0, data->base + REG_MMU_CPE_DONE);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
mtk_iommu_isr(int irq,void * dev_id)160*4882a593Smuzhiyun static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct mtk_iommu_data *data = dev_id;
163*4882a593Smuzhiyun struct mtk_iommu_domain *dom = data->m4u_dom;
164*4882a593Smuzhiyun u32 int_state, regval, fault_iova, fault_pa;
165*4882a593Smuzhiyun unsigned int fault_larb, fault_port;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Read error information from registers */
168*4882a593Smuzhiyun int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST);
169*4882a593Smuzhiyun fault_iova = readl_relaxed(data->base + REG_MMU_FAULT_VA);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun fault_iova &= F_MMU_FAULT_VA_MSK;
172*4882a593Smuzhiyun fault_pa = readl_relaxed(data->base + REG_MMU_INVLD_PA);
173*4882a593Smuzhiyun regval = readl_relaxed(data->base + REG_MMU_INT_ID);
174*4882a593Smuzhiyun fault_larb = MT2701_M4U_TF_LARB(regval);
175*4882a593Smuzhiyun fault_port = MT2701_M4U_TF_PORT(regval);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun * MTK v1 iommu HW could not determine whether the fault is read or
179*4882a593Smuzhiyun * write fault, report as read fault.
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun if (report_iommu_fault(&dom->domain, data->dev, fault_iova,
182*4882a593Smuzhiyun IOMMU_FAULT_READ))
183*4882a593Smuzhiyun dev_err_ratelimited(data->dev,
184*4882a593Smuzhiyun "fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d\n",
185*4882a593Smuzhiyun int_state, fault_iova, fault_pa,
186*4882a593Smuzhiyun fault_larb, fault_port);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Interrupt clear */
189*4882a593Smuzhiyun regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL);
190*4882a593Smuzhiyun regval |= F_INT_CLR_BIT;
191*4882a593Smuzhiyun writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun mtk_iommu_tlb_flush_all(data);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return IRQ_HANDLED;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
mtk_iommu_config(struct mtk_iommu_data * data,struct device * dev,bool enable)198*4882a593Smuzhiyun static void mtk_iommu_config(struct mtk_iommu_data *data,
199*4882a593Smuzhiyun struct device *dev, bool enable)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct mtk_smi_larb_iommu *larb_mmu;
202*4882a593Smuzhiyun unsigned int larbid, portid;
203*4882a593Smuzhiyun struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
204*4882a593Smuzhiyun int i;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun for (i = 0; i < fwspec->num_ids; ++i) {
207*4882a593Smuzhiyun larbid = mt2701_m4u_to_larb(fwspec->ids[i]);
208*4882a593Smuzhiyun portid = mt2701_m4u_to_port(fwspec->ids[i]);
209*4882a593Smuzhiyun larb_mmu = &data->larb_imu[larbid];
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun dev_dbg(dev, "%s iommu port: %d\n",
212*4882a593Smuzhiyun enable ? "enable" : "disable", portid);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (enable)
215*4882a593Smuzhiyun larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
216*4882a593Smuzhiyun else
217*4882a593Smuzhiyun larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
mtk_iommu_domain_finalise(struct mtk_iommu_data * data)221*4882a593Smuzhiyun static int mtk_iommu_domain_finalise(struct mtk_iommu_data *data)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun struct mtk_iommu_domain *dom = data->m4u_dom;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun spin_lock_init(&dom->pgtlock);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun dom->pgt_va = dma_alloc_coherent(data->dev, M2701_IOMMU_PGT_SIZE,
228*4882a593Smuzhiyun &dom->pgt_pa, GFP_KERNEL);
229*4882a593Smuzhiyun if (!dom->pgt_va)
230*4882a593Smuzhiyun return -ENOMEM;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun writel(dom->pgt_pa, data->base + REG_MMU_PT_BASE_ADDR);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun dom->data = data;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
mtk_iommu_domain_alloc(unsigned type)239*4882a593Smuzhiyun static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct mtk_iommu_domain *dom;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (type != IOMMU_DOMAIN_UNMANAGED)
244*4882a593Smuzhiyun return NULL;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun dom = kzalloc(sizeof(*dom), GFP_KERNEL);
247*4882a593Smuzhiyun if (!dom)
248*4882a593Smuzhiyun return NULL;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return &dom->domain;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
mtk_iommu_domain_free(struct iommu_domain * domain)253*4882a593Smuzhiyun static void mtk_iommu_domain_free(struct iommu_domain *domain)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
256*4882a593Smuzhiyun struct mtk_iommu_data *data = dom->data;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun dma_free_coherent(data->dev, M2701_IOMMU_PGT_SIZE,
259*4882a593Smuzhiyun dom->pgt_va, dom->pgt_pa);
260*4882a593Smuzhiyun kfree(to_mtk_domain(domain));
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
mtk_iommu_attach_device(struct iommu_domain * domain,struct device * dev)263*4882a593Smuzhiyun static int mtk_iommu_attach_device(struct iommu_domain *domain,
264*4882a593Smuzhiyun struct device *dev)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
267*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
268*4882a593Smuzhiyun struct dma_iommu_mapping *mtk_mapping;
269*4882a593Smuzhiyun int ret;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* Only allow the domain created internally. */
272*4882a593Smuzhiyun mtk_mapping = data->mapping;
273*4882a593Smuzhiyun if (mtk_mapping->domain != domain)
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (!data->m4u_dom) {
277*4882a593Smuzhiyun data->m4u_dom = dom;
278*4882a593Smuzhiyun ret = mtk_iommu_domain_finalise(data);
279*4882a593Smuzhiyun if (ret) {
280*4882a593Smuzhiyun data->m4u_dom = NULL;
281*4882a593Smuzhiyun return ret;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun mtk_iommu_config(data, dev, true);
286*4882a593Smuzhiyun return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
mtk_iommu_detach_device(struct iommu_domain * domain,struct device * dev)289*4882a593Smuzhiyun static void mtk_iommu_detach_device(struct iommu_domain *domain,
290*4882a593Smuzhiyun struct device *dev)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun mtk_iommu_config(data, dev, false);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
mtk_iommu_map(struct iommu_domain * domain,unsigned long iova,phys_addr_t paddr,size_t size,int prot,gfp_t gfp)297*4882a593Smuzhiyun static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
298*4882a593Smuzhiyun phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
301*4882a593Smuzhiyun unsigned int page_num = size >> MT2701_IOMMU_PAGE_SHIFT;
302*4882a593Smuzhiyun unsigned long flags;
303*4882a593Smuzhiyun unsigned int i;
304*4882a593Smuzhiyun u32 *pgt_base_iova = dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT);
305*4882a593Smuzhiyun u32 pabase = (u32)paddr;
306*4882a593Smuzhiyun int map_size = 0;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun spin_lock_irqsave(&dom->pgtlock, flags);
309*4882a593Smuzhiyun for (i = 0; i < page_num; i++) {
310*4882a593Smuzhiyun if (pgt_base_iova[i]) {
311*4882a593Smuzhiyun memset(pgt_base_iova, 0, i * sizeof(u32));
312*4882a593Smuzhiyun break;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun pgt_base_iova[i] = pabase | F_DESC_VALID | F_DESC_NONSEC;
315*4882a593Smuzhiyun pabase += MT2701_IOMMU_PAGE_SIZE;
316*4882a593Smuzhiyun map_size += MT2701_IOMMU_PAGE_SIZE;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun spin_unlock_irqrestore(&dom->pgtlock, flags);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun mtk_iommu_tlb_flush_range(dom->data, iova, size);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return map_size == size ? 0 : -EEXIST;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
mtk_iommu_unmap(struct iommu_domain * domain,unsigned long iova,size_t size,struct iommu_iotlb_gather * gather)326*4882a593Smuzhiyun static size_t mtk_iommu_unmap(struct iommu_domain *domain,
327*4882a593Smuzhiyun unsigned long iova, size_t size,
328*4882a593Smuzhiyun struct iommu_iotlb_gather *gather)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
331*4882a593Smuzhiyun unsigned long flags;
332*4882a593Smuzhiyun u32 *pgt_base_iova = dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT);
333*4882a593Smuzhiyun unsigned int page_num = size >> MT2701_IOMMU_PAGE_SHIFT;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun spin_lock_irqsave(&dom->pgtlock, flags);
336*4882a593Smuzhiyun memset(pgt_base_iova, 0, page_num * sizeof(u32));
337*4882a593Smuzhiyun spin_unlock_irqrestore(&dom->pgtlock, flags);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun mtk_iommu_tlb_flush_range(dom->data, iova, size);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return size;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
mtk_iommu_iova_to_phys(struct iommu_domain * domain,dma_addr_t iova)344*4882a593Smuzhiyun static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
345*4882a593Smuzhiyun dma_addr_t iova)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
348*4882a593Smuzhiyun unsigned long flags;
349*4882a593Smuzhiyun phys_addr_t pa;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun spin_lock_irqsave(&dom->pgtlock, flags);
352*4882a593Smuzhiyun pa = *(dom->pgt_va + (iova >> MT2701_IOMMU_PAGE_SHIFT));
353*4882a593Smuzhiyun pa = pa & (~(MT2701_IOMMU_PAGE_SIZE - 1));
354*4882a593Smuzhiyun spin_unlock_irqrestore(&dom->pgtlock, flags);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return pa;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static const struct iommu_ops mtk_iommu_ops;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /*
362*4882a593Smuzhiyun * MTK generation one iommu HW only support one iommu domain, and all the client
363*4882a593Smuzhiyun * sharing the same iova address space.
364*4882a593Smuzhiyun */
mtk_iommu_create_mapping(struct device * dev,struct of_phandle_args * args)365*4882a593Smuzhiyun static int mtk_iommu_create_mapping(struct device *dev,
366*4882a593Smuzhiyun struct of_phandle_args *args)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
369*4882a593Smuzhiyun struct mtk_iommu_data *data;
370*4882a593Smuzhiyun struct platform_device *m4updev;
371*4882a593Smuzhiyun struct dma_iommu_mapping *mtk_mapping;
372*4882a593Smuzhiyun int ret;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (args->args_count != 1) {
375*4882a593Smuzhiyun dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
376*4882a593Smuzhiyun args->args_count);
377*4882a593Smuzhiyun return -EINVAL;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (!fwspec) {
381*4882a593Smuzhiyun ret = iommu_fwspec_init(dev, &args->np->fwnode, &mtk_iommu_ops);
382*4882a593Smuzhiyun if (ret)
383*4882a593Smuzhiyun return ret;
384*4882a593Smuzhiyun fwspec = dev_iommu_fwspec_get(dev);
385*4882a593Smuzhiyun } else if (dev_iommu_fwspec_get(dev)->ops != &mtk_iommu_ops) {
386*4882a593Smuzhiyun return -EINVAL;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (!dev_iommu_priv_get(dev)) {
390*4882a593Smuzhiyun /* Get the m4u device */
391*4882a593Smuzhiyun m4updev = of_find_device_by_node(args->np);
392*4882a593Smuzhiyun if (WARN_ON(!m4updev))
393*4882a593Smuzhiyun return -EINVAL;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun dev_iommu_priv_set(dev, platform_get_drvdata(m4updev));
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun ret = iommu_fwspec_add_ids(dev, args->args, 1);
399*4882a593Smuzhiyun if (ret)
400*4882a593Smuzhiyun return ret;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun data = dev_iommu_priv_get(dev);
403*4882a593Smuzhiyun mtk_mapping = data->mapping;
404*4882a593Smuzhiyun if (!mtk_mapping) {
405*4882a593Smuzhiyun /* MTK iommu support 4GB iova address space. */
406*4882a593Smuzhiyun mtk_mapping = arm_iommu_create_mapping(&platform_bus_type,
407*4882a593Smuzhiyun 0, 1ULL << 32);
408*4882a593Smuzhiyun if (IS_ERR(mtk_mapping))
409*4882a593Smuzhiyun return PTR_ERR(mtk_mapping);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun data->mapping = mtk_mapping;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return 0;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
mtk_iommu_def_domain_type(struct device * dev)417*4882a593Smuzhiyun static int mtk_iommu_def_domain_type(struct device *dev)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun return IOMMU_DOMAIN_UNMANAGED;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
mtk_iommu_probe_device(struct device * dev)422*4882a593Smuzhiyun static struct iommu_device *mtk_iommu_probe_device(struct device *dev)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
425*4882a593Smuzhiyun struct of_phandle_args iommu_spec;
426*4882a593Smuzhiyun struct of_phandle_iterator it;
427*4882a593Smuzhiyun struct mtk_iommu_data *data;
428*4882a593Smuzhiyun int err;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun of_for_each_phandle(&it, err, dev->of_node, "iommus",
431*4882a593Smuzhiyun "#iommu-cells", -1) {
432*4882a593Smuzhiyun int count = of_phandle_iterator_args(&it, iommu_spec.args,
433*4882a593Smuzhiyun MAX_PHANDLE_ARGS);
434*4882a593Smuzhiyun iommu_spec.np = of_node_get(it.node);
435*4882a593Smuzhiyun iommu_spec.args_count = count;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun mtk_iommu_create_mapping(dev, &iommu_spec);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* dev->iommu_fwspec might have changed */
440*4882a593Smuzhiyun fwspec = dev_iommu_fwspec_get(dev);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun of_node_put(iommu_spec.np);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun if (!fwspec || fwspec->ops != &mtk_iommu_ops)
446*4882a593Smuzhiyun return ERR_PTR(-ENODEV); /* Not a iommu client device */
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun data = dev_iommu_priv_get(dev);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun return &data->iommu;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
mtk_iommu_probe_finalize(struct device * dev)453*4882a593Smuzhiyun static void mtk_iommu_probe_finalize(struct device *dev)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun struct dma_iommu_mapping *mtk_mapping;
456*4882a593Smuzhiyun struct mtk_iommu_data *data;
457*4882a593Smuzhiyun int err;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun data = dev_iommu_priv_get(dev);
460*4882a593Smuzhiyun mtk_mapping = data->mapping;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun err = arm_iommu_attach_device(dev, mtk_mapping);
463*4882a593Smuzhiyun if (err)
464*4882a593Smuzhiyun dev_err(dev, "Can't create IOMMU mapping - DMA-OPS will not work\n");
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
mtk_iommu_release_device(struct device * dev)467*4882a593Smuzhiyun static void mtk_iommu_release_device(struct device *dev)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (!fwspec || fwspec->ops != &mtk_iommu_ops)
472*4882a593Smuzhiyun return;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun iommu_fwspec_free(dev);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
mtk_iommu_hw_init(const struct mtk_iommu_data * data)477*4882a593Smuzhiyun static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun u32 regval;
480*4882a593Smuzhiyun int ret;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun ret = clk_prepare_enable(data->bclk);
483*4882a593Smuzhiyun if (ret) {
484*4882a593Smuzhiyun dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret);
485*4882a593Smuzhiyun return ret;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun regval = F_MMU_CTRL_COHERENT_EN | F_MMU_TF_PROTECT_SEL(2);
489*4882a593Smuzhiyun writel_relaxed(regval, data->base + REG_MMU_CTRL_REG);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun regval = F_INT_TRANSLATION_FAULT |
492*4882a593Smuzhiyun F_INT_MAIN_MULTI_HIT_FAULT |
493*4882a593Smuzhiyun F_INT_INVALID_PA_FAULT |
494*4882a593Smuzhiyun F_INT_ENTRY_REPLACEMENT_FAULT |
495*4882a593Smuzhiyun F_INT_TABLE_WALK_FAULT |
496*4882a593Smuzhiyun F_INT_TLB_MISS_FAULT |
497*4882a593Smuzhiyun F_INT_PFH_DMA_FIFO_OVERFLOW |
498*4882a593Smuzhiyun F_INT_MISS_DMA_FIFO_OVERFLOW;
499*4882a593Smuzhiyun writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* protect memory,hw will write here while translation fault */
502*4882a593Smuzhiyun writel_relaxed(data->protect_base,
503*4882a593Smuzhiyun data->base + REG_MMU_IVRP_PADDR);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun writel_relaxed(F_MMU_DCM_ON, data->base + REG_MMU_DCM);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0,
508*4882a593Smuzhiyun dev_name(data->dev), (void *)data)) {
509*4882a593Smuzhiyun writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR);
510*4882a593Smuzhiyun clk_disable_unprepare(data->bclk);
511*4882a593Smuzhiyun dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq);
512*4882a593Smuzhiyun return -ENODEV;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun return 0;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun static const struct iommu_ops mtk_iommu_ops = {
519*4882a593Smuzhiyun .domain_alloc = mtk_iommu_domain_alloc,
520*4882a593Smuzhiyun .domain_free = mtk_iommu_domain_free,
521*4882a593Smuzhiyun .attach_dev = mtk_iommu_attach_device,
522*4882a593Smuzhiyun .detach_dev = mtk_iommu_detach_device,
523*4882a593Smuzhiyun .map = mtk_iommu_map,
524*4882a593Smuzhiyun .unmap = mtk_iommu_unmap,
525*4882a593Smuzhiyun .iova_to_phys = mtk_iommu_iova_to_phys,
526*4882a593Smuzhiyun .probe_device = mtk_iommu_probe_device,
527*4882a593Smuzhiyun .probe_finalize = mtk_iommu_probe_finalize,
528*4882a593Smuzhiyun .release_device = mtk_iommu_release_device,
529*4882a593Smuzhiyun .def_domain_type = mtk_iommu_def_domain_type,
530*4882a593Smuzhiyun .device_group = generic_device_group,
531*4882a593Smuzhiyun .pgsize_bitmap = ~0UL << MT2701_IOMMU_PAGE_SHIFT,
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun static const struct of_device_id mtk_iommu_of_ids[] = {
535*4882a593Smuzhiyun { .compatible = "mediatek,mt2701-m4u", },
536*4882a593Smuzhiyun {}
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static const struct component_master_ops mtk_iommu_com_ops = {
540*4882a593Smuzhiyun .bind = mtk_iommu_bind,
541*4882a593Smuzhiyun .unbind = mtk_iommu_unbind,
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
mtk_iommu_probe(struct platform_device * pdev)544*4882a593Smuzhiyun static int mtk_iommu_probe(struct platform_device *pdev)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun struct mtk_iommu_data *data;
547*4882a593Smuzhiyun struct device *dev = &pdev->dev;
548*4882a593Smuzhiyun struct resource *res;
549*4882a593Smuzhiyun struct component_match *match = NULL;
550*4882a593Smuzhiyun struct of_phandle_args larb_spec;
551*4882a593Smuzhiyun struct of_phandle_iterator it;
552*4882a593Smuzhiyun void *protect;
553*4882a593Smuzhiyun int larb_nr, ret, err;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
556*4882a593Smuzhiyun if (!data)
557*4882a593Smuzhiyun return -ENOMEM;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun data->dev = dev;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /* Protect memory. HW will access here while translation fault.*/
562*4882a593Smuzhiyun protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2,
563*4882a593Smuzhiyun GFP_KERNEL | GFP_DMA);
564*4882a593Smuzhiyun if (!protect)
565*4882a593Smuzhiyun return -ENOMEM;
566*4882a593Smuzhiyun data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
569*4882a593Smuzhiyun data->base = devm_ioremap_resource(dev, res);
570*4882a593Smuzhiyun if (IS_ERR(data->base))
571*4882a593Smuzhiyun return PTR_ERR(data->base);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun data->irq = platform_get_irq(pdev, 0);
574*4882a593Smuzhiyun if (data->irq < 0)
575*4882a593Smuzhiyun return data->irq;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun data->bclk = devm_clk_get(dev, "bclk");
578*4882a593Smuzhiyun if (IS_ERR(data->bclk))
579*4882a593Smuzhiyun return PTR_ERR(data->bclk);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun larb_nr = 0;
582*4882a593Smuzhiyun of_for_each_phandle(&it, err, dev->of_node,
583*4882a593Smuzhiyun "mediatek,larbs", NULL, 0) {
584*4882a593Smuzhiyun struct platform_device *plarbdev;
585*4882a593Smuzhiyun int count = of_phandle_iterator_args(&it, larb_spec.args,
586*4882a593Smuzhiyun MAX_PHANDLE_ARGS);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (count)
589*4882a593Smuzhiyun continue;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun larb_spec.np = of_node_get(it.node);
592*4882a593Smuzhiyun if (!of_device_is_available(larb_spec.np))
593*4882a593Smuzhiyun continue;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun plarbdev = of_find_device_by_node(larb_spec.np);
596*4882a593Smuzhiyun if (!plarbdev) {
597*4882a593Smuzhiyun plarbdev = of_platform_device_create(
598*4882a593Smuzhiyun larb_spec.np, NULL,
599*4882a593Smuzhiyun platform_bus_type.dev_root);
600*4882a593Smuzhiyun if (!plarbdev) {
601*4882a593Smuzhiyun of_node_put(larb_spec.np);
602*4882a593Smuzhiyun return -EPROBE_DEFER;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun data->larb_imu[larb_nr].dev = &plarbdev->dev;
607*4882a593Smuzhiyun component_match_add_release(dev, &match, release_of,
608*4882a593Smuzhiyun compare_of, larb_spec.np);
609*4882a593Smuzhiyun larb_nr++;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun ret = mtk_iommu_hw_init(data);
615*4882a593Smuzhiyun if (ret)
616*4882a593Smuzhiyun return ret;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun ret = iommu_device_sysfs_add(&data->iommu, &pdev->dev, NULL,
619*4882a593Smuzhiyun dev_name(&pdev->dev));
620*4882a593Smuzhiyun if (ret)
621*4882a593Smuzhiyun return ret;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun iommu_device_set_ops(&data->iommu, &mtk_iommu_ops);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun ret = iommu_device_register(&data->iommu);
626*4882a593Smuzhiyun if (ret)
627*4882a593Smuzhiyun return ret;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun if (!iommu_present(&platform_bus_type))
630*4882a593Smuzhiyun bus_set_iommu(&platform_bus_type, &mtk_iommu_ops);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun return component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
mtk_iommu_remove(struct platform_device * pdev)635*4882a593Smuzhiyun static int mtk_iommu_remove(struct platform_device *pdev)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun struct mtk_iommu_data *data = platform_get_drvdata(pdev);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun iommu_device_sysfs_remove(&data->iommu);
640*4882a593Smuzhiyun iommu_device_unregister(&data->iommu);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (iommu_present(&platform_bus_type))
643*4882a593Smuzhiyun bus_set_iommu(&platform_bus_type, NULL);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun clk_disable_unprepare(data->bclk);
646*4882a593Smuzhiyun devm_free_irq(&pdev->dev, data->irq, data);
647*4882a593Smuzhiyun component_master_del(&pdev->dev, &mtk_iommu_com_ops);
648*4882a593Smuzhiyun return 0;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
mtk_iommu_suspend(struct device * dev)651*4882a593Smuzhiyun static int __maybe_unused mtk_iommu_suspend(struct device *dev)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun struct mtk_iommu_data *data = dev_get_drvdata(dev);
654*4882a593Smuzhiyun struct mtk_iommu_suspend_reg *reg = &data->reg;
655*4882a593Smuzhiyun void __iomem *base = data->base;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun reg->standard_axi_mode = readl_relaxed(base +
658*4882a593Smuzhiyun REG_MMU_STANDARD_AXI_MODE);
659*4882a593Smuzhiyun reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM);
660*4882a593Smuzhiyun reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
661*4882a593Smuzhiyun reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL);
662*4882a593Smuzhiyun return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
mtk_iommu_resume(struct device * dev)665*4882a593Smuzhiyun static int __maybe_unused mtk_iommu_resume(struct device *dev)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun struct mtk_iommu_data *data = dev_get_drvdata(dev);
668*4882a593Smuzhiyun struct mtk_iommu_suspend_reg *reg = &data->reg;
669*4882a593Smuzhiyun void __iomem *base = data->base;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun writel_relaxed(data->m4u_dom->pgt_pa, base + REG_MMU_PT_BASE_ADDR);
672*4882a593Smuzhiyun writel_relaxed(reg->standard_axi_mode,
673*4882a593Smuzhiyun base + REG_MMU_STANDARD_AXI_MODE);
674*4882a593Smuzhiyun writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM);
675*4882a593Smuzhiyun writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
676*4882a593Smuzhiyun writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL);
677*4882a593Smuzhiyun writel_relaxed(data->protect_base, base + REG_MMU_IVRP_PADDR);
678*4882a593Smuzhiyun return 0;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun static const struct dev_pm_ops mtk_iommu_pm_ops = {
682*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume)
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun static struct platform_driver mtk_iommu_driver = {
686*4882a593Smuzhiyun .probe = mtk_iommu_probe,
687*4882a593Smuzhiyun .remove = mtk_iommu_remove,
688*4882a593Smuzhiyun .driver = {
689*4882a593Smuzhiyun .name = "mtk-iommu-v1",
690*4882a593Smuzhiyun .of_match_table = mtk_iommu_of_ids,
691*4882a593Smuzhiyun .pm = &mtk_iommu_pm_ops,
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun
m4u_init(void)695*4882a593Smuzhiyun static int __init m4u_init(void)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun return platform_driver_register(&mtk_iommu_driver);
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun subsys_initcall(m4u_init);
700