1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2015-2016 MediaTek Inc.
4*4882a593Smuzhiyun * Author: Yong Wu <yong.wu@mediatek.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <linux/bitfield.h>
7*4882a593Smuzhiyun #include <linux/bug.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/component.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/dma-direct.h>
12*4882a593Smuzhiyun #include <linux/dma-iommu.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/iommu.h>
17*4882a593Smuzhiyun #include <linux/iopoll.h>
18*4882a593Smuzhiyun #include <linux/list.h>
19*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
20*4882a593Smuzhiyun #include <linux/of_address.h>
21*4882a593Smuzhiyun #include <linux/of_iommu.h>
22*4882a593Smuzhiyun #include <linux/of_irq.h>
23*4882a593Smuzhiyun #include <linux/of_platform.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/pm_runtime.h>
26*4882a593Smuzhiyun #include <linux/regmap.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun #include <linux/spinlock.h>
29*4882a593Smuzhiyun #include <linux/soc/mediatek/infracfg.h>
30*4882a593Smuzhiyun #include <asm/barrier.h>
31*4882a593Smuzhiyun #include <soc/mediatek/smi.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "mtk_iommu.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define REG_MMU_PT_BASE_ADDR 0x000
36*4882a593Smuzhiyun #define MMU_PT_ADDR_MASK GENMASK(31, 7)
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define REG_MMU_INVALIDATE 0x020
39*4882a593Smuzhiyun #define F_ALL_INVLD 0x2
40*4882a593Smuzhiyun #define F_MMU_INV_RANGE 0x1
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define REG_MMU_INVLD_START_A 0x024
43*4882a593Smuzhiyun #define REG_MMU_INVLD_END_A 0x028
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define REG_MMU_INV_SEL_GEN2 0x02c
46*4882a593Smuzhiyun #define REG_MMU_INV_SEL_GEN1 0x038
47*4882a593Smuzhiyun #define F_INVLD_EN0 BIT(0)
48*4882a593Smuzhiyun #define F_INVLD_EN1 BIT(1)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define REG_MMU_MISC_CTRL 0x048
51*4882a593Smuzhiyun #define F_MMU_IN_ORDER_WR_EN_MASK (BIT(1) | BIT(17))
52*4882a593Smuzhiyun #define F_MMU_STANDARD_AXI_MODE_MASK (BIT(3) | BIT(19))
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define REG_MMU_DCM_DIS 0x050
55*4882a593Smuzhiyun #define REG_MMU_WR_LEN_CTRL 0x054
56*4882a593Smuzhiyun #define F_MMU_WR_THROT_DIS_MASK (BIT(5) | BIT(21))
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define REG_MMU_CTRL_REG 0x110
59*4882a593Smuzhiyun #define F_MMU_TF_PROT_TO_PROGRAM_ADDR (2 << 4)
60*4882a593Smuzhiyun #define F_MMU_PREFETCH_RT_REPLACE_MOD BIT(4)
61*4882a593Smuzhiyun #define F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173 (2 << 5)
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define REG_MMU_IVRP_PADDR 0x114
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define REG_MMU_VLD_PA_RNG 0x118
66*4882a593Smuzhiyun #define F_MMU_VLD_PA_RNG(EA, SA) (((EA) << 8) | (SA))
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define REG_MMU_INT_CONTROL0 0x120
69*4882a593Smuzhiyun #define F_L2_MULIT_HIT_EN BIT(0)
70*4882a593Smuzhiyun #define F_TABLE_WALK_FAULT_INT_EN BIT(1)
71*4882a593Smuzhiyun #define F_PREETCH_FIFO_OVERFLOW_INT_EN BIT(2)
72*4882a593Smuzhiyun #define F_MISS_FIFO_OVERFLOW_INT_EN BIT(3)
73*4882a593Smuzhiyun #define F_PREFETCH_FIFO_ERR_INT_EN BIT(5)
74*4882a593Smuzhiyun #define F_MISS_FIFO_ERR_INT_EN BIT(6)
75*4882a593Smuzhiyun #define F_INT_CLR_BIT BIT(12)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define REG_MMU_INT_MAIN_CONTROL 0x124
78*4882a593Smuzhiyun /* mmu0 | mmu1 */
79*4882a593Smuzhiyun #define F_INT_TRANSLATION_FAULT (BIT(0) | BIT(7))
80*4882a593Smuzhiyun #define F_INT_MAIN_MULTI_HIT_FAULT (BIT(1) | BIT(8))
81*4882a593Smuzhiyun #define F_INT_INVALID_PA_FAULT (BIT(2) | BIT(9))
82*4882a593Smuzhiyun #define F_INT_ENTRY_REPLACEMENT_FAULT (BIT(3) | BIT(10))
83*4882a593Smuzhiyun #define F_INT_TLB_MISS_FAULT (BIT(4) | BIT(11))
84*4882a593Smuzhiyun #define F_INT_MISS_TRANSACTION_FIFO_FAULT (BIT(5) | BIT(12))
85*4882a593Smuzhiyun #define F_INT_PRETETCH_TRANSATION_FIFO_FAULT (BIT(6) | BIT(13))
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define REG_MMU_CPE_DONE 0x12C
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define REG_MMU_FAULT_ST1 0x134
90*4882a593Smuzhiyun #define F_REG_MMU0_FAULT_MASK GENMASK(6, 0)
91*4882a593Smuzhiyun #define F_REG_MMU1_FAULT_MASK GENMASK(13, 7)
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define REG_MMU0_FAULT_VA 0x13c
94*4882a593Smuzhiyun #define F_MMU_INVAL_VA_31_12_MASK GENMASK(31, 12)
95*4882a593Smuzhiyun #define F_MMU_INVAL_VA_34_32_MASK GENMASK(11, 9)
96*4882a593Smuzhiyun #define F_MMU_INVAL_PA_34_32_MASK GENMASK(8, 6)
97*4882a593Smuzhiyun #define F_MMU_FAULT_VA_WRITE_BIT BIT(1)
98*4882a593Smuzhiyun #define F_MMU_FAULT_VA_LAYER_BIT BIT(0)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define REG_MMU0_INVLD_PA 0x140
101*4882a593Smuzhiyun #define REG_MMU1_FAULT_VA 0x144
102*4882a593Smuzhiyun #define REG_MMU1_INVLD_PA 0x148
103*4882a593Smuzhiyun #define REG_MMU0_INT_ID 0x150
104*4882a593Smuzhiyun #define REG_MMU1_INT_ID 0x154
105*4882a593Smuzhiyun #define F_MMU_INT_ID_COMM_ID(a) (((a) >> 9) & 0x7)
106*4882a593Smuzhiyun #define F_MMU_INT_ID_SUB_COMM_ID(a) (((a) >> 7) & 0x3)
107*4882a593Smuzhiyun #define F_MMU_INT_ID_LARB_ID(a) (((a) >> 7) & 0x7)
108*4882a593Smuzhiyun #define F_MMU_INT_ID_PORT_ID(a) (((a) >> 2) & 0x1f)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define MTK_PROTECT_PA_ALIGN 256
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define HAS_4GB_MODE BIT(0)
113*4882a593Smuzhiyun /* HW will use the EMI clock if there isn't the "bclk". */
114*4882a593Smuzhiyun #define HAS_BCLK BIT(1)
115*4882a593Smuzhiyun #define HAS_VLD_PA_RNG BIT(2)
116*4882a593Smuzhiyun #define RESET_AXI BIT(3)
117*4882a593Smuzhiyun #define OUT_ORDER_WR_EN BIT(4)
118*4882a593Smuzhiyun #define HAS_SUB_COMM BIT(5)
119*4882a593Smuzhiyun #define WR_THROT_EN BIT(6)
120*4882a593Smuzhiyun #define HAS_LEGACY_IVRP_PADDR BIT(7)
121*4882a593Smuzhiyun #define IOVA_34_EN BIT(8)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define MTK_IOMMU_HAS_FLAG(pdata, _x) \
124*4882a593Smuzhiyun ((((pdata)->flags) & (_x)) == (_x))
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun struct mtk_iommu_domain {
127*4882a593Smuzhiyun struct io_pgtable_cfg cfg;
128*4882a593Smuzhiyun struct io_pgtable_ops *iop;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun struct mtk_iommu_data *data;
131*4882a593Smuzhiyun struct iommu_domain domain;
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static const struct iommu_ops mtk_iommu_ops;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static int mtk_iommu_hw_init(const struct mtk_iommu_data *data);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define MTK_IOMMU_TLB_ADDR(iova) ({ \
139*4882a593Smuzhiyun dma_addr_t _addr = iova; \
140*4882a593Smuzhiyun ((lower_32_bits(_addr) & GENMASK(31, 12)) | upper_32_bits(_addr));\
141*4882a593Smuzhiyun })
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * In M4U 4GB mode, the physical address is remapped as below:
145*4882a593Smuzhiyun *
146*4882a593Smuzhiyun * CPU Physical address:
147*4882a593Smuzhiyun * ====================
148*4882a593Smuzhiyun *
149*4882a593Smuzhiyun * 0 1G 2G 3G 4G 5G
150*4882a593Smuzhiyun * |---A---|---B---|---C---|---D---|---E---|
151*4882a593Smuzhiyun * +--I/O--+------------Memory-------------+
152*4882a593Smuzhiyun *
153*4882a593Smuzhiyun * IOMMU output physical address:
154*4882a593Smuzhiyun * =============================
155*4882a593Smuzhiyun *
156*4882a593Smuzhiyun * 4G 5G 6G 7G 8G
157*4882a593Smuzhiyun * |---E---|---B---|---C---|---D---|
158*4882a593Smuzhiyun * +------------Memory-------------+
159*4882a593Smuzhiyun *
160*4882a593Smuzhiyun * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the
161*4882a593Smuzhiyun * bit32 of the CPU physical address always is needed to set, and for Region
162*4882a593Smuzhiyun * 'E', the CPU physical address keep as is.
163*4882a593Smuzhiyun * Additionally, The iommu consumers always use the CPU phyiscal address.
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun #define MTK_IOMMU_4GB_MODE_REMAP_BASE 0x140000000UL
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static LIST_HEAD(m4ulist); /* List all the M4U HWs */
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define for_each_m4u(data) list_for_each_entry(data, &m4ulist, list)
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct mtk_iommu_iova_region {
172*4882a593Smuzhiyun dma_addr_t iova_base;
173*4882a593Smuzhiyun unsigned long long size;
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static const struct mtk_iommu_iova_region single_domain[] = {
177*4882a593Smuzhiyun {.iova_base = 0, .size = SZ_4G},
178*4882a593Smuzhiyun };
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct mtk_iommu_iova_region mt8192_multi_dom[] = {
181*4882a593Smuzhiyun { .iova_base = 0x0, .size = SZ_4G}, /* disp: 0 ~ 4G */
182*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT)
183*4882a593Smuzhiyun { .iova_base = SZ_4G, .size = SZ_4G}, /* vdec: 4G ~ 8G */
184*4882a593Smuzhiyun { .iova_base = SZ_4G * 2, .size = SZ_4G}, /* CAM/MDP: 8G ~ 12G */
185*4882a593Smuzhiyun { .iova_base = 0x240000000ULL, .size = 0x4000000}, /* CCU0 */
186*4882a593Smuzhiyun { .iova_base = 0x244000000ULL, .size = 0x4000000}, /* CCU1 */
187*4882a593Smuzhiyun #endif
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun * There may be 1 or 2 M4U HWs, But we always expect they are in the same domain
192*4882a593Smuzhiyun * for the performance.
193*4882a593Smuzhiyun *
194*4882a593Smuzhiyun * Here always return the mtk_iommu_data of the first probed M4U where the
195*4882a593Smuzhiyun * iommu domain information is recorded.
196*4882a593Smuzhiyun */
mtk_iommu_get_m4u_data(void)197*4882a593Smuzhiyun static struct mtk_iommu_data *mtk_iommu_get_m4u_data(void)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct mtk_iommu_data *data;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun for_each_m4u(data)
202*4882a593Smuzhiyun return data;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return NULL;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
to_mtk_domain(struct iommu_domain * dom)207*4882a593Smuzhiyun static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun return container_of(dom, struct mtk_iommu_domain, domain);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
mtk_iommu_tlb_flush_all(struct mtk_iommu_data * data)212*4882a593Smuzhiyun static void mtk_iommu_tlb_flush_all(struct mtk_iommu_data *data)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun for_each_m4u(data) {
215*4882a593Smuzhiyun if (pm_runtime_get_if_in_use(data->dev) <= 0)
216*4882a593Smuzhiyun continue;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
219*4882a593Smuzhiyun data->base + data->plat_data->inv_sel_reg);
220*4882a593Smuzhiyun writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE);
221*4882a593Smuzhiyun wmb(); /* Make sure the tlb flush all done */
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun pm_runtime_put(data->dev);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
mtk_iommu_tlb_flush_range_sync(unsigned long iova,size_t size,size_t granule,struct mtk_iommu_data * data)227*4882a593Smuzhiyun static void mtk_iommu_tlb_flush_range_sync(unsigned long iova, size_t size,
228*4882a593Smuzhiyun size_t granule,
229*4882a593Smuzhiyun struct mtk_iommu_data *data)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun bool has_pm = !!data->dev->pm_domain;
232*4882a593Smuzhiyun unsigned long flags;
233*4882a593Smuzhiyun int ret;
234*4882a593Smuzhiyun u32 tmp;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun for_each_m4u(data) {
237*4882a593Smuzhiyun if (has_pm) {
238*4882a593Smuzhiyun if (pm_runtime_get_if_in_use(data->dev) <= 0)
239*4882a593Smuzhiyun continue;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun spin_lock_irqsave(&data->tlb_lock, flags);
243*4882a593Smuzhiyun writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
244*4882a593Smuzhiyun data->base + data->plat_data->inv_sel_reg);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun writel_relaxed(MTK_IOMMU_TLB_ADDR(iova),
247*4882a593Smuzhiyun data->base + REG_MMU_INVLD_START_A);
248*4882a593Smuzhiyun writel_relaxed(MTK_IOMMU_TLB_ADDR(iova + size - 1),
249*4882a593Smuzhiyun data->base + REG_MMU_INVLD_END_A);
250*4882a593Smuzhiyun writel_relaxed(F_MMU_INV_RANGE,
251*4882a593Smuzhiyun data->base + REG_MMU_INVALIDATE);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* tlb sync */
254*4882a593Smuzhiyun ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE,
255*4882a593Smuzhiyun tmp, tmp != 0, 10, 1000);
256*4882a593Smuzhiyun if (ret) {
257*4882a593Smuzhiyun dev_warn(data->dev,
258*4882a593Smuzhiyun "Partial TLB flush timed out, falling back to full flush\n");
259*4882a593Smuzhiyun mtk_iommu_tlb_flush_all(data);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun /* Clear the CPE status */
262*4882a593Smuzhiyun writel_relaxed(0, data->base + REG_MMU_CPE_DONE);
263*4882a593Smuzhiyun spin_unlock_irqrestore(&data->tlb_lock, flags);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (has_pm)
266*4882a593Smuzhiyun pm_runtime_put(data->dev);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
mtk_iommu_isr(int irq,void * dev_id)270*4882a593Smuzhiyun static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct mtk_iommu_data *data = dev_id;
273*4882a593Smuzhiyun struct mtk_iommu_domain *dom = data->m4u_dom;
274*4882a593Smuzhiyun unsigned int fault_larb, fault_port, sub_comm = 0;
275*4882a593Smuzhiyun u32 int_state, regval, va34_32, pa34_32;
276*4882a593Smuzhiyun u64 fault_iova, fault_pa;
277*4882a593Smuzhiyun bool layer, write;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Read error info from registers */
280*4882a593Smuzhiyun int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1);
281*4882a593Smuzhiyun if (int_state & F_REG_MMU0_FAULT_MASK) {
282*4882a593Smuzhiyun regval = readl_relaxed(data->base + REG_MMU0_INT_ID);
283*4882a593Smuzhiyun fault_iova = readl_relaxed(data->base + REG_MMU0_FAULT_VA);
284*4882a593Smuzhiyun fault_pa = readl_relaxed(data->base + REG_MMU0_INVLD_PA);
285*4882a593Smuzhiyun } else {
286*4882a593Smuzhiyun regval = readl_relaxed(data->base + REG_MMU1_INT_ID);
287*4882a593Smuzhiyun fault_iova = readl_relaxed(data->base + REG_MMU1_FAULT_VA);
288*4882a593Smuzhiyun fault_pa = readl_relaxed(data->base + REG_MMU1_INVLD_PA);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT;
291*4882a593Smuzhiyun write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT;
292*4882a593Smuzhiyun if (MTK_IOMMU_HAS_FLAG(data->plat_data, IOVA_34_EN)) {
293*4882a593Smuzhiyun va34_32 = FIELD_GET(F_MMU_INVAL_VA_34_32_MASK, fault_iova);
294*4882a593Smuzhiyun pa34_32 = FIELD_GET(F_MMU_INVAL_PA_34_32_MASK, fault_iova);
295*4882a593Smuzhiyun fault_iova = fault_iova & F_MMU_INVAL_VA_31_12_MASK;
296*4882a593Smuzhiyun fault_iova |= (u64)va34_32 << 32;
297*4882a593Smuzhiyun fault_pa |= (u64)pa34_32 << 32;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun fault_port = F_MMU_INT_ID_PORT_ID(regval);
301*4882a593Smuzhiyun if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_SUB_COMM)) {
302*4882a593Smuzhiyun fault_larb = F_MMU_INT_ID_COMM_ID(regval);
303*4882a593Smuzhiyun sub_comm = F_MMU_INT_ID_SUB_COMM_ID(regval);
304*4882a593Smuzhiyun } else {
305*4882a593Smuzhiyun fault_larb = F_MMU_INT_ID_LARB_ID(regval);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun fault_larb = data->plat_data->larbid_remap[fault_larb][sub_comm];
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (report_iommu_fault(&dom->domain, data->dev, fault_iova,
310*4882a593Smuzhiyun write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) {
311*4882a593Smuzhiyun dev_err_ratelimited(
312*4882a593Smuzhiyun data->dev,
313*4882a593Smuzhiyun "fault type=0x%x iova=0x%llx pa=0x%llx larb=%d port=%d layer=%d %s\n",
314*4882a593Smuzhiyun int_state, fault_iova, fault_pa, fault_larb, fault_port,
315*4882a593Smuzhiyun layer, write ? "write" : "read");
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Interrupt clear */
319*4882a593Smuzhiyun regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0);
320*4882a593Smuzhiyun regval |= F_INT_CLR_BIT;
321*4882a593Smuzhiyun writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun mtk_iommu_tlb_flush_all(data);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return IRQ_HANDLED;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
mtk_iommu_get_domain_id(struct device * dev,const struct mtk_iommu_plat_data * plat_data)328*4882a593Smuzhiyun static int mtk_iommu_get_domain_id(struct device *dev,
329*4882a593Smuzhiyun const struct mtk_iommu_plat_data *plat_data)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun const struct mtk_iommu_iova_region *rgn = plat_data->iova_region;
332*4882a593Smuzhiyun const struct bus_dma_region *dma_rgn = dev->dma_range_map;
333*4882a593Smuzhiyun int i, candidate = -1;
334*4882a593Smuzhiyun dma_addr_t dma_end;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (!dma_rgn || plat_data->iova_region_nr == 1)
337*4882a593Smuzhiyun return 0;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun dma_end = dma_rgn->dma_start + dma_rgn->size - 1;
340*4882a593Smuzhiyun for (i = 0; i < plat_data->iova_region_nr; i++, rgn++) {
341*4882a593Smuzhiyun /* Best fit. */
342*4882a593Smuzhiyun if (dma_rgn->dma_start == rgn->iova_base &&
343*4882a593Smuzhiyun dma_end == rgn->iova_base + rgn->size - 1)
344*4882a593Smuzhiyun return i;
345*4882a593Smuzhiyun /* ok if it is inside this region. */
346*4882a593Smuzhiyun if (dma_rgn->dma_start >= rgn->iova_base &&
347*4882a593Smuzhiyun dma_end < rgn->iova_base + rgn->size)
348*4882a593Smuzhiyun candidate = i;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (candidate >= 0)
352*4882a593Smuzhiyun return candidate;
353*4882a593Smuzhiyun dev_err(dev, "Can NOT find the iommu domain id(%pad 0x%llx).\n",
354*4882a593Smuzhiyun &dma_rgn->dma_start, dma_rgn->size);
355*4882a593Smuzhiyun return -EINVAL;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
mtk_iommu_config(struct mtk_iommu_data * data,struct device * dev,bool enable,unsigned int domid)358*4882a593Smuzhiyun static void mtk_iommu_config(struct mtk_iommu_data *data, struct device *dev,
359*4882a593Smuzhiyun bool enable, unsigned int domid)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun struct mtk_smi_larb_iommu *larb_mmu;
362*4882a593Smuzhiyun unsigned int larbid, portid;
363*4882a593Smuzhiyun struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
364*4882a593Smuzhiyun const struct mtk_iommu_iova_region *region;
365*4882a593Smuzhiyun int i;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun for (i = 0; i < fwspec->num_ids; ++i) {
368*4882a593Smuzhiyun larbid = MTK_M4U_TO_LARB(fwspec->ids[i]);
369*4882a593Smuzhiyun portid = MTK_M4U_TO_PORT(fwspec->ids[i]);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun larb_mmu = &data->larb_imu[larbid];
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun region = data->plat_data->iova_region + domid;
374*4882a593Smuzhiyun larb_mmu->bank[portid] = upper_32_bits(region->iova_base);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun dev_dbg(dev, "%s iommu for larb(%s) port %d dom %d bank %d.\n",
377*4882a593Smuzhiyun enable ? "enable" : "disable", dev_name(larb_mmu->dev),
378*4882a593Smuzhiyun portid, domid, larb_mmu->bank[portid]);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if (enable)
381*4882a593Smuzhiyun larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
382*4882a593Smuzhiyun else
383*4882a593Smuzhiyun larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
mtk_iommu_domain_finalise(struct mtk_iommu_domain * dom,struct mtk_iommu_data * data,unsigned int domid)387*4882a593Smuzhiyun static int mtk_iommu_domain_finalise(struct mtk_iommu_domain *dom,
388*4882a593Smuzhiyun struct mtk_iommu_data *data,
389*4882a593Smuzhiyun unsigned int domid)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun const struct mtk_iommu_iova_region *region;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* Use the exist domain as there is only one pgtable here. */
394*4882a593Smuzhiyun if (data->m4u_dom) {
395*4882a593Smuzhiyun dom->iop = data->m4u_dom->iop;
396*4882a593Smuzhiyun dom->cfg = data->m4u_dom->cfg;
397*4882a593Smuzhiyun dom->domain.pgsize_bitmap = data->m4u_dom->cfg.pgsize_bitmap;
398*4882a593Smuzhiyun goto update_iova_region;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun dom->cfg = (struct io_pgtable_cfg) {
402*4882a593Smuzhiyun .quirks = IO_PGTABLE_QUIRK_ARM_NS |
403*4882a593Smuzhiyun IO_PGTABLE_QUIRK_NO_PERMS |
404*4882a593Smuzhiyun IO_PGTABLE_QUIRK_ARM_MTK_EXT,
405*4882a593Smuzhiyun .pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap,
406*4882a593Smuzhiyun .ias = MTK_IOMMU_HAS_FLAG(data->plat_data, IOVA_34_EN) ? 34 : 32,
407*4882a593Smuzhiyun .iommu_dev = data->dev,
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE))
411*4882a593Smuzhiyun dom->cfg.oas = data->enable_4GB ? 33 : 32;
412*4882a593Smuzhiyun else
413*4882a593Smuzhiyun dom->cfg.oas = 35;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data);
416*4882a593Smuzhiyun if (!dom->iop) {
417*4882a593Smuzhiyun dev_err(data->dev, "Failed to alloc io pgtable\n");
418*4882a593Smuzhiyun return -EINVAL;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Update our support page sizes bitmap */
422*4882a593Smuzhiyun dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun update_iova_region:
425*4882a593Smuzhiyun /* Update the iova region for this domain */
426*4882a593Smuzhiyun region = data->plat_data->iova_region + domid;
427*4882a593Smuzhiyun dom->domain.geometry.aperture_start = region->iova_base;
428*4882a593Smuzhiyun dom->domain.geometry.aperture_end = region->iova_base + region->size - 1;
429*4882a593Smuzhiyun dom->domain.geometry.force_aperture = true;
430*4882a593Smuzhiyun return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
mtk_iommu_domain_alloc(unsigned type)433*4882a593Smuzhiyun static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun struct mtk_iommu_domain *dom;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (type != IOMMU_DOMAIN_DMA)
438*4882a593Smuzhiyun return NULL;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun dom = kzalloc(sizeof(*dom), GFP_KERNEL);
441*4882a593Smuzhiyun if (!dom)
442*4882a593Smuzhiyun return NULL;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (iommu_get_dma_cookie(&dom->domain)) {
445*4882a593Smuzhiyun kfree(dom);
446*4882a593Smuzhiyun return NULL;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return &dom->domain;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
mtk_iommu_domain_free(struct iommu_domain * domain)452*4882a593Smuzhiyun static void mtk_iommu_domain_free(struct iommu_domain *domain)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun iommu_put_dma_cookie(domain);
455*4882a593Smuzhiyun kfree(to_mtk_domain(domain));
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
mtk_iommu_attach_device(struct iommu_domain * domain,struct device * dev)458*4882a593Smuzhiyun static int mtk_iommu_attach_device(struct iommu_domain *domain,
459*4882a593Smuzhiyun struct device *dev)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct mtk_iommu_data *data = dev_iommu_priv_get(dev), *frstdata;
462*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
463*4882a593Smuzhiyun struct device *m4udev = data->dev;
464*4882a593Smuzhiyun int ret, domid;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun domid = mtk_iommu_get_domain_id(dev, data->plat_data);
467*4882a593Smuzhiyun if (domid < 0)
468*4882a593Smuzhiyun return domid;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun if (!dom->data) {
471*4882a593Smuzhiyun /* Data is in the frstdata in sharing pgtable case. */
472*4882a593Smuzhiyun frstdata = mtk_iommu_get_m4u_data();
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (mtk_iommu_domain_finalise(dom, frstdata, domid))
475*4882a593Smuzhiyun return -ENODEV;
476*4882a593Smuzhiyun dom->data = data;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun mutex_lock(&data->mutex);
480*4882a593Smuzhiyun if (!data->m4u_dom) { /* Initialize the M4U HW */
481*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(m4udev);
482*4882a593Smuzhiyun if (ret < 0)
483*4882a593Smuzhiyun goto err_unlock;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun ret = mtk_iommu_hw_init(data);
486*4882a593Smuzhiyun if (ret) {
487*4882a593Smuzhiyun pm_runtime_put(m4udev);
488*4882a593Smuzhiyun goto err_unlock;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun data->m4u_dom = dom;
491*4882a593Smuzhiyun writel(dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK,
492*4882a593Smuzhiyun data->base + REG_MMU_PT_BASE_ADDR);
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun pm_runtime_put(m4udev);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun mutex_unlock(&data->mutex);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun mtk_iommu_config(data, dev, true, domid);
499*4882a593Smuzhiyun return 0;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun err_unlock:
502*4882a593Smuzhiyun mutex_unlock(&data->mutex);
503*4882a593Smuzhiyun return ret;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
mtk_iommu_detach_device(struct iommu_domain * domain,struct device * dev)506*4882a593Smuzhiyun static void mtk_iommu_detach_device(struct iommu_domain *domain,
507*4882a593Smuzhiyun struct device *dev)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun mtk_iommu_config(data, dev, false, 0);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
mtk_iommu_map(struct iommu_domain * domain,unsigned long iova,phys_addr_t paddr,size_t size,int prot,gfp_t gfp)514*4882a593Smuzhiyun static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
515*4882a593Smuzhiyun phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* The "4GB mode" M4U physically can not use the lower remap of Dram. */
520*4882a593Smuzhiyun if (dom->data->enable_4GB)
521*4882a593Smuzhiyun paddr |= BIT_ULL(32);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* Synchronize with the tlb_lock */
524*4882a593Smuzhiyun return dom->iop->map(dom->iop, iova, paddr, size, prot, gfp);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
mtk_iommu_unmap(struct iommu_domain * domain,unsigned long iova,size_t size,struct iommu_iotlb_gather * gather)527*4882a593Smuzhiyun static size_t mtk_iommu_unmap(struct iommu_domain *domain,
528*4882a593Smuzhiyun unsigned long iova, size_t size,
529*4882a593Smuzhiyun struct iommu_iotlb_gather *gather)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
532*4882a593Smuzhiyun unsigned long end = iova + size - 1;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (gather->start > iova)
535*4882a593Smuzhiyun gather->start = iova;
536*4882a593Smuzhiyun if (gather->end < end)
537*4882a593Smuzhiyun gather->end = end;
538*4882a593Smuzhiyun return dom->iop->unmap(dom->iop, iova, size, gather);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
mtk_iommu_flush_iotlb_all(struct iommu_domain * domain)541*4882a593Smuzhiyun static void mtk_iommu_flush_iotlb_all(struct iommu_domain *domain)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun mtk_iommu_tlb_flush_all(dom->data);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
mtk_iommu_iotlb_sync(struct iommu_domain * domain,struct iommu_iotlb_gather * gather)548*4882a593Smuzhiyun static void mtk_iommu_iotlb_sync(struct iommu_domain *domain,
549*4882a593Smuzhiyun struct iommu_iotlb_gather *gather)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
552*4882a593Smuzhiyun size_t length = gather->end - gather->start + 1;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun mtk_iommu_tlb_flush_range_sync(gather->start, length, gather->pgsize,
555*4882a593Smuzhiyun dom->data);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
mtk_iommu_sync_map(struct iommu_domain * domain,unsigned long iova,size_t size)558*4882a593Smuzhiyun static void mtk_iommu_sync_map(struct iommu_domain *domain, unsigned long iova,
559*4882a593Smuzhiyun size_t size)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun mtk_iommu_tlb_flush_range_sync(iova, size, size, dom->data);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
mtk_iommu_iova_to_phys(struct iommu_domain * domain,dma_addr_t iova)566*4882a593Smuzhiyun static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
567*4882a593Smuzhiyun dma_addr_t iova)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun struct mtk_iommu_domain *dom = to_mtk_domain(domain);
570*4882a593Smuzhiyun phys_addr_t pa;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun pa = dom->iop->iova_to_phys(dom->iop, iova);
573*4882a593Smuzhiyun if (dom->data->enable_4GB && pa >= MTK_IOMMU_4GB_MODE_REMAP_BASE)
574*4882a593Smuzhiyun pa &= ~BIT_ULL(32);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun return pa;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
mtk_iommu_probe_device(struct device * dev)579*4882a593Smuzhiyun static struct iommu_device *mtk_iommu_probe_device(struct device *dev)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
582*4882a593Smuzhiyun struct mtk_iommu_data *data;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (!fwspec || fwspec->ops != &mtk_iommu_ops)
585*4882a593Smuzhiyun return ERR_PTR(-ENODEV); /* Not a iommu client device */
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun data = dev_iommu_priv_get(dev);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return &data->iommu;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
mtk_iommu_release_device(struct device * dev)592*4882a593Smuzhiyun static void mtk_iommu_release_device(struct device *dev)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (!fwspec || fwspec->ops != &mtk_iommu_ops)
597*4882a593Smuzhiyun return;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun iommu_fwspec_free(dev);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
mtk_iommu_device_group(struct device * dev)602*4882a593Smuzhiyun static struct iommu_group *mtk_iommu_device_group(struct device *dev)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
605*4882a593Smuzhiyun struct iommu_group *group;
606*4882a593Smuzhiyun int domid;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (!data)
609*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun domid = mtk_iommu_get_domain_id(dev, data->plat_data);
612*4882a593Smuzhiyun if (domid < 0)
613*4882a593Smuzhiyun return ERR_PTR(domid);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun mutex_lock(&data->mutex);
616*4882a593Smuzhiyun group = data->m4u_group[domid];
617*4882a593Smuzhiyun if (!group) {
618*4882a593Smuzhiyun group = iommu_group_alloc();
619*4882a593Smuzhiyun if (!IS_ERR(group))
620*4882a593Smuzhiyun data->m4u_group[domid] = group;
621*4882a593Smuzhiyun } else {
622*4882a593Smuzhiyun iommu_group_ref_get(group);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun mutex_unlock(&data->mutex);
625*4882a593Smuzhiyun return group;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
mtk_iommu_of_xlate(struct device * dev,struct of_phandle_args * args)628*4882a593Smuzhiyun static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun struct platform_device *m4updev;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (args->args_count != 1) {
633*4882a593Smuzhiyun dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
634*4882a593Smuzhiyun args->args_count);
635*4882a593Smuzhiyun return -EINVAL;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun if (!dev_iommu_priv_get(dev)) {
639*4882a593Smuzhiyun /* Get the m4u device */
640*4882a593Smuzhiyun m4updev = of_find_device_by_node(args->np);
641*4882a593Smuzhiyun if (WARN_ON(!m4updev))
642*4882a593Smuzhiyun return -EINVAL;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun dev_iommu_priv_set(dev, platform_get_drvdata(m4updev));
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return iommu_fwspec_add_ids(dev, args->args, 1);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
mtk_iommu_get_resv_regions(struct device * dev,struct list_head * head)650*4882a593Smuzhiyun static void mtk_iommu_get_resv_regions(struct device *dev,
651*4882a593Smuzhiyun struct list_head *head)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun struct mtk_iommu_data *data = dev_iommu_priv_get(dev);
654*4882a593Smuzhiyun unsigned int domid = mtk_iommu_get_domain_id(dev, data->plat_data), i;
655*4882a593Smuzhiyun const struct mtk_iommu_iova_region *resv, *curdom;
656*4882a593Smuzhiyun struct iommu_resv_region *region;
657*4882a593Smuzhiyun int prot = IOMMU_WRITE | IOMMU_READ;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if ((int)domid < 0)
660*4882a593Smuzhiyun return;
661*4882a593Smuzhiyun curdom = data->plat_data->iova_region + domid;
662*4882a593Smuzhiyun for (i = 0; i < data->plat_data->iova_region_nr; i++) {
663*4882a593Smuzhiyun resv = data->plat_data->iova_region + i;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* Only reserve when the region is inside the current domain */
666*4882a593Smuzhiyun if (resv->iova_base <= curdom->iova_base ||
667*4882a593Smuzhiyun resv->iova_base + resv->size >= curdom->iova_base + curdom->size)
668*4882a593Smuzhiyun continue;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun region = iommu_alloc_resv_region(resv->iova_base, resv->size,
671*4882a593Smuzhiyun prot, IOMMU_RESV_RESERVED);
672*4882a593Smuzhiyun if (!region)
673*4882a593Smuzhiyun return;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun list_add_tail(®ion->list, head);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun static const struct iommu_ops mtk_iommu_ops = {
680*4882a593Smuzhiyun .domain_alloc = mtk_iommu_domain_alloc,
681*4882a593Smuzhiyun .domain_free = mtk_iommu_domain_free,
682*4882a593Smuzhiyun .attach_dev = mtk_iommu_attach_device,
683*4882a593Smuzhiyun .detach_dev = mtk_iommu_detach_device,
684*4882a593Smuzhiyun .map = mtk_iommu_map,
685*4882a593Smuzhiyun .unmap = mtk_iommu_unmap,
686*4882a593Smuzhiyun .flush_iotlb_all = mtk_iommu_flush_iotlb_all,
687*4882a593Smuzhiyun .iotlb_sync = mtk_iommu_iotlb_sync,
688*4882a593Smuzhiyun .iotlb_sync_map = mtk_iommu_sync_map,
689*4882a593Smuzhiyun .iova_to_phys = mtk_iommu_iova_to_phys,
690*4882a593Smuzhiyun .probe_device = mtk_iommu_probe_device,
691*4882a593Smuzhiyun .release_device = mtk_iommu_release_device,
692*4882a593Smuzhiyun .device_group = mtk_iommu_device_group,
693*4882a593Smuzhiyun .of_xlate = mtk_iommu_of_xlate,
694*4882a593Smuzhiyun .get_resv_regions = mtk_iommu_get_resv_regions,
695*4882a593Smuzhiyun .put_resv_regions = generic_iommu_put_resv_regions,
696*4882a593Smuzhiyun .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M,
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun
mtk_iommu_hw_init(const struct mtk_iommu_data * data)699*4882a593Smuzhiyun static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun u32 regval;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (data->plat_data->m4u_plat == M4U_MT8173) {
704*4882a593Smuzhiyun regval = F_MMU_PREFETCH_RT_REPLACE_MOD |
705*4882a593Smuzhiyun F_MMU_TF_PROT_TO_PROGRAM_ADDR_MT8173;
706*4882a593Smuzhiyun } else {
707*4882a593Smuzhiyun regval = readl_relaxed(data->base + REG_MMU_CTRL_REG);
708*4882a593Smuzhiyun regval |= F_MMU_TF_PROT_TO_PROGRAM_ADDR;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun writel_relaxed(regval, data->base + REG_MMU_CTRL_REG);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun regval = F_L2_MULIT_HIT_EN |
713*4882a593Smuzhiyun F_TABLE_WALK_FAULT_INT_EN |
714*4882a593Smuzhiyun F_PREETCH_FIFO_OVERFLOW_INT_EN |
715*4882a593Smuzhiyun F_MISS_FIFO_OVERFLOW_INT_EN |
716*4882a593Smuzhiyun F_PREFETCH_FIFO_ERR_INT_EN |
717*4882a593Smuzhiyun F_MISS_FIFO_ERR_INT_EN;
718*4882a593Smuzhiyun writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun regval = F_INT_TRANSLATION_FAULT |
721*4882a593Smuzhiyun F_INT_MAIN_MULTI_HIT_FAULT |
722*4882a593Smuzhiyun F_INT_INVALID_PA_FAULT |
723*4882a593Smuzhiyun F_INT_ENTRY_REPLACEMENT_FAULT |
724*4882a593Smuzhiyun F_INT_TLB_MISS_FAULT |
725*4882a593Smuzhiyun F_INT_MISS_TRANSACTION_FIFO_FAULT |
726*4882a593Smuzhiyun F_INT_PRETETCH_TRANSATION_FIFO_FAULT;
727*4882a593Smuzhiyun writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_LEGACY_IVRP_PADDR))
730*4882a593Smuzhiyun regval = (data->protect_base >> 1) | (data->enable_4GB << 31);
731*4882a593Smuzhiyun else
732*4882a593Smuzhiyun regval = lower_32_bits(data->protect_base) |
733*4882a593Smuzhiyun upper_32_bits(data->protect_base);
734*4882a593Smuzhiyun writel_relaxed(regval, data->base + REG_MMU_IVRP_PADDR);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun if (data->enable_4GB &&
737*4882a593Smuzhiyun MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_VLD_PA_RNG)) {
738*4882a593Smuzhiyun /*
739*4882a593Smuzhiyun * If 4GB mode is enabled, the validate PA range is from
740*4882a593Smuzhiyun * 0x1_0000_0000 to 0x1_ffff_ffff. here record bit[32:30].
741*4882a593Smuzhiyun */
742*4882a593Smuzhiyun regval = F_MMU_VLD_PA_RNG(7, 4);
743*4882a593Smuzhiyun writel_relaxed(regval, data->base + REG_MMU_VLD_PA_RNG);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun writel_relaxed(0, data->base + REG_MMU_DCM_DIS);
746*4882a593Smuzhiyun if (MTK_IOMMU_HAS_FLAG(data->plat_data, WR_THROT_EN)) {
747*4882a593Smuzhiyun /* write command throttling mode */
748*4882a593Smuzhiyun regval = readl_relaxed(data->base + REG_MMU_WR_LEN_CTRL);
749*4882a593Smuzhiyun regval &= ~F_MMU_WR_THROT_DIS_MASK;
750*4882a593Smuzhiyun writel_relaxed(regval, data->base + REG_MMU_WR_LEN_CTRL);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (MTK_IOMMU_HAS_FLAG(data->plat_data, RESET_AXI)) {
754*4882a593Smuzhiyun /* The register is called STANDARD_AXI_MODE in this case */
755*4882a593Smuzhiyun regval = 0;
756*4882a593Smuzhiyun } else {
757*4882a593Smuzhiyun regval = readl_relaxed(data->base + REG_MMU_MISC_CTRL);
758*4882a593Smuzhiyun regval &= ~F_MMU_STANDARD_AXI_MODE_MASK;
759*4882a593Smuzhiyun if (MTK_IOMMU_HAS_FLAG(data->plat_data, OUT_ORDER_WR_EN))
760*4882a593Smuzhiyun regval &= ~F_MMU_IN_ORDER_WR_EN_MASK;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun writel_relaxed(regval, data->base + REG_MMU_MISC_CTRL);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0,
765*4882a593Smuzhiyun dev_name(data->dev), (void *)data)) {
766*4882a593Smuzhiyun writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR);
767*4882a593Smuzhiyun dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq);
768*4882a593Smuzhiyun return -ENODEV;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun return 0;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun static const struct component_master_ops mtk_iommu_com_ops = {
775*4882a593Smuzhiyun .bind = mtk_iommu_bind,
776*4882a593Smuzhiyun .unbind = mtk_iommu_unbind,
777*4882a593Smuzhiyun };
778*4882a593Smuzhiyun
mtk_iommu_probe(struct platform_device * pdev)779*4882a593Smuzhiyun static int mtk_iommu_probe(struct platform_device *pdev)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun struct mtk_iommu_data *data;
782*4882a593Smuzhiyun struct device *dev = &pdev->dev;
783*4882a593Smuzhiyun struct device_node *larbnode, *smicomm_node;
784*4882a593Smuzhiyun struct platform_device *plarbdev;
785*4882a593Smuzhiyun struct device_link *link;
786*4882a593Smuzhiyun struct resource *res;
787*4882a593Smuzhiyun resource_size_t ioaddr;
788*4882a593Smuzhiyun struct component_match *match = NULL;
789*4882a593Smuzhiyun struct regmap *infracfg;
790*4882a593Smuzhiyun void *protect;
791*4882a593Smuzhiyun int i, larb_nr, ret;
792*4882a593Smuzhiyun u32 val;
793*4882a593Smuzhiyun char *p;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
796*4882a593Smuzhiyun if (!data)
797*4882a593Smuzhiyun return -ENOMEM;
798*4882a593Smuzhiyun data->dev = dev;
799*4882a593Smuzhiyun data->plat_data = of_device_get_match_data(dev);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /* Protect memory. HW will access here while translation fault.*/
802*4882a593Smuzhiyun protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL);
803*4882a593Smuzhiyun if (!protect)
804*4882a593Smuzhiyun return -ENOMEM;
805*4882a593Smuzhiyun data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_4GB_MODE)) {
808*4882a593Smuzhiyun switch (data->plat_data->m4u_plat) {
809*4882a593Smuzhiyun case M4U_MT2712:
810*4882a593Smuzhiyun p = "mediatek,mt2712-infracfg";
811*4882a593Smuzhiyun break;
812*4882a593Smuzhiyun case M4U_MT8173:
813*4882a593Smuzhiyun p = "mediatek,mt8173-infracfg";
814*4882a593Smuzhiyun break;
815*4882a593Smuzhiyun default:
816*4882a593Smuzhiyun p = NULL;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun infracfg = syscon_regmap_lookup_by_compatible(p);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (IS_ERR(infracfg))
822*4882a593Smuzhiyun return PTR_ERR(infracfg);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun ret = regmap_read(infracfg, REG_INFRA_MISC, &val);
825*4882a593Smuzhiyun if (ret)
826*4882a593Smuzhiyun return ret;
827*4882a593Smuzhiyun data->enable_4GB = !!(val & F_DDR_4GB_SUPPORT_EN);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
831*4882a593Smuzhiyun data->base = devm_ioremap_resource(dev, res);
832*4882a593Smuzhiyun if (IS_ERR(data->base))
833*4882a593Smuzhiyun return PTR_ERR(data->base);
834*4882a593Smuzhiyun ioaddr = res->start;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun data->irq = platform_get_irq(pdev, 0);
837*4882a593Smuzhiyun if (data->irq < 0)
838*4882a593Smuzhiyun return data->irq;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (MTK_IOMMU_HAS_FLAG(data->plat_data, HAS_BCLK)) {
841*4882a593Smuzhiyun data->bclk = devm_clk_get(dev, "bclk");
842*4882a593Smuzhiyun if (IS_ERR(data->bclk))
843*4882a593Smuzhiyun return PTR_ERR(data->bclk);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun larb_nr = of_count_phandle_with_args(dev->of_node,
847*4882a593Smuzhiyun "mediatek,larbs", NULL);
848*4882a593Smuzhiyun if (larb_nr < 0)
849*4882a593Smuzhiyun return larb_nr;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun for (i = 0; i < larb_nr; i++) {
852*4882a593Smuzhiyun u32 id;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i);
855*4882a593Smuzhiyun if (!larbnode)
856*4882a593Smuzhiyun return -EINVAL;
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (!of_device_is_available(larbnode)) {
859*4882a593Smuzhiyun of_node_put(larbnode);
860*4882a593Smuzhiyun continue;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id);
864*4882a593Smuzhiyun if (ret)/* The id is consecutive if there is no this property */
865*4882a593Smuzhiyun id = i;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun plarbdev = of_find_device_by_node(larbnode);
868*4882a593Smuzhiyun if (!plarbdev) {
869*4882a593Smuzhiyun of_node_put(larbnode);
870*4882a593Smuzhiyun return -EPROBE_DEFER;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun data->larb_imu[id].dev = &plarbdev->dev;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun component_match_add_release(dev, &match, release_of,
875*4882a593Smuzhiyun compare_of, larbnode);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun /* Get smi-common dev from the last larb. */
879*4882a593Smuzhiyun smicomm_node = of_parse_phandle(larbnode, "mediatek,smi", 0);
880*4882a593Smuzhiyun if (!smicomm_node)
881*4882a593Smuzhiyun return -EINVAL;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun plarbdev = of_find_device_by_node(smicomm_node);
884*4882a593Smuzhiyun of_node_put(smicomm_node);
885*4882a593Smuzhiyun data->smicomm_dev = &plarbdev->dev;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun pm_runtime_enable(dev);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun link = device_link_add(data->smicomm_dev, dev,
890*4882a593Smuzhiyun DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME);
891*4882a593Smuzhiyun if (!link) {
892*4882a593Smuzhiyun dev_err(dev, "Unable to link %s.\n", dev_name(data->smicomm_dev));
893*4882a593Smuzhiyun ret = -EINVAL;
894*4882a593Smuzhiyun goto out_runtime_disable;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun platform_set_drvdata(pdev, data);
898*4882a593Smuzhiyun mutex_init(&data->mutex);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun ret = iommu_device_sysfs_add(&data->iommu, dev, NULL,
901*4882a593Smuzhiyun "mtk-iommu.%pa", &ioaddr);
902*4882a593Smuzhiyun if (ret)
903*4882a593Smuzhiyun goto out_link_remove;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun iommu_device_set_ops(&data->iommu, &mtk_iommu_ops);
906*4882a593Smuzhiyun iommu_device_set_fwnode(&data->iommu, &pdev->dev.of_node->fwnode);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun ret = iommu_device_register(&data->iommu);
909*4882a593Smuzhiyun if (ret)
910*4882a593Smuzhiyun goto out_sysfs_remove;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun spin_lock_init(&data->tlb_lock);
913*4882a593Smuzhiyun list_add_tail(&data->list, &m4ulist);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun if (!iommu_present(&platform_bus_type)) {
916*4882a593Smuzhiyun ret = bus_set_iommu(&platform_bus_type, &mtk_iommu_ops);
917*4882a593Smuzhiyun if (ret)
918*4882a593Smuzhiyun goto out_list_del;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun ret = component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
922*4882a593Smuzhiyun if (ret)
923*4882a593Smuzhiyun goto out_bus_set_null;
924*4882a593Smuzhiyun return ret;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun out_bus_set_null:
927*4882a593Smuzhiyun bus_set_iommu(&platform_bus_type, NULL);
928*4882a593Smuzhiyun out_list_del:
929*4882a593Smuzhiyun list_del(&data->list);
930*4882a593Smuzhiyun iommu_device_unregister(&data->iommu);
931*4882a593Smuzhiyun out_sysfs_remove:
932*4882a593Smuzhiyun iommu_device_sysfs_remove(&data->iommu);
933*4882a593Smuzhiyun out_link_remove:
934*4882a593Smuzhiyun device_link_remove(data->smicomm_dev, dev);
935*4882a593Smuzhiyun out_runtime_disable:
936*4882a593Smuzhiyun pm_runtime_disable(dev);
937*4882a593Smuzhiyun return ret;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
mtk_iommu_remove(struct platform_device * pdev)940*4882a593Smuzhiyun static int mtk_iommu_remove(struct platform_device *pdev)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun struct mtk_iommu_data *data = platform_get_drvdata(pdev);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun iommu_device_sysfs_remove(&data->iommu);
945*4882a593Smuzhiyun iommu_device_unregister(&data->iommu);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun list_del(&data->list);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun device_link_remove(data->smicomm_dev, &pdev->dev);
950*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
951*4882a593Smuzhiyun devm_free_irq(&pdev->dev, data->irq, data);
952*4882a593Smuzhiyun component_master_del(&pdev->dev, &mtk_iommu_com_ops);
953*4882a593Smuzhiyun return 0;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
mtk_iommu_runtime_suspend(struct device * dev)956*4882a593Smuzhiyun static int __maybe_unused mtk_iommu_runtime_suspend(struct device *dev)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun struct mtk_iommu_data *data = dev_get_drvdata(dev);
959*4882a593Smuzhiyun struct mtk_iommu_suspend_reg *reg = &data->reg;
960*4882a593Smuzhiyun void __iomem *base = data->base;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun reg->wr_len_ctrl = readl_relaxed(base + REG_MMU_WR_LEN_CTRL);
963*4882a593Smuzhiyun reg->misc_ctrl = readl_relaxed(base + REG_MMU_MISC_CTRL);
964*4882a593Smuzhiyun reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS);
965*4882a593Smuzhiyun reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
966*4882a593Smuzhiyun reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0);
967*4882a593Smuzhiyun reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL);
968*4882a593Smuzhiyun reg->ivrp_paddr = readl_relaxed(base + REG_MMU_IVRP_PADDR);
969*4882a593Smuzhiyun reg->vld_pa_rng = readl_relaxed(base + REG_MMU_VLD_PA_RNG);
970*4882a593Smuzhiyun clk_disable_unprepare(data->bclk);
971*4882a593Smuzhiyun return 0;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
mtk_iommu_runtime_resume(struct device * dev)974*4882a593Smuzhiyun static int __maybe_unused mtk_iommu_runtime_resume(struct device *dev)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun struct mtk_iommu_data *data = dev_get_drvdata(dev);
977*4882a593Smuzhiyun struct mtk_iommu_suspend_reg *reg = &data->reg;
978*4882a593Smuzhiyun struct mtk_iommu_domain *m4u_dom = data->m4u_dom;
979*4882a593Smuzhiyun void __iomem *base = data->base;
980*4882a593Smuzhiyun int ret;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun ret = clk_prepare_enable(data->bclk);
983*4882a593Smuzhiyun if (ret) {
984*4882a593Smuzhiyun dev_err(data->dev, "Failed to enable clk(%d) in resume\n", ret);
985*4882a593Smuzhiyun return ret;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /*
989*4882a593Smuzhiyun * Uppon first resume, only enable the clk and return, since the values of the
990*4882a593Smuzhiyun * registers are not yet set.
991*4882a593Smuzhiyun */
992*4882a593Smuzhiyun if (!m4u_dom)
993*4882a593Smuzhiyun return 0;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun writel_relaxed(reg->wr_len_ctrl, base + REG_MMU_WR_LEN_CTRL);
996*4882a593Smuzhiyun writel_relaxed(reg->misc_ctrl, base + REG_MMU_MISC_CTRL);
997*4882a593Smuzhiyun writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS);
998*4882a593Smuzhiyun writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
999*4882a593Smuzhiyun writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0);
1000*4882a593Smuzhiyun writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL);
1001*4882a593Smuzhiyun writel_relaxed(reg->ivrp_paddr, base + REG_MMU_IVRP_PADDR);
1002*4882a593Smuzhiyun writel_relaxed(reg->vld_pa_rng, base + REG_MMU_VLD_PA_RNG);
1003*4882a593Smuzhiyun writel(m4u_dom->cfg.arm_v7s_cfg.ttbr & MMU_PT_ADDR_MASK, base + REG_MMU_PT_BASE_ADDR);
1004*4882a593Smuzhiyun return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun static const struct dev_pm_ops mtk_iommu_pm_ops = {
1008*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(mtk_iommu_runtime_suspend, mtk_iommu_runtime_resume, NULL)
1009*4882a593Smuzhiyun SET_LATE_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1010*4882a593Smuzhiyun pm_runtime_force_resume)
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun static const struct mtk_iommu_plat_data mt2712_data = {
1014*4882a593Smuzhiyun .m4u_plat = M4U_MT2712,
1015*4882a593Smuzhiyun .flags = HAS_4GB_MODE | HAS_BCLK | HAS_VLD_PA_RNG,
1016*4882a593Smuzhiyun .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
1017*4882a593Smuzhiyun .iova_region = single_domain,
1018*4882a593Smuzhiyun .iova_region_nr = ARRAY_SIZE(single_domain),
1019*4882a593Smuzhiyun .larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}, {6}, {7}},
1020*4882a593Smuzhiyun };
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun static const struct mtk_iommu_plat_data mt6779_data = {
1023*4882a593Smuzhiyun .m4u_plat = M4U_MT6779,
1024*4882a593Smuzhiyun .flags = HAS_SUB_COMM | OUT_ORDER_WR_EN | WR_THROT_EN,
1025*4882a593Smuzhiyun .inv_sel_reg = REG_MMU_INV_SEL_GEN2,
1026*4882a593Smuzhiyun .iova_region = single_domain,
1027*4882a593Smuzhiyun .iova_region_nr = ARRAY_SIZE(single_domain),
1028*4882a593Smuzhiyun .larbid_remap = {{0}, {1}, {2}, {3}, {5}, {7, 8}, {10}, {9}},
1029*4882a593Smuzhiyun };
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun static const struct mtk_iommu_plat_data mt8167_data = {
1032*4882a593Smuzhiyun .m4u_plat = M4U_MT8167,
1033*4882a593Smuzhiyun .flags = RESET_AXI | HAS_LEGACY_IVRP_PADDR,
1034*4882a593Smuzhiyun .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
1035*4882a593Smuzhiyun .iova_region = single_domain,
1036*4882a593Smuzhiyun .iova_region_nr = ARRAY_SIZE(single_domain),
1037*4882a593Smuzhiyun .larbid_remap = {{0}, {1}, {2}}, /* Linear mapping. */
1038*4882a593Smuzhiyun };
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun static const struct mtk_iommu_plat_data mt8173_data = {
1041*4882a593Smuzhiyun .m4u_plat = M4U_MT8173,
1042*4882a593Smuzhiyun .flags = HAS_4GB_MODE | HAS_BCLK | RESET_AXI |
1043*4882a593Smuzhiyun HAS_LEGACY_IVRP_PADDR,
1044*4882a593Smuzhiyun .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
1045*4882a593Smuzhiyun .iova_region = single_domain,
1046*4882a593Smuzhiyun .iova_region_nr = ARRAY_SIZE(single_domain),
1047*4882a593Smuzhiyun .larbid_remap = {{0}, {1}, {2}, {3}, {4}, {5}}, /* Linear mapping. */
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun static const struct mtk_iommu_plat_data mt8183_data = {
1051*4882a593Smuzhiyun .m4u_plat = M4U_MT8183,
1052*4882a593Smuzhiyun .flags = RESET_AXI,
1053*4882a593Smuzhiyun .inv_sel_reg = REG_MMU_INV_SEL_GEN1,
1054*4882a593Smuzhiyun .iova_region = single_domain,
1055*4882a593Smuzhiyun .iova_region_nr = ARRAY_SIZE(single_domain),
1056*4882a593Smuzhiyun .larbid_remap = {{0}, {4}, {5}, {6}, {7}, {2}, {3}, {1}},
1057*4882a593Smuzhiyun };
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun static const struct mtk_iommu_plat_data mt8192_data = {
1060*4882a593Smuzhiyun .m4u_plat = M4U_MT8192,
1061*4882a593Smuzhiyun .flags = HAS_BCLK | HAS_SUB_COMM | OUT_ORDER_WR_EN |
1062*4882a593Smuzhiyun WR_THROT_EN | IOVA_34_EN,
1063*4882a593Smuzhiyun .inv_sel_reg = REG_MMU_INV_SEL_GEN2,
1064*4882a593Smuzhiyun .iova_region = mt8192_multi_dom,
1065*4882a593Smuzhiyun .iova_region_nr = ARRAY_SIZE(mt8192_multi_dom),
1066*4882a593Smuzhiyun .larbid_remap = {{0}, {1}, {4, 5}, {7}, {2}, {9, 11, 19, 20},
1067*4882a593Smuzhiyun {0, 14, 16}, {0, 13, 18, 17}},
1068*4882a593Smuzhiyun };
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun static const struct of_device_id mtk_iommu_of_ids[] = {
1071*4882a593Smuzhiyun { .compatible = "mediatek,mt2712-m4u", .data = &mt2712_data},
1072*4882a593Smuzhiyun { .compatible = "mediatek,mt6779-m4u", .data = &mt6779_data},
1073*4882a593Smuzhiyun { .compatible = "mediatek,mt8167-m4u", .data = &mt8167_data},
1074*4882a593Smuzhiyun { .compatible = "mediatek,mt8173-m4u", .data = &mt8173_data},
1075*4882a593Smuzhiyun { .compatible = "mediatek,mt8183-m4u", .data = &mt8183_data},
1076*4882a593Smuzhiyun { .compatible = "mediatek,mt8192-m4u", .data = &mt8192_data},
1077*4882a593Smuzhiyun {}
1078*4882a593Smuzhiyun };
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun static struct platform_driver mtk_iommu_driver = {
1081*4882a593Smuzhiyun .probe = mtk_iommu_probe,
1082*4882a593Smuzhiyun .remove = mtk_iommu_remove,
1083*4882a593Smuzhiyun .driver = {
1084*4882a593Smuzhiyun .name = "mtk-iommu",
1085*4882a593Smuzhiyun .of_match_table = mtk_iommu_of_ids,
1086*4882a593Smuzhiyun .pm = &mtk_iommu_pm_ops,
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun };
1089*4882a593Smuzhiyun
mtk_iommu_init(void)1090*4882a593Smuzhiyun static int __init mtk_iommu_init(void)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun int ret;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun ret = platform_driver_register(&mtk_iommu_driver);
1095*4882a593Smuzhiyun if (ret != 0)
1096*4882a593Smuzhiyun pr_err("Failed to register MTK IOMMU driver\n");
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun return ret;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun subsys_initcall(mtk_iommu_init)
1102