xref: /OK3568_Linux_fs/kernel/drivers/iommu/io-pgtable-arm-v7s.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * CPU-agnostic ARM page table allocator.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * ARMv7 Short-descriptor format, supporting
6*4882a593Smuzhiyun  * - Basic memory attributes
7*4882a593Smuzhiyun  * - Simplified access permissions (AP[2:1] model)
8*4882a593Smuzhiyun  * - Backwards-compatible TEX remap
9*4882a593Smuzhiyun  * - Large pages/supersections (if indicated by the caller)
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Not supporting:
12*4882a593Smuzhiyun  * - Legacy access permissions (AP[2:0] model)
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Almost certainly never supporting:
15*4882a593Smuzhiyun  * - PXN
16*4882a593Smuzhiyun  * - Domains
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * Copyright (C) 2014-2015 ARM Limited
19*4882a593Smuzhiyun  * Copyright (c) 2014-2015 MediaTek Inc.
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define pr_fmt(fmt)	"arm-v7s io-pgtable: " fmt
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/atomic.h>
25*4882a593Smuzhiyun #include <linux/dma-mapping.h>
26*4882a593Smuzhiyun #include <linux/gfp.h>
27*4882a593Smuzhiyun #include <linux/io-pgtable.h>
28*4882a593Smuzhiyun #include <linux/iommu.h>
29*4882a593Smuzhiyun #include <linux/kernel.h>
30*4882a593Smuzhiyun #include <linux/kmemleak.h>
31*4882a593Smuzhiyun #include <linux/sizes.h>
32*4882a593Smuzhiyun #include <linux/slab.h>
33*4882a593Smuzhiyun #include <linux/spinlock.h>
34*4882a593Smuzhiyun #include <linux/types.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <asm/barrier.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Struct accessors */
39*4882a593Smuzhiyun #define io_pgtable_to_data(x)						\
40*4882a593Smuzhiyun 	container_of((x), struct arm_v7s_io_pgtable, iop)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define io_pgtable_ops_to_data(x)					\
43*4882a593Smuzhiyun 	io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * We have 32 bits total; 12 bits resolved at level 1, 8 bits at level 2,
47*4882a593Smuzhiyun  * and 12 bits in a page.
48*4882a593Smuzhiyun  * MediaTek extend 2 bits to reach 34bits, 14 bits at lvl1 and 8 bits at lvl2.
49*4882a593Smuzhiyun  */
50*4882a593Smuzhiyun #define ARM_V7S_ADDR_BITS		32
51*4882a593Smuzhiyun #define _ARM_V7S_LVL_BITS(lvl, cfg)	((lvl) == 1 ? ((cfg)->ias - 20) : 8)
52*4882a593Smuzhiyun #define ARM_V7S_LVL_SHIFT(lvl)		((lvl) == 1 ? 20 : 12)
53*4882a593Smuzhiyun #define ARM_V7S_TABLE_SHIFT		10
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define ARM_V7S_PTES_PER_LVL(lvl, cfg)	(1 << _ARM_V7S_LVL_BITS(lvl, cfg))
56*4882a593Smuzhiyun #define ARM_V7S_TABLE_SIZE(lvl, cfg)						\
57*4882a593Smuzhiyun 	(ARM_V7S_PTES_PER_LVL(lvl, cfg) * sizeof(arm_v7s_iopte))
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define ARM_V7S_BLOCK_SIZE(lvl)		(1UL << ARM_V7S_LVL_SHIFT(lvl))
60*4882a593Smuzhiyun #define ARM_V7S_LVL_MASK(lvl)		((u32)(~0U << ARM_V7S_LVL_SHIFT(lvl)))
61*4882a593Smuzhiyun #define ARM_V7S_TABLE_MASK		((u32)(~0U << ARM_V7S_TABLE_SHIFT))
62*4882a593Smuzhiyun #define _ARM_V7S_IDX_MASK(lvl, cfg)	(ARM_V7S_PTES_PER_LVL(lvl, cfg) - 1)
63*4882a593Smuzhiyun #define ARM_V7S_LVL_IDX(addr, lvl, cfg)	({				\
64*4882a593Smuzhiyun 	int _l = lvl;							\
65*4882a593Smuzhiyun 	((addr) >> ARM_V7S_LVL_SHIFT(_l)) & _ARM_V7S_IDX_MASK(_l, cfg); \
66*4882a593Smuzhiyun })
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun  * Large page/supersection entries are effectively a block of 16 page/section
70*4882a593Smuzhiyun  * entries, along the lines of the LPAE contiguous hint, but all with the
71*4882a593Smuzhiyun  * same output address. For want of a better common name we'll call them
72*4882a593Smuzhiyun  * "contiguous" versions of their respective page/section entries here, but
73*4882a593Smuzhiyun  * noting the distinction (WRT to TLB maintenance) that they represent *one*
74*4882a593Smuzhiyun  * entry repeated 16 times, not 16 separate entries (as in the LPAE case).
75*4882a593Smuzhiyun  */
76*4882a593Smuzhiyun #define ARM_V7S_CONT_PAGES		16
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* PTE type bits: these are all mixed up with XN/PXN bits in most cases */
79*4882a593Smuzhiyun #define ARM_V7S_PTE_TYPE_TABLE		0x1
80*4882a593Smuzhiyun #define ARM_V7S_PTE_TYPE_PAGE		0x2
81*4882a593Smuzhiyun #define ARM_V7S_PTE_TYPE_CONT_PAGE	0x1
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define ARM_V7S_PTE_IS_VALID(pte)	(((pte) & 0x3) != 0)
84*4882a593Smuzhiyun #define ARM_V7S_PTE_IS_TABLE(pte, lvl) \
85*4882a593Smuzhiyun 	((lvl) == 1 && (((pte) & 0x3) == ARM_V7S_PTE_TYPE_TABLE))
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Page table bits */
88*4882a593Smuzhiyun #define ARM_V7S_ATTR_XN(lvl)		BIT(4 * (2 - (lvl)))
89*4882a593Smuzhiyun #define ARM_V7S_ATTR_B			BIT(2)
90*4882a593Smuzhiyun #define ARM_V7S_ATTR_C			BIT(3)
91*4882a593Smuzhiyun #define ARM_V7S_ATTR_NS_TABLE		BIT(3)
92*4882a593Smuzhiyun #define ARM_V7S_ATTR_NS_SECTION		BIT(19)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define ARM_V7S_CONT_SECTION		BIT(18)
95*4882a593Smuzhiyun #define ARM_V7S_CONT_PAGE_XN_SHIFT	15
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /*
98*4882a593Smuzhiyun  * The attribute bits are consistently ordered*, but occupy bits [17:10] of
99*4882a593Smuzhiyun  * a level 1 PTE vs. bits [11:4] at level 2. Thus we define the individual
100*4882a593Smuzhiyun  * fields relative to that 8-bit block, plus a total shift relative to the PTE.
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun #define ARM_V7S_ATTR_SHIFT(lvl)		(16 - (lvl) * 6)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define ARM_V7S_ATTR_MASK		0xff
105*4882a593Smuzhiyun #define ARM_V7S_ATTR_AP0		BIT(0)
106*4882a593Smuzhiyun #define ARM_V7S_ATTR_AP1		BIT(1)
107*4882a593Smuzhiyun #define ARM_V7S_ATTR_AP2		BIT(5)
108*4882a593Smuzhiyun #define ARM_V7S_ATTR_S			BIT(6)
109*4882a593Smuzhiyun #define ARM_V7S_ATTR_NG			BIT(7)
110*4882a593Smuzhiyun #define ARM_V7S_TEX_SHIFT		2
111*4882a593Smuzhiyun #define ARM_V7S_TEX_MASK		0x7
112*4882a593Smuzhiyun #define ARM_V7S_ATTR_TEX(val)		(((val) & ARM_V7S_TEX_MASK) << ARM_V7S_TEX_SHIFT)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* MediaTek extend the bits below for PA 32bit/33bit/34bit */
115*4882a593Smuzhiyun #define ARM_V7S_ATTR_MTK_PA_BIT32	BIT(9)
116*4882a593Smuzhiyun #define ARM_V7S_ATTR_MTK_PA_BIT33	BIT(4)
117*4882a593Smuzhiyun #define ARM_V7S_ATTR_MTK_PA_BIT34	BIT(5)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* *well, except for TEX on level 2 large pages, of course :( */
120*4882a593Smuzhiyun #define ARM_V7S_CONT_PAGE_TEX_SHIFT	6
121*4882a593Smuzhiyun #define ARM_V7S_CONT_PAGE_TEX_MASK	(ARM_V7S_TEX_MASK << ARM_V7S_CONT_PAGE_TEX_SHIFT)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* Simplified access permissions */
124*4882a593Smuzhiyun #define ARM_V7S_PTE_AF			ARM_V7S_ATTR_AP0
125*4882a593Smuzhiyun #define ARM_V7S_PTE_AP_UNPRIV		ARM_V7S_ATTR_AP1
126*4882a593Smuzhiyun #define ARM_V7S_PTE_AP_RDONLY		ARM_V7S_ATTR_AP2
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* Register bits */
129*4882a593Smuzhiyun #define ARM_V7S_RGN_NC			0
130*4882a593Smuzhiyun #define ARM_V7S_RGN_WBWA		1
131*4882a593Smuzhiyun #define ARM_V7S_RGN_WT			2
132*4882a593Smuzhiyun #define ARM_V7S_RGN_WB			3
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define ARM_V7S_PRRR_TYPE_DEVICE	1
135*4882a593Smuzhiyun #define ARM_V7S_PRRR_TYPE_NORMAL	2
136*4882a593Smuzhiyun #define ARM_V7S_PRRR_TR(n, type)	(((type) & 0x3) << ((n) * 2))
137*4882a593Smuzhiyun #define ARM_V7S_PRRR_DS0		BIT(16)
138*4882a593Smuzhiyun #define ARM_V7S_PRRR_DS1		BIT(17)
139*4882a593Smuzhiyun #define ARM_V7S_PRRR_NS0		BIT(18)
140*4882a593Smuzhiyun #define ARM_V7S_PRRR_NS1		BIT(19)
141*4882a593Smuzhiyun #define ARM_V7S_PRRR_NOS(n)		BIT((n) + 24)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define ARM_V7S_NMRR_IR(n, attr)	(((attr) & 0x3) << ((n) * 2))
144*4882a593Smuzhiyun #define ARM_V7S_NMRR_OR(n, attr)	(((attr) & 0x3) << ((n) * 2 + 16))
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define ARM_V7S_TTBR_S			BIT(1)
147*4882a593Smuzhiyun #define ARM_V7S_TTBR_NOS		BIT(5)
148*4882a593Smuzhiyun #define ARM_V7S_TTBR_ORGN_ATTR(attr)	(((attr) & 0x3) << 3)
149*4882a593Smuzhiyun #define ARM_V7S_TTBR_IRGN_ATTR(attr)					\
150*4882a593Smuzhiyun 	((((attr) & 0x1) << 6) | (((attr) & 0x2) >> 1))
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #ifdef CONFIG_ZONE_DMA32
153*4882a593Smuzhiyun #define ARM_V7S_TABLE_GFP_DMA GFP_DMA32
154*4882a593Smuzhiyun #define ARM_V7S_TABLE_SLAB_FLAGS SLAB_CACHE_DMA32
155*4882a593Smuzhiyun #else
156*4882a593Smuzhiyun #define ARM_V7S_TABLE_GFP_DMA GFP_DMA
157*4882a593Smuzhiyun #define ARM_V7S_TABLE_SLAB_FLAGS SLAB_CACHE_DMA
158*4882a593Smuzhiyun #endif
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun typedef u32 arm_v7s_iopte;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static bool selftest_running;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun struct arm_v7s_io_pgtable {
165*4882a593Smuzhiyun 	struct io_pgtable	iop;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	arm_v7s_iopte		*pgd;
168*4882a593Smuzhiyun 	struct kmem_cache	*l2_tables;
169*4882a593Smuzhiyun 	spinlock_t		split_lock;
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun static bool arm_v7s_pte_is_cont(arm_v7s_iopte pte, int lvl);
173*4882a593Smuzhiyun 
__arm_v7s_dma_addr(void * pages)174*4882a593Smuzhiyun static dma_addr_t __arm_v7s_dma_addr(void *pages)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	return (dma_addr_t)virt_to_phys(pages);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
arm_v7s_is_mtk_enabled(struct io_pgtable_cfg * cfg)179*4882a593Smuzhiyun static bool arm_v7s_is_mtk_enabled(struct io_pgtable_cfg *cfg)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	return IS_ENABLED(CONFIG_PHYS_ADDR_T_64BIT) &&
182*4882a593Smuzhiyun 		(cfg->quirks & IO_PGTABLE_QUIRK_ARM_MTK_EXT);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
paddr_to_iopte(phys_addr_t paddr,int lvl,struct io_pgtable_cfg * cfg)185*4882a593Smuzhiyun static arm_v7s_iopte paddr_to_iopte(phys_addr_t paddr, int lvl,
186*4882a593Smuzhiyun 				    struct io_pgtable_cfg *cfg)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	arm_v7s_iopte pte = paddr & ARM_V7S_LVL_MASK(lvl);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	if (!arm_v7s_is_mtk_enabled(cfg))
191*4882a593Smuzhiyun 		return pte;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (paddr & BIT_ULL(32))
194*4882a593Smuzhiyun 		pte |= ARM_V7S_ATTR_MTK_PA_BIT32;
195*4882a593Smuzhiyun 	if (paddr & BIT_ULL(33))
196*4882a593Smuzhiyun 		pte |= ARM_V7S_ATTR_MTK_PA_BIT33;
197*4882a593Smuzhiyun 	if (paddr & BIT_ULL(34))
198*4882a593Smuzhiyun 		pte |= ARM_V7S_ATTR_MTK_PA_BIT34;
199*4882a593Smuzhiyun 	return pte;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
iopte_to_paddr(arm_v7s_iopte pte,int lvl,struct io_pgtable_cfg * cfg)202*4882a593Smuzhiyun static phys_addr_t iopte_to_paddr(arm_v7s_iopte pte, int lvl,
203*4882a593Smuzhiyun 				  struct io_pgtable_cfg *cfg)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	arm_v7s_iopte mask;
206*4882a593Smuzhiyun 	phys_addr_t paddr;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (ARM_V7S_PTE_IS_TABLE(pte, lvl))
209*4882a593Smuzhiyun 		mask = ARM_V7S_TABLE_MASK;
210*4882a593Smuzhiyun 	else if (arm_v7s_pte_is_cont(pte, lvl))
211*4882a593Smuzhiyun 		mask = ARM_V7S_LVL_MASK(lvl) * ARM_V7S_CONT_PAGES;
212*4882a593Smuzhiyun 	else
213*4882a593Smuzhiyun 		mask = ARM_V7S_LVL_MASK(lvl);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	paddr = pte & mask;
216*4882a593Smuzhiyun 	if (!arm_v7s_is_mtk_enabled(cfg))
217*4882a593Smuzhiyun 		return paddr;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (pte & ARM_V7S_ATTR_MTK_PA_BIT32)
220*4882a593Smuzhiyun 		paddr |= BIT_ULL(32);
221*4882a593Smuzhiyun 	if (pte & ARM_V7S_ATTR_MTK_PA_BIT33)
222*4882a593Smuzhiyun 		paddr |= BIT_ULL(33);
223*4882a593Smuzhiyun 	if (pte & ARM_V7S_ATTR_MTK_PA_BIT34)
224*4882a593Smuzhiyun 		paddr |= BIT_ULL(34);
225*4882a593Smuzhiyun 	return paddr;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
iopte_deref(arm_v7s_iopte pte,int lvl,struct arm_v7s_io_pgtable * data)228*4882a593Smuzhiyun static arm_v7s_iopte *iopte_deref(arm_v7s_iopte pte, int lvl,
229*4882a593Smuzhiyun 				  struct arm_v7s_io_pgtable *data)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	return phys_to_virt(iopte_to_paddr(pte, lvl, &data->iop.cfg));
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
__arm_v7s_alloc_table(int lvl,gfp_t gfp,struct arm_v7s_io_pgtable * data)234*4882a593Smuzhiyun static void *__arm_v7s_alloc_table(int lvl, gfp_t gfp,
235*4882a593Smuzhiyun 				   struct arm_v7s_io_pgtable *data)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
238*4882a593Smuzhiyun 	struct device *dev = cfg->iommu_dev;
239*4882a593Smuzhiyun 	phys_addr_t phys;
240*4882a593Smuzhiyun 	dma_addr_t dma;
241*4882a593Smuzhiyun 	size_t size = ARM_V7S_TABLE_SIZE(lvl, cfg);
242*4882a593Smuzhiyun 	void *table = NULL;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (lvl == 1)
245*4882a593Smuzhiyun 		table = (void *)__get_free_pages(
246*4882a593Smuzhiyun 			__GFP_ZERO | ARM_V7S_TABLE_GFP_DMA, get_order(size));
247*4882a593Smuzhiyun 	else if (lvl == 2)
248*4882a593Smuzhiyun 		table = kmem_cache_zalloc(data->l2_tables, gfp);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (!table)
251*4882a593Smuzhiyun 		return NULL;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	phys = virt_to_phys(table);
254*4882a593Smuzhiyun 	if (phys != (arm_v7s_iopte)phys) {
255*4882a593Smuzhiyun 		/* Doesn't fit in PTE */
256*4882a593Smuzhiyun 		dev_err(dev, "Page table does not fit in PTE: %pa", &phys);
257*4882a593Smuzhiyun 		goto out_free;
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 	if (!cfg->coherent_walk) {
260*4882a593Smuzhiyun 		dma = dma_map_single(dev, table, size, DMA_TO_DEVICE);
261*4882a593Smuzhiyun 		if (dma_mapping_error(dev, dma))
262*4882a593Smuzhiyun 			goto out_free;
263*4882a593Smuzhiyun 		/*
264*4882a593Smuzhiyun 		 * We depend on the IOMMU being able to work with any physical
265*4882a593Smuzhiyun 		 * address directly, so if the DMA layer suggests otherwise by
266*4882a593Smuzhiyun 		 * translating or truncating them, that bodes very badly...
267*4882a593Smuzhiyun 		 */
268*4882a593Smuzhiyun 		if (dma != phys)
269*4882a593Smuzhiyun 			goto out_unmap;
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 	if (lvl == 2)
272*4882a593Smuzhiyun 		kmemleak_ignore(table);
273*4882a593Smuzhiyun 	return table;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun out_unmap:
276*4882a593Smuzhiyun 	dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
277*4882a593Smuzhiyun 	dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
278*4882a593Smuzhiyun out_free:
279*4882a593Smuzhiyun 	if (lvl == 1)
280*4882a593Smuzhiyun 		free_pages((unsigned long)table, get_order(size));
281*4882a593Smuzhiyun 	else
282*4882a593Smuzhiyun 		kmem_cache_free(data->l2_tables, table);
283*4882a593Smuzhiyun 	return NULL;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
__arm_v7s_free_table(void * table,int lvl,struct arm_v7s_io_pgtable * data)286*4882a593Smuzhiyun static void __arm_v7s_free_table(void *table, int lvl,
287*4882a593Smuzhiyun 				 struct arm_v7s_io_pgtable *data)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
290*4882a593Smuzhiyun 	struct device *dev = cfg->iommu_dev;
291*4882a593Smuzhiyun 	size_t size = ARM_V7S_TABLE_SIZE(lvl, cfg);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (!cfg->coherent_walk)
294*4882a593Smuzhiyun 		dma_unmap_single(dev, __arm_v7s_dma_addr(table), size,
295*4882a593Smuzhiyun 				 DMA_TO_DEVICE);
296*4882a593Smuzhiyun 	if (lvl == 1)
297*4882a593Smuzhiyun 		free_pages((unsigned long)table, get_order(size));
298*4882a593Smuzhiyun 	else
299*4882a593Smuzhiyun 		kmem_cache_free(data->l2_tables, table);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
__arm_v7s_pte_sync(arm_v7s_iopte * ptep,int num_entries,struct io_pgtable_cfg * cfg)302*4882a593Smuzhiyun static void __arm_v7s_pte_sync(arm_v7s_iopte *ptep, int num_entries,
303*4882a593Smuzhiyun 			       struct io_pgtable_cfg *cfg)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	if (cfg->coherent_walk)
306*4882a593Smuzhiyun 		return;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	dma_sync_single_for_device(cfg->iommu_dev, __arm_v7s_dma_addr(ptep),
309*4882a593Smuzhiyun 				   num_entries * sizeof(*ptep), DMA_TO_DEVICE);
310*4882a593Smuzhiyun }
__arm_v7s_set_pte(arm_v7s_iopte * ptep,arm_v7s_iopte pte,int num_entries,struct io_pgtable_cfg * cfg)311*4882a593Smuzhiyun static void __arm_v7s_set_pte(arm_v7s_iopte *ptep, arm_v7s_iopte pte,
312*4882a593Smuzhiyun 			      int num_entries, struct io_pgtable_cfg *cfg)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	int i;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	for (i = 0; i < num_entries; i++)
317*4882a593Smuzhiyun 		ptep[i] = pte;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	__arm_v7s_pte_sync(ptep, num_entries, cfg);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
arm_v7s_prot_to_pte(int prot,int lvl,struct io_pgtable_cfg * cfg)322*4882a593Smuzhiyun static arm_v7s_iopte arm_v7s_prot_to_pte(int prot, int lvl,
323*4882a593Smuzhiyun 					 struct io_pgtable_cfg *cfg)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	bool ap = !(cfg->quirks & IO_PGTABLE_QUIRK_NO_PERMS);
326*4882a593Smuzhiyun 	arm_v7s_iopte pte = ARM_V7S_ATTR_NG | ARM_V7S_ATTR_S;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	if (!(prot & IOMMU_MMIO))
329*4882a593Smuzhiyun 		pte |= ARM_V7S_ATTR_TEX(1);
330*4882a593Smuzhiyun 	if (ap) {
331*4882a593Smuzhiyun 		pte |= ARM_V7S_PTE_AF;
332*4882a593Smuzhiyun 		if (!(prot & IOMMU_PRIV))
333*4882a593Smuzhiyun 			pte |= ARM_V7S_PTE_AP_UNPRIV;
334*4882a593Smuzhiyun 		if (!(prot & IOMMU_WRITE))
335*4882a593Smuzhiyun 			pte |= ARM_V7S_PTE_AP_RDONLY;
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 	pte <<= ARM_V7S_ATTR_SHIFT(lvl);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if ((prot & IOMMU_NOEXEC) && ap)
340*4882a593Smuzhiyun 		pte |= ARM_V7S_ATTR_XN(lvl);
341*4882a593Smuzhiyun 	if (prot & IOMMU_MMIO)
342*4882a593Smuzhiyun 		pte |= ARM_V7S_ATTR_B;
343*4882a593Smuzhiyun 	else if (prot & IOMMU_CACHE)
344*4882a593Smuzhiyun 		pte |= ARM_V7S_ATTR_B | ARM_V7S_ATTR_C;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	pte |= ARM_V7S_PTE_TYPE_PAGE;
347*4882a593Smuzhiyun 	if (lvl == 1 && (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS))
348*4882a593Smuzhiyun 		pte |= ARM_V7S_ATTR_NS_SECTION;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	return pte;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
arm_v7s_pte_to_prot(arm_v7s_iopte pte,int lvl)353*4882a593Smuzhiyun static int arm_v7s_pte_to_prot(arm_v7s_iopte pte, int lvl)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	int prot = IOMMU_READ;
356*4882a593Smuzhiyun 	arm_v7s_iopte attr = pte >> ARM_V7S_ATTR_SHIFT(lvl);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	if (!(attr & ARM_V7S_PTE_AP_RDONLY))
359*4882a593Smuzhiyun 		prot |= IOMMU_WRITE;
360*4882a593Smuzhiyun 	if (!(attr & ARM_V7S_PTE_AP_UNPRIV))
361*4882a593Smuzhiyun 		prot |= IOMMU_PRIV;
362*4882a593Smuzhiyun 	if ((attr & (ARM_V7S_TEX_MASK << ARM_V7S_TEX_SHIFT)) == 0)
363*4882a593Smuzhiyun 		prot |= IOMMU_MMIO;
364*4882a593Smuzhiyun 	else if (pte & ARM_V7S_ATTR_C)
365*4882a593Smuzhiyun 		prot |= IOMMU_CACHE;
366*4882a593Smuzhiyun 	if (pte & ARM_V7S_ATTR_XN(lvl))
367*4882a593Smuzhiyun 		prot |= IOMMU_NOEXEC;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	return prot;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
arm_v7s_pte_to_cont(arm_v7s_iopte pte,int lvl)372*4882a593Smuzhiyun static arm_v7s_iopte arm_v7s_pte_to_cont(arm_v7s_iopte pte, int lvl)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	if (lvl == 1) {
375*4882a593Smuzhiyun 		pte |= ARM_V7S_CONT_SECTION;
376*4882a593Smuzhiyun 	} else if (lvl == 2) {
377*4882a593Smuzhiyun 		arm_v7s_iopte xn = pte & ARM_V7S_ATTR_XN(lvl);
378*4882a593Smuzhiyun 		arm_v7s_iopte tex = pte & ARM_V7S_CONT_PAGE_TEX_MASK;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		pte ^= xn | tex | ARM_V7S_PTE_TYPE_PAGE;
381*4882a593Smuzhiyun 		pte |= (xn << ARM_V7S_CONT_PAGE_XN_SHIFT) |
382*4882a593Smuzhiyun 		       (tex << ARM_V7S_CONT_PAGE_TEX_SHIFT) |
383*4882a593Smuzhiyun 		       ARM_V7S_PTE_TYPE_CONT_PAGE;
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 	return pte;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
arm_v7s_cont_to_pte(arm_v7s_iopte pte,int lvl)388*4882a593Smuzhiyun static arm_v7s_iopte arm_v7s_cont_to_pte(arm_v7s_iopte pte, int lvl)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun 	if (lvl == 1) {
391*4882a593Smuzhiyun 		pte &= ~ARM_V7S_CONT_SECTION;
392*4882a593Smuzhiyun 	} else if (lvl == 2) {
393*4882a593Smuzhiyun 		arm_v7s_iopte xn = pte & BIT(ARM_V7S_CONT_PAGE_XN_SHIFT);
394*4882a593Smuzhiyun 		arm_v7s_iopte tex = pte & (ARM_V7S_CONT_PAGE_TEX_MASK <<
395*4882a593Smuzhiyun 					   ARM_V7S_CONT_PAGE_TEX_SHIFT);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		pte ^= xn | tex | ARM_V7S_PTE_TYPE_CONT_PAGE;
398*4882a593Smuzhiyun 		pte |= (xn >> ARM_V7S_CONT_PAGE_XN_SHIFT) |
399*4882a593Smuzhiyun 		       (tex >> ARM_V7S_CONT_PAGE_TEX_SHIFT) |
400*4882a593Smuzhiyun 		       ARM_V7S_PTE_TYPE_PAGE;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 	return pte;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
arm_v7s_pte_is_cont(arm_v7s_iopte pte,int lvl)405*4882a593Smuzhiyun static bool arm_v7s_pte_is_cont(arm_v7s_iopte pte, int lvl)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	if (lvl == 1 && !ARM_V7S_PTE_IS_TABLE(pte, lvl))
408*4882a593Smuzhiyun 		return pte & ARM_V7S_CONT_SECTION;
409*4882a593Smuzhiyun 	else if (lvl == 2)
410*4882a593Smuzhiyun 		return !(pte & ARM_V7S_PTE_TYPE_PAGE);
411*4882a593Smuzhiyun 	return false;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static size_t __arm_v7s_unmap(struct arm_v7s_io_pgtable *,
415*4882a593Smuzhiyun 			      struct iommu_iotlb_gather *, unsigned long,
416*4882a593Smuzhiyun 			      size_t, int, arm_v7s_iopte *);
417*4882a593Smuzhiyun 
arm_v7s_init_pte(struct arm_v7s_io_pgtable * data,unsigned long iova,phys_addr_t paddr,int prot,int lvl,int num_entries,arm_v7s_iopte * ptep)418*4882a593Smuzhiyun static int arm_v7s_init_pte(struct arm_v7s_io_pgtable *data,
419*4882a593Smuzhiyun 			    unsigned long iova, phys_addr_t paddr, int prot,
420*4882a593Smuzhiyun 			    int lvl, int num_entries, arm_v7s_iopte *ptep)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
423*4882a593Smuzhiyun 	arm_v7s_iopte pte;
424*4882a593Smuzhiyun 	int i;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	for (i = 0; i < num_entries; i++)
427*4882a593Smuzhiyun 		if (ARM_V7S_PTE_IS_TABLE(ptep[i], lvl)) {
428*4882a593Smuzhiyun 			/*
429*4882a593Smuzhiyun 			 * We need to unmap and free the old table before
430*4882a593Smuzhiyun 			 * overwriting it with a block entry.
431*4882a593Smuzhiyun 			 */
432*4882a593Smuzhiyun 			arm_v7s_iopte *tblp;
433*4882a593Smuzhiyun 			size_t sz = ARM_V7S_BLOCK_SIZE(lvl);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 			tblp = ptep - ARM_V7S_LVL_IDX(iova, lvl, cfg);
436*4882a593Smuzhiyun 			if (WARN_ON(__arm_v7s_unmap(data, NULL, iova + i * sz,
437*4882a593Smuzhiyun 						    sz, lvl, tblp) != sz))
438*4882a593Smuzhiyun 				return -EINVAL;
439*4882a593Smuzhiyun 		} else if (ptep[i]) {
440*4882a593Smuzhiyun 			/* We require an unmap first */
441*4882a593Smuzhiyun 			WARN_ON(!selftest_running);
442*4882a593Smuzhiyun 			return -EEXIST;
443*4882a593Smuzhiyun 		}
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	pte = arm_v7s_prot_to_pte(prot, lvl, cfg);
446*4882a593Smuzhiyun 	if (num_entries > 1)
447*4882a593Smuzhiyun 		pte = arm_v7s_pte_to_cont(pte, lvl);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	pte |= paddr_to_iopte(paddr, lvl, cfg);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	__arm_v7s_set_pte(ptep, pte, num_entries, cfg);
452*4882a593Smuzhiyun 	return 0;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
arm_v7s_install_table(arm_v7s_iopte * table,arm_v7s_iopte * ptep,arm_v7s_iopte curr,struct io_pgtable_cfg * cfg)455*4882a593Smuzhiyun static arm_v7s_iopte arm_v7s_install_table(arm_v7s_iopte *table,
456*4882a593Smuzhiyun 					   arm_v7s_iopte *ptep,
457*4882a593Smuzhiyun 					   arm_v7s_iopte curr,
458*4882a593Smuzhiyun 					   struct io_pgtable_cfg *cfg)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	arm_v7s_iopte old, new;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	new = virt_to_phys(table) | ARM_V7S_PTE_TYPE_TABLE;
463*4882a593Smuzhiyun 	if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
464*4882a593Smuzhiyun 		new |= ARM_V7S_ATTR_NS_TABLE;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/*
467*4882a593Smuzhiyun 	 * Ensure the table itself is visible before its PTE can be.
468*4882a593Smuzhiyun 	 * Whilst we could get away with cmpxchg64_release below, this
469*4882a593Smuzhiyun 	 * doesn't have any ordering semantics when !CONFIG_SMP.
470*4882a593Smuzhiyun 	 */
471*4882a593Smuzhiyun 	dma_wmb();
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	old = cmpxchg_relaxed(ptep, curr, new);
474*4882a593Smuzhiyun 	__arm_v7s_pte_sync(ptep, 1, cfg);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	return old;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
__arm_v7s_map(struct arm_v7s_io_pgtable * data,unsigned long iova,phys_addr_t paddr,size_t size,int prot,int lvl,arm_v7s_iopte * ptep,gfp_t gfp)479*4882a593Smuzhiyun static int __arm_v7s_map(struct arm_v7s_io_pgtable *data, unsigned long iova,
480*4882a593Smuzhiyun 			 phys_addr_t paddr, size_t size, int prot,
481*4882a593Smuzhiyun 			 int lvl, arm_v7s_iopte *ptep, gfp_t gfp)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
484*4882a593Smuzhiyun 	arm_v7s_iopte pte, *cptep;
485*4882a593Smuzhiyun 	int num_entries = size >> ARM_V7S_LVL_SHIFT(lvl);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* Find our entry at the current level */
488*4882a593Smuzhiyun 	ptep += ARM_V7S_LVL_IDX(iova, lvl, cfg);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/* If we can install a leaf entry at this level, then do so */
491*4882a593Smuzhiyun 	if (num_entries)
492*4882a593Smuzhiyun 		return arm_v7s_init_pte(data, iova, paddr, prot,
493*4882a593Smuzhiyun 					lvl, num_entries, ptep);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	/* We can't allocate tables at the final level */
496*4882a593Smuzhiyun 	if (WARN_ON(lvl == 2))
497*4882a593Smuzhiyun 		return -EINVAL;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	/* Grab a pointer to the next level */
500*4882a593Smuzhiyun 	pte = READ_ONCE(*ptep);
501*4882a593Smuzhiyun 	if (!pte) {
502*4882a593Smuzhiyun 		cptep = __arm_v7s_alloc_table(lvl + 1, gfp, data);
503*4882a593Smuzhiyun 		if (!cptep)
504*4882a593Smuzhiyun 			return -ENOMEM;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 		pte = arm_v7s_install_table(cptep, ptep, 0, cfg);
507*4882a593Smuzhiyun 		if (pte)
508*4882a593Smuzhiyun 			__arm_v7s_free_table(cptep, lvl + 1, data);
509*4882a593Smuzhiyun 	} else {
510*4882a593Smuzhiyun 		/* We've no easy way of knowing if it's synced yet, so... */
511*4882a593Smuzhiyun 		__arm_v7s_pte_sync(ptep, 1, cfg);
512*4882a593Smuzhiyun 	}
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (ARM_V7S_PTE_IS_TABLE(pte, lvl)) {
515*4882a593Smuzhiyun 		cptep = iopte_deref(pte, lvl, data);
516*4882a593Smuzhiyun 	} else if (pte) {
517*4882a593Smuzhiyun 		/* We require an unmap first */
518*4882a593Smuzhiyun 		WARN_ON(!selftest_running);
519*4882a593Smuzhiyun 		return -EEXIST;
520*4882a593Smuzhiyun 	}
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* Rinse, repeat */
523*4882a593Smuzhiyun 	return __arm_v7s_map(data, iova, paddr, size, prot, lvl + 1, cptep, gfp);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
arm_v7s_map_pages(struct io_pgtable_ops * ops,unsigned long iova,phys_addr_t paddr,size_t pgsize,size_t pgcount,int prot,gfp_t gfp,size_t * mapped)526*4882a593Smuzhiyun static int arm_v7s_map_pages(struct io_pgtable_ops *ops, unsigned long iova,
527*4882a593Smuzhiyun 			     phys_addr_t paddr, size_t pgsize, size_t pgcount,
528*4882a593Smuzhiyun 			     int prot, gfp_t gfp, size_t *mapped)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	struct arm_v7s_io_pgtable *data = io_pgtable_ops_to_data(ops);
531*4882a593Smuzhiyun 	int ret = -EINVAL;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	/* If no access, then nothing to do */
534*4882a593Smuzhiyun 	if (!(prot & (IOMMU_READ | IOMMU_WRITE)))
535*4882a593Smuzhiyun 		return 0;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) ||
538*4882a593Smuzhiyun 		    paddr >= (1ULL << data->iop.cfg.oas)))
539*4882a593Smuzhiyun 		return -ERANGE;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	while (pgcount--) {
542*4882a593Smuzhiyun 		ret = __arm_v7s_map(data, iova, paddr, pgsize, prot, 1, data->pgd,
543*4882a593Smuzhiyun 				    gfp);
544*4882a593Smuzhiyun 		if (ret)
545*4882a593Smuzhiyun 			break;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 		iova += pgsize;
548*4882a593Smuzhiyun 		paddr += pgsize;
549*4882a593Smuzhiyun 		if (mapped)
550*4882a593Smuzhiyun 			*mapped += pgsize;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 	/*
553*4882a593Smuzhiyun 	 * Synchronise all PTE updates for the new mapping before there's
554*4882a593Smuzhiyun 	 * a chance for anything to kick off a table walk for the new iova.
555*4882a593Smuzhiyun 	 */
556*4882a593Smuzhiyun 	wmb();
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	return ret;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
arm_v7s_map(struct io_pgtable_ops * ops,unsigned long iova,phys_addr_t paddr,size_t size,int prot,gfp_t gfp)561*4882a593Smuzhiyun static int arm_v7s_map(struct io_pgtable_ops *ops, unsigned long iova,
562*4882a593Smuzhiyun 			phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	return arm_v7s_map_pages(ops, iova, paddr, size, 1, prot, gfp, NULL);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
arm_v7s_free_pgtable(struct io_pgtable * iop)567*4882a593Smuzhiyun static void arm_v7s_free_pgtable(struct io_pgtable *iop)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	struct arm_v7s_io_pgtable *data = io_pgtable_to_data(iop);
570*4882a593Smuzhiyun 	int i;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	for (i = 0; i < ARM_V7S_PTES_PER_LVL(1, &data->iop.cfg); i++) {
573*4882a593Smuzhiyun 		arm_v7s_iopte pte = data->pgd[i];
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 		if (ARM_V7S_PTE_IS_TABLE(pte, 1))
576*4882a593Smuzhiyun 			__arm_v7s_free_table(iopte_deref(pte, 1, data),
577*4882a593Smuzhiyun 					     2, data);
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 	__arm_v7s_free_table(data->pgd, 1, data);
580*4882a593Smuzhiyun 	kmem_cache_destroy(data->l2_tables);
581*4882a593Smuzhiyun 	kfree(data);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
arm_v7s_split_cont(struct arm_v7s_io_pgtable * data,unsigned long iova,int idx,int lvl,arm_v7s_iopte * ptep)584*4882a593Smuzhiyun static arm_v7s_iopte arm_v7s_split_cont(struct arm_v7s_io_pgtable *data,
585*4882a593Smuzhiyun 					unsigned long iova, int idx, int lvl,
586*4882a593Smuzhiyun 					arm_v7s_iopte *ptep)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	struct io_pgtable *iop = &data->iop;
589*4882a593Smuzhiyun 	arm_v7s_iopte pte;
590*4882a593Smuzhiyun 	size_t size = ARM_V7S_BLOCK_SIZE(lvl);
591*4882a593Smuzhiyun 	int i;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* Check that we didn't lose a race to get the lock */
594*4882a593Smuzhiyun 	pte = *ptep;
595*4882a593Smuzhiyun 	if (!arm_v7s_pte_is_cont(pte, lvl))
596*4882a593Smuzhiyun 		return pte;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	ptep -= idx & (ARM_V7S_CONT_PAGES - 1);
599*4882a593Smuzhiyun 	pte = arm_v7s_cont_to_pte(pte, lvl);
600*4882a593Smuzhiyun 	for (i = 0; i < ARM_V7S_CONT_PAGES; i++)
601*4882a593Smuzhiyun 		ptep[i] = pte + i * size;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	__arm_v7s_pte_sync(ptep, ARM_V7S_CONT_PAGES, &iop->cfg);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	size *= ARM_V7S_CONT_PAGES;
606*4882a593Smuzhiyun 	io_pgtable_tlb_flush_walk(iop, iova, size, size);
607*4882a593Smuzhiyun 	return pte;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
arm_v7s_split_blk_unmap(struct arm_v7s_io_pgtable * data,struct iommu_iotlb_gather * gather,unsigned long iova,size_t size,arm_v7s_iopte blk_pte,arm_v7s_iopte * ptep)610*4882a593Smuzhiyun static size_t arm_v7s_split_blk_unmap(struct arm_v7s_io_pgtable *data,
611*4882a593Smuzhiyun 				      struct iommu_iotlb_gather *gather,
612*4882a593Smuzhiyun 				      unsigned long iova, size_t size,
613*4882a593Smuzhiyun 				      arm_v7s_iopte blk_pte,
614*4882a593Smuzhiyun 				      arm_v7s_iopte *ptep)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	struct io_pgtable_cfg *cfg = &data->iop.cfg;
617*4882a593Smuzhiyun 	arm_v7s_iopte pte, *tablep;
618*4882a593Smuzhiyun 	int i, unmap_idx, num_entries, num_ptes;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	tablep = __arm_v7s_alloc_table(2, GFP_ATOMIC, data);
621*4882a593Smuzhiyun 	if (!tablep)
622*4882a593Smuzhiyun 		return 0; /* Bytes unmapped */
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	num_ptes = ARM_V7S_PTES_PER_LVL(2, cfg);
625*4882a593Smuzhiyun 	num_entries = size >> ARM_V7S_LVL_SHIFT(2);
626*4882a593Smuzhiyun 	unmap_idx = ARM_V7S_LVL_IDX(iova, 2, cfg);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	pte = arm_v7s_prot_to_pte(arm_v7s_pte_to_prot(blk_pte, 1), 2, cfg);
629*4882a593Smuzhiyun 	if (num_entries > 1)
630*4882a593Smuzhiyun 		pte = arm_v7s_pte_to_cont(pte, 2);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	for (i = 0; i < num_ptes; i += num_entries, pte += size) {
633*4882a593Smuzhiyun 		/* Unmap! */
634*4882a593Smuzhiyun 		if (i == unmap_idx)
635*4882a593Smuzhiyun 			continue;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		__arm_v7s_set_pte(&tablep[i], pte, num_entries, cfg);
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	pte = arm_v7s_install_table(tablep, ptep, blk_pte, cfg);
641*4882a593Smuzhiyun 	if (pte != blk_pte) {
642*4882a593Smuzhiyun 		__arm_v7s_free_table(tablep, 2, data);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 		if (!ARM_V7S_PTE_IS_TABLE(pte, 1))
645*4882a593Smuzhiyun 			return 0;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 		tablep = iopte_deref(pte, 1, data);
648*4882a593Smuzhiyun 		return __arm_v7s_unmap(data, gather, iova, size, 2, tablep);
649*4882a593Smuzhiyun 	}
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	io_pgtable_tlb_add_page(&data->iop, gather, iova, size);
652*4882a593Smuzhiyun 	return size;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun 
__arm_v7s_unmap(struct arm_v7s_io_pgtable * data,struct iommu_iotlb_gather * gather,unsigned long iova,size_t size,int lvl,arm_v7s_iopte * ptep)655*4882a593Smuzhiyun static size_t __arm_v7s_unmap(struct arm_v7s_io_pgtable *data,
656*4882a593Smuzhiyun 			      struct iommu_iotlb_gather *gather,
657*4882a593Smuzhiyun 			      unsigned long iova, size_t size, int lvl,
658*4882a593Smuzhiyun 			      arm_v7s_iopte *ptep)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	arm_v7s_iopte pte[ARM_V7S_CONT_PAGES];
661*4882a593Smuzhiyun 	struct io_pgtable *iop = &data->iop;
662*4882a593Smuzhiyun 	int idx, i = 0, num_entries = size >> ARM_V7S_LVL_SHIFT(lvl);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* Something went horribly wrong and we ran out of page table */
665*4882a593Smuzhiyun 	if (WARN_ON(lvl > 2))
666*4882a593Smuzhiyun 		return 0;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	idx = ARM_V7S_LVL_IDX(iova, lvl, &iop->cfg);
669*4882a593Smuzhiyun 	ptep += idx;
670*4882a593Smuzhiyun 	do {
671*4882a593Smuzhiyun 		pte[i] = READ_ONCE(ptep[i]);
672*4882a593Smuzhiyun 		if (WARN_ON(!ARM_V7S_PTE_IS_VALID(pte[i])))
673*4882a593Smuzhiyun 			return 0;
674*4882a593Smuzhiyun 	} while (++i < num_entries);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/*
677*4882a593Smuzhiyun 	 * If we've hit a contiguous 'large page' entry at this level, it
678*4882a593Smuzhiyun 	 * needs splitting first, unless we're unmapping the whole lot.
679*4882a593Smuzhiyun 	 *
680*4882a593Smuzhiyun 	 * For splitting, we can't rewrite 16 PTEs atomically, and since we
681*4882a593Smuzhiyun 	 * can't necessarily assume TEX remap we don't have a software bit to
682*4882a593Smuzhiyun 	 * mark live entries being split. In practice (i.e. DMA API code), we
683*4882a593Smuzhiyun 	 * will never be splitting large pages anyway, so just wrap this edge
684*4882a593Smuzhiyun 	 * case in a lock for the sake of correctness and be done with it.
685*4882a593Smuzhiyun 	 */
686*4882a593Smuzhiyun 	if (num_entries <= 1 && arm_v7s_pte_is_cont(pte[0], lvl)) {
687*4882a593Smuzhiyun 		unsigned long flags;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 		spin_lock_irqsave(&data->split_lock, flags);
690*4882a593Smuzhiyun 		pte[0] = arm_v7s_split_cont(data, iova, idx, lvl, ptep);
691*4882a593Smuzhiyun 		spin_unlock_irqrestore(&data->split_lock, flags);
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* If the size matches this level, we're in the right place */
695*4882a593Smuzhiyun 	if (num_entries) {
696*4882a593Smuzhiyun 		size_t blk_size = ARM_V7S_BLOCK_SIZE(lvl);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		__arm_v7s_set_pte(ptep, 0, num_entries, &iop->cfg);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		for (i = 0; i < num_entries; i++) {
701*4882a593Smuzhiyun 			if (ARM_V7S_PTE_IS_TABLE(pte[i], lvl)) {
702*4882a593Smuzhiyun 				/* Also flush any partial walks */
703*4882a593Smuzhiyun 				io_pgtable_tlb_flush_walk(iop, iova, blk_size,
704*4882a593Smuzhiyun 						ARM_V7S_BLOCK_SIZE(lvl + 1));
705*4882a593Smuzhiyun 				ptep = iopte_deref(pte[i], lvl, data);
706*4882a593Smuzhiyun 				__arm_v7s_free_table(ptep, lvl + 1, data);
707*4882a593Smuzhiyun 			} else if (iop->cfg.quirks & IO_PGTABLE_QUIRK_NON_STRICT) {
708*4882a593Smuzhiyun 				/*
709*4882a593Smuzhiyun 				 * Order the PTE update against queueing the IOVA, to
710*4882a593Smuzhiyun 				 * guarantee that a flush callback from a different CPU
711*4882a593Smuzhiyun 				 * has observed it before the TLBIALL can be issued.
712*4882a593Smuzhiyun 				 */
713*4882a593Smuzhiyun 				smp_wmb();
714*4882a593Smuzhiyun 			} else {
715*4882a593Smuzhiyun 				io_pgtable_tlb_add_page(iop, gather, iova, blk_size);
716*4882a593Smuzhiyun 			}
717*4882a593Smuzhiyun 			iova += blk_size;
718*4882a593Smuzhiyun 		}
719*4882a593Smuzhiyun 		return size;
720*4882a593Smuzhiyun 	} else if (lvl == 1 && !ARM_V7S_PTE_IS_TABLE(pte[0], lvl)) {
721*4882a593Smuzhiyun 		/*
722*4882a593Smuzhiyun 		 * Insert a table at the next level to map the old region,
723*4882a593Smuzhiyun 		 * minus the part we want to unmap
724*4882a593Smuzhiyun 		 */
725*4882a593Smuzhiyun 		return arm_v7s_split_blk_unmap(data, gather, iova, size, pte[0],
726*4882a593Smuzhiyun 					       ptep);
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	/* Keep on walkin' */
730*4882a593Smuzhiyun 	ptep = iopte_deref(pte[0], lvl, data);
731*4882a593Smuzhiyun 	return __arm_v7s_unmap(data, gather, iova, size, lvl + 1, ptep);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun 
arm_v7s_unmap_pages(struct io_pgtable_ops * ops,unsigned long iova,size_t pgsize,size_t pgcount,struct iommu_iotlb_gather * gather)734*4882a593Smuzhiyun static size_t arm_v7s_unmap_pages(struct io_pgtable_ops *ops, unsigned long iova,
735*4882a593Smuzhiyun 				  size_t pgsize, size_t pgcount,
736*4882a593Smuzhiyun 				  struct iommu_iotlb_gather *gather)
737*4882a593Smuzhiyun {
738*4882a593Smuzhiyun 	struct arm_v7s_io_pgtable *data = io_pgtable_ops_to_data(ops);
739*4882a593Smuzhiyun 	size_t unmapped = 0, ret;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias)))
742*4882a593Smuzhiyun 		return 0;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	while (pgcount--) {
745*4882a593Smuzhiyun 		ret = __arm_v7s_unmap(data, gather, iova, pgsize, 1, data->pgd);
746*4882a593Smuzhiyun 		if (!ret)
747*4882a593Smuzhiyun 			break;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 		unmapped += pgsize;
750*4882a593Smuzhiyun 		iova += pgsize;
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	return unmapped;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
arm_v7s_unmap(struct io_pgtable_ops * ops,unsigned long iova,size_t size,struct iommu_iotlb_gather * gather)756*4882a593Smuzhiyun static size_t arm_v7s_unmap(struct io_pgtable_ops *ops, unsigned long iova,
757*4882a593Smuzhiyun 			    size_t size, struct iommu_iotlb_gather *gather)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 	return arm_v7s_unmap_pages(ops, iova, size, 1, gather);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
arm_v7s_iova_to_phys(struct io_pgtable_ops * ops,unsigned long iova)762*4882a593Smuzhiyun static phys_addr_t arm_v7s_iova_to_phys(struct io_pgtable_ops *ops,
763*4882a593Smuzhiyun 					unsigned long iova)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun 	struct arm_v7s_io_pgtable *data = io_pgtable_ops_to_data(ops);
766*4882a593Smuzhiyun 	arm_v7s_iopte *ptep = data->pgd, pte;
767*4882a593Smuzhiyun 	int lvl = 0;
768*4882a593Smuzhiyun 	u32 mask;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	do {
771*4882a593Smuzhiyun 		ptep += ARM_V7S_LVL_IDX(iova, ++lvl, &data->iop.cfg);
772*4882a593Smuzhiyun 		pte = READ_ONCE(*ptep);
773*4882a593Smuzhiyun 		ptep = iopte_deref(pte, lvl, data);
774*4882a593Smuzhiyun 	} while (ARM_V7S_PTE_IS_TABLE(pte, lvl));
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	if (!ARM_V7S_PTE_IS_VALID(pte))
777*4882a593Smuzhiyun 		return 0;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	mask = ARM_V7S_LVL_MASK(lvl);
780*4882a593Smuzhiyun 	if (arm_v7s_pte_is_cont(pte, lvl))
781*4882a593Smuzhiyun 		mask *= ARM_V7S_CONT_PAGES;
782*4882a593Smuzhiyun 	return iopte_to_paddr(pte, lvl, &data->iop.cfg) | (iova & ~mask);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
arm_v7s_alloc_pgtable(struct io_pgtable_cfg * cfg,void * cookie)785*4882a593Smuzhiyun static struct io_pgtable *arm_v7s_alloc_pgtable(struct io_pgtable_cfg *cfg,
786*4882a593Smuzhiyun 						void *cookie)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	struct arm_v7s_io_pgtable *data;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	if (cfg->ias > (arm_v7s_is_mtk_enabled(cfg) ? 34 : ARM_V7S_ADDR_BITS))
791*4882a593Smuzhiyun 		return NULL;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	if (cfg->oas > (arm_v7s_is_mtk_enabled(cfg) ? 35 : ARM_V7S_ADDR_BITS))
794*4882a593Smuzhiyun 		return NULL;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS |
797*4882a593Smuzhiyun 			    IO_PGTABLE_QUIRK_NO_PERMS |
798*4882a593Smuzhiyun 			    IO_PGTABLE_QUIRK_ARM_MTK_EXT |
799*4882a593Smuzhiyun 			    IO_PGTABLE_QUIRK_NON_STRICT))
800*4882a593Smuzhiyun 		return NULL;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	/* If ARM_MTK_4GB is enabled, the NO_PERMS is also expected. */
803*4882a593Smuzhiyun 	if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_MTK_EXT &&
804*4882a593Smuzhiyun 	    !(cfg->quirks & IO_PGTABLE_QUIRK_NO_PERMS))
805*4882a593Smuzhiyun 			return NULL;
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	data = kmalloc(sizeof(*data), GFP_KERNEL);
808*4882a593Smuzhiyun 	if (!data)
809*4882a593Smuzhiyun 		return NULL;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	spin_lock_init(&data->split_lock);
812*4882a593Smuzhiyun 	data->l2_tables = kmem_cache_create("io-pgtable_armv7s_l2",
813*4882a593Smuzhiyun 					    ARM_V7S_TABLE_SIZE(2, cfg),
814*4882a593Smuzhiyun 					    ARM_V7S_TABLE_SIZE(2, cfg),
815*4882a593Smuzhiyun 					    ARM_V7S_TABLE_SLAB_FLAGS, NULL);
816*4882a593Smuzhiyun 	if (!data->l2_tables)
817*4882a593Smuzhiyun 		goto out_free_data;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	data->iop.ops = (struct io_pgtable_ops) {
820*4882a593Smuzhiyun 		.map		= arm_v7s_map,
821*4882a593Smuzhiyun 		.map_pages	= arm_v7s_map_pages,
822*4882a593Smuzhiyun 		.unmap		= arm_v7s_unmap,
823*4882a593Smuzhiyun 		.unmap_pages	= arm_v7s_unmap_pages,
824*4882a593Smuzhiyun 		.iova_to_phys	= arm_v7s_iova_to_phys,
825*4882a593Smuzhiyun 	};
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	/* We have to do this early for __arm_v7s_alloc_table to work... */
828*4882a593Smuzhiyun 	data->iop.cfg = *cfg;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	/*
831*4882a593Smuzhiyun 	 * Unless the IOMMU driver indicates supersection support by
832*4882a593Smuzhiyun 	 * having SZ_16M set in the initial bitmap, they won't be used.
833*4882a593Smuzhiyun 	 */
834*4882a593Smuzhiyun 	cfg->pgsize_bitmap &= SZ_4K | SZ_64K | SZ_1M | SZ_16M;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	/* TCR: T0SZ=0, EAE=0 (if applicable) */
837*4882a593Smuzhiyun 	cfg->arm_v7s_cfg.tcr = 0;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	/*
840*4882a593Smuzhiyun 	 * TEX remap: the indices used map to the closest equivalent types
841*4882a593Smuzhiyun 	 * under the non-TEX-remap interpretation of those attribute bits,
842*4882a593Smuzhiyun 	 * excepting various implementation-defined aspects of shareability.
843*4882a593Smuzhiyun 	 */
844*4882a593Smuzhiyun 	cfg->arm_v7s_cfg.prrr = ARM_V7S_PRRR_TR(1, ARM_V7S_PRRR_TYPE_DEVICE) |
845*4882a593Smuzhiyun 				ARM_V7S_PRRR_TR(4, ARM_V7S_PRRR_TYPE_NORMAL) |
846*4882a593Smuzhiyun 				ARM_V7S_PRRR_TR(7, ARM_V7S_PRRR_TYPE_NORMAL) |
847*4882a593Smuzhiyun 				ARM_V7S_PRRR_DS0 | ARM_V7S_PRRR_DS1 |
848*4882a593Smuzhiyun 				ARM_V7S_PRRR_NS1 | ARM_V7S_PRRR_NOS(7);
849*4882a593Smuzhiyun 	cfg->arm_v7s_cfg.nmrr = ARM_V7S_NMRR_IR(7, ARM_V7S_RGN_WBWA) |
850*4882a593Smuzhiyun 				ARM_V7S_NMRR_OR(7, ARM_V7S_RGN_WBWA);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	/* Looking good; allocate a pgd */
853*4882a593Smuzhiyun 	data->pgd = __arm_v7s_alloc_table(1, GFP_KERNEL, data);
854*4882a593Smuzhiyun 	if (!data->pgd)
855*4882a593Smuzhiyun 		goto out_free_data;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* Ensure the empty pgd is visible before any actual TTBR write */
858*4882a593Smuzhiyun 	wmb();
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	/* TTBR */
861*4882a593Smuzhiyun 	cfg->arm_v7s_cfg.ttbr = virt_to_phys(data->pgd) | ARM_V7S_TTBR_S |
862*4882a593Smuzhiyun 				(cfg->coherent_walk ? (ARM_V7S_TTBR_NOS |
863*4882a593Smuzhiyun 				 ARM_V7S_TTBR_IRGN_ATTR(ARM_V7S_RGN_WBWA) |
864*4882a593Smuzhiyun 				 ARM_V7S_TTBR_ORGN_ATTR(ARM_V7S_RGN_WBWA)) :
865*4882a593Smuzhiyun 				(ARM_V7S_TTBR_IRGN_ATTR(ARM_V7S_RGN_NC) |
866*4882a593Smuzhiyun 				 ARM_V7S_TTBR_ORGN_ATTR(ARM_V7S_RGN_NC)));
867*4882a593Smuzhiyun 	return &data->iop;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun out_free_data:
870*4882a593Smuzhiyun 	kmem_cache_destroy(data->l2_tables);
871*4882a593Smuzhiyun 	kfree(data);
872*4882a593Smuzhiyun 	return NULL;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun struct io_pgtable_init_fns io_pgtable_arm_v7s_init_fns = {
876*4882a593Smuzhiyun 	.alloc	= arm_v7s_alloc_pgtable,
877*4882a593Smuzhiyun 	.free	= arm_v7s_free_pgtable,
878*4882a593Smuzhiyun };
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun #ifdef CONFIG_IOMMU_IO_PGTABLE_ARMV7S_SELFTEST
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun static struct io_pgtable_cfg *cfg_cookie __initdata;
883*4882a593Smuzhiyun 
dummy_tlb_flush_all(void * cookie)884*4882a593Smuzhiyun static void __init dummy_tlb_flush_all(void *cookie)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	WARN_ON(cookie != cfg_cookie);
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
dummy_tlb_flush(unsigned long iova,size_t size,size_t granule,void * cookie)889*4882a593Smuzhiyun static void __init dummy_tlb_flush(unsigned long iova, size_t size,
890*4882a593Smuzhiyun 				   size_t granule, void *cookie)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	WARN_ON(cookie != cfg_cookie);
893*4882a593Smuzhiyun 	WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun 
dummy_tlb_add_page(struct iommu_iotlb_gather * gather,unsigned long iova,size_t granule,void * cookie)896*4882a593Smuzhiyun static void __init dummy_tlb_add_page(struct iommu_iotlb_gather *gather,
897*4882a593Smuzhiyun 				      unsigned long iova, size_t granule,
898*4882a593Smuzhiyun 				      void *cookie)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	dummy_tlb_flush(iova, granule, granule, cookie);
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun static const struct iommu_flush_ops dummy_tlb_ops __initconst = {
904*4882a593Smuzhiyun 	.tlb_flush_all	= dummy_tlb_flush_all,
905*4882a593Smuzhiyun 	.tlb_flush_walk	= dummy_tlb_flush,
906*4882a593Smuzhiyun 	.tlb_add_page	= dummy_tlb_add_page,
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun #define __FAIL(ops)	({				\
910*4882a593Smuzhiyun 		WARN(1, "selftest: test failed\n");	\
911*4882a593Smuzhiyun 		selftest_running = false;		\
912*4882a593Smuzhiyun 		-EFAULT;				\
913*4882a593Smuzhiyun })
914*4882a593Smuzhiyun 
arm_v7s_do_selftests(void)915*4882a593Smuzhiyun static int __init arm_v7s_do_selftests(void)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	struct io_pgtable_ops *ops;
918*4882a593Smuzhiyun 	struct io_pgtable_cfg cfg = {
919*4882a593Smuzhiyun 		.tlb = &dummy_tlb_ops,
920*4882a593Smuzhiyun 		.oas = 32,
921*4882a593Smuzhiyun 		.ias = 32,
922*4882a593Smuzhiyun 		.coherent_walk = true,
923*4882a593Smuzhiyun 		.quirks = IO_PGTABLE_QUIRK_ARM_NS,
924*4882a593Smuzhiyun 		.pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M,
925*4882a593Smuzhiyun 	};
926*4882a593Smuzhiyun 	unsigned int iova, size, iova_start;
927*4882a593Smuzhiyun 	unsigned int i, loopnr = 0;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	selftest_running = true;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	cfg_cookie = &cfg;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	ops = alloc_io_pgtable_ops(ARM_V7S, &cfg, &cfg);
934*4882a593Smuzhiyun 	if (!ops) {
935*4882a593Smuzhiyun 		pr_err("selftest: failed to allocate io pgtable ops\n");
936*4882a593Smuzhiyun 		return -EINVAL;
937*4882a593Smuzhiyun 	}
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/*
940*4882a593Smuzhiyun 	 * Initial sanity checks.
941*4882a593Smuzhiyun 	 * Empty page tables shouldn't provide any translations.
942*4882a593Smuzhiyun 	 */
943*4882a593Smuzhiyun 	if (ops->iova_to_phys(ops, 42))
944*4882a593Smuzhiyun 		return __FAIL(ops);
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	if (ops->iova_to_phys(ops, SZ_1G + 42))
947*4882a593Smuzhiyun 		return __FAIL(ops);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	if (ops->iova_to_phys(ops, SZ_2G + 42))
950*4882a593Smuzhiyun 		return __FAIL(ops);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	/*
953*4882a593Smuzhiyun 	 * Distinct mappings of different granule sizes.
954*4882a593Smuzhiyun 	 */
955*4882a593Smuzhiyun 	iova = 0;
956*4882a593Smuzhiyun 	for_each_set_bit(i, &cfg.pgsize_bitmap, BITS_PER_LONG) {
957*4882a593Smuzhiyun 		size = 1UL << i;
958*4882a593Smuzhiyun 		if (ops->map(ops, iova, iova, size, IOMMU_READ |
959*4882a593Smuzhiyun 						    IOMMU_WRITE |
960*4882a593Smuzhiyun 						    IOMMU_NOEXEC |
961*4882a593Smuzhiyun 						    IOMMU_CACHE, GFP_KERNEL))
962*4882a593Smuzhiyun 			return __FAIL(ops);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 		/* Overlapping mappings */
965*4882a593Smuzhiyun 		if (!ops->map(ops, iova, iova + size, size,
966*4882a593Smuzhiyun 			      IOMMU_READ | IOMMU_NOEXEC, GFP_KERNEL))
967*4882a593Smuzhiyun 			return __FAIL(ops);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 		if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
970*4882a593Smuzhiyun 			return __FAIL(ops);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 		iova += SZ_16M;
973*4882a593Smuzhiyun 		loopnr++;
974*4882a593Smuzhiyun 	}
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	/* Partial unmap */
977*4882a593Smuzhiyun 	i = 1;
978*4882a593Smuzhiyun 	size = 1UL << __ffs(cfg.pgsize_bitmap);
979*4882a593Smuzhiyun 	while (i < loopnr) {
980*4882a593Smuzhiyun 		iova_start = i * SZ_16M;
981*4882a593Smuzhiyun 		if (ops->unmap(ops, iova_start + size, size, NULL) != size)
982*4882a593Smuzhiyun 			return __FAIL(ops);
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 		/* Remap of partial unmap */
985*4882a593Smuzhiyun 		if (ops->map(ops, iova_start + size, size, size, IOMMU_READ, GFP_KERNEL))
986*4882a593Smuzhiyun 			return __FAIL(ops);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 		if (ops->iova_to_phys(ops, iova_start + size + 42)
989*4882a593Smuzhiyun 		    != (size + 42))
990*4882a593Smuzhiyun 			return __FAIL(ops);
991*4882a593Smuzhiyun 		i++;
992*4882a593Smuzhiyun 	}
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	/* Full unmap */
995*4882a593Smuzhiyun 	iova = 0;
996*4882a593Smuzhiyun 	for_each_set_bit(i, &cfg.pgsize_bitmap, BITS_PER_LONG) {
997*4882a593Smuzhiyun 		size = 1UL << i;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 		if (ops->unmap(ops, iova, size, NULL) != size)
1000*4882a593Smuzhiyun 			return __FAIL(ops);
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 		if (ops->iova_to_phys(ops, iova + 42))
1003*4882a593Smuzhiyun 			return __FAIL(ops);
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 		/* Remap full block */
1006*4882a593Smuzhiyun 		if (ops->map(ops, iova, iova, size, IOMMU_WRITE, GFP_KERNEL))
1007*4882a593Smuzhiyun 			return __FAIL(ops);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 		if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
1010*4882a593Smuzhiyun 			return __FAIL(ops);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 		iova += SZ_16M;
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	free_io_pgtable_ops(ops);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	selftest_running = false;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	pr_info("self test ok\n");
1020*4882a593Smuzhiyun 	return 0;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun subsys_initcall(arm_v7s_do_selftests);
1023*4882a593Smuzhiyun #endif
1024