1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun #define pr_fmt(fmt) "DMAR-IR: " fmt
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/interrupt.h>
6*4882a593Smuzhiyun #include <linux/dmar.h>
7*4882a593Smuzhiyun #include <linux/spinlock.h>
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/jiffies.h>
10*4882a593Smuzhiyun #include <linux/hpet.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <linux/intel-iommu.h>
14*4882a593Smuzhiyun #include <linux/acpi.h>
15*4882a593Smuzhiyun #include <linux/irqdomain.h>
16*4882a593Smuzhiyun #include <linux/crash_dump.h>
17*4882a593Smuzhiyun #include <asm/io_apic.h>
18*4882a593Smuzhiyun #include <asm/apic.h>
19*4882a593Smuzhiyun #include <asm/smp.h>
20*4882a593Smuzhiyun #include <asm/cpu.h>
21*4882a593Smuzhiyun #include <asm/irq_remapping.h>
22*4882a593Smuzhiyun #include <asm/pci-direct.h>
23*4882a593Smuzhiyun #include <asm/msidef.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "../irq_remapping.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun enum irq_mode {
28*4882a593Smuzhiyun IRQ_REMAPPING,
29*4882a593Smuzhiyun IRQ_POSTING,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct ioapic_scope {
33*4882a593Smuzhiyun struct intel_iommu *iommu;
34*4882a593Smuzhiyun unsigned int id;
35*4882a593Smuzhiyun unsigned int bus; /* PCI bus number */
36*4882a593Smuzhiyun unsigned int devfn; /* PCI devfn number */
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct hpet_scope {
40*4882a593Smuzhiyun struct intel_iommu *iommu;
41*4882a593Smuzhiyun u8 id;
42*4882a593Smuzhiyun unsigned int bus;
43*4882a593Smuzhiyun unsigned int devfn;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct irq_2_iommu {
47*4882a593Smuzhiyun struct intel_iommu *iommu;
48*4882a593Smuzhiyun u16 irte_index;
49*4882a593Smuzhiyun u16 sub_handle;
50*4882a593Smuzhiyun u8 irte_mask;
51*4882a593Smuzhiyun enum irq_mode mode;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct intel_ir_data {
55*4882a593Smuzhiyun struct irq_2_iommu irq_2_iommu;
56*4882a593Smuzhiyun struct irte irte_entry;
57*4882a593Smuzhiyun union {
58*4882a593Smuzhiyun struct msi_msg msi_entry;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define IR_X2APIC_MODE(mode) (mode ? (1 << 11) : 0)
63*4882a593Smuzhiyun #define IRTE_DEST(dest) ((eim_mode) ? dest : dest << 8)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static int __read_mostly eim_mode;
66*4882a593Smuzhiyun static struct ioapic_scope ir_ioapic[MAX_IO_APICS];
67*4882a593Smuzhiyun static struct hpet_scope ir_hpet[MAX_HPET_TBS];
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun * Lock ordering:
71*4882a593Smuzhiyun * ->dmar_global_lock
72*4882a593Smuzhiyun * ->irq_2_ir_lock
73*4882a593Smuzhiyun * ->qi->q_lock
74*4882a593Smuzhiyun * ->iommu->register_lock
75*4882a593Smuzhiyun * Note:
76*4882a593Smuzhiyun * intel_irq_remap_ops.{supported,prepare,enable,disable,reenable} are called
77*4882a593Smuzhiyun * in single-threaded environment with interrupt disabled, so no need to tabke
78*4882a593Smuzhiyun * the dmar_global_lock.
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun DEFINE_RAW_SPINLOCK(irq_2_ir_lock);
81*4882a593Smuzhiyun static const struct irq_domain_ops intel_ir_domain_ops;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static void iommu_disable_irq_remapping(struct intel_iommu *iommu);
84*4882a593Smuzhiyun static int __init parse_ioapics_under_ir(void);
85*4882a593Smuzhiyun
ir_pre_enabled(struct intel_iommu * iommu)86*4882a593Smuzhiyun static bool ir_pre_enabled(struct intel_iommu *iommu)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun return (iommu->flags & VTD_FLAG_IRQ_REMAP_PRE_ENABLED);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
clear_ir_pre_enabled(struct intel_iommu * iommu)91*4882a593Smuzhiyun static void clear_ir_pre_enabled(struct intel_iommu *iommu)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun iommu->flags &= ~VTD_FLAG_IRQ_REMAP_PRE_ENABLED;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
init_ir_status(struct intel_iommu * iommu)96*4882a593Smuzhiyun static void init_ir_status(struct intel_iommu *iommu)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun u32 gsts;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun gsts = readl(iommu->reg + DMAR_GSTS_REG);
101*4882a593Smuzhiyun if (gsts & DMA_GSTS_IRES)
102*4882a593Smuzhiyun iommu->flags |= VTD_FLAG_IRQ_REMAP_PRE_ENABLED;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
alloc_irte(struct intel_iommu * iommu,struct irq_2_iommu * irq_iommu,u16 count)105*4882a593Smuzhiyun static int alloc_irte(struct intel_iommu *iommu,
106*4882a593Smuzhiyun struct irq_2_iommu *irq_iommu, u16 count)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun struct ir_table *table = iommu->ir_table;
109*4882a593Smuzhiyun unsigned int mask = 0;
110*4882a593Smuzhiyun unsigned long flags;
111*4882a593Smuzhiyun int index;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (!count || !irq_iommu)
114*4882a593Smuzhiyun return -1;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (count > 1) {
117*4882a593Smuzhiyun count = __roundup_pow_of_two(count);
118*4882a593Smuzhiyun mask = ilog2(count);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (mask > ecap_max_handle_mask(iommu->ecap)) {
122*4882a593Smuzhiyun pr_err("Requested mask %x exceeds the max invalidation handle"
123*4882a593Smuzhiyun " mask value %Lx\n", mask,
124*4882a593Smuzhiyun ecap_max_handle_mask(iommu->ecap));
125*4882a593Smuzhiyun return -1;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
129*4882a593Smuzhiyun index = bitmap_find_free_region(table->bitmap,
130*4882a593Smuzhiyun INTR_REMAP_TABLE_ENTRIES, mask);
131*4882a593Smuzhiyun if (index < 0) {
132*4882a593Smuzhiyun pr_warn("IR%d: can't allocate an IRTE\n", iommu->seq_id);
133*4882a593Smuzhiyun } else {
134*4882a593Smuzhiyun irq_iommu->iommu = iommu;
135*4882a593Smuzhiyun irq_iommu->irte_index = index;
136*4882a593Smuzhiyun irq_iommu->sub_handle = 0;
137*4882a593Smuzhiyun irq_iommu->irte_mask = mask;
138*4882a593Smuzhiyun irq_iommu->mode = IRQ_REMAPPING;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun return index;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
qi_flush_iec(struct intel_iommu * iommu,int index,int mask)145*4882a593Smuzhiyun static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct qi_desc desc;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun desc.qw0 = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask)
150*4882a593Smuzhiyun | QI_IEC_SELECTIVE;
151*4882a593Smuzhiyun desc.qw1 = 0;
152*4882a593Smuzhiyun desc.qw2 = 0;
153*4882a593Smuzhiyun desc.qw3 = 0;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return qi_submit_sync(iommu, &desc, 1, 0);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
modify_irte(struct irq_2_iommu * irq_iommu,struct irte * irte_modified)158*4882a593Smuzhiyun static int modify_irte(struct irq_2_iommu *irq_iommu,
159*4882a593Smuzhiyun struct irte *irte_modified)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct intel_iommu *iommu;
162*4882a593Smuzhiyun unsigned long flags;
163*4882a593Smuzhiyun struct irte *irte;
164*4882a593Smuzhiyun int rc, index;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (!irq_iommu)
167*4882a593Smuzhiyun return -1;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun iommu = irq_iommu->iommu;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun index = irq_iommu->irte_index + irq_iommu->sub_handle;
174*4882a593Smuzhiyun irte = &iommu->ir_table->base[index];
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #if defined(CONFIG_HAVE_CMPXCHG_DOUBLE)
177*4882a593Smuzhiyun if ((irte->pst == 1) || (irte_modified->pst == 1)) {
178*4882a593Smuzhiyun bool ret;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun ret = cmpxchg_double(&irte->low, &irte->high,
181*4882a593Smuzhiyun irte->low, irte->high,
182*4882a593Smuzhiyun irte_modified->low, irte_modified->high);
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * We use cmpxchg16 to atomically update the 128-bit IRTE,
185*4882a593Smuzhiyun * and it cannot be updated by the hardware or other processors
186*4882a593Smuzhiyun * behind us, so the return value of cmpxchg16 should be the
187*4882a593Smuzhiyun * same as the old value.
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun WARN_ON(!ret);
190*4882a593Smuzhiyun } else
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun set_64bit(&irte->low, irte_modified->low);
194*4882a593Smuzhiyun set_64bit(&irte->high, irte_modified->high);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun __iommu_flush_cache(iommu, irte, sizeof(*irte));
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun rc = qi_flush_iec(iommu, index, 0);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Update iommu mode according to the IRTE mode */
201*4882a593Smuzhiyun irq_iommu->mode = irte->pst ? IRQ_POSTING : IRQ_REMAPPING;
202*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return rc;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
map_hpet_to_ir(u8 hpet_id)207*4882a593Smuzhiyun static struct irq_domain *map_hpet_to_ir(u8 hpet_id)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun int i;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun for (i = 0; i < MAX_HPET_TBS; i++) {
212*4882a593Smuzhiyun if (ir_hpet[i].id == hpet_id && ir_hpet[i].iommu)
213*4882a593Smuzhiyun return ir_hpet[i].iommu->ir_domain;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun return NULL;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
map_ioapic_to_iommu(int apic)218*4882a593Smuzhiyun static struct intel_iommu *map_ioapic_to_iommu(int apic)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun int i;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun for (i = 0; i < MAX_IO_APICS; i++) {
223*4882a593Smuzhiyun if (ir_ioapic[i].id == apic && ir_ioapic[i].iommu)
224*4882a593Smuzhiyun return ir_ioapic[i].iommu;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun return NULL;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
map_ioapic_to_ir(int apic)229*4882a593Smuzhiyun static struct irq_domain *map_ioapic_to_ir(int apic)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun struct intel_iommu *iommu = map_ioapic_to_iommu(apic);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return iommu ? iommu->ir_domain : NULL;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
map_dev_to_ir(struct pci_dev * dev)236*4882a593Smuzhiyun static struct irq_domain *map_dev_to_ir(struct pci_dev *dev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun struct dmar_drhd_unit *drhd = dmar_find_matched_drhd_unit(dev);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return drhd ? drhd->iommu->ir_msi_domain : NULL;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
clear_entries(struct irq_2_iommu * irq_iommu)243*4882a593Smuzhiyun static int clear_entries(struct irq_2_iommu *irq_iommu)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct irte *start, *entry, *end;
246*4882a593Smuzhiyun struct intel_iommu *iommu;
247*4882a593Smuzhiyun int index;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (irq_iommu->sub_handle)
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun iommu = irq_iommu->iommu;
253*4882a593Smuzhiyun index = irq_iommu->irte_index;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun start = iommu->ir_table->base + index;
256*4882a593Smuzhiyun end = start + (1 << irq_iommu->irte_mask);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun for (entry = start; entry < end; entry++) {
259*4882a593Smuzhiyun set_64bit(&entry->low, 0);
260*4882a593Smuzhiyun set_64bit(&entry->high, 0);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun bitmap_release_region(iommu->ir_table->bitmap, index,
263*4882a593Smuzhiyun irq_iommu->irte_mask);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun return qi_flush_iec(iommu, index, irq_iommu->irte_mask);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /*
269*4882a593Smuzhiyun * source validation type
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun #define SVT_NO_VERIFY 0x0 /* no verification is required */
272*4882a593Smuzhiyun #define SVT_VERIFY_SID_SQ 0x1 /* verify using SID and SQ fields */
273*4882a593Smuzhiyun #define SVT_VERIFY_BUS 0x2 /* verify bus of request-id */
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun * source-id qualifier
277*4882a593Smuzhiyun */
278*4882a593Smuzhiyun #define SQ_ALL_16 0x0 /* verify all 16 bits of request-id */
279*4882a593Smuzhiyun #define SQ_13_IGNORE_1 0x1 /* verify most significant 13 bits, ignore
280*4882a593Smuzhiyun * the third least significant bit
281*4882a593Smuzhiyun */
282*4882a593Smuzhiyun #define SQ_13_IGNORE_2 0x2 /* verify most significant 13 bits, ignore
283*4882a593Smuzhiyun * the second and third least significant bits
284*4882a593Smuzhiyun */
285*4882a593Smuzhiyun #define SQ_13_IGNORE_3 0x3 /* verify most significant 13 bits, ignore
286*4882a593Smuzhiyun * the least three significant bits
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /*
290*4882a593Smuzhiyun * set SVT, SQ and SID fields of irte to verify
291*4882a593Smuzhiyun * source ids of interrupt requests
292*4882a593Smuzhiyun */
set_irte_sid(struct irte * irte,unsigned int svt,unsigned int sq,unsigned int sid)293*4882a593Smuzhiyun static void set_irte_sid(struct irte *irte, unsigned int svt,
294*4882a593Smuzhiyun unsigned int sq, unsigned int sid)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun if (disable_sourceid_checking)
297*4882a593Smuzhiyun svt = SVT_NO_VERIFY;
298*4882a593Smuzhiyun irte->svt = svt;
299*4882a593Smuzhiyun irte->sq = sq;
300*4882a593Smuzhiyun irte->sid = sid;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun * Set an IRTE to match only the bus number. Interrupt requests that reference
305*4882a593Smuzhiyun * this IRTE must have a requester-id whose bus number is between or equal
306*4882a593Smuzhiyun * to the start_bus and end_bus arguments.
307*4882a593Smuzhiyun */
set_irte_verify_bus(struct irte * irte,unsigned int start_bus,unsigned int end_bus)308*4882a593Smuzhiyun static void set_irte_verify_bus(struct irte *irte, unsigned int start_bus,
309*4882a593Smuzhiyun unsigned int end_bus)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun set_irte_sid(irte, SVT_VERIFY_BUS, SQ_ALL_16,
312*4882a593Smuzhiyun (start_bus << 8) | end_bus);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
set_ioapic_sid(struct irte * irte,int apic)315*4882a593Smuzhiyun static int set_ioapic_sid(struct irte *irte, int apic)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun int i;
318*4882a593Smuzhiyun u16 sid = 0;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (!irte)
321*4882a593Smuzhiyun return -1;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun down_read(&dmar_global_lock);
324*4882a593Smuzhiyun for (i = 0; i < MAX_IO_APICS; i++) {
325*4882a593Smuzhiyun if (ir_ioapic[i].iommu && ir_ioapic[i].id == apic) {
326*4882a593Smuzhiyun sid = (ir_ioapic[i].bus << 8) | ir_ioapic[i].devfn;
327*4882a593Smuzhiyun break;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun up_read(&dmar_global_lock);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (sid == 0) {
333*4882a593Smuzhiyun pr_warn("Failed to set source-id of IOAPIC (%d)\n", apic);
334*4882a593Smuzhiyun return -1;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, sid);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return 0;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
set_hpet_sid(struct irte * irte,u8 id)342*4882a593Smuzhiyun static int set_hpet_sid(struct irte *irte, u8 id)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun int i;
345*4882a593Smuzhiyun u16 sid = 0;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (!irte)
348*4882a593Smuzhiyun return -1;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun down_read(&dmar_global_lock);
351*4882a593Smuzhiyun for (i = 0; i < MAX_HPET_TBS; i++) {
352*4882a593Smuzhiyun if (ir_hpet[i].iommu && ir_hpet[i].id == id) {
353*4882a593Smuzhiyun sid = (ir_hpet[i].bus << 8) | ir_hpet[i].devfn;
354*4882a593Smuzhiyun break;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun up_read(&dmar_global_lock);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (sid == 0) {
360*4882a593Smuzhiyun pr_warn("Failed to set source-id of HPET block (%d)\n", id);
361*4882a593Smuzhiyun return -1;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /*
365*4882a593Smuzhiyun * Should really use SQ_ALL_16. Some platforms are broken.
366*4882a593Smuzhiyun * While we figure out the right quirks for these broken platforms, use
367*4882a593Smuzhiyun * SQ_13_IGNORE_3 for now.
368*4882a593Smuzhiyun */
369*4882a593Smuzhiyun set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_13_IGNORE_3, sid);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return 0;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun struct set_msi_sid_data {
375*4882a593Smuzhiyun struct pci_dev *pdev;
376*4882a593Smuzhiyun u16 alias;
377*4882a593Smuzhiyun int count;
378*4882a593Smuzhiyun int busmatch_count;
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun
set_msi_sid_cb(struct pci_dev * pdev,u16 alias,void * opaque)381*4882a593Smuzhiyun static int set_msi_sid_cb(struct pci_dev *pdev, u16 alias, void *opaque)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun struct set_msi_sid_data *data = opaque;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (data->count == 0 || PCI_BUS_NUM(alias) == PCI_BUS_NUM(data->alias))
386*4882a593Smuzhiyun data->busmatch_count++;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun data->pdev = pdev;
389*4882a593Smuzhiyun data->alias = alias;
390*4882a593Smuzhiyun data->count++;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
set_msi_sid(struct irte * irte,struct pci_dev * dev)395*4882a593Smuzhiyun static int set_msi_sid(struct irte *irte, struct pci_dev *dev)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun struct set_msi_sid_data data;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (!irte || !dev)
400*4882a593Smuzhiyun return -1;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun data.count = 0;
403*4882a593Smuzhiyun data.busmatch_count = 0;
404*4882a593Smuzhiyun pci_for_each_dma_alias(dev, set_msi_sid_cb, &data);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /*
407*4882a593Smuzhiyun * DMA alias provides us with a PCI device and alias. The only case
408*4882a593Smuzhiyun * where the it will return an alias on a different bus than the
409*4882a593Smuzhiyun * device is the case of a PCIe-to-PCI bridge, where the alias is for
410*4882a593Smuzhiyun * the subordinate bus. In this case we can only verify the bus.
411*4882a593Smuzhiyun *
412*4882a593Smuzhiyun * If there are multiple aliases, all with the same bus number,
413*4882a593Smuzhiyun * then all we can do is verify the bus. This is typical in NTB
414*4882a593Smuzhiyun * hardware which use proxy IDs where the device will generate traffic
415*4882a593Smuzhiyun * from multiple devfn numbers on the same bus.
416*4882a593Smuzhiyun *
417*4882a593Smuzhiyun * If the alias device is on a different bus than our source device
418*4882a593Smuzhiyun * then we have a topology based alias, use it.
419*4882a593Smuzhiyun *
420*4882a593Smuzhiyun * Otherwise, the alias is for a device DMA quirk and we cannot
421*4882a593Smuzhiyun * assume that MSI uses the same requester ID. Therefore use the
422*4882a593Smuzhiyun * original device.
423*4882a593Smuzhiyun */
424*4882a593Smuzhiyun if (PCI_BUS_NUM(data.alias) != data.pdev->bus->number)
425*4882a593Smuzhiyun set_irte_verify_bus(irte, PCI_BUS_NUM(data.alias),
426*4882a593Smuzhiyun dev->bus->number);
427*4882a593Smuzhiyun else if (data.count >= 2 && data.busmatch_count == data.count)
428*4882a593Smuzhiyun set_irte_verify_bus(irte, dev->bus->number, dev->bus->number);
429*4882a593Smuzhiyun else if (data.pdev->bus->number != dev->bus->number)
430*4882a593Smuzhiyun set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, data.alias);
431*4882a593Smuzhiyun else
432*4882a593Smuzhiyun set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16,
433*4882a593Smuzhiyun pci_dev_id(dev));
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun return 0;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
iommu_load_old_irte(struct intel_iommu * iommu)438*4882a593Smuzhiyun static int iommu_load_old_irte(struct intel_iommu *iommu)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct irte *old_ir_table;
441*4882a593Smuzhiyun phys_addr_t irt_phys;
442*4882a593Smuzhiyun unsigned int i;
443*4882a593Smuzhiyun size_t size;
444*4882a593Smuzhiyun u64 irta;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /* Check whether the old ir-table has the same size as ours */
447*4882a593Smuzhiyun irta = dmar_readq(iommu->reg + DMAR_IRTA_REG);
448*4882a593Smuzhiyun if ((irta & INTR_REMAP_TABLE_REG_SIZE_MASK)
449*4882a593Smuzhiyun != INTR_REMAP_TABLE_REG_SIZE)
450*4882a593Smuzhiyun return -EINVAL;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun irt_phys = irta & VTD_PAGE_MASK;
453*4882a593Smuzhiyun size = INTR_REMAP_TABLE_ENTRIES*sizeof(struct irte);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* Map the old IR table */
456*4882a593Smuzhiyun old_ir_table = memremap(irt_phys, size, MEMREMAP_WB);
457*4882a593Smuzhiyun if (!old_ir_table)
458*4882a593Smuzhiyun return -ENOMEM;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* Copy data over */
461*4882a593Smuzhiyun memcpy(iommu->ir_table->base, old_ir_table, size);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun __iommu_flush_cache(iommu, iommu->ir_table->base, size);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /*
466*4882a593Smuzhiyun * Now check the table for used entries and mark those as
467*4882a593Smuzhiyun * allocated in the bitmap
468*4882a593Smuzhiyun */
469*4882a593Smuzhiyun for (i = 0; i < INTR_REMAP_TABLE_ENTRIES; i++) {
470*4882a593Smuzhiyun if (iommu->ir_table->base[i].present)
471*4882a593Smuzhiyun bitmap_set(iommu->ir_table->bitmap, i, 1);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun memunmap(old_ir_table);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun
iommu_set_irq_remapping(struct intel_iommu * iommu,int mode)480*4882a593Smuzhiyun static void iommu_set_irq_remapping(struct intel_iommu *iommu, int mode)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun unsigned long flags;
483*4882a593Smuzhiyun u64 addr;
484*4882a593Smuzhiyun u32 sts;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun addr = virt_to_phys((void *)iommu->ir_table->base);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun raw_spin_lock_irqsave(&iommu->register_lock, flags);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun dmar_writeq(iommu->reg + DMAR_IRTA_REG,
491*4882a593Smuzhiyun (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* Set interrupt-remapping table pointer */
494*4882a593Smuzhiyun writel(iommu->gcmd | DMA_GCMD_SIRTP, iommu->reg + DMAR_GCMD_REG);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
497*4882a593Smuzhiyun readl, (sts & DMA_GSTS_IRTPS), sts);
498*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /*
501*4882a593Smuzhiyun * Global invalidation of interrupt entry cache to make sure the
502*4882a593Smuzhiyun * hardware uses the new irq remapping table.
503*4882a593Smuzhiyun */
504*4882a593Smuzhiyun qi_global_iec(iommu);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
iommu_enable_irq_remapping(struct intel_iommu * iommu)507*4882a593Smuzhiyun static void iommu_enable_irq_remapping(struct intel_iommu *iommu)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun unsigned long flags;
510*4882a593Smuzhiyun u32 sts;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun raw_spin_lock_irqsave(&iommu->register_lock, flags);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* Enable interrupt-remapping */
515*4882a593Smuzhiyun iommu->gcmd |= DMA_GCMD_IRE;
516*4882a593Smuzhiyun writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
517*4882a593Smuzhiyun IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
518*4882a593Smuzhiyun readl, (sts & DMA_GSTS_IRES), sts);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* Block compatibility-format MSIs */
521*4882a593Smuzhiyun if (sts & DMA_GSTS_CFIS) {
522*4882a593Smuzhiyun iommu->gcmd &= ~DMA_GCMD_CFI;
523*4882a593Smuzhiyun writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
524*4882a593Smuzhiyun IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
525*4882a593Smuzhiyun readl, !(sts & DMA_GSTS_CFIS), sts);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /*
529*4882a593Smuzhiyun * With CFI clear in the Global Command register, we should be
530*4882a593Smuzhiyun * protected from dangerous (i.e. compatibility) interrupts
531*4882a593Smuzhiyun * regardless of x2apic status. Check just to be sure.
532*4882a593Smuzhiyun */
533*4882a593Smuzhiyun if (sts & DMA_GSTS_CFIS)
534*4882a593Smuzhiyun WARN(1, KERN_WARNING
535*4882a593Smuzhiyun "Compatibility-format IRQs enabled despite intr remapping;\n"
536*4882a593Smuzhiyun "you are vulnerable to IRQ injection.\n");
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
intel_setup_irq_remapping(struct intel_iommu * iommu)541*4882a593Smuzhiyun static int intel_setup_irq_remapping(struct intel_iommu *iommu)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct ir_table *ir_table;
544*4882a593Smuzhiyun struct fwnode_handle *fn;
545*4882a593Smuzhiyun unsigned long *bitmap;
546*4882a593Smuzhiyun struct page *pages;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun if (iommu->ir_table)
549*4882a593Smuzhiyun return 0;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun ir_table = kzalloc(sizeof(struct ir_table), GFP_KERNEL);
552*4882a593Smuzhiyun if (!ir_table)
553*4882a593Smuzhiyun return -ENOMEM;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun pages = alloc_pages_node(iommu->node, GFP_KERNEL | __GFP_ZERO,
556*4882a593Smuzhiyun INTR_REMAP_PAGE_ORDER);
557*4882a593Smuzhiyun if (!pages) {
558*4882a593Smuzhiyun pr_err("IR%d: failed to allocate pages of order %d\n",
559*4882a593Smuzhiyun iommu->seq_id, INTR_REMAP_PAGE_ORDER);
560*4882a593Smuzhiyun goto out_free_table;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun bitmap = bitmap_zalloc(INTR_REMAP_TABLE_ENTRIES, GFP_ATOMIC);
564*4882a593Smuzhiyun if (bitmap == NULL) {
565*4882a593Smuzhiyun pr_err("IR%d: failed to allocate bitmap\n", iommu->seq_id);
566*4882a593Smuzhiyun goto out_free_pages;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun fn = irq_domain_alloc_named_id_fwnode("INTEL-IR", iommu->seq_id);
570*4882a593Smuzhiyun if (!fn)
571*4882a593Smuzhiyun goto out_free_bitmap;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun iommu->ir_domain =
574*4882a593Smuzhiyun irq_domain_create_hierarchy(arch_get_ir_parent_domain(),
575*4882a593Smuzhiyun 0, INTR_REMAP_TABLE_ENTRIES,
576*4882a593Smuzhiyun fn, &intel_ir_domain_ops,
577*4882a593Smuzhiyun iommu);
578*4882a593Smuzhiyun if (!iommu->ir_domain) {
579*4882a593Smuzhiyun pr_err("IR%d: failed to allocate irqdomain\n", iommu->seq_id);
580*4882a593Smuzhiyun goto out_free_fwnode;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun iommu->ir_msi_domain =
583*4882a593Smuzhiyun arch_create_remap_msi_irq_domain(iommu->ir_domain,
584*4882a593Smuzhiyun "INTEL-IR-MSI",
585*4882a593Smuzhiyun iommu->seq_id);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun ir_table->base = page_address(pages);
588*4882a593Smuzhiyun ir_table->bitmap = bitmap;
589*4882a593Smuzhiyun iommu->ir_table = ir_table;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /*
592*4882a593Smuzhiyun * If the queued invalidation is already initialized,
593*4882a593Smuzhiyun * shouldn't disable it.
594*4882a593Smuzhiyun */
595*4882a593Smuzhiyun if (!iommu->qi) {
596*4882a593Smuzhiyun /*
597*4882a593Smuzhiyun * Clear previous faults.
598*4882a593Smuzhiyun */
599*4882a593Smuzhiyun dmar_fault(-1, iommu);
600*4882a593Smuzhiyun dmar_disable_qi(iommu);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (dmar_enable_qi(iommu)) {
603*4882a593Smuzhiyun pr_err("Failed to enable queued invalidation\n");
604*4882a593Smuzhiyun goto out_free_ir_domain;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun init_ir_status(iommu);
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun if (ir_pre_enabled(iommu)) {
611*4882a593Smuzhiyun if (!is_kdump_kernel()) {
612*4882a593Smuzhiyun pr_warn("IRQ remapping was enabled on %s but we are not in kdump mode\n",
613*4882a593Smuzhiyun iommu->name);
614*4882a593Smuzhiyun clear_ir_pre_enabled(iommu);
615*4882a593Smuzhiyun iommu_disable_irq_remapping(iommu);
616*4882a593Smuzhiyun } else if (iommu_load_old_irte(iommu))
617*4882a593Smuzhiyun pr_err("Failed to copy IR table for %s from previous kernel\n",
618*4882a593Smuzhiyun iommu->name);
619*4882a593Smuzhiyun else
620*4882a593Smuzhiyun pr_info("Copied IR table for %s from previous kernel\n",
621*4882a593Smuzhiyun iommu->name);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun iommu_set_irq_remapping(iommu, eim_mode);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun return 0;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun out_free_ir_domain:
629*4882a593Smuzhiyun if (iommu->ir_msi_domain)
630*4882a593Smuzhiyun irq_domain_remove(iommu->ir_msi_domain);
631*4882a593Smuzhiyun iommu->ir_msi_domain = NULL;
632*4882a593Smuzhiyun irq_domain_remove(iommu->ir_domain);
633*4882a593Smuzhiyun iommu->ir_domain = NULL;
634*4882a593Smuzhiyun out_free_fwnode:
635*4882a593Smuzhiyun irq_domain_free_fwnode(fn);
636*4882a593Smuzhiyun out_free_bitmap:
637*4882a593Smuzhiyun bitmap_free(bitmap);
638*4882a593Smuzhiyun out_free_pages:
639*4882a593Smuzhiyun __free_pages(pages, INTR_REMAP_PAGE_ORDER);
640*4882a593Smuzhiyun out_free_table:
641*4882a593Smuzhiyun kfree(ir_table);
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun iommu->ir_table = NULL;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun return -ENOMEM;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
intel_teardown_irq_remapping(struct intel_iommu * iommu)648*4882a593Smuzhiyun static void intel_teardown_irq_remapping(struct intel_iommu *iommu)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct fwnode_handle *fn;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (iommu && iommu->ir_table) {
653*4882a593Smuzhiyun if (iommu->ir_msi_domain) {
654*4882a593Smuzhiyun fn = iommu->ir_msi_domain->fwnode;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun irq_domain_remove(iommu->ir_msi_domain);
657*4882a593Smuzhiyun irq_domain_free_fwnode(fn);
658*4882a593Smuzhiyun iommu->ir_msi_domain = NULL;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun if (iommu->ir_domain) {
661*4882a593Smuzhiyun fn = iommu->ir_domain->fwnode;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun irq_domain_remove(iommu->ir_domain);
664*4882a593Smuzhiyun irq_domain_free_fwnode(fn);
665*4882a593Smuzhiyun iommu->ir_domain = NULL;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun free_pages((unsigned long)iommu->ir_table->base,
668*4882a593Smuzhiyun INTR_REMAP_PAGE_ORDER);
669*4882a593Smuzhiyun bitmap_free(iommu->ir_table->bitmap);
670*4882a593Smuzhiyun kfree(iommu->ir_table);
671*4882a593Smuzhiyun iommu->ir_table = NULL;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /*
676*4882a593Smuzhiyun * Disable Interrupt Remapping.
677*4882a593Smuzhiyun */
iommu_disable_irq_remapping(struct intel_iommu * iommu)678*4882a593Smuzhiyun static void iommu_disable_irq_remapping(struct intel_iommu *iommu)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun unsigned long flags;
681*4882a593Smuzhiyun u32 sts;
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (!ecap_ir_support(iommu->ecap))
684*4882a593Smuzhiyun return;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /*
687*4882a593Smuzhiyun * global invalidation of interrupt entry cache before disabling
688*4882a593Smuzhiyun * interrupt-remapping.
689*4882a593Smuzhiyun */
690*4882a593Smuzhiyun qi_global_iec(iommu);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun raw_spin_lock_irqsave(&iommu->register_lock, flags);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun sts = readl(iommu->reg + DMAR_GSTS_REG);
695*4882a593Smuzhiyun if (!(sts & DMA_GSTS_IRES))
696*4882a593Smuzhiyun goto end;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun iommu->gcmd &= ~DMA_GCMD_IRE;
699*4882a593Smuzhiyun writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
702*4882a593Smuzhiyun readl, !(sts & DMA_GSTS_IRES), sts);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun end:
705*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
dmar_x2apic_optout(void)708*4882a593Smuzhiyun static int __init dmar_x2apic_optout(void)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct acpi_table_dmar *dmar;
711*4882a593Smuzhiyun dmar = (struct acpi_table_dmar *)dmar_tbl;
712*4882a593Smuzhiyun if (!dmar || no_x2apic_optout)
713*4882a593Smuzhiyun return 0;
714*4882a593Smuzhiyun return dmar->flags & DMAR_X2APIC_OPT_OUT;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
intel_cleanup_irq_remapping(void)717*4882a593Smuzhiyun static void __init intel_cleanup_irq_remapping(void)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun struct dmar_drhd_unit *drhd;
720*4882a593Smuzhiyun struct intel_iommu *iommu;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun for_each_iommu(iommu, drhd) {
723*4882a593Smuzhiyun if (ecap_ir_support(iommu->ecap)) {
724*4882a593Smuzhiyun iommu_disable_irq_remapping(iommu);
725*4882a593Smuzhiyun intel_teardown_irq_remapping(iommu);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun if (x2apic_supported())
730*4882a593Smuzhiyun pr_warn("Failed to enable irq remapping. You are vulnerable to irq-injection attacks.\n");
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
intel_prepare_irq_remapping(void)733*4882a593Smuzhiyun static int __init intel_prepare_irq_remapping(void)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct dmar_drhd_unit *drhd;
736*4882a593Smuzhiyun struct intel_iommu *iommu;
737*4882a593Smuzhiyun int eim = 0;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (irq_remap_broken) {
740*4882a593Smuzhiyun pr_warn("This system BIOS has enabled interrupt remapping\n"
741*4882a593Smuzhiyun "on a chipset that contains an erratum making that\n"
742*4882a593Smuzhiyun "feature unstable. To maintain system stability\n"
743*4882a593Smuzhiyun "interrupt remapping is being disabled. Please\n"
744*4882a593Smuzhiyun "contact your BIOS vendor for an update\n");
745*4882a593Smuzhiyun add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK);
746*4882a593Smuzhiyun return -ENODEV;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun if (dmar_table_init() < 0)
750*4882a593Smuzhiyun return -ENODEV;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (!dmar_ir_support())
753*4882a593Smuzhiyun return -ENODEV;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun if (parse_ioapics_under_ir()) {
756*4882a593Smuzhiyun pr_info("Not enabling interrupt remapping\n");
757*4882a593Smuzhiyun goto error;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* First make sure all IOMMUs support IRQ remapping */
761*4882a593Smuzhiyun for_each_iommu(iommu, drhd)
762*4882a593Smuzhiyun if (!ecap_ir_support(iommu->ecap))
763*4882a593Smuzhiyun goto error;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* Detect remapping mode: lapic or x2apic */
766*4882a593Smuzhiyun if (x2apic_supported()) {
767*4882a593Smuzhiyun eim = !dmar_x2apic_optout();
768*4882a593Smuzhiyun if (!eim) {
769*4882a593Smuzhiyun pr_info("x2apic is disabled because BIOS sets x2apic opt out bit.");
770*4882a593Smuzhiyun pr_info("Use 'intremap=no_x2apic_optout' to override the BIOS setting.\n");
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun for_each_iommu(iommu, drhd) {
775*4882a593Smuzhiyun if (eim && !ecap_eim_support(iommu->ecap)) {
776*4882a593Smuzhiyun pr_info("%s does not support EIM\n", iommu->name);
777*4882a593Smuzhiyun eim = 0;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun eim_mode = eim;
782*4882a593Smuzhiyun if (eim)
783*4882a593Smuzhiyun pr_info("Queued invalidation will be enabled to support x2apic and Intr-remapping.\n");
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* Do the initializations early */
786*4882a593Smuzhiyun for_each_iommu(iommu, drhd) {
787*4882a593Smuzhiyun if (intel_setup_irq_remapping(iommu)) {
788*4882a593Smuzhiyun pr_err("Failed to setup irq remapping for %s\n",
789*4882a593Smuzhiyun iommu->name);
790*4882a593Smuzhiyun goto error;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun return 0;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun error:
797*4882a593Smuzhiyun intel_cleanup_irq_remapping();
798*4882a593Smuzhiyun return -ENODEV;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun /*
802*4882a593Smuzhiyun * Set Posted-Interrupts capability.
803*4882a593Smuzhiyun */
set_irq_posting_cap(void)804*4882a593Smuzhiyun static inline void set_irq_posting_cap(void)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun struct dmar_drhd_unit *drhd;
807*4882a593Smuzhiyun struct intel_iommu *iommu;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun if (!disable_irq_post) {
810*4882a593Smuzhiyun /*
811*4882a593Smuzhiyun * If IRTE is in posted format, the 'pda' field goes across the
812*4882a593Smuzhiyun * 64-bit boundary, we need use cmpxchg16b to atomically update
813*4882a593Smuzhiyun * it. We only expose posted-interrupt when X86_FEATURE_CX16
814*4882a593Smuzhiyun * is supported. Actually, hardware platforms supporting PI
815*4882a593Smuzhiyun * should have X86_FEATURE_CX16 support, this has been confirmed
816*4882a593Smuzhiyun * with Intel hardware guys.
817*4882a593Smuzhiyun */
818*4882a593Smuzhiyun if (boot_cpu_has(X86_FEATURE_CX16))
819*4882a593Smuzhiyun intel_irq_remap_ops.capability |= 1 << IRQ_POSTING_CAP;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun for_each_iommu(iommu, drhd)
822*4882a593Smuzhiyun if (!cap_pi_support(iommu->cap)) {
823*4882a593Smuzhiyun intel_irq_remap_ops.capability &=
824*4882a593Smuzhiyun ~(1 << IRQ_POSTING_CAP);
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
intel_enable_irq_remapping(void)830*4882a593Smuzhiyun static int __init intel_enable_irq_remapping(void)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun struct dmar_drhd_unit *drhd;
833*4882a593Smuzhiyun struct intel_iommu *iommu;
834*4882a593Smuzhiyun bool setup = false;
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun /*
837*4882a593Smuzhiyun * Setup Interrupt-remapping for all the DRHD's now.
838*4882a593Smuzhiyun */
839*4882a593Smuzhiyun for_each_iommu(iommu, drhd) {
840*4882a593Smuzhiyun if (!ir_pre_enabled(iommu))
841*4882a593Smuzhiyun iommu_enable_irq_remapping(iommu);
842*4882a593Smuzhiyun setup = true;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun if (!setup)
846*4882a593Smuzhiyun goto error;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun irq_remapping_enabled = 1;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun set_irq_posting_cap();
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun pr_info("Enabled IRQ remapping in %s mode\n", eim_mode ? "x2apic" : "xapic");
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun return eim_mode ? IRQ_REMAP_X2APIC_MODE : IRQ_REMAP_XAPIC_MODE;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun error:
857*4882a593Smuzhiyun intel_cleanup_irq_remapping();
858*4882a593Smuzhiyun return -1;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
ir_parse_one_hpet_scope(struct acpi_dmar_device_scope * scope,struct intel_iommu * iommu,struct acpi_dmar_hardware_unit * drhd)861*4882a593Smuzhiyun static int ir_parse_one_hpet_scope(struct acpi_dmar_device_scope *scope,
862*4882a593Smuzhiyun struct intel_iommu *iommu,
863*4882a593Smuzhiyun struct acpi_dmar_hardware_unit *drhd)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun struct acpi_dmar_pci_path *path;
866*4882a593Smuzhiyun u8 bus;
867*4882a593Smuzhiyun int count, free = -1;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun bus = scope->bus;
870*4882a593Smuzhiyun path = (struct acpi_dmar_pci_path *)(scope + 1);
871*4882a593Smuzhiyun count = (scope->length - sizeof(struct acpi_dmar_device_scope))
872*4882a593Smuzhiyun / sizeof(struct acpi_dmar_pci_path);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun while (--count > 0) {
875*4882a593Smuzhiyun /*
876*4882a593Smuzhiyun * Access PCI directly due to the PCI
877*4882a593Smuzhiyun * subsystem isn't initialized yet.
878*4882a593Smuzhiyun */
879*4882a593Smuzhiyun bus = read_pci_config_byte(bus, path->device, path->function,
880*4882a593Smuzhiyun PCI_SECONDARY_BUS);
881*4882a593Smuzhiyun path++;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun for (count = 0; count < MAX_HPET_TBS; count++) {
885*4882a593Smuzhiyun if (ir_hpet[count].iommu == iommu &&
886*4882a593Smuzhiyun ir_hpet[count].id == scope->enumeration_id)
887*4882a593Smuzhiyun return 0;
888*4882a593Smuzhiyun else if (ir_hpet[count].iommu == NULL && free == -1)
889*4882a593Smuzhiyun free = count;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun if (free == -1) {
892*4882a593Smuzhiyun pr_warn("Exceeded Max HPET blocks\n");
893*4882a593Smuzhiyun return -ENOSPC;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun ir_hpet[free].iommu = iommu;
897*4882a593Smuzhiyun ir_hpet[free].id = scope->enumeration_id;
898*4882a593Smuzhiyun ir_hpet[free].bus = bus;
899*4882a593Smuzhiyun ir_hpet[free].devfn = PCI_DEVFN(path->device, path->function);
900*4882a593Smuzhiyun pr_info("HPET id %d under DRHD base 0x%Lx\n",
901*4882a593Smuzhiyun scope->enumeration_id, drhd->address);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun return 0;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope * scope,struct intel_iommu * iommu,struct acpi_dmar_hardware_unit * drhd)906*4882a593Smuzhiyun static int ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope *scope,
907*4882a593Smuzhiyun struct intel_iommu *iommu,
908*4882a593Smuzhiyun struct acpi_dmar_hardware_unit *drhd)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun struct acpi_dmar_pci_path *path;
911*4882a593Smuzhiyun u8 bus;
912*4882a593Smuzhiyun int count, free = -1;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun bus = scope->bus;
915*4882a593Smuzhiyun path = (struct acpi_dmar_pci_path *)(scope + 1);
916*4882a593Smuzhiyun count = (scope->length - sizeof(struct acpi_dmar_device_scope))
917*4882a593Smuzhiyun / sizeof(struct acpi_dmar_pci_path);
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun while (--count > 0) {
920*4882a593Smuzhiyun /*
921*4882a593Smuzhiyun * Access PCI directly due to the PCI
922*4882a593Smuzhiyun * subsystem isn't initialized yet.
923*4882a593Smuzhiyun */
924*4882a593Smuzhiyun bus = read_pci_config_byte(bus, path->device, path->function,
925*4882a593Smuzhiyun PCI_SECONDARY_BUS);
926*4882a593Smuzhiyun path++;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun for (count = 0; count < MAX_IO_APICS; count++) {
930*4882a593Smuzhiyun if (ir_ioapic[count].iommu == iommu &&
931*4882a593Smuzhiyun ir_ioapic[count].id == scope->enumeration_id)
932*4882a593Smuzhiyun return 0;
933*4882a593Smuzhiyun else if (ir_ioapic[count].iommu == NULL && free == -1)
934*4882a593Smuzhiyun free = count;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun if (free == -1) {
937*4882a593Smuzhiyun pr_warn("Exceeded Max IO APICS\n");
938*4882a593Smuzhiyun return -ENOSPC;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun ir_ioapic[free].bus = bus;
942*4882a593Smuzhiyun ir_ioapic[free].devfn = PCI_DEVFN(path->device, path->function);
943*4882a593Smuzhiyun ir_ioapic[free].iommu = iommu;
944*4882a593Smuzhiyun ir_ioapic[free].id = scope->enumeration_id;
945*4882a593Smuzhiyun pr_info("IOAPIC id %d under DRHD base 0x%Lx IOMMU %d\n",
946*4882a593Smuzhiyun scope->enumeration_id, drhd->address, iommu->seq_id);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun return 0;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
ir_parse_ioapic_hpet_scope(struct acpi_dmar_header * header,struct intel_iommu * iommu)951*4882a593Smuzhiyun static int ir_parse_ioapic_hpet_scope(struct acpi_dmar_header *header,
952*4882a593Smuzhiyun struct intel_iommu *iommu)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun int ret = 0;
955*4882a593Smuzhiyun struct acpi_dmar_hardware_unit *drhd;
956*4882a593Smuzhiyun struct acpi_dmar_device_scope *scope;
957*4882a593Smuzhiyun void *start, *end;
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun drhd = (struct acpi_dmar_hardware_unit *)header;
960*4882a593Smuzhiyun start = (void *)(drhd + 1);
961*4882a593Smuzhiyun end = ((void *)drhd) + header->length;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun while (start < end && ret == 0) {
964*4882a593Smuzhiyun scope = start;
965*4882a593Smuzhiyun if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC)
966*4882a593Smuzhiyun ret = ir_parse_one_ioapic_scope(scope, iommu, drhd);
967*4882a593Smuzhiyun else if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_HPET)
968*4882a593Smuzhiyun ret = ir_parse_one_hpet_scope(scope, iommu, drhd);
969*4882a593Smuzhiyun start += scope->length;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun return ret;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun
ir_remove_ioapic_hpet_scope(struct intel_iommu * iommu)975*4882a593Smuzhiyun static void ir_remove_ioapic_hpet_scope(struct intel_iommu *iommu)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun int i;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun for (i = 0; i < MAX_HPET_TBS; i++)
980*4882a593Smuzhiyun if (ir_hpet[i].iommu == iommu)
981*4882a593Smuzhiyun ir_hpet[i].iommu = NULL;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun for (i = 0; i < MAX_IO_APICS; i++)
984*4882a593Smuzhiyun if (ir_ioapic[i].iommu == iommu)
985*4882a593Smuzhiyun ir_ioapic[i].iommu = NULL;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /*
989*4882a593Smuzhiyun * Finds the assocaition between IOAPIC's and its Interrupt-remapping
990*4882a593Smuzhiyun * hardware unit.
991*4882a593Smuzhiyun */
parse_ioapics_under_ir(void)992*4882a593Smuzhiyun static int __init parse_ioapics_under_ir(void)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun struct dmar_drhd_unit *drhd;
995*4882a593Smuzhiyun struct intel_iommu *iommu;
996*4882a593Smuzhiyun bool ir_supported = false;
997*4882a593Smuzhiyun int ioapic_idx;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun for_each_iommu(iommu, drhd) {
1000*4882a593Smuzhiyun int ret;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun if (!ecap_ir_support(iommu->ecap))
1003*4882a593Smuzhiyun continue;
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun ret = ir_parse_ioapic_hpet_scope(drhd->hdr, iommu);
1006*4882a593Smuzhiyun if (ret)
1007*4882a593Smuzhiyun return ret;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun ir_supported = true;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun if (!ir_supported)
1013*4882a593Smuzhiyun return -ENODEV;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
1016*4882a593Smuzhiyun int ioapic_id = mpc_ioapic_id(ioapic_idx);
1017*4882a593Smuzhiyun if (!map_ioapic_to_iommu(ioapic_id)) {
1018*4882a593Smuzhiyun pr_err(FW_BUG "ioapic %d has no mapping iommu, "
1019*4882a593Smuzhiyun "interrupt remapping will be disabled\n",
1020*4882a593Smuzhiyun ioapic_id);
1021*4882a593Smuzhiyun return -1;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun return 0;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
ir_dev_scope_init(void)1028*4882a593Smuzhiyun static int __init ir_dev_scope_init(void)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun int ret;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun if (!irq_remapping_enabled)
1033*4882a593Smuzhiyun return 0;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun down_write(&dmar_global_lock);
1036*4882a593Smuzhiyun ret = dmar_dev_scope_init();
1037*4882a593Smuzhiyun up_write(&dmar_global_lock);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun return ret;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun rootfs_initcall(ir_dev_scope_init);
1042*4882a593Smuzhiyun
disable_irq_remapping(void)1043*4882a593Smuzhiyun static void disable_irq_remapping(void)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun struct dmar_drhd_unit *drhd;
1046*4882a593Smuzhiyun struct intel_iommu *iommu = NULL;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /*
1049*4882a593Smuzhiyun * Disable Interrupt-remapping for all the DRHD's now.
1050*4882a593Smuzhiyun */
1051*4882a593Smuzhiyun for_each_iommu(iommu, drhd) {
1052*4882a593Smuzhiyun if (!ecap_ir_support(iommu->ecap))
1053*4882a593Smuzhiyun continue;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun iommu_disable_irq_remapping(iommu);
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun /*
1059*4882a593Smuzhiyun * Clear Posted-Interrupts capability.
1060*4882a593Smuzhiyun */
1061*4882a593Smuzhiyun if (!disable_irq_post)
1062*4882a593Smuzhiyun intel_irq_remap_ops.capability &= ~(1 << IRQ_POSTING_CAP);
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
reenable_irq_remapping(int eim)1065*4882a593Smuzhiyun static int reenable_irq_remapping(int eim)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun struct dmar_drhd_unit *drhd;
1068*4882a593Smuzhiyun bool setup = false;
1069*4882a593Smuzhiyun struct intel_iommu *iommu = NULL;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun for_each_iommu(iommu, drhd)
1072*4882a593Smuzhiyun if (iommu->qi)
1073*4882a593Smuzhiyun dmar_reenable_qi(iommu);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun /*
1076*4882a593Smuzhiyun * Setup Interrupt-remapping for all the DRHD's now.
1077*4882a593Smuzhiyun */
1078*4882a593Smuzhiyun for_each_iommu(iommu, drhd) {
1079*4882a593Smuzhiyun if (!ecap_ir_support(iommu->ecap))
1080*4882a593Smuzhiyun continue;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /* Set up interrupt remapping for iommu.*/
1083*4882a593Smuzhiyun iommu_set_irq_remapping(iommu, eim);
1084*4882a593Smuzhiyun iommu_enable_irq_remapping(iommu);
1085*4882a593Smuzhiyun setup = true;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun if (!setup)
1089*4882a593Smuzhiyun goto error;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun set_irq_posting_cap();
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun return 0;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun error:
1096*4882a593Smuzhiyun /*
1097*4882a593Smuzhiyun * handle error condition gracefully here!
1098*4882a593Smuzhiyun */
1099*4882a593Smuzhiyun return -1;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /*
1103*4882a593Smuzhiyun * Store the MSI remapping domain pointer in the device if enabled.
1104*4882a593Smuzhiyun *
1105*4882a593Smuzhiyun * This is called from dmar_pci_bus_add_dev() so it works even when DMA
1106*4882a593Smuzhiyun * remapping is disabled. Only update the pointer if the device is not
1107*4882a593Smuzhiyun * already handled by a non default PCI/MSI interrupt domain. This protects
1108*4882a593Smuzhiyun * e.g. VMD devices.
1109*4882a593Smuzhiyun */
intel_irq_remap_add_device(struct dmar_pci_notify_info * info)1110*4882a593Smuzhiyun void intel_irq_remap_add_device(struct dmar_pci_notify_info *info)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun if (!irq_remapping_enabled || pci_dev_has_special_msi_domain(info->dev))
1113*4882a593Smuzhiyun return;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun dev_set_msi_domain(&info->dev->dev, map_dev_to_ir(info->dev));
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
prepare_irte(struct irte * irte,int vector,unsigned int dest)1118*4882a593Smuzhiyun static void prepare_irte(struct irte *irte, int vector, unsigned int dest)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun memset(irte, 0, sizeof(*irte));
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun irte->present = 1;
1123*4882a593Smuzhiyun irte->dst_mode = apic->irq_dest_mode;
1124*4882a593Smuzhiyun /*
1125*4882a593Smuzhiyun * Trigger mode in the IRTE will always be edge, and for IO-APIC, the
1126*4882a593Smuzhiyun * actual level or edge trigger will be setup in the IO-APIC
1127*4882a593Smuzhiyun * RTE. This will help simplify level triggered irq migration.
1128*4882a593Smuzhiyun * For more details, see the comments (in io_apic.c) explainig IO-APIC
1129*4882a593Smuzhiyun * irq migration in the presence of interrupt-remapping.
1130*4882a593Smuzhiyun */
1131*4882a593Smuzhiyun irte->trigger_mode = 0;
1132*4882a593Smuzhiyun irte->dlvry_mode = apic->irq_delivery_mode;
1133*4882a593Smuzhiyun irte->vector = vector;
1134*4882a593Smuzhiyun irte->dest_id = IRTE_DEST(dest);
1135*4882a593Smuzhiyun irte->redir_hint = 1;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
intel_get_irq_domain(struct irq_alloc_info * info)1138*4882a593Smuzhiyun static struct irq_domain *intel_get_irq_domain(struct irq_alloc_info *info)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun if (!info)
1141*4882a593Smuzhiyun return NULL;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun switch (info->type) {
1144*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_IOAPIC_GET_PARENT:
1145*4882a593Smuzhiyun return map_ioapic_to_ir(info->devid);
1146*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_HPET_GET_PARENT:
1147*4882a593Smuzhiyun return map_hpet_to_ir(info->devid);
1148*4882a593Smuzhiyun default:
1149*4882a593Smuzhiyun WARN_ON_ONCE(1);
1150*4882a593Smuzhiyun return NULL;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun struct irq_remap_ops intel_irq_remap_ops = {
1155*4882a593Smuzhiyun .prepare = intel_prepare_irq_remapping,
1156*4882a593Smuzhiyun .enable = intel_enable_irq_remapping,
1157*4882a593Smuzhiyun .disable = disable_irq_remapping,
1158*4882a593Smuzhiyun .reenable = reenable_irq_remapping,
1159*4882a593Smuzhiyun .enable_faulting = enable_drhd_fault_handling,
1160*4882a593Smuzhiyun .get_irq_domain = intel_get_irq_domain,
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun
intel_ir_reconfigure_irte(struct irq_data * irqd,bool force)1163*4882a593Smuzhiyun static void intel_ir_reconfigure_irte(struct irq_data *irqd, bool force)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun struct intel_ir_data *ir_data = irqd->chip_data;
1166*4882a593Smuzhiyun struct irte *irte = &ir_data->irte_entry;
1167*4882a593Smuzhiyun struct irq_cfg *cfg = irqd_cfg(irqd);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun /*
1170*4882a593Smuzhiyun * Atomically updates the IRTE with the new destination, vector
1171*4882a593Smuzhiyun * and flushes the interrupt entry cache.
1172*4882a593Smuzhiyun */
1173*4882a593Smuzhiyun irte->vector = cfg->vector;
1174*4882a593Smuzhiyun irte->dest_id = IRTE_DEST(cfg->dest_apicid);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun /* Update the hardware only if the interrupt is in remapped mode. */
1177*4882a593Smuzhiyun if (force || ir_data->irq_2_iommu.mode == IRQ_REMAPPING)
1178*4882a593Smuzhiyun modify_irte(&ir_data->irq_2_iommu, irte);
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun /*
1182*4882a593Smuzhiyun * Migrate the IO-APIC irq in the presence of intr-remapping.
1183*4882a593Smuzhiyun *
1184*4882a593Smuzhiyun * For both level and edge triggered, irq migration is a simple atomic
1185*4882a593Smuzhiyun * update(of vector and cpu destination) of IRTE and flush the hardware cache.
1186*4882a593Smuzhiyun *
1187*4882a593Smuzhiyun * For level triggered, we eliminate the io-apic RTE modification (with the
1188*4882a593Smuzhiyun * updated vector information), by using a virtual vector (io-apic pin number).
1189*4882a593Smuzhiyun * Real vector that is used for interrupting cpu will be coming from
1190*4882a593Smuzhiyun * the interrupt-remapping table entry.
1191*4882a593Smuzhiyun *
1192*4882a593Smuzhiyun * As the migration is a simple atomic update of IRTE, the same mechanism
1193*4882a593Smuzhiyun * is used to migrate MSI irq's in the presence of interrupt-remapping.
1194*4882a593Smuzhiyun */
1195*4882a593Smuzhiyun static int
intel_ir_set_affinity(struct irq_data * data,const struct cpumask * mask,bool force)1196*4882a593Smuzhiyun intel_ir_set_affinity(struct irq_data *data, const struct cpumask *mask,
1197*4882a593Smuzhiyun bool force)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun struct irq_data *parent = data->parent_data;
1200*4882a593Smuzhiyun struct irq_cfg *cfg = irqd_cfg(data);
1201*4882a593Smuzhiyun int ret;
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun ret = parent->chip->irq_set_affinity(parent, mask, force);
1204*4882a593Smuzhiyun if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
1205*4882a593Smuzhiyun return ret;
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun intel_ir_reconfigure_irte(data, false);
1208*4882a593Smuzhiyun /*
1209*4882a593Smuzhiyun * After this point, all the interrupts will start arriving
1210*4882a593Smuzhiyun * at the new destination. So, time to cleanup the previous
1211*4882a593Smuzhiyun * vector allocation.
1212*4882a593Smuzhiyun */
1213*4882a593Smuzhiyun send_cleanup_vector(cfg);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun return IRQ_SET_MASK_OK_DONE;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
intel_ir_compose_msi_msg(struct irq_data * irq_data,struct msi_msg * msg)1218*4882a593Smuzhiyun static void intel_ir_compose_msi_msg(struct irq_data *irq_data,
1219*4882a593Smuzhiyun struct msi_msg *msg)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun struct intel_ir_data *ir_data = irq_data->chip_data;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun *msg = ir_data->msi_entry;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
intel_ir_set_vcpu_affinity(struct irq_data * data,void * info)1226*4882a593Smuzhiyun static int intel_ir_set_vcpu_affinity(struct irq_data *data, void *info)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun struct intel_ir_data *ir_data = data->chip_data;
1229*4882a593Smuzhiyun struct vcpu_data *vcpu_pi_info = info;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /* stop posting interrupts, back to remapping mode */
1232*4882a593Smuzhiyun if (!vcpu_pi_info) {
1233*4882a593Smuzhiyun modify_irte(&ir_data->irq_2_iommu, &ir_data->irte_entry);
1234*4882a593Smuzhiyun } else {
1235*4882a593Smuzhiyun struct irte irte_pi;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun /*
1238*4882a593Smuzhiyun * We are not caching the posted interrupt entry. We
1239*4882a593Smuzhiyun * copy the data from the remapped entry and modify
1240*4882a593Smuzhiyun * the fields which are relevant for posted mode. The
1241*4882a593Smuzhiyun * cached remapped entry is used for switching back to
1242*4882a593Smuzhiyun * remapped mode.
1243*4882a593Smuzhiyun */
1244*4882a593Smuzhiyun memset(&irte_pi, 0, sizeof(irte_pi));
1245*4882a593Smuzhiyun dmar_copy_shared_irte(&irte_pi, &ir_data->irte_entry);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun /* Update the posted mode fields */
1248*4882a593Smuzhiyun irte_pi.p_pst = 1;
1249*4882a593Smuzhiyun irte_pi.p_urgent = 0;
1250*4882a593Smuzhiyun irte_pi.p_vector = vcpu_pi_info->vector;
1251*4882a593Smuzhiyun irte_pi.pda_l = (vcpu_pi_info->pi_desc_addr >>
1252*4882a593Smuzhiyun (32 - PDA_LOW_BIT)) & ~(-1UL << PDA_LOW_BIT);
1253*4882a593Smuzhiyun irte_pi.pda_h = (vcpu_pi_info->pi_desc_addr >> 32) &
1254*4882a593Smuzhiyun ~(-1UL << PDA_HIGH_BIT);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun modify_irte(&ir_data->irq_2_iommu, &irte_pi);
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun return 0;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun static struct irq_chip intel_ir_chip = {
1263*4882a593Smuzhiyun .name = "INTEL-IR",
1264*4882a593Smuzhiyun .irq_ack = apic_ack_irq,
1265*4882a593Smuzhiyun .irq_set_affinity = intel_ir_set_affinity,
1266*4882a593Smuzhiyun .irq_compose_msi_msg = intel_ir_compose_msi_msg,
1267*4882a593Smuzhiyun .irq_set_vcpu_affinity = intel_ir_set_vcpu_affinity,
1268*4882a593Smuzhiyun };
1269*4882a593Smuzhiyun
intel_irq_remapping_prepare_irte(struct intel_ir_data * data,struct irq_cfg * irq_cfg,struct irq_alloc_info * info,int index,int sub_handle)1270*4882a593Smuzhiyun static void intel_irq_remapping_prepare_irte(struct intel_ir_data *data,
1271*4882a593Smuzhiyun struct irq_cfg *irq_cfg,
1272*4882a593Smuzhiyun struct irq_alloc_info *info,
1273*4882a593Smuzhiyun int index, int sub_handle)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun struct IR_IO_APIC_route_entry *entry;
1276*4882a593Smuzhiyun struct irte *irte = &data->irte_entry;
1277*4882a593Smuzhiyun struct msi_msg *msg = &data->msi_entry;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun prepare_irte(irte, irq_cfg->vector, irq_cfg->dest_apicid);
1280*4882a593Smuzhiyun switch (info->type) {
1281*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_IOAPIC:
1282*4882a593Smuzhiyun /* Set source-id of interrupt request */
1283*4882a593Smuzhiyun set_ioapic_sid(irte, info->devid);
1284*4882a593Smuzhiyun apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: Set IRTE entry (P:%d FPD:%d Dst_Mode:%d Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X Avail:%X Vector:%02X Dest:%08X SID:%04X SQ:%X SVT:%X)\n",
1285*4882a593Smuzhiyun info->devid, irte->present, irte->fpd,
1286*4882a593Smuzhiyun irte->dst_mode, irte->redir_hint,
1287*4882a593Smuzhiyun irte->trigger_mode, irte->dlvry_mode,
1288*4882a593Smuzhiyun irte->avail, irte->vector, irte->dest_id,
1289*4882a593Smuzhiyun irte->sid, irte->sq, irte->svt);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun entry = (struct IR_IO_APIC_route_entry *)info->ioapic.entry;
1292*4882a593Smuzhiyun info->ioapic.entry = NULL;
1293*4882a593Smuzhiyun memset(entry, 0, sizeof(*entry));
1294*4882a593Smuzhiyun entry->index2 = (index >> 15) & 0x1;
1295*4882a593Smuzhiyun entry->zero = 0;
1296*4882a593Smuzhiyun entry->format = 1;
1297*4882a593Smuzhiyun entry->index = (index & 0x7fff);
1298*4882a593Smuzhiyun /*
1299*4882a593Smuzhiyun * IO-APIC RTE will be configured with virtual vector.
1300*4882a593Smuzhiyun * irq handler will do the explicit EOI to the io-apic.
1301*4882a593Smuzhiyun */
1302*4882a593Smuzhiyun entry->vector = info->ioapic.pin;
1303*4882a593Smuzhiyun entry->mask = 0; /* enable IRQ */
1304*4882a593Smuzhiyun entry->trigger = info->ioapic.trigger;
1305*4882a593Smuzhiyun entry->polarity = info->ioapic.polarity;
1306*4882a593Smuzhiyun if (info->ioapic.trigger)
1307*4882a593Smuzhiyun entry->mask = 1; /* Mask level triggered irqs. */
1308*4882a593Smuzhiyun break;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_HPET:
1311*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_PCI_MSI:
1312*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_PCI_MSIX:
1313*4882a593Smuzhiyun if (info->type == X86_IRQ_ALLOC_TYPE_HPET)
1314*4882a593Smuzhiyun set_hpet_sid(irte, info->devid);
1315*4882a593Smuzhiyun else
1316*4882a593Smuzhiyun set_msi_sid(irte, msi_desc_to_pci_dev(info->desc));
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun msg->address_hi = MSI_ADDR_BASE_HI;
1319*4882a593Smuzhiyun msg->data = sub_handle;
1320*4882a593Smuzhiyun msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
1321*4882a593Smuzhiyun MSI_ADDR_IR_SHV |
1322*4882a593Smuzhiyun MSI_ADDR_IR_INDEX1(index) |
1323*4882a593Smuzhiyun MSI_ADDR_IR_INDEX2(index);
1324*4882a593Smuzhiyun break;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun default:
1327*4882a593Smuzhiyun BUG_ON(1);
1328*4882a593Smuzhiyun break;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
intel_free_irq_resources(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)1332*4882a593Smuzhiyun static void intel_free_irq_resources(struct irq_domain *domain,
1333*4882a593Smuzhiyun unsigned int virq, unsigned int nr_irqs)
1334*4882a593Smuzhiyun {
1335*4882a593Smuzhiyun struct irq_data *irq_data;
1336*4882a593Smuzhiyun struct intel_ir_data *data;
1337*4882a593Smuzhiyun struct irq_2_iommu *irq_iommu;
1338*4882a593Smuzhiyun unsigned long flags;
1339*4882a593Smuzhiyun int i;
1340*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++) {
1341*4882a593Smuzhiyun irq_data = irq_domain_get_irq_data(domain, virq + i);
1342*4882a593Smuzhiyun if (irq_data && irq_data->chip_data) {
1343*4882a593Smuzhiyun data = irq_data->chip_data;
1344*4882a593Smuzhiyun irq_iommu = &data->irq_2_iommu;
1345*4882a593Smuzhiyun raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
1346*4882a593Smuzhiyun clear_entries(irq_iommu);
1347*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
1348*4882a593Smuzhiyun irq_domain_reset_irq_data(irq_data);
1349*4882a593Smuzhiyun kfree(data);
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun
intel_irq_remapping_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * arg)1354*4882a593Smuzhiyun static int intel_irq_remapping_alloc(struct irq_domain *domain,
1355*4882a593Smuzhiyun unsigned int virq, unsigned int nr_irqs,
1356*4882a593Smuzhiyun void *arg)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun struct intel_iommu *iommu = domain->host_data;
1359*4882a593Smuzhiyun struct irq_alloc_info *info = arg;
1360*4882a593Smuzhiyun struct intel_ir_data *data, *ird;
1361*4882a593Smuzhiyun struct irq_data *irq_data;
1362*4882a593Smuzhiyun struct irq_cfg *irq_cfg;
1363*4882a593Smuzhiyun int i, ret, index;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun if (!info || !iommu)
1366*4882a593Smuzhiyun return -EINVAL;
1367*4882a593Smuzhiyun if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_PCI_MSI &&
1368*4882a593Smuzhiyun info->type != X86_IRQ_ALLOC_TYPE_PCI_MSIX)
1369*4882a593Smuzhiyun return -EINVAL;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun /*
1372*4882a593Smuzhiyun * With IRQ remapping enabled, don't need contiguous CPU vectors
1373*4882a593Smuzhiyun * to support multiple MSI interrupts.
1374*4882a593Smuzhiyun */
1375*4882a593Smuzhiyun if (info->type == X86_IRQ_ALLOC_TYPE_PCI_MSI)
1376*4882a593Smuzhiyun info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
1379*4882a593Smuzhiyun if (ret < 0)
1380*4882a593Smuzhiyun return ret;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun ret = -ENOMEM;
1383*4882a593Smuzhiyun data = kzalloc(sizeof(*data), GFP_KERNEL);
1384*4882a593Smuzhiyun if (!data)
1385*4882a593Smuzhiyun goto out_free_parent;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun down_read(&dmar_global_lock);
1388*4882a593Smuzhiyun index = alloc_irte(iommu, &data->irq_2_iommu, nr_irqs);
1389*4882a593Smuzhiyun up_read(&dmar_global_lock);
1390*4882a593Smuzhiyun if (index < 0) {
1391*4882a593Smuzhiyun pr_warn("Failed to allocate IRTE\n");
1392*4882a593Smuzhiyun kfree(data);
1393*4882a593Smuzhiyun goto out_free_parent;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++) {
1397*4882a593Smuzhiyun irq_data = irq_domain_get_irq_data(domain, virq + i);
1398*4882a593Smuzhiyun irq_cfg = irqd_cfg(irq_data);
1399*4882a593Smuzhiyun if (!irq_data || !irq_cfg) {
1400*4882a593Smuzhiyun if (!i)
1401*4882a593Smuzhiyun kfree(data);
1402*4882a593Smuzhiyun ret = -EINVAL;
1403*4882a593Smuzhiyun goto out_free_data;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun if (i > 0) {
1407*4882a593Smuzhiyun ird = kzalloc(sizeof(*ird), GFP_KERNEL);
1408*4882a593Smuzhiyun if (!ird)
1409*4882a593Smuzhiyun goto out_free_data;
1410*4882a593Smuzhiyun /* Initialize the common data */
1411*4882a593Smuzhiyun ird->irq_2_iommu = data->irq_2_iommu;
1412*4882a593Smuzhiyun ird->irq_2_iommu.sub_handle = i;
1413*4882a593Smuzhiyun } else {
1414*4882a593Smuzhiyun ird = data;
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun irq_data->hwirq = (index << 16) + i;
1418*4882a593Smuzhiyun irq_data->chip_data = ird;
1419*4882a593Smuzhiyun irq_data->chip = &intel_ir_chip;
1420*4882a593Smuzhiyun intel_irq_remapping_prepare_irte(ird, irq_cfg, info, index, i);
1421*4882a593Smuzhiyun irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun return 0;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun out_free_data:
1426*4882a593Smuzhiyun intel_free_irq_resources(domain, virq, i);
1427*4882a593Smuzhiyun out_free_parent:
1428*4882a593Smuzhiyun irq_domain_free_irqs_common(domain, virq, nr_irqs);
1429*4882a593Smuzhiyun return ret;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
intel_irq_remapping_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)1432*4882a593Smuzhiyun static void intel_irq_remapping_free(struct irq_domain *domain,
1433*4882a593Smuzhiyun unsigned int virq, unsigned int nr_irqs)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun intel_free_irq_resources(domain, virq, nr_irqs);
1436*4882a593Smuzhiyun irq_domain_free_irqs_common(domain, virq, nr_irqs);
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
intel_irq_remapping_activate(struct irq_domain * domain,struct irq_data * irq_data,bool reserve)1439*4882a593Smuzhiyun static int intel_irq_remapping_activate(struct irq_domain *domain,
1440*4882a593Smuzhiyun struct irq_data *irq_data, bool reserve)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun intel_ir_reconfigure_irte(irq_data, true);
1443*4882a593Smuzhiyun return 0;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun
intel_irq_remapping_deactivate(struct irq_domain * domain,struct irq_data * irq_data)1446*4882a593Smuzhiyun static void intel_irq_remapping_deactivate(struct irq_domain *domain,
1447*4882a593Smuzhiyun struct irq_data *irq_data)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun struct intel_ir_data *data = irq_data->chip_data;
1450*4882a593Smuzhiyun struct irte entry;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun memset(&entry, 0, sizeof(entry));
1453*4882a593Smuzhiyun modify_irte(&data->irq_2_iommu, &entry);
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun static const struct irq_domain_ops intel_ir_domain_ops = {
1457*4882a593Smuzhiyun .alloc = intel_irq_remapping_alloc,
1458*4882a593Smuzhiyun .free = intel_irq_remapping_free,
1459*4882a593Smuzhiyun .activate = intel_irq_remapping_activate,
1460*4882a593Smuzhiyun .deactivate = intel_irq_remapping_deactivate,
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun /*
1464*4882a593Smuzhiyun * Support of Interrupt Remapping Unit Hotplug
1465*4882a593Smuzhiyun */
dmar_ir_add(struct dmar_drhd_unit * dmaru,struct intel_iommu * iommu)1466*4882a593Smuzhiyun static int dmar_ir_add(struct dmar_drhd_unit *dmaru, struct intel_iommu *iommu)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun int ret;
1469*4882a593Smuzhiyun int eim = x2apic_enabled();
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun if (eim && !ecap_eim_support(iommu->ecap)) {
1472*4882a593Smuzhiyun pr_info("DRHD %Lx: EIM not supported by DRHD, ecap %Lx\n",
1473*4882a593Smuzhiyun iommu->reg_phys, iommu->ecap);
1474*4882a593Smuzhiyun return -ENODEV;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun if (ir_parse_ioapic_hpet_scope(dmaru->hdr, iommu)) {
1478*4882a593Smuzhiyun pr_warn("DRHD %Lx: failed to parse managed IOAPIC/HPET\n",
1479*4882a593Smuzhiyun iommu->reg_phys);
1480*4882a593Smuzhiyun return -ENODEV;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun /* TODO: check all IOAPICs are covered by IOMMU */
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun /* Setup Interrupt-remapping now. */
1486*4882a593Smuzhiyun ret = intel_setup_irq_remapping(iommu);
1487*4882a593Smuzhiyun if (ret) {
1488*4882a593Smuzhiyun pr_err("Failed to setup irq remapping for %s\n",
1489*4882a593Smuzhiyun iommu->name);
1490*4882a593Smuzhiyun intel_teardown_irq_remapping(iommu);
1491*4882a593Smuzhiyun ir_remove_ioapic_hpet_scope(iommu);
1492*4882a593Smuzhiyun } else {
1493*4882a593Smuzhiyun iommu_enable_irq_remapping(iommu);
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun return ret;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun
dmar_ir_hotplug(struct dmar_drhd_unit * dmaru,bool insert)1499*4882a593Smuzhiyun int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
1500*4882a593Smuzhiyun {
1501*4882a593Smuzhiyun int ret = 0;
1502*4882a593Smuzhiyun struct intel_iommu *iommu = dmaru->iommu;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun if (!irq_remapping_enabled)
1505*4882a593Smuzhiyun return 0;
1506*4882a593Smuzhiyun if (iommu == NULL)
1507*4882a593Smuzhiyun return -EINVAL;
1508*4882a593Smuzhiyun if (!ecap_ir_support(iommu->ecap))
1509*4882a593Smuzhiyun return 0;
1510*4882a593Smuzhiyun if (irq_remapping_cap(IRQ_POSTING_CAP) &&
1511*4882a593Smuzhiyun !cap_pi_support(iommu->cap))
1512*4882a593Smuzhiyun return -EBUSY;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun if (insert) {
1515*4882a593Smuzhiyun if (!iommu->ir_table)
1516*4882a593Smuzhiyun ret = dmar_ir_add(dmaru, iommu);
1517*4882a593Smuzhiyun } else {
1518*4882a593Smuzhiyun if (iommu->ir_table) {
1519*4882a593Smuzhiyun if (!bitmap_empty(iommu->ir_table->bitmap,
1520*4882a593Smuzhiyun INTR_REMAP_TABLE_ENTRIES)) {
1521*4882a593Smuzhiyun ret = -EBUSY;
1522*4882a593Smuzhiyun } else {
1523*4882a593Smuzhiyun iommu_disable_irq_remapping(iommu);
1524*4882a593Smuzhiyun intel_teardown_irq_remapping(iommu);
1525*4882a593Smuzhiyun ir_remove_ioapic_hpet_scope(iommu);
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun return ret;
1531*4882a593Smuzhiyun }
1532