xref: /OK3568_Linux_fs/kernel/drivers/iommu/intel/debugfs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright © 2018 Intel Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Authors: Gayatri Kammela <gayatri.kammela@intel.com>
6*4882a593Smuzhiyun  *	    Sohil Mehta <sohil.mehta@intel.com>
7*4882a593Smuzhiyun  *	    Jacob Pan <jacob.jun.pan@linux.intel.com>
8*4882a593Smuzhiyun  *	    Lu Baolu <baolu.lu@linux.intel.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/debugfs.h>
12*4882a593Smuzhiyun #include <linux/dmar.h>
13*4882a593Smuzhiyun #include <linux/intel-iommu.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <asm/irq_remapping.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "pasid.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun struct tbl_walk {
21*4882a593Smuzhiyun 	u16 bus;
22*4882a593Smuzhiyun 	u16 devfn;
23*4882a593Smuzhiyun 	u32 pasid;
24*4882a593Smuzhiyun 	struct root_entry *rt_entry;
25*4882a593Smuzhiyun 	struct context_entry *ctx_entry;
26*4882a593Smuzhiyun 	struct pasid_entry *pasid_tbl_entry;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun struct iommu_regset {
30*4882a593Smuzhiyun 	int offset;
31*4882a593Smuzhiyun 	const char *regs;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define IOMMU_REGSET_ENTRY(_reg_)					\
35*4882a593Smuzhiyun 	{ DMAR_##_reg_##_REG, __stringify(_reg_) }
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static const struct iommu_regset iommu_regs_32[] = {
38*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(VER),
39*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(GCMD),
40*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(GSTS),
41*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(FSTS),
42*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(FECTL),
43*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(FEDATA),
44*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(FEADDR),
45*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(FEUADDR),
46*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PMEN),
47*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PLMBASE),
48*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PLMLIMIT),
49*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(ICS),
50*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PRS),
51*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PECTL),
52*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PEDATA),
53*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PEADDR),
54*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PEUADDR),
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun static const struct iommu_regset iommu_regs_64[] = {
58*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(CAP),
59*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(ECAP),
60*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(RTADDR),
61*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(CCMD),
62*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(AFLOG),
63*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PHMBASE),
64*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PHMLIMIT),
65*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(IQH),
66*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(IQT),
67*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(IQA),
68*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(IRTA),
69*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PQH),
70*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PQT),
71*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(PQA),
72*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRRCAP),
73*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRRDEF),
74*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_FIX64K_00000),
75*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_FIX16K_80000),
76*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_FIX16K_A0000),
77*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_FIX4K_C0000),
78*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_FIX4K_C8000),
79*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_FIX4K_D0000),
80*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_FIX4K_D8000),
81*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_FIX4K_E0000),
82*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_FIX4K_E8000),
83*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_FIX4K_F0000),
84*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_FIX4K_F8000),
85*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSBASE0),
86*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSMASK0),
87*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSBASE1),
88*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSMASK1),
89*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSBASE2),
90*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSMASK2),
91*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSBASE3),
92*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSMASK3),
93*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSBASE4),
94*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSMASK4),
95*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSBASE5),
96*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSMASK5),
97*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSBASE6),
98*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSMASK6),
99*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSBASE7),
100*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSMASK7),
101*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSBASE8),
102*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSMASK8),
103*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSBASE9),
104*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(MTRR_PHYSMASK9),
105*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(VCCAP),
106*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(VCMD),
107*4882a593Smuzhiyun 	IOMMU_REGSET_ENTRY(VCRSP),
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
iommu_regset_show(struct seq_file * m,void * unused)110*4882a593Smuzhiyun static int iommu_regset_show(struct seq_file *m, void *unused)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct dmar_drhd_unit *drhd;
113*4882a593Smuzhiyun 	struct intel_iommu *iommu;
114*4882a593Smuzhiyun 	unsigned long flag;
115*4882a593Smuzhiyun 	int i, ret = 0;
116*4882a593Smuzhiyun 	u64 value;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	rcu_read_lock();
119*4882a593Smuzhiyun 	for_each_active_iommu(iommu, drhd) {
120*4882a593Smuzhiyun 		if (!drhd->reg_base_addr) {
121*4882a593Smuzhiyun 			seq_puts(m, "IOMMU: Invalid base address\n");
122*4882a593Smuzhiyun 			ret = -EINVAL;
123*4882a593Smuzhiyun 			goto out;
124*4882a593Smuzhiyun 		}
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 		seq_printf(m, "IOMMU: %s Register Base Address: %llx\n",
127*4882a593Smuzhiyun 			   iommu->name, drhd->reg_base_addr);
128*4882a593Smuzhiyun 		seq_puts(m, "Name\t\t\tOffset\t\tContents\n");
129*4882a593Smuzhiyun 		/*
130*4882a593Smuzhiyun 		 * Publish the contents of the 64-bit hardware registers
131*4882a593Smuzhiyun 		 * by adding the offset to the pointer (virtual address).
132*4882a593Smuzhiyun 		 */
133*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&iommu->register_lock, flag);
134*4882a593Smuzhiyun 		for (i = 0 ; i < ARRAY_SIZE(iommu_regs_32); i++) {
135*4882a593Smuzhiyun 			value = dmar_readl(iommu->reg + iommu_regs_32[i].offset);
136*4882a593Smuzhiyun 			seq_printf(m, "%-16s\t0x%02x\t\t0x%016llx\n",
137*4882a593Smuzhiyun 				   iommu_regs_32[i].regs, iommu_regs_32[i].offset,
138*4882a593Smuzhiyun 				   value);
139*4882a593Smuzhiyun 		}
140*4882a593Smuzhiyun 		for (i = 0 ; i < ARRAY_SIZE(iommu_regs_64); i++) {
141*4882a593Smuzhiyun 			value = dmar_readq(iommu->reg + iommu_regs_64[i].offset);
142*4882a593Smuzhiyun 			seq_printf(m, "%-16s\t0x%02x\t\t0x%016llx\n",
143*4882a593Smuzhiyun 				   iommu_regs_64[i].regs, iommu_regs_64[i].offset,
144*4882a593Smuzhiyun 				   value);
145*4882a593Smuzhiyun 		}
146*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
147*4882a593Smuzhiyun 		seq_putc(m, '\n');
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun out:
150*4882a593Smuzhiyun 	rcu_read_unlock();
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return ret;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(iommu_regset);
155*4882a593Smuzhiyun 
print_tbl_walk(struct seq_file * m)156*4882a593Smuzhiyun static inline void print_tbl_walk(struct seq_file *m)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct tbl_walk *tbl_wlk = m->private;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	seq_printf(m, "%02x:%02x.%x\t0x%016llx:0x%016llx\t0x%016llx:0x%016llx\t",
161*4882a593Smuzhiyun 		   tbl_wlk->bus, PCI_SLOT(tbl_wlk->devfn),
162*4882a593Smuzhiyun 		   PCI_FUNC(tbl_wlk->devfn), tbl_wlk->rt_entry->hi,
163*4882a593Smuzhiyun 		   tbl_wlk->rt_entry->lo, tbl_wlk->ctx_entry->hi,
164*4882a593Smuzhiyun 		   tbl_wlk->ctx_entry->lo);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/*
167*4882a593Smuzhiyun 	 * A legacy mode DMAR doesn't support PASID, hence default it to -1
168*4882a593Smuzhiyun 	 * indicating that it's invalid. Also, default all PASID related fields
169*4882a593Smuzhiyun 	 * to 0.
170*4882a593Smuzhiyun 	 */
171*4882a593Smuzhiyun 	if (!tbl_wlk->pasid_tbl_entry)
172*4882a593Smuzhiyun 		seq_printf(m, "%-6d\t0x%016llx:0x%016llx:0x%016llx\n", -1,
173*4882a593Smuzhiyun 			   (u64)0, (u64)0, (u64)0);
174*4882a593Smuzhiyun 	else
175*4882a593Smuzhiyun 		seq_printf(m, "%-6d\t0x%016llx:0x%016llx:0x%016llx\n",
176*4882a593Smuzhiyun 			   tbl_wlk->pasid, tbl_wlk->pasid_tbl_entry->val[2],
177*4882a593Smuzhiyun 			   tbl_wlk->pasid_tbl_entry->val[1],
178*4882a593Smuzhiyun 			   tbl_wlk->pasid_tbl_entry->val[0]);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
pasid_tbl_walk(struct seq_file * m,struct pasid_entry * tbl_entry,u16 dir_idx)181*4882a593Smuzhiyun static void pasid_tbl_walk(struct seq_file *m, struct pasid_entry *tbl_entry,
182*4882a593Smuzhiyun 			   u16 dir_idx)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct tbl_walk *tbl_wlk = m->private;
185*4882a593Smuzhiyun 	u8 tbl_idx;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	for (tbl_idx = 0; tbl_idx < PASID_TBL_ENTRIES; tbl_idx++) {
188*4882a593Smuzhiyun 		if (pasid_pte_is_present(tbl_entry)) {
189*4882a593Smuzhiyun 			tbl_wlk->pasid_tbl_entry = tbl_entry;
190*4882a593Smuzhiyun 			tbl_wlk->pasid = (dir_idx << PASID_PDE_SHIFT) + tbl_idx;
191*4882a593Smuzhiyun 			print_tbl_walk(m);
192*4882a593Smuzhiyun 		}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 		tbl_entry++;
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
pasid_dir_walk(struct seq_file * m,u64 pasid_dir_ptr,u16 pasid_dir_size)198*4882a593Smuzhiyun static void pasid_dir_walk(struct seq_file *m, u64 pasid_dir_ptr,
199*4882a593Smuzhiyun 			   u16 pasid_dir_size)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct pasid_dir_entry *dir_entry = phys_to_virt(pasid_dir_ptr);
202*4882a593Smuzhiyun 	struct pasid_entry *pasid_tbl;
203*4882a593Smuzhiyun 	u16 dir_idx;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	for (dir_idx = 0; dir_idx < pasid_dir_size; dir_idx++) {
206*4882a593Smuzhiyun 		pasid_tbl = get_pasid_table_from_pde(dir_entry);
207*4882a593Smuzhiyun 		if (pasid_tbl)
208*4882a593Smuzhiyun 			pasid_tbl_walk(m, pasid_tbl, dir_idx);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		dir_entry++;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
ctx_tbl_walk(struct seq_file * m,struct intel_iommu * iommu,u16 bus)214*4882a593Smuzhiyun static void ctx_tbl_walk(struct seq_file *m, struct intel_iommu *iommu, u16 bus)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	struct context_entry *context;
217*4882a593Smuzhiyun 	u16 devfn, pasid_dir_size;
218*4882a593Smuzhiyun 	u64 pasid_dir_ptr;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	for (devfn = 0; devfn < 256; devfn++) {
221*4882a593Smuzhiyun 		struct tbl_walk tbl_wlk = {0};
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		/*
224*4882a593Smuzhiyun 		 * Scalable mode root entry points to upper scalable mode
225*4882a593Smuzhiyun 		 * context table and lower scalable mode context table. Each
226*4882a593Smuzhiyun 		 * scalable mode context table has 128 context entries where as
227*4882a593Smuzhiyun 		 * legacy mode context table has 256 context entries. So in
228*4882a593Smuzhiyun 		 * scalable mode, the context entries for former 128 devices are
229*4882a593Smuzhiyun 		 * in the lower scalable mode context table, while the latter
230*4882a593Smuzhiyun 		 * 128 devices are in the upper scalable mode context table.
231*4882a593Smuzhiyun 		 * In scalable mode, when devfn > 127, iommu_context_addr()
232*4882a593Smuzhiyun 		 * automatically refers to upper scalable mode context table and
233*4882a593Smuzhiyun 		 * hence the caller doesn't have to worry about differences
234*4882a593Smuzhiyun 		 * between scalable mode and non scalable mode.
235*4882a593Smuzhiyun 		 */
236*4882a593Smuzhiyun 		context = iommu_context_addr(iommu, bus, devfn, 0);
237*4882a593Smuzhiyun 		if (!context)
238*4882a593Smuzhiyun 			return;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		if (!context_present(context))
241*4882a593Smuzhiyun 			continue;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 		tbl_wlk.bus = bus;
244*4882a593Smuzhiyun 		tbl_wlk.devfn = devfn;
245*4882a593Smuzhiyun 		tbl_wlk.rt_entry = &iommu->root_entry[bus];
246*4882a593Smuzhiyun 		tbl_wlk.ctx_entry = context;
247*4882a593Smuzhiyun 		m->private = &tbl_wlk;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		if (dmar_readq(iommu->reg + DMAR_RTADDR_REG) & DMA_RTADDR_SMT) {
250*4882a593Smuzhiyun 			pasid_dir_ptr = context->lo & VTD_PAGE_MASK;
251*4882a593Smuzhiyun 			pasid_dir_size = get_pasid_dir_size(context);
252*4882a593Smuzhiyun 			pasid_dir_walk(m, pasid_dir_ptr, pasid_dir_size);
253*4882a593Smuzhiyun 			continue;
254*4882a593Smuzhiyun 		}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		print_tbl_walk(m);
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
root_tbl_walk(struct seq_file * m,struct intel_iommu * iommu)260*4882a593Smuzhiyun static void root_tbl_walk(struct seq_file *m, struct intel_iommu *iommu)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	unsigned long flags;
263*4882a593Smuzhiyun 	u16 bus;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	spin_lock_irqsave(&iommu->lock, flags);
266*4882a593Smuzhiyun 	seq_printf(m, "IOMMU %s: Root Table Address: 0x%llx\n", iommu->name,
267*4882a593Smuzhiyun 		   (u64)virt_to_phys(iommu->root_entry));
268*4882a593Smuzhiyun 	seq_puts(m, "B.D.F\tRoot_entry\t\t\t\tContext_entry\t\t\t\tPASID\tPASID_table_entry\n");
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/*
271*4882a593Smuzhiyun 	 * No need to check if the root entry is present or not because
272*4882a593Smuzhiyun 	 * iommu_context_addr() performs the same check before returning
273*4882a593Smuzhiyun 	 * context entry.
274*4882a593Smuzhiyun 	 */
275*4882a593Smuzhiyun 	for (bus = 0; bus < 256; bus++)
276*4882a593Smuzhiyun 		ctx_tbl_walk(m, iommu, bus);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	spin_unlock_irqrestore(&iommu->lock, flags);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
dmar_translation_struct_show(struct seq_file * m,void * unused)281*4882a593Smuzhiyun static int dmar_translation_struct_show(struct seq_file *m, void *unused)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct dmar_drhd_unit *drhd;
284*4882a593Smuzhiyun 	struct intel_iommu *iommu;
285*4882a593Smuzhiyun 	u32 sts;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	rcu_read_lock();
288*4882a593Smuzhiyun 	for_each_active_iommu(iommu, drhd) {
289*4882a593Smuzhiyun 		sts = dmar_readl(iommu->reg + DMAR_GSTS_REG);
290*4882a593Smuzhiyun 		if (!(sts & DMA_GSTS_TES)) {
291*4882a593Smuzhiyun 			seq_printf(m, "DMA Remapping is not enabled on %s\n",
292*4882a593Smuzhiyun 				   iommu->name);
293*4882a593Smuzhiyun 			continue;
294*4882a593Smuzhiyun 		}
295*4882a593Smuzhiyun 		root_tbl_walk(m, iommu);
296*4882a593Smuzhiyun 		seq_putc(m, '\n');
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 	rcu_read_unlock();
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(dmar_translation_struct);
303*4882a593Smuzhiyun 
level_to_directory_size(int level)304*4882a593Smuzhiyun static inline unsigned long level_to_directory_size(int level)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	return BIT_ULL(VTD_PAGE_SHIFT + VTD_STRIDE_SHIFT * (level - 1));
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun static inline void
dump_page_info(struct seq_file * m,unsigned long iova,u64 * path)310*4882a593Smuzhiyun dump_page_info(struct seq_file *m, unsigned long iova, u64 *path)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	seq_printf(m, "0x%013lx |\t0x%016llx\t0x%016llx\t0x%016llx\t0x%016llx\t0x%016llx\n",
313*4882a593Smuzhiyun 		   iova >> VTD_PAGE_SHIFT, path[5], path[4],
314*4882a593Smuzhiyun 		   path[3], path[2], path[1]);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
pgtable_walk_level(struct seq_file * m,struct dma_pte * pde,int level,unsigned long start,u64 * path)317*4882a593Smuzhiyun static void pgtable_walk_level(struct seq_file *m, struct dma_pte *pde,
318*4882a593Smuzhiyun 			       int level, unsigned long start,
319*4882a593Smuzhiyun 			       u64 *path)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	int i;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	if (level > 5 || level < 1)
324*4882a593Smuzhiyun 		return;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	for (i = 0; i < BIT_ULL(VTD_STRIDE_SHIFT);
327*4882a593Smuzhiyun 			i++, pde++, start += level_to_directory_size(level)) {
328*4882a593Smuzhiyun 		if (!dma_pte_present(pde))
329*4882a593Smuzhiyun 			continue;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 		path[level] = pde->val;
332*4882a593Smuzhiyun 		if (dma_pte_superpage(pde) || level == 1)
333*4882a593Smuzhiyun 			dump_page_info(m, start, path);
334*4882a593Smuzhiyun 		else
335*4882a593Smuzhiyun 			pgtable_walk_level(m, phys_to_virt(dma_pte_addr(pde)),
336*4882a593Smuzhiyun 					   level - 1, start, path);
337*4882a593Smuzhiyun 		path[level] = 0;
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
show_device_domain_translation(struct device * dev,void * data)341*4882a593Smuzhiyun static int show_device_domain_translation(struct device *dev, void *data)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	struct dmar_domain *domain = find_domain(dev);
344*4882a593Smuzhiyun 	struct seq_file *m = data;
345*4882a593Smuzhiyun 	u64 path[6] = { 0 };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (!domain)
348*4882a593Smuzhiyun 		return 0;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	seq_printf(m, "Device %s with pasid %d @0x%llx\n",
351*4882a593Smuzhiyun 		   dev_name(dev), domain->default_pasid,
352*4882a593Smuzhiyun 		   (u64)virt_to_phys(domain->pgd));
353*4882a593Smuzhiyun 	seq_puts(m, "IOVA_PFN\t\tPML5E\t\t\tPML4E\t\t\tPDPE\t\t\tPDE\t\t\tPTE\n");
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	pgtable_walk_level(m, domain->pgd, domain->agaw + 2, 0, path);
356*4882a593Smuzhiyun 	seq_putc(m, '\n');
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun 
domain_translation_struct_show(struct seq_file * m,void * unused)361*4882a593Smuzhiyun static int domain_translation_struct_show(struct seq_file *m, void *unused)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	unsigned long flags;
364*4882a593Smuzhiyun 	int ret;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	spin_lock_irqsave(&device_domain_lock, flags);
367*4882a593Smuzhiyun 	ret = bus_for_each_dev(&pci_bus_type, NULL, m,
368*4882a593Smuzhiyun 			       show_device_domain_translation);
369*4882a593Smuzhiyun 	spin_unlock_irqrestore(&device_domain_lock, flags);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return ret;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(domain_translation_struct);
374*4882a593Smuzhiyun 
invalidation_queue_entry_show(struct seq_file * m,struct intel_iommu * iommu)375*4882a593Smuzhiyun static void invalidation_queue_entry_show(struct seq_file *m,
376*4882a593Smuzhiyun 					  struct intel_iommu *iommu)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	int index, shift = qi_shift(iommu);
379*4882a593Smuzhiyun 	struct qi_desc *desc;
380*4882a593Smuzhiyun 	int offset;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (ecap_smts(iommu->ecap))
383*4882a593Smuzhiyun 		seq_puts(m, "Index\t\tqw0\t\t\tqw1\t\t\tqw2\t\t\tqw3\t\t\tstatus\n");
384*4882a593Smuzhiyun 	else
385*4882a593Smuzhiyun 		seq_puts(m, "Index\t\tqw0\t\t\tqw1\t\t\tstatus\n");
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	for (index = 0; index < QI_LENGTH; index++) {
388*4882a593Smuzhiyun 		offset = index << shift;
389*4882a593Smuzhiyun 		desc = iommu->qi->desc + offset;
390*4882a593Smuzhiyun 		if (ecap_smts(iommu->ecap))
391*4882a593Smuzhiyun 			seq_printf(m, "%5d\t%016llx\t%016llx\t%016llx\t%016llx\t%016x\n",
392*4882a593Smuzhiyun 				   index, desc->qw0, desc->qw1,
393*4882a593Smuzhiyun 				   desc->qw2, desc->qw3,
394*4882a593Smuzhiyun 				   iommu->qi->desc_status[index]);
395*4882a593Smuzhiyun 		else
396*4882a593Smuzhiyun 			seq_printf(m, "%5d\t%016llx\t%016llx\t%016x\n",
397*4882a593Smuzhiyun 				   index, desc->qw0, desc->qw1,
398*4882a593Smuzhiyun 				   iommu->qi->desc_status[index]);
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
invalidation_queue_show(struct seq_file * m,void * unused)402*4882a593Smuzhiyun static int invalidation_queue_show(struct seq_file *m, void *unused)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct dmar_drhd_unit *drhd;
405*4882a593Smuzhiyun 	struct intel_iommu *iommu;
406*4882a593Smuzhiyun 	unsigned long flags;
407*4882a593Smuzhiyun 	struct q_inval *qi;
408*4882a593Smuzhiyun 	int shift;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	rcu_read_lock();
411*4882a593Smuzhiyun 	for_each_active_iommu(iommu, drhd) {
412*4882a593Smuzhiyun 		qi = iommu->qi;
413*4882a593Smuzhiyun 		shift = qi_shift(iommu);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 		if (!qi || !ecap_qis(iommu->ecap))
416*4882a593Smuzhiyun 			continue;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 		seq_printf(m, "Invalidation queue on IOMMU: %s\n", iommu->name);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&qi->q_lock, flags);
421*4882a593Smuzhiyun 		seq_printf(m, " Base: 0x%llx\tHead: %lld\tTail: %lld\n",
422*4882a593Smuzhiyun 			   (u64)virt_to_phys(qi->desc),
423*4882a593Smuzhiyun 			   dmar_readq(iommu->reg + DMAR_IQH_REG) >> shift,
424*4882a593Smuzhiyun 			   dmar_readq(iommu->reg + DMAR_IQT_REG) >> shift);
425*4882a593Smuzhiyun 		invalidation_queue_entry_show(m, iommu);
426*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&qi->q_lock, flags);
427*4882a593Smuzhiyun 		seq_putc(m, '\n');
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 	rcu_read_unlock();
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(invalidation_queue);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #ifdef CONFIG_IRQ_REMAP
ir_tbl_remap_entry_show(struct seq_file * m,struct intel_iommu * iommu)436*4882a593Smuzhiyun static void ir_tbl_remap_entry_show(struct seq_file *m,
437*4882a593Smuzhiyun 				    struct intel_iommu *iommu)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct irte *ri_entry;
440*4882a593Smuzhiyun 	unsigned long flags;
441*4882a593Smuzhiyun 	int idx;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	seq_puts(m, " Entry SrcID   DstID    Vct IRTE_high\t\tIRTE_low\n");
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
446*4882a593Smuzhiyun 	for (idx = 0; idx < INTR_REMAP_TABLE_ENTRIES; idx++) {
447*4882a593Smuzhiyun 		ri_entry = &iommu->ir_table->base[idx];
448*4882a593Smuzhiyun 		if (!ri_entry->present || ri_entry->p_pst)
449*4882a593Smuzhiyun 			continue;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 		seq_printf(m, " %-5d %02x:%02x.%01x %08x %02x  %016llx\t%016llx\n",
452*4882a593Smuzhiyun 			   idx, PCI_BUS_NUM(ri_entry->sid),
453*4882a593Smuzhiyun 			   PCI_SLOT(ri_entry->sid), PCI_FUNC(ri_entry->sid),
454*4882a593Smuzhiyun 			   ri_entry->dest_id, ri_entry->vector,
455*4882a593Smuzhiyun 			   ri_entry->high, ri_entry->low);
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
ir_tbl_posted_entry_show(struct seq_file * m,struct intel_iommu * iommu)460*4882a593Smuzhiyun static void ir_tbl_posted_entry_show(struct seq_file *m,
461*4882a593Smuzhiyun 				     struct intel_iommu *iommu)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct irte *pi_entry;
464*4882a593Smuzhiyun 	unsigned long flags;
465*4882a593Smuzhiyun 	int idx;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	seq_puts(m, " Entry SrcID   PDA_high PDA_low  Vct IRTE_high\t\tIRTE_low\n");
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
470*4882a593Smuzhiyun 	for (idx = 0; idx < INTR_REMAP_TABLE_ENTRIES; idx++) {
471*4882a593Smuzhiyun 		pi_entry = &iommu->ir_table->base[idx];
472*4882a593Smuzhiyun 		if (!pi_entry->present || !pi_entry->p_pst)
473*4882a593Smuzhiyun 			continue;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 		seq_printf(m, " %-5d %02x:%02x.%01x %08x %08x %02x  %016llx\t%016llx\n",
476*4882a593Smuzhiyun 			   idx, PCI_BUS_NUM(pi_entry->sid),
477*4882a593Smuzhiyun 			   PCI_SLOT(pi_entry->sid), PCI_FUNC(pi_entry->sid),
478*4882a593Smuzhiyun 			   pi_entry->pda_h, pi_entry->pda_l << 6,
479*4882a593Smuzhiyun 			   pi_entry->vector, pi_entry->high,
480*4882a593Smuzhiyun 			   pi_entry->low);
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun /*
486*4882a593Smuzhiyun  * For active IOMMUs go through the Interrupt remapping
487*4882a593Smuzhiyun  * table and print valid entries in a table format for
488*4882a593Smuzhiyun  * Remapped and Posted Interrupts.
489*4882a593Smuzhiyun  */
ir_translation_struct_show(struct seq_file * m,void * unused)490*4882a593Smuzhiyun static int ir_translation_struct_show(struct seq_file *m, void *unused)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct dmar_drhd_unit *drhd;
493*4882a593Smuzhiyun 	struct intel_iommu *iommu;
494*4882a593Smuzhiyun 	u64 irta;
495*4882a593Smuzhiyun 	u32 sts;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	rcu_read_lock();
498*4882a593Smuzhiyun 	for_each_active_iommu(iommu, drhd) {
499*4882a593Smuzhiyun 		if (!ecap_ir_support(iommu->ecap))
500*4882a593Smuzhiyun 			continue;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 		seq_printf(m, "Remapped Interrupt supported on IOMMU: %s\n",
503*4882a593Smuzhiyun 			   iommu->name);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 		sts = dmar_readl(iommu->reg + DMAR_GSTS_REG);
506*4882a593Smuzhiyun 		if (iommu->ir_table && (sts & DMA_GSTS_IRES)) {
507*4882a593Smuzhiyun 			irta = virt_to_phys(iommu->ir_table->base);
508*4882a593Smuzhiyun 			seq_printf(m, " IR table address:%llx\n", irta);
509*4882a593Smuzhiyun 			ir_tbl_remap_entry_show(m, iommu);
510*4882a593Smuzhiyun 		} else {
511*4882a593Smuzhiyun 			seq_puts(m, "Interrupt Remapping is not enabled\n");
512*4882a593Smuzhiyun 		}
513*4882a593Smuzhiyun 		seq_putc(m, '\n');
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	seq_puts(m, "****\n\n");
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	for_each_active_iommu(iommu, drhd) {
519*4882a593Smuzhiyun 		if (!cap_pi_support(iommu->cap))
520*4882a593Smuzhiyun 			continue;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		seq_printf(m, "Posted Interrupt supported on IOMMU: %s\n",
523*4882a593Smuzhiyun 			   iommu->name);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		if (iommu->ir_table) {
526*4882a593Smuzhiyun 			irta = virt_to_phys(iommu->ir_table->base);
527*4882a593Smuzhiyun 			seq_printf(m, " IR table address:%llx\n", irta);
528*4882a593Smuzhiyun 			ir_tbl_posted_entry_show(m, iommu);
529*4882a593Smuzhiyun 		} else {
530*4882a593Smuzhiyun 			seq_puts(m, "Interrupt Remapping is not enabled\n");
531*4882a593Smuzhiyun 		}
532*4882a593Smuzhiyun 		seq_putc(m, '\n');
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 	rcu_read_unlock();
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	return 0;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(ir_translation_struct);
539*4882a593Smuzhiyun #endif
540*4882a593Smuzhiyun 
intel_iommu_debugfs_init(void)541*4882a593Smuzhiyun void __init intel_iommu_debugfs_init(void)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	struct dentry *intel_iommu_debug = debugfs_create_dir("intel",
544*4882a593Smuzhiyun 						iommu_debugfs_dir);
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	debugfs_create_file("iommu_regset", 0444, intel_iommu_debug, NULL,
547*4882a593Smuzhiyun 			    &iommu_regset_fops);
548*4882a593Smuzhiyun 	debugfs_create_file("dmar_translation_struct", 0444, intel_iommu_debug,
549*4882a593Smuzhiyun 			    NULL, &dmar_translation_struct_fops);
550*4882a593Smuzhiyun 	debugfs_create_file("domain_translation_struct", 0444,
551*4882a593Smuzhiyun 			    intel_iommu_debug, NULL,
552*4882a593Smuzhiyun 			    &domain_translation_struct_fops);
553*4882a593Smuzhiyun 	debugfs_create_file("invalidation_queue", 0444, intel_iommu_debug,
554*4882a593Smuzhiyun 			    NULL, &invalidation_queue_fops);
555*4882a593Smuzhiyun #ifdef CONFIG_IRQ_REMAP
556*4882a593Smuzhiyun 	debugfs_create_file("ir_translation_struct", 0444, intel_iommu_debug,
557*4882a593Smuzhiyun 			    NULL, &ir_translation_struct_fops);
558*4882a593Smuzhiyun #endif
559*4882a593Smuzhiyun }
560