1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun * Author: Varun Sethi <varun.sethi@freescale.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #define pr_fmt(fmt) "fsl-pamu-domain: %s: " fmt, __func__
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "fsl_pamu_domain.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <sysdev/fsl_pci.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun * Global spinlock that needs to be held while
16*4882a593Smuzhiyun * configuring PAMU.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun static DEFINE_SPINLOCK(iommu_lock);
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun static struct kmem_cache *fsl_pamu_domain_cache;
21*4882a593Smuzhiyun static struct kmem_cache *iommu_devinfo_cache;
22*4882a593Smuzhiyun static DEFINE_SPINLOCK(device_domain_lock);
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct iommu_device pamu_iommu; /* IOMMU core code handle */
25*4882a593Smuzhiyun
to_fsl_dma_domain(struct iommu_domain * dom)26*4882a593Smuzhiyun static struct fsl_dma_domain *to_fsl_dma_domain(struct iommu_domain *dom)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun return container_of(dom, struct fsl_dma_domain, iommu_domain);
29*4882a593Smuzhiyun }
30*4882a593Smuzhiyun
iommu_init_mempool(void)31*4882a593Smuzhiyun static int __init iommu_init_mempool(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun fsl_pamu_domain_cache = kmem_cache_create("fsl_pamu_domain",
34*4882a593Smuzhiyun sizeof(struct fsl_dma_domain),
35*4882a593Smuzhiyun 0,
36*4882a593Smuzhiyun SLAB_HWCACHE_ALIGN,
37*4882a593Smuzhiyun NULL);
38*4882a593Smuzhiyun if (!fsl_pamu_domain_cache) {
39*4882a593Smuzhiyun pr_debug("Couldn't create fsl iommu_domain cache\n");
40*4882a593Smuzhiyun return -ENOMEM;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
44*4882a593Smuzhiyun sizeof(struct device_domain_info),
45*4882a593Smuzhiyun 0,
46*4882a593Smuzhiyun SLAB_HWCACHE_ALIGN,
47*4882a593Smuzhiyun NULL);
48*4882a593Smuzhiyun if (!iommu_devinfo_cache) {
49*4882a593Smuzhiyun pr_debug("Couldn't create devinfo cache\n");
50*4882a593Smuzhiyun kmem_cache_destroy(fsl_pamu_domain_cache);
51*4882a593Smuzhiyun return -ENOMEM;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun return 0;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
get_phys_addr(struct fsl_dma_domain * dma_domain,dma_addr_t iova)57*4882a593Smuzhiyun static phys_addr_t get_phys_addr(struct fsl_dma_domain *dma_domain, dma_addr_t iova)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun u32 win_cnt = dma_domain->win_cnt;
60*4882a593Smuzhiyun struct dma_window *win_ptr = &dma_domain->win_arr[0];
61*4882a593Smuzhiyun struct iommu_domain_geometry *geom;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun geom = &dma_domain->iommu_domain.geometry;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (!win_cnt || !dma_domain->geom_size) {
66*4882a593Smuzhiyun pr_debug("Number of windows/geometry not configured for the domain\n");
67*4882a593Smuzhiyun return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (win_cnt > 1) {
71*4882a593Smuzhiyun u64 subwin_size;
72*4882a593Smuzhiyun dma_addr_t subwin_iova;
73*4882a593Smuzhiyun u32 wnd;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun subwin_size = dma_domain->geom_size >> ilog2(win_cnt);
76*4882a593Smuzhiyun subwin_iova = iova & ~(subwin_size - 1);
77*4882a593Smuzhiyun wnd = (subwin_iova - geom->aperture_start) >> ilog2(subwin_size);
78*4882a593Smuzhiyun win_ptr = &dma_domain->win_arr[wnd];
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun if (win_ptr->valid)
82*4882a593Smuzhiyun return win_ptr->paddr + (iova & (win_ptr->size - 1));
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
map_subwins(int liodn,struct fsl_dma_domain * dma_domain)87*4882a593Smuzhiyun static int map_subwins(int liodn, struct fsl_dma_domain *dma_domain)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct dma_window *sub_win_ptr = &dma_domain->win_arr[0];
90*4882a593Smuzhiyun int i, ret;
91*4882a593Smuzhiyun unsigned long rpn, flags;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun for (i = 0; i < dma_domain->win_cnt; i++) {
94*4882a593Smuzhiyun if (sub_win_ptr[i].valid) {
95*4882a593Smuzhiyun rpn = sub_win_ptr[i].paddr >> PAMU_PAGE_SHIFT;
96*4882a593Smuzhiyun spin_lock_irqsave(&iommu_lock, flags);
97*4882a593Smuzhiyun ret = pamu_config_spaace(liodn, dma_domain->win_cnt, i,
98*4882a593Smuzhiyun sub_win_ptr[i].size,
99*4882a593Smuzhiyun ~(u32)0,
100*4882a593Smuzhiyun rpn,
101*4882a593Smuzhiyun dma_domain->snoop_id,
102*4882a593Smuzhiyun dma_domain->stash_id,
103*4882a593Smuzhiyun (i > 0) ? 1 : 0,
104*4882a593Smuzhiyun sub_win_ptr[i].prot);
105*4882a593Smuzhiyun spin_unlock_irqrestore(&iommu_lock, flags);
106*4882a593Smuzhiyun if (ret) {
107*4882a593Smuzhiyun pr_debug("SPAACE configuration failed for liodn %d\n",
108*4882a593Smuzhiyun liodn);
109*4882a593Smuzhiyun return ret;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun return ret;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
map_win(int liodn,struct fsl_dma_domain * dma_domain)117*4882a593Smuzhiyun static int map_win(int liodn, struct fsl_dma_domain *dma_domain)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun int ret;
120*4882a593Smuzhiyun struct dma_window *wnd = &dma_domain->win_arr[0];
121*4882a593Smuzhiyun phys_addr_t wnd_addr = dma_domain->iommu_domain.geometry.aperture_start;
122*4882a593Smuzhiyun unsigned long flags;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun spin_lock_irqsave(&iommu_lock, flags);
125*4882a593Smuzhiyun ret = pamu_config_ppaace(liodn, wnd_addr,
126*4882a593Smuzhiyun wnd->size,
127*4882a593Smuzhiyun ~(u32)0,
128*4882a593Smuzhiyun wnd->paddr >> PAMU_PAGE_SHIFT,
129*4882a593Smuzhiyun dma_domain->snoop_id, dma_domain->stash_id,
130*4882a593Smuzhiyun 0, wnd->prot);
131*4882a593Smuzhiyun spin_unlock_irqrestore(&iommu_lock, flags);
132*4882a593Smuzhiyun if (ret)
133*4882a593Smuzhiyun pr_debug("PAACE configuration failed for liodn %d\n", liodn);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return ret;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Map the DMA window corresponding to the LIODN */
map_liodn(int liodn,struct fsl_dma_domain * dma_domain)139*4882a593Smuzhiyun static int map_liodn(int liodn, struct fsl_dma_domain *dma_domain)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun if (dma_domain->win_cnt > 1)
142*4882a593Smuzhiyun return map_subwins(liodn, dma_domain);
143*4882a593Smuzhiyun else
144*4882a593Smuzhiyun return map_win(liodn, dma_domain);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* Update window/subwindow mapping for the LIODN */
update_liodn(int liodn,struct fsl_dma_domain * dma_domain,u32 wnd_nr)148*4882a593Smuzhiyun static int update_liodn(int liodn, struct fsl_dma_domain *dma_domain, u32 wnd_nr)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun int ret;
151*4882a593Smuzhiyun struct dma_window *wnd = &dma_domain->win_arr[wnd_nr];
152*4882a593Smuzhiyun unsigned long flags;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun spin_lock_irqsave(&iommu_lock, flags);
155*4882a593Smuzhiyun if (dma_domain->win_cnt > 1) {
156*4882a593Smuzhiyun ret = pamu_config_spaace(liodn, dma_domain->win_cnt, wnd_nr,
157*4882a593Smuzhiyun wnd->size,
158*4882a593Smuzhiyun ~(u32)0,
159*4882a593Smuzhiyun wnd->paddr >> PAMU_PAGE_SHIFT,
160*4882a593Smuzhiyun dma_domain->snoop_id,
161*4882a593Smuzhiyun dma_domain->stash_id,
162*4882a593Smuzhiyun (wnd_nr > 0) ? 1 : 0,
163*4882a593Smuzhiyun wnd->prot);
164*4882a593Smuzhiyun if (ret)
165*4882a593Smuzhiyun pr_debug("Subwindow reconfiguration failed for liodn %d\n",
166*4882a593Smuzhiyun liodn);
167*4882a593Smuzhiyun } else {
168*4882a593Smuzhiyun phys_addr_t wnd_addr;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun wnd_addr = dma_domain->iommu_domain.geometry.aperture_start;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun ret = pamu_config_ppaace(liodn, wnd_addr,
173*4882a593Smuzhiyun wnd->size,
174*4882a593Smuzhiyun ~(u32)0,
175*4882a593Smuzhiyun wnd->paddr >> PAMU_PAGE_SHIFT,
176*4882a593Smuzhiyun dma_domain->snoop_id, dma_domain->stash_id,
177*4882a593Smuzhiyun 0, wnd->prot);
178*4882a593Smuzhiyun if (ret)
179*4882a593Smuzhiyun pr_debug("Window reconfiguration failed for liodn %d\n",
180*4882a593Smuzhiyun liodn);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun spin_unlock_irqrestore(&iommu_lock, flags);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return ret;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
update_liodn_stash(int liodn,struct fsl_dma_domain * dma_domain,u32 val)188*4882a593Smuzhiyun static int update_liodn_stash(int liodn, struct fsl_dma_domain *dma_domain,
189*4882a593Smuzhiyun u32 val)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun int ret = 0, i;
192*4882a593Smuzhiyun unsigned long flags;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun spin_lock_irqsave(&iommu_lock, flags);
195*4882a593Smuzhiyun if (!dma_domain->win_arr) {
196*4882a593Smuzhiyun pr_debug("Windows not configured, stash destination update failed for liodn %d\n",
197*4882a593Smuzhiyun liodn);
198*4882a593Smuzhiyun spin_unlock_irqrestore(&iommu_lock, flags);
199*4882a593Smuzhiyun return -EINVAL;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun for (i = 0; i < dma_domain->win_cnt; i++) {
203*4882a593Smuzhiyun ret = pamu_update_paace_stash(liodn, i, val);
204*4882a593Smuzhiyun if (ret) {
205*4882a593Smuzhiyun pr_debug("Failed to update SPAACE %d field for liodn %d\n ",
206*4882a593Smuzhiyun i, liodn);
207*4882a593Smuzhiyun spin_unlock_irqrestore(&iommu_lock, flags);
208*4882a593Smuzhiyun return ret;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun spin_unlock_irqrestore(&iommu_lock, flags);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return ret;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Set the geometry parameters for a LIODN */
pamu_set_liodn(int liodn,struct device * dev,struct fsl_dma_domain * dma_domain,struct iommu_domain_geometry * geom_attr,u32 win_cnt)218*4882a593Smuzhiyun static int pamu_set_liodn(int liodn, struct device *dev,
219*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain,
220*4882a593Smuzhiyun struct iommu_domain_geometry *geom_attr,
221*4882a593Smuzhiyun u32 win_cnt)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun phys_addr_t window_addr, window_size;
224*4882a593Smuzhiyun phys_addr_t subwin_size;
225*4882a593Smuzhiyun int ret = 0, i;
226*4882a593Smuzhiyun u32 omi_index = ~(u32)0;
227*4882a593Smuzhiyun unsigned long flags;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun * Configure the omi_index at the geometry setup time.
231*4882a593Smuzhiyun * This is a static value which depends on the type of
232*4882a593Smuzhiyun * device and would not change thereafter.
233*4882a593Smuzhiyun */
234*4882a593Smuzhiyun get_ome_index(&omi_index, dev);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun window_addr = geom_attr->aperture_start;
237*4882a593Smuzhiyun window_size = dma_domain->geom_size;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun spin_lock_irqsave(&iommu_lock, flags);
240*4882a593Smuzhiyun ret = pamu_disable_liodn(liodn);
241*4882a593Smuzhiyun if (!ret)
242*4882a593Smuzhiyun ret = pamu_config_ppaace(liodn, window_addr, window_size, omi_index,
243*4882a593Smuzhiyun 0, dma_domain->snoop_id,
244*4882a593Smuzhiyun dma_domain->stash_id, win_cnt, 0);
245*4882a593Smuzhiyun spin_unlock_irqrestore(&iommu_lock, flags);
246*4882a593Smuzhiyun if (ret) {
247*4882a593Smuzhiyun pr_debug("PAACE configuration failed for liodn %d, win_cnt =%d\n",
248*4882a593Smuzhiyun liodn, win_cnt);
249*4882a593Smuzhiyun return ret;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun if (win_cnt > 1) {
253*4882a593Smuzhiyun subwin_size = window_size >> ilog2(win_cnt);
254*4882a593Smuzhiyun for (i = 0; i < win_cnt; i++) {
255*4882a593Smuzhiyun spin_lock_irqsave(&iommu_lock, flags);
256*4882a593Smuzhiyun ret = pamu_disable_spaace(liodn, i);
257*4882a593Smuzhiyun if (!ret)
258*4882a593Smuzhiyun ret = pamu_config_spaace(liodn, win_cnt, i,
259*4882a593Smuzhiyun subwin_size, omi_index,
260*4882a593Smuzhiyun 0, dma_domain->snoop_id,
261*4882a593Smuzhiyun dma_domain->stash_id,
262*4882a593Smuzhiyun 0, 0);
263*4882a593Smuzhiyun spin_unlock_irqrestore(&iommu_lock, flags);
264*4882a593Smuzhiyun if (ret) {
265*4882a593Smuzhiyun pr_debug("SPAACE configuration failed for liodn %d\n",
266*4882a593Smuzhiyun liodn);
267*4882a593Smuzhiyun return ret;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return ret;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
check_size(u64 size,dma_addr_t iova)275*4882a593Smuzhiyun static int check_size(u64 size, dma_addr_t iova)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * Size must be a power of two and at least be equal
279*4882a593Smuzhiyun * to PAMU page size.
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun if ((size & (size - 1)) || size < PAMU_PAGE_SIZE) {
282*4882a593Smuzhiyun pr_debug("Size too small or not a power of two\n");
283*4882a593Smuzhiyun return -EINVAL;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* iova must be page size aligned */
287*4882a593Smuzhiyun if (iova & (size - 1)) {
288*4882a593Smuzhiyun pr_debug("Address is not aligned with window size\n");
289*4882a593Smuzhiyun return -EINVAL;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
iommu_alloc_dma_domain(void)295*4882a593Smuzhiyun static struct fsl_dma_domain *iommu_alloc_dma_domain(void)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct fsl_dma_domain *domain;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun domain = kmem_cache_zalloc(fsl_pamu_domain_cache, GFP_KERNEL);
300*4882a593Smuzhiyun if (!domain)
301*4882a593Smuzhiyun return NULL;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun domain->stash_id = ~(u32)0;
304*4882a593Smuzhiyun domain->snoop_id = ~(u32)0;
305*4882a593Smuzhiyun domain->win_cnt = pamu_get_max_subwin_cnt();
306*4882a593Smuzhiyun domain->geom_size = 0;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun INIT_LIST_HEAD(&domain->devices);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun spin_lock_init(&domain->domain_lock);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return domain;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
remove_device_ref(struct device_domain_info * info,u32 win_cnt)315*4882a593Smuzhiyun static void remove_device_ref(struct device_domain_info *info, u32 win_cnt)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun unsigned long flags;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun list_del(&info->link);
320*4882a593Smuzhiyun spin_lock_irqsave(&iommu_lock, flags);
321*4882a593Smuzhiyun if (win_cnt > 1)
322*4882a593Smuzhiyun pamu_free_subwins(info->liodn);
323*4882a593Smuzhiyun pamu_disable_liodn(info->liodn);
324*4882a593Smuzhiyun spin_unlock_irqrestore(&iommu_lock, flags);
325*4882a593Smuzhiyun spin_lock_irqsave(&device_domain_lock, flags);
326*4882a593Smuzhiyun dev_iommu_priv_set(info->dev, NULL);
327*4882a593Smuzhiyun kmem_cache_free(iommu_devinfo_cache, info);
328*4882a593Smuzhiyun spin_unlock_irqrestore(&device_domain_lock, flags);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
detach_device(struct device * dev,struct fsl_dma_domain * dma_domain)331*4882a593Smuzhiyun static void detach_device(struct device *dev, struct fsl_dma_domain *dma_domain)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct device_domain_info *info, *tmp;
334*4882a593Smuzhiyun unsigned long flags;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun spin_lock_irqsave(&dma_domain->domain_lock, flags);
337*4882a593Smuzhiyun /* Remove the device from the domain device list */
338*4882a593Smuzhiyun list_for_each_entry_safe(info, tmp, &dma_domain->devices, link) {
339*4882a593Smuzhiyun if (!dev || (info->dev == dev))
340*4882a593Smuzhiyun remove_device_ref(info, dma_domain->win_cnt);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
attach_device(struct fsl_dma_domain * dma_domain,int liodn,struct device * dev)345*4882a593Smuzhiyun static void attach_device(struct fsl_dma_domain *dma_domain, int liodn, struct device *dev)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct device_domain_info *info, *old_domain_info;
348*4882a593Smuzhiyun unsigned long flags;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun spin_lock_irqsave(&device_domain_lock, flags);
351*4882a593Smuzhiyun /*
352*4882a593Smuzhiyun * Check here if the device is already attached to domain or not.
353*4882a593Smuzhiyun * If the device is already attached to a domain detach it.
354*4882a593Smuzhiyun */
355*4882a593Smuzhiyun old_domain_info = dev_iommu_priv_get(dev);
356*4882a593Smuzhiyun if (old_domain_info && old_domain_info->domain != dma_domain) {
357*4882a593Smuzhiyun spin_unlock_irqrestore(&device_domain_lock, flags);
358*4882a593Smuzhiyun detach_device(dev, old_domain_info->domain);
359*4882a593Smuzhiyun spin_lock_irqsave(&device_domain_lock, flags);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun info = kmem_cache_zalloc(iommu_devinfo_cache, GFP_ATOMIC);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun info->dev = dev;
365*4882a593Smuzhiyun info->liodn = liodn;
366*4882a593Smuzhiyun info->domain = dma_domain;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun list_add(&info->link, &dma_domain->devices);
369*4882a593Smuzhiyun /*
370*4882a593Smuzhiyun * In case of devices with multiple LIODNs just store
371*4882a593Smuzhiyun * the info for the first LIODN as all
372*4882a593Smuzhiyun * LIODNs share the same domain
373*4882a593Smuzhiyun */
374*4882a593Smuzhiyun if (!dev_iommu_priv_get(dev))
375*4882a593Smuzhiyun dev_iommu_priv_set(dev, info);
376*4882a593Smuzhiyun spin_unlock_irqrestore(&device_domain_lock, flags);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
fsl_pamu_iova_to_phys(struct iommu_domain * domain,dma_addr_t iova)379*4882a593Smuzhiyun static phys_addr_t fsl_pamu_iova_to_phys(struct iommu_domain *domain,
380*4882a593Smuzhiyun dma_addr_t iova)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain = to_fsl_dma_domain(domain);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (iova < domain->geometry.aperture_start ||
385*4882a593Smuzhiyun iova > domain->geometry.aperture_end)
386*4882a593Smuzhiyun return 0;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun return get_phys_addr(dma_domain, iova);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
fsl_pamu_capable(enum iommu_cap cap)391*4882a593Smuzhiyun static bool fsl_pamu_capable(enum iommu_cap cap)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun return cap == IOMMU_CAP_CACHE_COHERENCY;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
fsl_pamu_domain_free(struct iommu_domain * domain)396*4882a593Smuzhiyun static void fsl_pamu_domain_free(struct iommu_domain *domain)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain = to_fsl_dma_domain(domain);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* remove all the devices from the device list */
401*4882a593Smuzhiyun detach_device(NULL, dma_domain);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun dma_domain->enabled = 0;
404*4882a593Smuzhiyun dma_domain->mapped = 0;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun kmem_cache_free(fsl_pamu_domain_cache, dma_domain);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
fsl_pamu_domain_alloc(unsigned type)409*4882a593Smuzhiyun static struct iommu_domain *fsl_pamu_domain_alloc(unsigned type)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (type != IOMMU_DOMAIN_UNMANAGED)
414*4882a593Smuzhiyun return NULL;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun dma_domain = iommu_alloc_dma_domain();
417*4882a593Smuzhiyun if (!dma_domain) {
418*4882a593Smuzhiyun pr_debug("dma_domain allocation failed\n");
419*4882a593Smuzhiyun return NULL;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun /* defaul geometry 64 GB i.e. maximum system address */
422*4882a593Smuzhiyun dma_domain->iommu_domain. geometry.aperture_start = 0;
423*4882a593Smuzhiyun dma_domain->iommu_domain.geometry.aperture_end = (1ULL << 36) - 1;
424*4882a593Smuzhiyun dma_domain->iommu_domain.geometry.force_aperture = true;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return &dma_domain->iommu_domain;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /* Configure geometry settings for all LIODNs associated with domain */
pamu_set_domain_geometry(struct fsl_dma_domain * dma_domain,struct iommu_domain_geometry * geom_attr,u32 win_cnt)430*4882a593Smuzhiyun static int pamu_set_domain_geometry(struct fsl_dma_domain *dma_domain,
431*4882a593Smuzhiyun struct iommu_domain_geometry *geom_attr,
432*4882a593Smuzhiyun u32 win_cnt)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun struct device_domain_info *info;
435*4882a593Smuzhiyun int ret = 0;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun list_for_each_entry(info, &dma_domain->devices, link) {
438*4882a593Smuzhiyun ret = pamu_set_liodn(info->liodn, info->dev, dma_domain,
439*4882a593Smuzhiyun geom_attr, win_cnt);
440*4882a593Smuzhiyun if (ret)
441*4882a593Smuzhiyun break;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun return ret;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* Update stash destination for all LIODNs associated with the domain */
update_domain_stash(struct fsl_dma_domain * dma_domain,u32 val)448*4882a593Smuzhiyun static int update_domain_stash(struct fsl_dma_domain *dma_domain, u32 val)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun struct device_domain_info *info;
451*4882a593Smuzhiyun int ret = 0;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun list_for_each_entry(info, &dma_domain->devices, link) {
454*4882a593Smuzhiyun ret = update_liodn_stash(info->liodn, dma_domain, val);
455*4882a593Smuzhiyun if (ret)
456*4882a593Smuzhiyun break;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* Update domain mappings for all LIODNs associated with the domain */
update_domain_mapping(struct fsl_dma_domain * dma_domain,u32 wnd_nr)463*4882a593Smuzhiyun static int update_domain_mapping(struct fsl_dma_domain *dma_domain, u32 wnd_nr)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun struct device_domain_info *info;
466*4882a593Smuzhiyun int ret = 0;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun list_for_each_entry(info, &dma_domain->devices, link) {
469*4882a593Smuzhiyun ret = update_liodn(info->liodn, dma_domain, wnd_nr);
470*4882a593Smuzhiyun if (ret)
471*4882a593Smuzhiyun break;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun return ret;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
disable_domain_win(struct fsl_dma_domain * dma_domain,u32 wnd_nr)476*4882a593Smuzhiyun static int disable_domain_win(struct fsl_dma_domain *dma_domain, u32 wnd_nr)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun struct device_domain_info *info;
479*4882a593Smuzhiyun int ret = 0;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun list_for_each_entry(info, &dma_domain->devices, link) {
482*4882a593Smuzhiyun if (dma_domain->win_cnt == 1 && dma_domain->enabled) {
483*4882a593Smuzhiyun ret = pamu_disable_liodn(info->liodn);
484*4882a593Smuzhiyun if (!ret)
485*4882a593Smuzhiyun dma_domain->enabled = 0;
486*4882a593Smuzhiyun } else {
487*4882a593Smuzhiyun ret = pamu_disable_spaace(info->liodn, wnd_nr);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun return ret;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
fsl_pamu_window_disable(struct iommu_domain * domain,u32 wnd_nr)494*4882a593Smuzhiyun static void fsl_pamu_window_disable(struct iommu_domain *domain, u32 wnd_nr)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain = to_fsl_dma_domain(domain);
497*4882a593Smuzhiyun unsigned long flags;
498*4882a593Smuzhiyun int ret;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun spin_lock_irqsave(&dma_domain->domain_lock, flags);
501*4882a593Smuzhiyun if (!dma_domain->win_arr) {
502*4882a593Smuzhiyun pr_debug("Number of windows not configured\n");
503*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
504*4882a593Smuzhiyun return;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (wnd_nr >= dma_domain->win_cnt) {
508*4882a593Smuzhiyun pr_debug("Invalid window index\n");
509*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
510*4882a593Smuzhiyun return;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (dma_domain->win_arr[wnd_nr].valid) {
514*4882a593Smuzhiyun ret = disable_domain_win(dma_domain, wnd_nr);
515*4882a593Smuzhiyun if (!ret) {
516*4882a593Smuzhiyun dma_domain->win_arr[wnd_nr].valid = 0;
517*4882a593Smuzhiyun dma_domain->mapped--;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
fsl_pamu_window_enable(struct iommu_domain * domain,u32 wnd_nr,phys_addr_t paddr,u64 size,int prot)524*4882a593Smuzhiyun static int fsl_pamu_window_enable(struct iommu_domain *domain, u32 wnd_nr,
525*4882a593Smuzhiyun phys_addr_t paddr, u64 size, int prot)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain = to_fsl_dma_domain(domain);
528*4882a593Smuzhiyun struct dma_window *wnd;
529*4882a593Smuzhiyun int pamu_prot = 0;
530*4882a593Smuzhiyun int ret;
531*4882a593Smuzhiyun unsigned long flags;
532*4882a593Smuzhiyun u64 win_size;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (prot & IOMMU_READ)
535*4882a593Smuzhiyun pamu_prot |= PAACE_AP_PERMS_QUERY;
536*4882a593Smuzhiyun if (prot & IOMMU_WRITE)
537*4882a593Smuzhiyun pamu_prot |= PAACE_AP_PERMS_UPDATE;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun spin_lock_irqsave(&dma_domain->domain_lock, flags);
540*4882a593Smuzhiyun if (!dma_domain->win_arr) {
541*4882a593Smuzhiyun pr_debug("Number of windows not configured\n");
542*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
543*4882a593Smuzhiyun return -ENODEV;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (wnd_nr >= dma_domain->win_cnt) {
547*4882a593Smuzhiyun pr_debug("Invalid window index\n");
548*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
549*4882a593Smuzhiyun return -EINVAL;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun win_size = dma_domain->geom_size >> ilog2(dma_domain->win_cnt);
553*4882a593Smuzhiyun if (size > win_size) {
554*4882a593Smuzhiyun pr_debug("Invalid window size\n");
555*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
556*4882a593Smuzhiyun return -EINVAL;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (dma_domain->win_cnt == 1) {
560*4882a593Smuzhiyun if (dma_domain->enabled) {
561*4882a593Smuzhiyun pr_debug("Disable the window before updating the mapping\n");
562*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
563*4882a593Smuzhiyun return -EBUSY;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun ret = check_size(size, domain->geometry.aperture_start);
567*4882a593Smuzhiyun if (ret) {
568*4882a593Smuzhiyun pr_debug("Aperture start not aligned to the size\n");
569*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
570*4882a593Smuzhiyun return -EINVAL;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun wnd = &dma_domain->win_arr[wnd_nr];
575*4882a593Smuzhiyun if (!wnd->valid) {
576*4882a593Smuzhiyun wnd->paddr = paddr;
577*4882a593Smuzhiyun wnd->size = size;
578*4882a593Smuzhiyun wnd->prot = pamu_prot;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun ret = update_domain_mapping(dma_domain, wnd_nr);
581*4882a593Smuzhiyun if (!ret) {
582*4882a593Smuzhiyun wnd->valid = 1;
583*4882a593Smuzhiyun dma_domain->mapped++;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun } else {
586*4882a593Smuzhiyun pr_debug("Disable the window before updating the mapping\n");
587*4882a593Smuzhiyun ret = -EBUSY;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun return ret;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /*
596*4882a593Smuzhiyun * Attach the LIODN to the DMA domain and configure the geometry
597*4882a593Smuzhiyun * and window mappings.
598*4882a593Smuzhiyun */
handle_attach_device(struct fsl_dma_domain * dma_domain,struct device * dev,const u32 * liodn,int num)599*4882a593Smuzhiyun static int handle_attach_device(struct fsl_dma_domain *dma_domain,
600*4882a593Smuzhiyun struct device *dev, const u32 *liodn,
601*4882a593Smuzhiyun int num)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun unsigned long flags;
604*4882a593Smuzhiyun struct iommu_domain *domain = &dma_domain->iommu_domain;
605*4882a593Smuzhiyun int ret = 0;
606*4882a593Smuzhiyun int i;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun spin_lock_irqsave(&dma_domain->domain_lock, flags);
609*4882a593Smuzhiyun for (i = 0; i < num; i++) {
610*4882a593Smuzhiyun /* Ensure that LIODN value is valid */
611*4882a593Smuzhiyun if (liodn[i] >= PAACE_NUMBER_ENTRIES) {
612*4882a593Smuzhiyun pr_debug("Invalid liodn %d, attach device failed for %pOF\n",
613*4882a593Smuzhiyun liodn[i], dev->of_node);
614*4882a593Smuzhiyun ret = -EINVAL;
615*4882a593Smuzhiyun break;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun attach_device(dma_domain, liodn[i], dev);
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun * Check if geometry has already been configured
621*4882a593Smuzhiyun * for the domain. If yes, set the geometry for
622*4882a593Smuzhiyun * the LIODN.
623*4882a593Smuzhiyun */
624*4882a593Smuzhiyun if (dma_domain->win_arr) {
625*4882a593Smuzhiyun u32 win_cnt = dma_domain->win_cnt > 1 ? dma_domain->win_cnt : 0;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun ret = pamu_set_liodn(liodn[i], dev, dma_domain,
628*4882a593Smuzhiyun &domain->geometry, win_cnt);
629*4882a593Smuzhiyun if (ret)
630*4882a593Smuzhiyun break;
631*4882a593Smuzhiyun if (dma_domain->mapped) {
632*4882a593Smuzhiyun /*
633*4882a593Smuzhiyun * Create window/subwindow mapping for
634*4882a593Smuzhiyun * the LIODN.
635*4882a593Smuzhiyun */
636*4882a593Smuzhiyun ret = map_liodn(liodn[i], dma_domain);
637*4882a593Smuzhiyun if (ret)
638*4882a593Smuzhiyun break;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun return ret;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
fsl_pamu_attach_device(struct iommu_domain * domain,struct device * dev)647*4882a593Smuzhiyun static int fsl_pamu_attach_device(struct iommu_domain *domain,
648*4882a593Smuzhiyun struct device *dev)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain = to_fsl_dma_domain(domain);
651*4882a593Smuzhiyun const u32 *liodn;
652*4882a593Smuzhiyun u32 liodn_cnt;
653*4882a593Smuzhiyun int len, ret = 0;
654*4882a593Smuzhiyun struct pci_dev *pdev = NULL;
655*4882a593Smuzhiyun struct pci_controller *pci_ctl;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun * Use LIODN of the PCI controller while attaching a
659*4882a593Smuzhiyun * PCI device.
660*4882a593Smuzhiyun */
661*4882a593Smuzhiyun if (dev_is_pci(dev)) {
662*4882a593Smuzhiyun pdev = to_pci_dev(dev);
663*4882a593Smuzhiyun pci_ctl = pci_bus_to_host(pdev->bus);
664*4882a593Smuzhiyun /*
665*4882a593Smuzhiyun * make dev point to pci controller device
666*4882a593Smuzhiyun * so we can get the LIODN programmed by
667*4882a593Smuzhiyun * u-boot.
668*4882a593Smuzhiyun */
669*4882a593Smuzhiyun dev = pci_ctl->parent;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun liodn = of_get_property(dev->of_node, "fsl,liodn", &len);
673*4882a593Smuzhiyun if (liodn) {
674*4882a593Smuzhiyun liodn_cnt = len / sizeof(u32);
675*4882a593Smuzhiyun ret = handle_attach_device(dma_domain, dev, liodn, liodn_cnt);
676*4882a593Smuzhiyun } else {
677*4882a593Smuzhiyun pr_debug("missing fsl,liodn property at %pOF\n", dev->of_node);
678*4882a593Smuzhiyun ret = -EINVAL;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun return ret;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
fsl_pamu_detach_device(struct iommu_domain * domain,struct device * dev)684*4882a593Smuzhiyun static void fsl_pamu_detach_device(struct iommu_domain *domain,
685*4882a593Smuzhiyun struct device *dev)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain = to_fsl_dma_domain(domain);
688*4882a593Smuzhiyun const u32 *prop;
689*4882a593Smuzhiyun int len;
690*4882a593Smuzhiyun struct pci_dev *pdev = NULL;
691*4882a593Smuzhiyun struct pci_controller *pci_ctl;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /*
694*4882a593Smuzhiyun * Use LIODN of the PCI controller while detaching a
695*4882a593Smuzhiyun * PCI device.
696*4882a593Smuzhiyun */
697*4882a593Smuzhiyun if (dev_is_pci(dev)) {
698*4882a593Smuzhiyun pdev = to_pci_dev(dev);
699*4882a593Smuzhiyun pci_ctl = pci_bus_to_host(pdev->bus);
700*4882a593Smuzhiyun /*
701*4882a593Smuzhiyun * make dev point to pci controller device
702*4882a593Smuzhiyun * so we can get the LIODN programmed by
703*4882a593Smuzhiyun * u-boot.
704*4882a593Smuzhiyun */
705*4882a593Smuzhiyun dev = pci_ctl->parent;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun prop = of_get_property(dev->of_node, "fsl,liodn", &len);
709*4882a593Smuzhiyun if (prop)
710*4882a593Smuzhiyun detach_device(dev, dma_domain);
711*4882a593Smuzhiyun else
712*4882a593Smuzhiyun pr_debug("missing fsl,liodn property at %pOF\n", dev->of_node);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
configure_domain_geometry(struct iommu_domain * domain,void * data)715*4882a593Smuzhiyun static int configure_domain_geometry(struct iommu_domain *domain, void *data)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun struct iommu_domain_geometry *geom_attr = data;
718*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain = to_fsl_dma_domain(domain);
719*4882a593Smuzhiyun dma_addr_t geom_size;
720*4882a593Smuzhiyun unsigned long flags;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun geom_size = geom_attr->aperture_end - geom_attr->aperture_start + 1;
723*4882a593Smuzhiyun /*
724*4882a593Smuzhiyun * Sanity check the geometry size. Also, we do not support
725*4882a593Smuzhiyun * DMA outside of the geometry.
726*4882a593Smuzhiyun */
727*4882a593Smuzhiyun if (check_size(geom_size, geom_attr->aperture_start) ||
728*4882a593Smuzhiyun !geom_attr->force_aperture) {
729*4882a593Smuzhiyun pr_debug("Invalid PAMU geometry attributes\n");
730*4882a593Smuzhiyun return -EINVAL;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun spin_lock_irqsave(&dma_domain->domain_lock, flags);
734*4882a593Smuzhiyun if (dma_domain->enabled) {
735*4882a593Smuzhiyun pr_debug("Can't set geometry attributes as domain is active\n");
736*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
737*4882a593Smuzhiyun return -EBUSY;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* Copy the domain geometry information */
741*4882a593Smuzhiyun memcpy(&domain->geometry, geom_attr,
742*4882a593Smuzhiyun sizeof(struct iommu_domain_geometry));
743*4882a593Smuzhiyun dma_domain->geom_size = geom_size;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun return 0;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* Set the domain stash attribute */
configure_domain_stash(struct fsl_dma_domain * dma_domain,void * data)751*4882a593Smuzhiyun static int configure_domain_stash(struct fsl_dma_domain *dma_domain, void *data)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun struct pamu_stash_attribute *stash_attr = data;
754*4882a593Smuzhiyun unsigned long flags;
755*4882a593Smuzhiyun int ret;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun spin_lock_irqsave(&dma_domain->domain_lock, flags);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun memcpy(&dma_domain->dma_stash, stash_attr,
760*4882a593Smuzhiyun sizeof(struct pamu_stash_attribute));
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun dma_domain->stash_id = get_stash_id(stash_attr->cache,
763*4882a593Smuzhiyun stash_attr->cpu);
764*4882a593Smuzhiyun if (dma_domain->stash_id == ~(u32)0) {
765*4882a593Smuzhiyun pr_debug("Invalid stash attributes\n");
766*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
767*4882a593Smuzhiyun return -EINVAL;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun ret = update_domain_stash(dma_domain, dma_domain->stash_id);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun return ret;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Configure domain dma state i.e. enable/disable DMA */
configure_domain_dma_state(struct fsl_dma_domain * dma_domain,bool enable)778*4882a593Smuzhiyun static int configure_domain_dma_state(struct fsl_dma_domain *dma_domain, bool enable)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun struct device_domain_info *info;
781*4882a593Smuzhiyun unsigned long flags;
782*4882a593Smuzhiyun int ret;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun spin_lock_irqsave(&dma_domain->domain_lock, flags);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun if (enable && !dma_domain->mapped) {
787*4882a593Smuzhiyun pr_debug("Can't enable DMA domain without valid mapping\n");
788*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
789*4882a593Smuzhiyun return -ENODEV;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun dma_domain->enabled = enable;
793*4882a593Smuzhiyun list_for_each_entry(info, &dma_domain->devices, link) {
794*4882a593Smuzhiyun ret = (enable) ? pamu_enable_liodn(info->liodn) :
795*4882a593Smuzhiyun pamu_disable_liodn(info->liodn);
796*4882a593Smuzhiyun if (ret)
797*4882a593Smuzhiyun pr_debug("Unable to set dma state for liodn %d",
798*4882a593Smuzhiyun info->liodn);
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
fsl_pamu_set_windows(struct iommu_domain * domain,u32 w_count)805*4882a593Smuzhiyun static int fsl_pamu_set_windows(struct iommu_domain *domain, u32 w_count)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain = to_fsl_dma_domain(domain);
808*4882a593Smuzhiyun unsigned long flags;
809*4882a593Smuzhiyun int ret;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun spin_lock_irqsave(&dma_domain->domain_lock, flags);
812*4882a593Smuzhiyun /* Ensure domain is inactive i.e. DMA should be disabled for the domain */
813*4882a593Smuzhiyun if (dma_domain->enabled) {
814*4882a593Smuzhiyun pr_debug("Can't set geometry attributes as domain is active\n");
815*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
816*4882a593Smuzhiyun return -EBUSY;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* Ensure that the geometry has been set for the domain */
820*4882a593Smuzhiyun if (!dma_domain->geom_size) {
821*4882a593Smuzhiyun pr_debug("Please configure geometry before setting the number of windows\n");
822*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
823*4882a593Smuzhiyun return -EINVAL;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /*
827*4882a593Smuzhiyun * Ensure we have valid window count i.e. it should be less than
828*4882a593Smuzhiyun * maximum permissible limit and should be a power of two.
829*4882a593Smuzhiyun */
830*4882a593Smuzhiyun if (w_count > pamu_get_max_subwin_cnt() || !is_power_of_2(w_count)) {
831*4882a593Smuzhiyun pr_debug("Invalid window count\n");
832*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
833*4882a593Smuzhiyun return -EINVAL;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun ret = pamu_set_domain_geometry(dma_domain, &domain->geometry,
837*4882a593Smuzhiyun w_count > 1 ? w_count : 0);
838*4882a593Smuzhiyun if (!ret) {
839*4882a593Smuzhiyun kfree(dma_domain->win_arr);
840*4882a593Smuzhiyun dma_domain->win_arr = kcalloc(w_count,
841*4882a593Smuzhiyun sizeof(*dma_domain->win_arr),
842*4882a593Smuzhiyun GFP_ATOMIC);
843*4882a593Smuzhiyun if (!dma_domain->win_arr) {
844*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
845*4882a593Smuzhiyun return -ENOMEM;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun dma_domain->win_cnt = w_count;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun spin_unlock_irqrestore(&dma_domain->domain_lock, flags);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun return ret;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
fsl_pamu_set_domain_attr(struct iommu_domain * domain,enum iommu_attr attr_type,void * data)854*4882a593Smuzhiyun static int fsl_pamu_set_domain_attr(struct iommu_domain *domain,
855*4882a593Smuzhiyun enum iommu_attr attr_type, void *data)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain = to_fsl_dma_domain(domain);
858*4882a593Smuzhiyun int ret = 0;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun switch (attr_type) {
861*4882a593Smuzhiyun case DOMAIN_ATTR_GEOMETRY:
862*4882a593Smuzhiyun ret = configure_domain_geometry(domain, data);
863*4882a593Smuzhiyun break;
864*4882a593Smuzhiyun case DOMAIN_ATTR_FSL_PAMU_STASH:
865*4882a593Smuzhiyun ret = configure_domain_stash(dma_domain, data);
866*4882a593Smuzhiyun break;
867*4882a593Smuzhiyun case DOMAIN_ATTR_FSL_PAMU_ENABLE:
868*4882a593Smuzhiyun ret = configure_domain_dma_state(dma_domain, *(int *)data);
869*4882a593Smuzhiyun break;
870*4882a593Smuzhiyun case DOMAIN_ATTR_WINDOWS:
871*4882a593Smuzhiyun ret = fsl_pamu_set_windows(domain, *(u32 *)data);
872*4882a593Smuzhiyun break;
873*4882a593Smuzhiyun default:
874*4882a593Smuzhiyun pr_debug("Unsupported attribute type\n");
875*4882a593Smuzhiyun ret = -EINVAL;
876*4882a593Smuzhiyun break;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun return ret;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
fsl_pamu_get_domain_attr(struct iommu_domain * domain,enum iommu_attr attr_type,void * data)882*4882a593Smuzhiyun static int fsl_pamu_get_domain_attr(struct iommu_domain *domain,
883*4882a593Smuzhiyun enum iommu_attr attr_type, void *data)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun struct fsl_dma_domain *dma_domain = to_fsl_dma_domain(domain);
886*4882a593Smuzhiyun int ret = 0;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun switch (attr_type) {
889*4882a593Smuzhiyun case DOMAIN_ATTR_FSL_PAMU_STASH:
890*4882a593Smuzhiyun memcpy(data, &dma_domain->dma_stash,
891*4882a593Smuzhiyun sizeof(struct pamu_stash_attribute));
892*4882a593Smuzhiyun break;
893*4882a593Smuzhiyun case DOMAIN_ATTR_FSL_PAMU_ENABLE:
894*4882a593Smuzhiyun *(int *)data = dma_domain->enabled;
895*4882a593Smuzhiyun break;
896*4882a593Smuzhiyun case DOMAIN_ATTR_FSL_PAMUV1:
897*4882a593Smuzhiyun *(int *)data = DOMAIN_ATTR_FSL_PAMUV1;
898*4882a593Smuzhiyun break;
899*4882a593Smuzhiyun case DOMAIN_ATTR_WINDOWS:
900*4882a593Smuzhiyun *(u32 *)data = dma_domain->win_cnt;
901*4882a593Smuzhiyun break;
902*4882a593Smuzhiyun default:
903*4882a593Smuzhiyun pr_debug("Unsupported attribute type\n");
904*4882a593Smuzhiyun ret = -EINVAL;
905*4882a593Smuzhiyun break;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun return ret;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
get_device_iommu_group(struct device * dev)911*4882a593Smuzhiyun static struct iommu_group *get_device_iommu_group(struct device *dev)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun struct iommu_group *group;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun group = iommu_group_get(dev);
916*4882a593Smuzhiyun if (!group)
917*4882a593Smuzhiyun group = iommu_group_alloc();
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun return group;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
check_pci_ctl_endpt_part(struct pci_controller * pci_ctl)922*4882a593Smuzhiyun static bool check_pci_ctl_endpt_part(struct pci_controller *pci_ctl)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun u32 version;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* Check the PCI controller version number by readding BRR1 register */
927*4882a593Smuzhiyun version = in_be32(pci_ctl->cfg_addr + (PCI_FSL_BRR1 >> 2));
928*4882a593Smuzhiyun version &= PCI_FSL_BRR1_VER;
929*4882a593Smuzhiyun /* If PCI controller version is >= 0x204 we can partition endpoints */
930*4882a593Smuzhiyun return version >= 0x204;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* Get iommu group information from peer devices or devices on the parent bus */
get_shared_pci_device_group(struct pci_dev * pdev)934*4882a593Smuzhiyun static struct iommu_group *get_shared_pci_device_group(struct pci_dev *pdev)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun struct pci_dev *tmp;
937*4882a593Smuzhiyun struct iommu_group *group;
938*4882a593Smuzhiyun struct pci_bus *bus = pdev->bus;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun /*
941*4882a593Smuzhiyun * Traverese the pci bus device list to get
942*4882a593Smuzhiyun * the shared iommu group.
943*4882a593Smuzhiyun */
944*4882a593Smuzhiyun while (bus) {
945*4882a593Smuzhiyun list_for_each_entry(tmp, &bus->devices, bus_list) {
946*4882a593Smuzhiyun if (tmp == pdev)
947*4882a593Smuzhiyun continue;
948*4882a593Smuzhiyun group = iommu_group_get(&tmp->dev);
949*4882a593Smuzhiyun if (group)
950*4882a593Smuzhiyun return group;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun bus = bus->parent;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun return NULL;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
get_pci_device_group(struct pci_dev * pdev)959*4882a593Smuzhiyun static struct iommu_group *get_pci_device_group(struct pci_dev *pdev)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun struct pci_controller *pci_ctl;
962*4882a593Smuzhiyun bool pci_endpt_partitioning;
963*4882a593Smuzhiyun struct iommu_group *group = NULL;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun pci_ctl = pci_bus_to_host(pdev->bus);
966*4882a593Smuzhiyun pci_endpt_partitioning = check_pci_ctl_endpt_part(pci_ctl);
967*4882a593Smuzhiyun /* We can partition PCIe devices so assign device group to the device */
968*4882a593Smuzhiyun if (pci_endpt_partitioning) {
969*4882a593Smuzhiyun group = pci_device_group(&pdev->dev);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun /*
972*4882a593Smuzhiyun * PCIe controller is not a paritionable entity
973*4882a593Smuzhiyun * free the controller device iommu_group.
974*4882a593Smuzhiyun */
975*4882a593Smuzhiyun if (pci_ctl->parent->iommu_group)
976*4882a593Smuzhiyun iommu_group_remove_device(pci_ctl->parent);
977*4882a593Smuzhiyun } else {
978*4882a593Smuzhiyun /*
979*4882a593Smuzhiyun * All devices connected to the controller will share the
980*4882a593Smuzhiyun * PCI controllers device group. If this is the first
981*4882a593Smuzhiyun * device to be probed for the pci controller, copy the
982*4882a593Smuzhiyun * device group information from the PCI controller device
983*4882a593Smuzhiyun * node and remove the PCI controller iommu group.
984*4882a593Smuzhiyun * For subsequent devices, the iommu group information can
985*4882a593Smuzhiyun * be obtained from sibling devices (i.e. from the bus_devices
986*4882a593Smuzhiyun * link list).
987*4882a593Smuzhiyun */
988*4882a593Smuzhiyun if (pci_ctl->parent->iommu_group) {
989*4882a593Smuzhiyun group = get_device_iommu_group(pci_ctl->parent);
990*4882a593Smuzhiyun iommu_group_remove_device(pci_ctl->parent);
991*4882a593Smuzhiyun } else {
992*4882a593Smuzhiyun group = get_shared_pci_device_group(pdev);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun if (!group)
997*4882a593Smuzhiyun group = ERR_PTR(-ENODEV);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun return group;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
fsl_pamu_device_group(struct device * dev)1002*4882a593Smuzhiyun static struct iommu_group *fsl_pamu_device_group(struct device *dev)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun struct iommu_group *group = ERR_PTR(-ENODEV);
1005*4882a593Smuzhiyun int len;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /*
1008*4882a593Smuzhiyun * For platform devices we allocate a separate group for
1009*4882a593Smuzhiyun * each of the devices.
1010*4882a593Smuzhiyun */
1011*4882a593Smuzhiyun if (dev_is_pci(dev))
1012*4882a593Smuzhiyun group = get_pci_device_group(to_pci_dev(dev));
1013*4882a593Smuzhiyun else if (of_get_property(dev->of_node, "fsl,liodn", &len))
1014*4882a593Smuzhiyun group = get_device_iommu_group(dev);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun return group;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
fsl_pamu_probe_device(struct device * dev)1019*4882a593Smuzhiyun static struct iommu_device *fsl_pamu_probe_device(struct device *dev)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun return &pamu_iommu;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
fsl_pamu_release_device(struct device * dev)1024*4882a593Smuzhiyun static void fsl_pamu_release_device(struct device *dev)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun static const struct iommu_ops fsl_pamu_ops = {
1029*4882a593Smuzhiyun .capable = fsl_pamu_capable,
1030*4882a593Smuzhiyun .domain_alloc = fsl_pamu_domain_alloc,
1031*4882a593Smuzhiyun .domain_free = fsl_pamu_domain_free,
1032*4882a593Smuzhiyun .attach_dev = fsl_pamu_attach_device,
1033*4882a593Smuzhiyun .detach_dev = fsl_pamu_detach_device,
1034*4882a593Smuzhiyun .domain_window_enable = fsl_pamu_window_enable,
1035*4882a593Smuzhiyun .domain_window_disable = fsl_pamu_window_disable,
1036*4882a593Smuzhiyun .iova_to_phys = fsl_pamu_iova_to_phys,
1037*4882a593Smuzhiyun .domain_set_attr = fsl_pamu_set_domain_attr,
1038*4882a593Smuzhiyun .domain_get_attr = fsl_pamu_get_domain_attr,
1039*4882a593Smuzhiyun .probe_device = fsl_pamu_probe_device,
1040*4882a593Smuzhiyun .release_device = fsl_pamu_release_device,
1041*4882a593Smuzhiyun .device_group = fsl_pamu_device_group,
1042*4882a593Smuzhiyun };
1043*4882a593Smuzhiyun
pamu_domain_init(void)1044*4882a593Smuzhiyun int __init pamu_domain_init(void)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun int ret = 0;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun ret = iommu_init_mempool();
1049*4882a593Smuzhiyun if (ret)
1050*4882a593Smuzhiyun return ret;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun ret = iommu_device_sysfs_add(&pamu_iommu, NULL, NULL, "iommu0");
1053*4882a593Smuzhiyun if (ret)
1054*4882a593Smuzhiyun return ret;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun iommu_device_set_ops(&pamu_iommu, &fsl_pamu_ops);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun ret = iommu_device_register(&pamu_iommu);
1059*4882a593Smuzhiyun if (ret) {
1060*4882a593Smuzhiyun iommu_device_sysfs_remove(&pamu_iommu);
1061*4882a593Smuzhiyun pr_err("Can't register iommu device\n");
1062*4882a593Smuzhiyun return ret;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun bus_set_iommu(&platform_bus_type, &fsl_pamu_ops);
1066*4882a593Smuzhiyun bus_set_iommu(&pci_bus_type, &fsl_pamu_ops);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun return ret;
1069*4882a593Smuzhiyun }
1070