1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #define pr_fmt(fmt) "fsl-pamu: %s: " fmt, __func__
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include "fsl_pamu.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/fsl/guts.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/genalloc.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/mpc85xx.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* define indexes for each operation mapping scenario */
18*4882a593Smuzhiyun #define OMI_QMAN 0x00
19*4882a593Smuzhiyun #define OMI_FMAN 0x01
20*4882a593Smuzhiyun #define OMI_QMAN_PRIV 0x02
21*4882a593Smuzhiyun #define OMI_CAAM 0x03
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define make64(high, low) (((u64)(high) << 32) | (low))
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct pamu_isr_data {
26*4882a593Smuzhiyun void __iomem *pamu_reg_base; /* Base address of PAMU regs */
27*4882a593Smuzhiyun unsigned int count; /* The number of PAMUs */
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun static struct paace *ppaact;
31*4882a593Smuzhiyun static struct paace *spaact;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static bool probed; /* Has PAMU been probed? */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * Table for matching compatible strings, for device tree
37*4882a593Smuzhiyun * guts node, for QorIQ SOCs.
38*4882a593Smuzhiyun * "fsl,qoriq-device-config-2.0" corresponds to T4 & B4
39*4882a593Smuzhiyun * SOCs. For the older SOCs "fsl,qoriq-device-config-1.0"
40*4882a593Smuzhiyun * string would be used.
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun static const struct of_device_id guts_device_ids[] = {
43*4882a593Smuzhiyun { .compatible = "fsl,qoriq-device-config-1.0", },
44*4882a593Smuzhiyun { .compatible = "fsl,qoriq-device-config-2.0", },
45*4882a593Smuzhiyun {}
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun * Table for matching compatible strings, for device tree
50*4882a593Smuzhiyun * L3 cache controller node.
51*4882a593Smuzhiyun * "fsl,t4240-l3-cache-controller" corresponds to T4,
52*4882a593Smuzhiyun * "fsl,b4860-l3-cache-controller" corresponds to B4 &
53*4882a593Smuzhiyun * "fsl,p4080-l3-cache-controller" corresponds to other,
54*4882a593Smuzhiyun * SOCs.
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun static const struct of_device_id l3_device_ids[] = {
57*4882a593Smuzhiyun { .compatible = "fsl,t4240-l3-cache-controller", },
58*4882a593Smuzhiyun { .compatible = "fsl,b4860-l3-cache-controller", },
59*4882a593Smuzhiyun { .compatible = "fsl,p4080-l3-cache-controller", },
60*4882a593Smuzhiyun {}
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* maximum subwindows permitted per liodn */
64*4882a593Smuzhiyun static u32 max_subwindow_count;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Pool for fspi allocation */
67*4882a593Smuzhiyun static struct gen_pool *spaace_pool;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /**
70*4882a593Smuzhiyun * pamu_get_max_subwin_cnt() - Return the maximum supported
71*4882a593Smuzhiyun * subwindow count per liodn.
72*4882a593Smuzhiyun *
73*4882a593Smuzhiyun */
pamu_get_max_subwin_cnt(void)74*4882a593Smuzhiyun u32 pamu_get_max_subwin_cnt(void)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun return max_subwindow_count;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /**
80*4882a593Smuzhiyun * pamu_get_ppaace() - Return the primary PACCE
81*4882a593Smuzhiyun * @liodn: liodn PAACT index for desired PAACE
82*4882a593Smuzhiyun *
83*4882a593Smuzhiyun * Returns the ppace pointer upon success else return
84*4882a593Smuzhiyun * null.
85*4882a593Smuzhiyun */
pamu_get_ppaace(int liodn)86*4882a593Smuzhiyun static struct paace *pamu_get_ppaace(int liodn)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun if (!ppaact || liodn >= PAACE_NUMBER_ENTRIES) {
89*4882a593Smuzhiyun pr_debug("PPAACT doesn't exist\n");
90*4882a593Smuzhiyun return NULL;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun return &ppaact[liodn];
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /**
97*4882a593Smuzhiyun * pamu_enable_liodn() - Set valid bit of PACCE
98*4882a593Smuzhiyun * @liodn: liodn PAACT index for desired PAACE
99*4882a593Smuzhiyun *
100*4882a593Smuzhiyun * Returns 0 upon success else error code < 0 returned
101*4882a593Smuzhiyun */
pamu_enable_liodn(int liodn)102*4882a593Smuzhiyun int pamu_enable_liodn(int liodn)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun struct paace *ppaace;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun ppaace = pamu_get_ppaace(liodn);
107*4882a593Smuzhiyun if (!ppaace) {
108*4882a593Smuzhiyun pr_debug("Invalid primary paace entry\n");
109*4882a593Smuzhiyun return -ENOENT;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (!get_bf(ppaace->addr_bitfields, PPAACE_AF_WSE)) {
113*4882a593Smuzhiyun pr_debug("liodn %d not configured\n", liodn);
114*4882a593Smuzhiyun return -EINVAL;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Ensure that all other stores to the ppaace complete first */
118*4882a593Smuzhiyun mb();
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PAACE_AF_V, PAACE_V_VALID);
121*4882a593Smuzhiyun mb();
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /**
127*4882a593Smuzhiyun * pamu_disable_liodn() - Clears valid bit of PACCE
128*4882a593Smuzhiyun * @liodn: liodn PAACT index for desired PAACE
129*4882a593Smuzhiyun *
130*4882a593Smuzhiyun * Returns 0 upon success else error code < 0 returned
131*4882a593Smuzhiyun */
pamu_disable_liodn(int liodn)132*4882a593Smuzhiyun int pamu_disable_liodn(int liodn)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct paace *ppaace;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun ppaace = pamu_get_ppaace(liodn);
137*4882a593Smuzhiyun if (!ppaace) {
138*4882a593Smuzhiyun pr_debug("Invalid primary paace entry\n");
139*4882a593Smuzhiyun return -ENOENT;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PAACE_AF_V, PAACE_V_INVALID);
143*4882a593Smuzhiyun mb();
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Derive the window size encoding for a particular PAACE entry */
map_addrspace_size_to_wse(phys_addr_t addrspace_size)149*4882a593Smuzhiyun static unsigned int map_addrspace_size_to_wse(phys_addr_t addrspace_size)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun /* Bug if not a power of 2 */
152*4882a593Smuzhiyun BUG_ON(addrspace_size & (addrspace_size - 1));
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* window size is 2^(WSE+1) bytes */
155*4882a593Smuzhiyun return fls64(addrspace_size) - 2;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Derive the PAACE window count encoding for the subwindow count */
map_subwindow_cnt_to_wce(u32 subwindow_cnt)159*4882a593Smuzhiyun static unsigned int map_subwindow_cnt_to_wce(u32 subwindow_cnt)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun /* window count is 2^(WCE+1) bytes */
162*4882a593Smuzhiyun return __ffs(subwindow_cnt) - 1;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun * Set the PAACE type as primary and set the coherency required domain
167*4882a593Smuzhiyun * attribute
168*4882a593Smuzhiyun */
pamu_init_ppaace(struct paace * ppaace)169*4882a593Smuzhiyun static void pamu_init_ppaace(struct paace *ppaace)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PAACE_AF_PT, PAACE_PT_PRIMARY);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun set_bf(ppaace->domain_attr.to_host.coherency_required, PAACE_DA_HOST_CR,
174*4882a593Smuzhiyun PAACE_M_COHERENCE_REQ);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /*
178*4882a593Smuzhiyun * Set the PAACE type as secondary and set the coherency required domain
179*4882a593Smuzhiyun * attribute.
180*4882a593Smuzhiyun */
pamu_init_spaace(struct paace * spaace)181*4882a593Smuzhiyun static void pamu_init_spaace(struct paace *spaace)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun set_bf(spaace->addr_bitfields, PAACE_AF_PT, PAACE_PT_SECONDARY);
184*4882a593Smuzhiyun set_bf(spaace->domain_attr.to_host.coherency_required, PAACE_DA_HOST_CR,
185*4882a593Smuzhiyun PAACE_M_COHERENCE_REQ);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun * Return the spaace (corresponding to the secondary window index)
190*4882a593Smuzhiyun * for a particular ppaace.
191*4882a593Smuzhiyun */
pamu_get_spaace(struct paace * paace,u32 wnum)192*4882a593Smuzhiyun static struct paace *pamu_get_spaace(struct paace *paace, u32 wnum)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun u32 subwin_cnt;
195*4882a593Smuzhiyun struct paace *spaace = NULL;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun subwin_cnt = 1UL << (get_bf(paace->impl_attr, PAACE_IA_WCE) + 1);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (wnum < subwin_cnt)
200*4882a593Smuzhiyun spaace = &spaact[paace->fspi + wnum];
201*4882a593Smuzhiyun else
202*4882a593Smuzhiyun pr_debug("secondary paace out of bounds\n");
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return spaace;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /**
208*4882a593Smuzhiyun * pamu_get_fspi_and_allocate() - Allocates fspi index and reserves subwindows
209*4882a593Smuzhiyun * required for primary PAACE in the secondary
210*4882a593Smuzhiyun * PAACE table.
211*4882a593Smuzhiyun * @subwin_cnt: Number of subwindows to be reserved.
212*4882a593Smuzhiyun *
213*4882a593Smuzhiyun * A PPAACE entry may have a number of associated subwindows. A subwindow
214*4882a593Smuzhiyun * corresponds to a SPAACE entry in the SPAACT table. Each PAACE entry stores
215*4882a593Smuzhiyun * the index (fspi) of the first SPAACE entry in the SPAACT table. This
216*4882a593Smuzhiyun * function returns the index of the first SPAACE entry. The remaining
217*4882a593Smuzhiyun * SPAACE entries are reserved contiguously from that index.
218*4882a593Smuzhiyun *
219*4882a593Smuzhiyun * Returns a valid fspi index in the range of 0 - SPAACE_NUMBER_ENTRIES on success.
220*4882a593Smuzhiyun * If no SPAACE entry is available or the allocator can not reserve the required
221*4882a593Smuzhiyun * number of contiguous entries function returns ULONG_MAX indicating a failure.
222*4882a593Smuzhiyun *
223*4882a593Smuzhiyun */
pamu_get_fspi_and_allocate(u32 subwin_cnt)224*4882a593Smuzhiyun static unsigned long pamu_get_fspi_and_allocate(u32 subwin_cnt)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun unsigned long spaace_addr;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun spaace_addr = gen_pool_alloc(spaace_pool, subwin_cnt * sizeof(struct paace));
229*4882a593Smuzhiyun if (!spaace_addr)
230*4882a593Smuzhiyun return ULONG_MAX;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun return (spaace_addr - (unsigned long)spaact) / (sizeof(struct paace));
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* Release the subwindows reserved for a particular LIODN */
pamu_free_subwins(int liodn)236*4882a593Smuzhiyun void pamu_free_subwins(int liodn)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun struct paace *ppaace;
239*4882a593Smuzhiyun u32 subwin_cnt, size;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ppaace = pamu_get_ppaace(liodn);
242*4882a593Smuzhiyun if (!ppaace) {
243*4882a593Smuzhiyun pr_debug("Invalid liodn entry\n");
244*4882a593Smuzhiyun return;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (get_bf(ppaace->addr_bitfields, PPAACE_AF_MW)) {
248*4882a593Smuzhiyun subwin_cnt = 1UL << (get_bf(ppaace->impl_attr, PAACE_IA_WCE) + 1);
249*4882a593Smuzhiyun size = (subwin_cnt - 1) * sizeof(struct paace);
250*4882a593Smuzhiyun gen_pool_free(spaace_pool, (unsigned long)&spaact[ppaace->fspi], size);
251*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PPAACE_AF_MW, 0);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * Function used for updating stash destination for the coressponding
257*4882a593Smuzhiyun * LIODN.
258*4882a593Smuzhiyun */
pamu_update_paace_stash(int liodn,u32 subwin,u32 value)259*4882a593Smuzhiyun int pamu_update_paace_stash(int liodn, u32 subwin, u32 value)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct paace *paace;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun paace = pamu_get_ppaace(liodn);
264*4882a593Smuzhiyun if (!paace) {
265*4882a593Smuzhiyun pr_debug("Invalid liodn entry\n");
266*4882a593Smuzhiyun return -ENOENT;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun if (subwin) {
269*4882a593Smuzhiyun paace = pamu_get_spaace(paace, subwin - 1);
270*4882a593Smuzhiyun if (!paace)
271*4882a593Smuzhiyun return -ENOENT;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun set_bf(paace->impl_attr, PAACE_IA_CID, value);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun mb();
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Disable a subwindow corresponding to the LIODN */
pamu_disable_spaace(int liodn,u32 subwin)281*4882a593Smuzhiyun int pamu_disable_spaace(int liodn, u32 subwin)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct paace *paace;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun paace = pamu_get_ppaace(liodn);
286*4882a593Smuzhiyun if (!paace) {
287*4882a593Smuzhiyun pr_debug("Invalid liodn entry\n");
288*4882a593Smuzhiyun return -ENOENT;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun if (subwin) {
291*4882a593Smuzhiyun paace = pamu_get_spaace(paace, subwin - 1);
292*4882a593Smuzhiyun if (!paace)
293*4882a593Smuzhiyun return -ENOENT;
294*4882a593Smuzhiyun set_bf(paace->addr_bitfields, PAACE_AF_V, PAACE_V_INVALID);
295*4882a593Smuzhiyun } else {
296*4882a593Smuzhiyun set_bf(paace->addr_bitfields, PAACE_AF_AP,
297*4882a593Smuzhiyun PAACE_AP_PERMS_DENIED);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun mb();
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /**
306*4882a593Smuzhiyun * pamu_config_paace() - Sets up PPAACE entry for specified liodn
307*4882a593Smuzhiyun *
308*4882a593Smuzhiyun * @liodn: Logical IO device number
309*4882a593Smuzhiyun * @win_addr: starting address of DSA window
310*4882a593Smuzhiyun * @win-size: size of DSA window
311*4882a593Smuzhiyun * @omi: Operation mapping index -- if ~omi == 0 then omi not defined
312*4882a593Smuzhiyun * @rpn: real (true physical) page number
313*4882a593Smuzhiyun * @stashid: cache stash id for associated cpu -- if ~stashid == 0 then
314*4882a593Smuzhiyun * stashid not defined
315*4882a593Smuzhiyun * @snoopid: snoop id for hardware coherency -- if ~snoopid == 0 then
316*4882a593Smuzhiyun * snoopid not defined
317*4882a593Smuzhiyun * @subwin_cnt: number of sub-windows
318*4882a593Smuzhiyun * @prot: window permissions
319*4882a593Smuzhiyun *
320*4882a593Smuzhiyun * Returns 0 upon success else error code < 0 returned
321*4882a593Smuzhiyun */
pamu_config_ppaace(int liodn,phys_addr_t win_addr,phys_addr_t win_size,u32 omi,unsigned long rpn,u32 snoopid,u32 stashid,u32 subwin_cnt,int prot)322*4882a593Smuzhiyun int pamu_config_ppaace(int liodn, phys_addr_t win_addr, phys_addr_t win_size,
323*4882a593Smuzhiyun u32 omi, unsigned long rpn, u32 snoopid, u32 stashid,
324*4882a593Smuzhiyun u32 subwin_cnt, int prot)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct paace *ppaace;
327*4882a593Smuzhiyun unsigned long fspi;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if ((win_size & (win_size - 1)) || win_size < PAMU_PAGE_SIZE) {
330*4882a593Smuzhiyun pr_debug("window size too small or not a power of two %pa\n",
331*4882a593Smuzhiyun &win_size);
332*4882a593Smuzhiyun return -EINVAL;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (win_addr & (win_size - 1)) {
336*4882a593Smuzhiyun pr_debug("window address is not aligned with window size\n");
337*4882a593Smuzhiyun return -EINVAL;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun ppaace = pamu_get_ppaace(liodn);
341*4882a593Smuzhiyun if (!ppaace)
342*4882a593Smuzhiyun return -ENOENT;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /* window size is 2^(WSE+1) bytes */
345*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PPAACE_AF_WSE,
346*4882a593Smuzhiyun map_addrspace_size_to_wse(win_size));
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun pamu_init_ppaace(ppaace);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun ppaace->wbah = win_addr >> (PAMU_PAGE_SHIFT + 20);
351*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PPAACE_AF_WBAL,
352*4882a593Smuzhiyun (win_addr >> PAMU_PAGE_SHIFT));
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* set up operation mapping if it's configured */
355*4882a593Smuzhiyun if (omi < OME_NUMBER_ENTRIES) {
356*4882a593Smuzhiyun set_bf(ppaace->impl_attr, PAACE_IA_OTM, PAACE_OTM_INDEXED);
357*4882a593Smuzhiyun ppaace->op_encode.index_ot.omi = omi;
358*4882a593Smuzhiyun } else if (~omi != 0) {
359*4882a593Smuzhiyun pr_debug("bad operation mapping index: %d\n", omi);
360*4882a593Smuzhiyun return -EINVAL;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* configure stash id */
364*4882a593Smuzhiyun if (~stashid != 0)
365*4882a593Smuzhiyun set_bf(ppaace->impl_attr, PAACE_IA_CID, stashid);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* configure snoop id */
368*4882a593Smuzhiyun if (~snoopid != 0)
369*4882a593Smuzhiyun ppaace->domain_attr.to_host.snpid = snoopid;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (subwin_cnt) {
372*4882a593Smuzhiyun /* The first entry is in the primary PAACE instead */
373*4882a593Smuzhiyun fspi = pamu_get_fspi_and_allocate(subwin_cnt - 1);
374*4882a593Smuzhiyun if (fspi == ULONG_MAX) {
375*4882a593Smuzhiyun pr_debug("spaace indexes exhausted\n");
376*4882a593Smuzhiyun return -EINVAL;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun /* window count is 2^(WCE+1) bytes */
380*4882a593Smuzhiyun set_bf(ppaace->impl_attr, PAACE_IA_WCE,
381*4882a593Smuzhiyun map_subwindow_cnt_to_wce(subwin_cnt));
382*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PPAACE_AF_MW, 0x1);
383*4882a593Smuzhiyun ppaace->fspi = fspi;
384*4882a593Smuzhiyun } else {
385*4882a593Smuzhiyun set_bf(ppaace->impl_attr, PAACE_IA_ATM, PAACE_ATM_WINDOW_XLATE);
386*4882a593Smuzhiyun ppaace->twbah = rpn >> 20;
387*4882a593Smuzhiyun set_bf(ppaace->win_bitfields, PAACE_WIN_TWBAL, rpn);
388*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PAACE_AF_AP, prot);
389*4882a593Smuzhiyun set_bf(ppaace->impl_attr, PAACE_IA_WCE, 0);
390*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PPAACE_AF_MW, 0);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun mb();
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /**
398*4882a593Smuzhiyun * pamu_config_spaace() - Sets up SPAACE entry for specified subwindow
399*4882a593Smuzhiyun *
400*4882a593Smuzhiyun * @liodn: Logical IO device number
401*4882a593Smuzhiyun * @subwin_cnt: number of sub-windows associated with dma-window
402*4882a593Smuzhiyun * @subwin: subwindow index
403*4882a593Smuzhiyun * @subwin_size: size of subwindow
404*4882a593Smuzhiyun * @omi: Operation mapping index
405*4882a593Smuzhiyun * @rpn: real (true physical) page number
406*4882a593Smuzhiyun * @snoopid: snoop id for hardware coherency -- if ~snoopid == 0 then
407*4882a593Smuzhiyun * snoopid not defined
408*4882a593Smuzhiyun * @stashid: cache stash id for associated cpu
409*4882a593Smuzhiyun * @enable: enable/disable subwindow after reconfiguration
410*4882a593Smuzhiyun * @prot: sub window permissions
411*4882a593Smuzhiyun *
412*4882a593Smuzhiyun * Returns 0 upon success else error code < 0 returned
413*4882a593Smuzhiyun */
pamu_config_spaace(int liodn,u32 subwin_cnt,u32 subwin,phys_addr_t subwin_size,u32 omi,unsigned long rpn,u32 snoopid,u32 stashid,int enable,int prot)414*4882a593Smuzhiyun int pamu_config_spaace(int liodn, u32 subwin_cnt, u32 subwin,
415*4882a593Smuzhiyun phys_addr_t subwin_size, u32 omi, unsigned long rpn,
416*4882a593Smuzhiyun u32 snoopid, u32 stashid, int enable, int prot)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct paace *paace;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* setup sub-windows */
421*4882a593Smuzhiyun if (!subwin_cnt) {
422*4882a593Smuzhiyun pr_debug("Invalid subwindow count\n");
423*4882a593Smuzhiyun return -EINVAL;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun paace = pamu_get_ppaace(liodn);
427*4882a593Smuzhiyun if (subwin > 0 && subwin < subwin_cnt && paace) {
428*4882a593Smuzhiyun paace = pamu_get_spaace(paace, subwin - 1);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (paace && !(paace->addr_bitfields & PAACE_V_VALID)) {
431*4882a593Smuzhiyun pamu_init_spaace(paace);
432*4882a593Smuzhiyun set_bf(paace->addr_bitfields, SPAACE_AF_LIODN, liodn);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (!paace) {
437*4882a593Smuzhiyun pr_debug("Invalid liodn entry\n");
438*4882a593Smuzhiyun return -ENOENT;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if ((subwin_size & (subwin_size - 1)) || subwin_size < PAMU_PAGE_SIZE) {
442*4882a593Smuzhiyun pr_debug("subwindow size out of range, or not a power of 2\n");
443*4882a593Smuzhiyun return -EINVAL;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (rpn == ULONG_MAX) {
447*4882a593Smuzhiyun pr_debug("real page number out of range\n");
448*4882a593Smuzhiyun return -EINVAL;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* window size is 2^(WSE+1) bytes */
452*4882a593Smuzhiyun set_bf(paace->win_bitfields, PAACE_WIN_SWSE,
453*4882a593Smuzhiyun map_addrspace_size_to_wse(subwin_size));
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun set_bf(paace->impl_attr, PAACE_IA_ATM, PAACE_ATM_WINDOW_XLATE);
456*4882a593Smuzhiyun paace->twbah = rpn >> 20;
457*4882a593Smuzhiyun set_bf(paace->win_bitfields, PAACE_WIN_TWBAL, rpn);
458*4882a593Smuzhiyun set_bf(paace->addr_bitfields, PAACE_AF_AP, prot);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* configure snoop id */
461*4882a593Smuzhiyun if (~snoopid != 0)
462*4882a593Smuzhiyun paace->domain_attr.to_host.snpid = snoopid;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* set up operation mapping if it's configured */
465*4882a593Smuzhiyun if (omi < OME_NUMBER_ENTRIES) {
466*4882a593Smuzhiyun set_bf(paace->impl_attr, PAACE_IA_OTM, PAACE_OTM_INDEXED);
467*4882a593Smuzhiyun paace->op_encode.index_ot.omi = omi;
468*4882a593Smuzhiyun } else if (~omi != 0) {
469*4882a593Smuzhiyun pr_debug("bad operation mapping index: %d\n", omi);
470*4882a593Smuzhiyun return -EINVAL;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if (~stashid != 0)
474*4882a593Smuzhiyun set_bf(paace->impl_attr, PAACE_IA_CID, stashid);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun smp_wmb();
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (enable)
479*4882a593Smuzhiyun set_bf(paace->addr_bitfields, PAACE_AF_V, PAACE_V_VALID);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun mb();
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /**
487*4882a593Smuzhiyun * get_ome_index() - Returns the index in the operation mapping table
488*4882a593Smuzhiyun * for device.
489*4882a593Smuzhiyun * @*omi_index: pointer for storing the index value
490*4882a593Smuzhiyun *
491*4882a593Smuzhiyun */
get_ome_index(u32 * omi_index,struct device * dev)492*4882a593Smuzhiyun void get_ome_index(u32 *omi_index, struct device *dev)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun if (of_device_is_compatible(dev->of_node, "fsl,qman-portal"))
495*4882a593Smuzhiyun *omi_index = OMI_QMAN;
496*4882a593Smuzhiyun if (of_device_is_compatible(dev->of_node, "fsl,qman"))
497*4882a593Smuzhiyun *omi_index = OMI_QMAN_PRIV;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /**
501*4882a593Smuzhiyun * get_stash_id - Returns stash destination id corresponding to a
502*4882a593Smuzhiyun * cache type and vcpu.
503*4882a593Smuzhiyun * @stash_dest_hint: L1, L2 or L3
504*4882a593Smuzhiyun * @vcpu: vpcu target for a particular cache type.
505*4882a593Smuzhiyun *
506*4882a593Smuzhiyun * Returs stash on success or ~(u32)0 on failure.
507*4882a593Smuzhiyun *
508*4882a593Smuzhiyun */
get_stash_id(u32 stash_dest_hint,u32 vcpu)509*4882a593Smuzhiyun u32 get_stash_id(u32 stash_dest_hint, u32 vcpu)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun const u32 *prop;
512*4882a593Smuzhiyun struct device_node *node;
513*4882a593Smuzhiyun u32 cache_level;
514*4882a593Smuzhiyun int len, found = 0;
515*4882a593Smuzhiyun int i;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* Fastpath, exit early if L3/CPC cache is target for stashing */
518*4882a593Smuzhiyun if (stash_dest_hint == PAMU_ATTR_CACHE_L3) {
519*4882a593Smuzhiyun node = of_find_matching_node(NULL, l3_device_ids);
520*4882a593Smuzhiyun if (node) {
521*4882a593Smuzhiyun prop = of_get_property(node, "cache-stash-id", NULL);
522*4882a593Smuzhiyun if (!prop) {
523*4882a593Smuzhiyun pr_debug("missing cache-stash-id at %pOF\n",
524*4882a593Smuzhiyun node);
525*4882a593Smuzhiyun of_node_put(node);
526*4882a593Smuzhiyun return ~(u32)0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun of_node_put(node);
529*4882a593Smuzhiyun return be32_to_cpup(prop);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun return ~(u32)0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun for_each_of_cpu_node(node) {
535*4882a593Smuzhiyun prop = of_get_property(node, "reg", &len);
536*4882a593Smuzhiyun for (i = 0; i < len / sizeof(u32); i++) {
537*4882a593Smuzhiyun if (be32_to_cpup(&prop[i]) == vcpu) {
538*4882a593Smuzhiyun found = 1;
539*4882a593Smuzhiyun goto found_cpu_node;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun found_cpu_node:
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* find the hwnode that represents the cache */
546*4882a593Smuzhiyun for (cache_level = PAMU_ATTR_CACHE_L1; (cache_level < PAMU_ATTR_CACHE_L3) && found; cache_level++) {
547*4882a593Smuzhiyun if (stash_dest_hint == cache_level) {
548*4882a593Smuzhiyun prop = of_get_property(node, "cache-stash-id", NULL);
549*4882a593Smuzhiyun if (!prop) {
550*4882a593Smuzhiyun pr_debug("missing cache-stash-id at %pOF\n",
551*4882a593Smuzhiyun node);
552*4882a593Smuzhiyun of_node_put(node);
553*4882a593Smuzhiyun return ~(u32)0;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun of_node_put(node);
556*4882a593Smuzhiyun return be32_to_cpup(prop);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun prop = of_get_property(node, "next-level-cache", NULL);
560*4882a593Smuzhiyun if (!prop) {
561*4882a593Smuzhiyun pr_debug("can't find next-level-cache at %pOF\n", node);
562*4882a593Smuzhiyun of_node_put(node);
563*4882a593Smuzhiyun return ~(u32)0; /* can't traverse any further */
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun of_node_put(node);
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* advance to next node in cache hierarchy */
568*4882a593Smuzhiyun node = of_find_node_by_phandle(*prop);
569*4882a593Smuzhiyun if (!node) {
570*4882a593Smuzhiyun pr_debug("Invalid node for cache hierarchy\n");
571*4882a593Smuzhiyun return ~(u32)0;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun pr_debug("stash dest not found for %d on vcpu %d\n",
576*4882a593Smuzhiyun stash_dest_hint, vcpu);
577*4882a593Smuzhiyun return ~(u32)0;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /* Identify if the PAACT table entry belongs to QMAN, BMAN or QMAN Portal */
581*4882a593Smuzhiyun #define QMAN_PAACE 1
582*4882a593Smuzhiyun #define QMAN_PORTAL_PAACE 2
583*4882a593Smuzhiyun #define BMAN_PAACE 3
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /**
586*4882a593Smuzhiyun * Setup operation mapping and stash destinations for QMAN and QMAN portal.
587*4882a593Smuzhiyun * Memory accesses to QMAN and BMAN private memory need not be coherent, so
588*4882a593Smuzhiyun * clear the PAACE entry coherency attribute for them.
589*4882a593Smuzhiyun */
setup_qbman_paace(struct paace * ppaace,int paace_type)590*4882a593Smuzhiyun static void setup_qbman_paace(struct paace *ppaace, int paace_type)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun switch (paace_type) {
593*4882a593Smuzhiyun case QMAN_PAACE:
594*4882a593Smuzhiyun set_bf(ppaace->impl_attr, PAACE_IA_OTM, PAACE_OTM_INDEXED);
595*4882a593Smuzhiyun ppaace->op_encode.index_ot.omi = OMI_QMAN_PRIV;
596*4882a593Smuzhiyun /* setup QMAN Private data stashing for the L3 cache */
597*4882a593Smuzhiyun set_bf(ppaace->impl_attr, PAACE_IA_CID, get_stash_id(PAMU_ATTR_CACHE_L3, 0));
598*4882a593Smuzhiyun set_bf(ppaace->domain_attr.to_host.coherency_required, PAACE_DA_HOST_CR,
599*4882a593Smuzhiyun 0);
600*4882a593Smuzhiyun break;
601*4882a593Smuzhiyun case QMAN_PORTAL_PAACE:
602*4882a593Smuzhiyun set_bf(ppaace->impl_attr, PAACE_IA_OTM, PAACE_OTM_INDEXED);
603*4882a593Smuzhiyun ppaace->op_encode.index_ot.omi = OMI_QMAN;
604*4882a593Smuzhiyun /* Set DQRR and Frame stashing for the L3 cache */
605*4882a593Smuzhiyun set_bf(ppaace->impl_attr, PAACE_IA_CID, get_stash_id(PAMU_ATTR_CACHE_L3, 0));
606*4882a593Smuzhiyun break;
607*4882a593Smuzhiyun case BMAN_PAACE:
608*4882a593Smuzhiyun set_bf(ppaace->domain_attr.to_host.coherency_required, PAACE_DA_HOST_CR,
609*4882a593Smuzhiyun 0);
610*4882a593Smuzhiyun break;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /**
615*4882a593Smuzhiyun * Setup the operation mapping table for various devices. This is a static
616*4882a593Smuzhiyun * table where each table index corresponds to a particular device. PAMU uses
617*4882a593Smuzhiyun * this table to translate device transaction to appropriate corenet
618*4882a593Smuzhiyun * transaction.
619*4882a593Smuzhiyun */
setup_omt(struct ome * omt)620*4882a593Smuzhiyun static void setup_omt(struct ome *omt)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun struct ome *ome;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /* Configure OMI_QMAN */
625*4882a593Smuzhiyun ome = &omt[OMI_QMAN];
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun ome->moe[IOE_READ_IDX] = EOE_VALID | EOE_READ;
628*4882a593Smuzhiyun ome->moe[IOE_EREAD0_IDX] = EOE_VALID | EOE_RSA;
629*4882a593Smuzhiyun ome->moe[IOE_WRITE_IDX] = EOE_VALID | EOE_WRITE;
630*4882a593Smuzhiyun ome->moe[IOE_EWRITE0_IDX] = EOE_VALID | EOE_WWSAO;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun ome->moe[IOE_DIRECT0_IDX] = EOE_VALID | EOE_LDEC;
633*4882a593Smuzhiyun ome->moe[IOE_DIRECT1_IDX] = EOE_VALID | EOE_LDECPE;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* Configure OMI_FMAN */
636*4882a593Smuzhiyun ome = &omt[OMI_FMAN];
637*4882a593Smuzhiyun ome->moe[IOE_READ_IDX] = EOE_VALID | EOE_READI;
638*4882a593Smuzhiyun ome->moe[IOE_WRITE_IDX] = EOE_VALID | EOE_WRITE;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun /* Configure OMI_QMAN private */
641*4882a593Smuzhiyun ome = &omt[OMI_QMAN_PRIV];
642*4882a593Smuzhiyun ome->moe[IOE_READ_IDX] = EOE_VALID | EOE_READ;
643*4882a593Smuzhiyun ome->moe[IOE_WRITE_IDX] = EOE_VALID | EOE_WRITE;
644*4882a593Smuzhiyun ome->moe[IOE_EREAD0_IDX] = EOE_VALID | EOE_RSA;
645*4882a593Smuzhiyun ome->moe[IOE_EWRITE0_IDX] = EOE_VALID | EOE_WWSA;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* Configure OMI_CAAM */
648*4882a593Smuzhiyun ome = &omt[OMI_CAAM];
649*4882a593Smuzhiyun ome->moe[IOE_READ_IDX] = EOE_VALID | EOE_READI;
650*4882a593Smuzhiyun ome->moe[IOE_WRITE_IDX] = EOE_VALID | EOE_WRITE;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /*
654*4882a593Smuzhiyun * Get the maximum number of PAACT table entries
655*4882a593Smuzhiyun * and subwindows supported by PAMU
656*4882a593Smuzhiyun */
get_pamu_cap_values(unsigned long pamu_reg_base)657*4882a593Smuzhiyun static void get_pamu_cap_values(unsigned long pamu_reg_base)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun u32 pc_val;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun pc_val = in_be32((u32 *)(pamu_reg_base + PAMU_PC3));
662*4882a593Smuzhiyun /* Maximum number of subwindows per liodn */
663*4882a593Smuzhiyun max_subwindow_count = 1 << (1 + PAMU_PC3_MWCE(pc_val));
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /* Setup PAMU registers pointing to PAACT, SPAACT and OMT */
setup_one_pamu(unsigned long pamu_reg_base,unsigned long pamu_reg_size,phys_addr_t ppaact_phys,phys_addr_t spaact_phys,phys_addr_t omt_phys)667*4882a593Smuzhiyun static int setup_one_pamu(unsigned long pamu_reg_base, unsigned long pamu_reg_size,
668*4882a593Smuzhiyun phys_addr_t ppaact_phys, phys_addr_t spaact_phys,
669*4882a593Smuzhiyun phys_addr_t omt_phys)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun u32 *pc;
672*4882a593Smuzhiyun struct pamu_mmap_regs *pamu_regs;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun pc = (u32 *) (pamu_reg_base + PAMU_PC);
675*4882a593Smuzhiyun pamu_regs = (struct pamu_mmap_regs *)
676*4882a593Smuzhiyun (pamu_reg_base + PAMU_MMAP_REGS_BASE);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /* set up pointers to corenet control blocks */
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun out_be32(&pamu_regs->ppbah, upper_32_bits(ppaact_phys));
681*4882a593Smuzhiyun out_be32(&pamu_regs->ppbal, lower_32_bits(ppaact_phys));
682*4882a593Smuzhiyun ppaact_phys = ppaact_phys + PAACT_SIZE;
683*4882a593Smuzhiyun out_be32(&pamu_regs->pplah, upper_32_bits(ppaact_phys));
684*4882a593Smuzhiyun out_be32(&pamu_regs->pplal, lower_32_bits(ppaact_phys));
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun out_be32(&pamu_regs->spbah, upper_32_bits(spaact_phys));
687*4882a593Smuzhiyun out_be32(&pamu_regs->spbal, lower_32_bits(spaact_phys));
688*4882a593Smuzhiyun spaact_phys = spaact_phys + SPAACT_SIZE;
689*4882a593Smuzhiyun out_be32(&pamu_regs->splah, upper_32_bits(spaact_phys));
690*4882a593Smuzhiyun out_be32(&pamu_regs->splal, lower_32_bits(spaact_phys));
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun out_be32(&pamu_regs->obah, upper_32_bits(omt_phys));
693*4882a593Smuzhiyun out_be32(&pamu_regs->obal, lower_32_bits(omt_phys));
694*4882a593Smuzhiyun omt_phys = omt_phys + OMT_SIZE;
695*4882a593Smuzhiyun out_be32(&pamu_regs->olah, upper_32_bits(omt_phys));
696*4882a593Smuzhiyun out_be32(&pamu_regs->olal, lower_32_bits(omt_phys));
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /*
699*4882a593Smuzhiyun * set PAMU enable bit,
700*4882a593Smuzhiyun * allow ppaact & omt to be cached
701*4882a593Smuzhiyun * & enable PAMU access violation interrupts.
702*4882a593Smuzhiyun */
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun out_be32((u32 *)(pamu_reg_base + PAMU_PICS),
705*4882a593Smuzhiyun PAMU_ACCESS_VIOLATION_ENABLE);
706*4882a593Smuzhiyun out_be32(pc, PAMU_PC_PE | PAMU_PC_OCE | PAMU_PC_SPCC | PAMU_PC_PPCC);
707*4882a593Smuzhiyun return 0;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /* Enable all device LIODNS */
setup_liodns(void)711*4882a593Smuzhiyun static void setup_liodns(void)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun int i, len;
714*4882a593Smuzhiyun struct paace *ppaace;
715*4882a593Smuzhiyun struct device_node *node = NULL;
716*4882a593Smuzhiyun const u32 *prop;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun for_each_node_with_property(node, "fsl,liodn") {
719*4882a593Smuzhiyun prop = of_get_property(node, "fsl,liodn", &len);
720*4882a593Smuzhiyun for (i = 0; i < len / sizeof(u32); i++) {
721*4882a593Smuzhiyun int liodn;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun liodn = be32_to_cpup(&prop[i]);
724*4882a593Smuzhiyun if (liodn >= PAACE_NUMBER_ENTRIES) {
725*4882a593Smuzhiyun pr_debug("Invalid LIODN value %d\n", liodn);
726*4882a593Smuzhiyun continue;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun ppaace = pamu_get_ppaace(liodn);
729*4882a593Smuzhiyun pamu_init_ppaace(ppaace);
730*4882a593Smuzhiyun /* window size is 2^(WSE+1) bytes */
731*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PPAACE_AF_WSE, 35);
732*4882a593Smuzhiyun ppaace->wbah = 0;
733*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PPAACE_AF_WBAL, 0);
734*4882a593Smuzhiyun set_bf(ppaace->impl_attr, PAACE_IA_ATM,
735*4882a593Smuzhiyun PAACE_ATM_NO_XLATE);
736*4882a593Smuzhiyun set_bf(ppaace->addr_bitfields, PAACE_AF_AP,
737*4882a593Smuzhiyun PAACE_AP_PERMS_ALL);
738*4882a593Smuzhiyun if (of_device_is_compatible(node, "fsl,qman-portal"))
739*4882a593Smuzhiyun setup_qbman_paace(ppaace, QMAN_PORTAL_PAACE);
740*4882a593Smuzhiyun if (of_device_is_compatible(node, "fsl,qman"))
741*4882a593Smuzhiyun setup_qbman_paace(ppaace, QMAN_PAACE);
742*4882a593Smuzhiyun if (of_device_is_compatible(node, "fsl,bman"))
743*4882a593Smuzhiyun setup_qbman_paace(ppaace, BMAN_PAACE);
744*4882a593Smuzhiyun mb();
745*4882a593Smuzhiyun pamu_enable_liodn(liodn);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
pamu_av_isr(int irq,void * arg)750*4882a593Smuzhiyun static irqreturn_t pamu_av_isr(int irq, void *arg)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun struct pamu_isr_data *data = arg;
753*4882a593Smuzhiyun phys_addr_t phys;
754*4882a593Smuzhiyun unsigned int i, j, ret;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun pr_emerg("access violation interrupt\n");
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun for (i = 0; i < data->count; i++) {
759*4882a593Smuzhiyun void __iomem *p = data->pamu_reg_base + i * PAMU_OFFSET;
760*4882a593Smuzhiyun u32 pics = in_be32(p + PAMU_PICS);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun if (pics & PAMU_ACCESS_VIOLATION_STAT) {
763*4882a593Smuzhiyun u32 avs1 = in_be32(p + PAMU_AVS1);
764*4882a593Smuzhiyun struct paace *paace;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun pr_emerg("POES1=%08x\n", in_be32(p + PAMU_POES1));
767*4882a593Smuzhiyun pr_emerg("POES2=%08x\n", in_be32(p + PAMU_POES2));
768*4882a593Smuzhiyun pr_emerg("AVS1=%08x\n", avs1);
769*4882a593Smuzhiyun pr_emerg("AVS2=%08x\n", in_be32(p + PAMU_AVS2));
770*4882a593Smuzhiyun pr_emerg("AVA=%016llx\n",
771*4882a593Smuzhiyun make64(in_be32(p + PAMU_AVAH),
772*4882a593Smuzhiyun in_be32(p + PAMU_AVAL)));
773*4882a593Smuzhiyun pr_emerg("UDAD=%08x\n", in_be32(p + PAMU_UDAD));
774*4882a593Smuzhiyun pr_emerg("POEA=%016llx\n",
775*4882a593Smuzhiyun make64(in_be32(p + PAMU_POEAH),
776*4882a593Smuzhiyun in_be32(p + PAMU_POEAL)));
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun phys = make64(in_be32(p + PAMU_POEAH),
779*4882a593Smuzhiyun in_be32(p + PAMU_POEAL));
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* Assume that POEA points to a PAACE */
782*4882a593Smuzhiyun if (phys) {
783*4882a593Smuzhiyun u32 *paace = phys_to_virt(phys);
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* Only the first four words are relevant */
786*4882a593Smuzhiyun for (j = 0; j < 4; j++)
787*4882a593Smuzhiyun pr_emerg("PAACE[%u]=%08x\n",
788*4882a593Smuzhiyun j, in_be32(paace + j));
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* clear access violation condition */
792*4882a593Smuzhiyun out_be32(p + PAMU_AVS1, avs1 & PAMU_AV_MASK);
793*4882a593Smuzhiyun paace = pamu_get_ppaace(avs1 >> PAMU_AVS1_LIODN_SHIFT);
794*4882a593Smuzhiyun BUG_ON(!paace);
795*4882a593Smuzhiyun /* check if we got a violation for a disabled LIODN */
796*4882a593Smuzhiyun if (!get_bf(paace->addr_bitfields, PAACE_AF_V)) {
797*4882a593Smuzhiyun /*
798*4882a593Smuzhiyun * As per hardware erratum A-003638, access
799*4882a593Smuzhiyun * violation can be reported for a disabled
800*4882a593Smuzhiyun * LIODN. If we hit that condition, disable
801*4882a593Smuzhiyun * access violation reporting.
802*4882a593Smuzhiyun */
803*4882a593Smuzhiyun pics &= ~PAMU_ACCESS_VIOLATION_ENABLE;
804*4882a593Smuzhiyun } else {
805*4882a593Smuzhiyun /* Disable the LIODN */
806*4882a593Smuzhiyun ret = pamu_disable_liodn(avs1 >> PAMU_AVS1_LIODN_SHIFT);
807*4882a593Smuzhiyun BUG_ON(ret);
808*4882a593Smuzhiyun pr_emerg("Disabling liodn %x\n",
809*4882a593Smuzhiyun avs1 >> PAMU_AVS1_LIODN_SHIFT);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun out_be32((p + PAMU_PICS), pics);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun return IRQ_HANDLED;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun #define LAWAR_EN 0x80000000
819*4882a593Smuzhiyun #define LAWAR_TARGET_MASK 0x0FF00000
820*4882a593Smuzhiyun #define LAWAR_TARGET_SHIFT 20
821*4882a593Smuzhiyun #define LAWAR_SIZE_MASK 0x0000003F
822*4882a593Smuzhiyun #define LAWAR_CSDID_MASK 0x000FF000
823*4882a593Smuzhiyun #define LAWAR_CSDID_SHIFT 12
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun #define LAW_SIZE_4K 0xb
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun struct ccsr_law {
828*4882a593Smuzhiyun u32 lawbarh; /* LAWn base address high */
829*4882a593Smuzhiyun u32 lawbarl; /* LAWn base address low */
830*4882a593Smuzhiyun u32 lawar; /* LAWn attributes */
831*4882a593Smuzhiyun u32 reserved;
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /*
835*4882a593Smuzhiyun * Create a coherence subdomain for a given memory block.
836*4882a593Smuzhiyun */
create_csd(phys_addr_t phys,size_t size,u32 csd_port_id)837*4882a593Smuzhiyun static int create_csd(phys_addr_t phys, size_t size, u32 csd_port_id)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct device_node *np;
840*4882a593Smuzhiyun const __be32 *iprop;
841*4882a593Smuzhiyun void __iomem *lac = NULL; /* Local Access Control registers */
842*4882a593Smuzhiyun struct ccsr_law __iomem *law;
843*4882a593Smuzhiyun void __iomem *ccm = NULL;
844*4882a593Smuzhiyun u32 __iomem *csdids;
845*4882a593Smuzhiyun unsigned int i, num_laws, num_csds;
846*4882a593Smuzhiyun u32 law_target = 0;
847*4882a593Smuzhiyun u32 csd_id = 0;
848*4882a593Smuzhiyun int ret = 0;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,corenet-law");
851*4882a593Smuzhiyun if (!np)
852*4882a593Smuzhiyun return -ENODEV;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun iprop = of_get_property(np, "fsl,num-laws", NULL);
855*4882a593Smuzhiyun if (!iprop) {
856*4882a593Smuzhiyun ret = -ENODEV;
857*4882a593Smuzhiyun goto error;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun num_laws = be32_to_cpup(iprop);
861*4882a593Smuzhiyun if (!num_laws) {
862*4882a593Smuzhiyun ret = -ENODEV;
863*4882a593Smuzhiyun goto error;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun lac = of_iomap(np, 0);
867*4882a593Smuzhiyun if (!lac) {
868*4882a593Smuzhiyun ret = -ENODEV;
869*4882a593Smuzhiyun goto error;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /* LAW registers are at offset 0xC00 */
873*4882a593Smuzhiyun law = lac + 0xC00;
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun of_node_put(np);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,corenet-cf");
878*4882a593Smuzhiyun if (!np) {
879*4882a593Smuzhiyun ret = -ENODEV;
880*4882a593Smuzhiyun goto error;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun iprop = of_get_property(np, "fsl,ccf-num-csdids", NULL);
884*4882a593Smuzhiyun if (!iprop) {
885*4882a593Smuzhiyun ret = -ENODEV;
886*4882a593Smuzhiyun goto error;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun num_csds = be32_to_cpup(iprop);
890*4882a593Smuzhiyun if (!num_csds) {
891*4882a593Smuzhiyun ret = -ENODEV;
892*4882a593Smuzhiyun goto error;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun ccm = of_iomap(np, 0);
896*4882a593Smuzhiyun if (!ccm) {
897*4882a593Smuzhiyun ret = -ENOMEM;
898*4882a593Smuzhiyun goto error;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun /* The undocumented CSDID registers are at offset 0x600 */
902*4882a593Smuzhiyun csdids = ccm + 0x600;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun of_node_put(np);
905*4882a593Smuzhiyun np = NULL;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun /* Find an unused coherence subdomain ID */
908*4882a593Smuzhiyun for (csd_id = 0; csd_id < num_csds; csd_id++) {
909*4882a593Smuzhiyun if (!csdids[csd_id])
910*4882a593Smuzhiyun break;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* Store the Port ID in the (undocumented) proper CIDMRxx register */
914*4882a593Smuzhiyun csdids[csd_id] = csd_port_id;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun /* Find the DDR LAW that maps to our buffer. */
917*4882a593Smuzhiyun for (i = 0; i < num_laws; i++) {
918*4882a593Smuzhiyun if (law[i].lawar & LAWAR_EN) {
919*4882a593Smuzhiyun phys_addr_t law_start, law_end;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun law_start = make64(law[i].lawbarh, law[i].lawbarl);
922*4882a593Smuzhiyun law_end = law_start +
923*4882a593Smuzhiyun (2ULL << (law[i].lawar & LAWAR_SIZE_MASK));
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun if (law_start <= phys && phys < law_end) {
926*4882a593Smuzhiyun law_target = law[i].lawar & LAWAR_TARGET_MASK;
927*4882a593Smuzhiyun break;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun if (i == 0 || i == num_laws) {
933*4882a593Smuzhiyun /* This should never happen */
934*4882a593Smuzhiyun ret = -ENOENT;
935*4882a593Smuzhiyun goto error;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /* Find a free LAW entry */
939*4882a593Smuzhiyun while (law[--i].lawar & LAWAR_EN) {
940*4882a593Smuzhiyun if (i == 0) {
941*4882a593Smuzhiyun /* No higher priority LAW slots available */
942*4882a593Smuzhiyun ret = -ENOENT;
943*4882a593Smuzhiyun goto error;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun law[i].lawbarh = upper_32_bits(phys);
948*4882a593Smuzhiyun law[i].lawbarl = lower_32_bits(phys);
949*4882a593Smuzhiyun wmb();
950*4882a593Smuzhiyun law[i].lawar = LAWAR_EN | law_target | (csd_id << LAWAR_CSDID_SHIFT) |
951*4882a593Smuzhiyun (LAW_SIZE_4K + get_order(size));
952*4882a593Smuzhiyun wmb();
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun error:
955*4882a593Smuzhiyun if (ccm)
956*4882a593Smuzhiyun iounmap(ccm);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun if (lac)
959*4882a593Smuzhiyun iounmap(lac);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun if (np)
962*4882a593Smuzhiyun of_node_put(np);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun return ret;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /*
968*4882a593Smuzhiyun * Table of SVRs and the corresponding PORT_ID values. Port ID corresponds to a
969*4882a593Smuzhiyun * bit map of snoopers for a given range of memory mapped by a LAW.
970*4882a593Smuzhiyun *
971*4882a593Smuzhiyun * All future CoreNet-enabled SOCs will have this erratum(A-004510) fixed, so this
972*4882a593Smuzhiyun * table should never need to be updated. SVRs are guaranteed to be unique, so
973*4882a593Smuzhiyun * there is no worry that a future SOC will inadvertently have one of these
974*4882a593Smuzhiyun * values.
975*4882a593Smuzhiyun */
976*4882a593Smuzhiyun static const struct {
977*4882a593Smuzhiyun u32 svr;
978*4882a593Smuzhiyun u32 port_id;
979*4882a593Smuzhiyun } port_id_map[] = {
980*4882a593Smuzhiyun {(SVR_P2040 << 8) | 0x10, 0xFF000000}, /* P2040 1.0 */
981*4882a593Smuzhiyun {(SVR_P2040 << 8) | 0x11, 0xFF000000}, /* P2040 1.1 */
982*4882a593Smuzhiyun {(SVR_P2041 << 8) | 0x10, 0xFF000000}, /* P2041 1.0 */
983*4882a593Smuzhiyun {(SVR_P2041 << 8) | 0x11, 0xFF000000}, /* P2041 1.1 */
984*4882a593Smuzhiyun {(SVR_P3041 << 8) | 0x10, 0xFF000000}, /* P3041 1.0 */
985*4882a593Smuzhiyun {(SVR_P3041 << 8) | 0x11, 0xFF000000}, /* P3041 1.1 */
986*4882a593Smuzhiyun {(SVR_P4040 << 8) | 0x20, 0xFFF80000}, /* P4040 2.0 */
987*4882a593Smuzhiyun {(SVR_P4080 << 8) | 0x20, 0xFFF80000}, /* P4080 2.0 */
988*4882a593Smuzhiyun {(SVR_P5010 << 8) | 0x10, 0xFC000000}, /* P5010 1.0 */
989*4882a593Smuzhiyun {(SVR_P5010 << 8) | 0x20, 0xFC000000}, /* P5010 2.0 */
990*4882a593Smuzhiyun {(SVR_P5020 << 8) | 0x10, 0xFC000000}, /* P5020 1.0 */
991*4882a593Smuzhiyun {(SVR_P5021 << 8) | 0x10, 0xFF800000}, /* P5021 1.0 */
992*4882a593Smuzhiyun {(SVR_P5040 << 8) | 0x10, 0xFF800000}, /* P5040 1.0 */
993*4882a593Smuzhiyun };
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun #define SVR_SECURITY 0x80000 /* The Security (E) bit */
996*4882a593Smuzhiyun
fsl_pamu_probe(struct platform_device * pdev)997*4882a593Smuzhiyun static int fsl_pamu_probe(struct platform_device *pdev)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1000*4882a593Smuzhiyun void __iomem *pamu_regs = NULL;
1001*4882a593Smuzhiyun struct ccsr_guts __iomem *guts_regs = NULL;
1002*4882a593Smuzhiyun u32 pamubypenr, pamu_counter;
1003*4882a593Smuzhiyun unsigned long pamu_reg_off;
1004*4882a593Smuzhiyun unsigned long pamu_reg_base;
1005*4882a593Smuzhiyun struct pamu_isr_data *data = NULL;
1006*4882a593Smuzhiyun struct device_node *guts_node;
1007*4882a593Smuzhiyun u64 size;
1008*4882a593Smuzhiyun struct page *p;
1009*4882a593Smuzhiyun int ret = 0;
1010*4882a593Smuzhiyun int irq;
1011*4882a593Smuzhiyun phys_addr_t ppaact_phys;
1012*4882a593Smuzhiyun phys_addr_t spaact_phys;
1013*4882a593Smuzhiyun struct ome *omt;
1014*4882a593Smuzhiyun phys_addr_t omt_phys;
1015*4882a593Smuzhiyun size_t mem_size = 0;
1016*4882a593Smuzhiyun unsigned int order = 0;
1017*4882a593Smuzhiyun u32 csd_port_id = 0;
1018*4882a593Smuzhiyun unsigned i;
1019*4882a593Smuzhiyun /*
1020*4882a593Smuzhiyun * enumerate all PAMUs and allocate and setup PAMU tables
1021*4882a593Smuzhiyun * for each of them,
1022*4882a593Smuzhiyun * NOTE : All PAMUs share the same LIODN tables.
1023*4882a593Smuzhiyun */
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (WARN_ON(probed))
1026*4882a593Smuzhiyun return -EBUSY;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun pamu_regs = of_iomap(dev->of_node, 0);
1029*4882a593Smuzhiyun if (!pamu_regs) {
1030*4882a593Smuzhiyun dev_err(dev, "ioremap of PAMU node failed\n");
1031*4882a593Smuzhiyun return -ENOMEM;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun of_get_address(dev->of_node, 0, &size, NULL);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun irq = irq_of_parse_and_map(dev->of_node, 0);
1036*4882a593Smuzhiyun if (irq == NO_IRQ) {
1037*4882a593Smuzhiyun dev_warn(dev, "no interrupts listed in PAMU node\n");
1038*4882a593Smuzhiyun goto error;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun data = kzalloc(sizeof(*data), GFP_KERNEL);
1042*4882a593Smuzhiyun if (!data) {
1043*4882a593Smuzhiyun ret = -ENOMEM;
1044*4882a593Smuzhiyun goto error;
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun data->pamu_reg_base = pamu_regs;
1047*4882a593Smuzhiyun data->count = size / PAMU_OFFSET;
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun /* The ISR needs access to the regs, so we won't iounmap them */
1050*4882a593Smuzhiyun ret = request_irq(irq, pamu_av_isr, 0, "pamu", data);
1051*4882a593Smuzhiyun if (ret < 0) {
1052*4882a593Smuzhiyun dev_err(dev, "error %i installing ISR for irq %i\n", ret, irq);
1053*4882a593Smuzhiyun goto error;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun guts_node = of_find_matching_node(NULL, guts_device_ids);
1057*4882a593Smuzhiyun if (!guts_node) {
1058*4882a593Smuzhiyun dev_err(dev, "could not find GUTS node %pOF\n", dev->of_node);
1059*4882a593Smuzhiyun ret = -ENODEV;
1060*4882a593Smuzhiyun goto error;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun guts_regs = of_iomap(guts_node, 0);
1064*4882a593Smuzhiyun of_node_put(guts_node);
1065*4882a593Smuzhiyun if (!guts_regs) {
1066*4882a593Smuzhiyun dev_err(dev, "ioremap of GUTS node failed\n");
1067*4882a593Smuzhiyun ret = -ENODEV;
1068*4882a593Smuzhiyun goto error;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* read in the PAMU capability registers */
1072*4882a593Smuzhiyun get_pamu_cap_values((unsigned long)pamu_regs);
1073*4882a593Smuzhiyun /*
1074*4882a593Smuzhiyun * To simplify the allocation of a coherency domain, we allocate the
1075*4882a593Smuzhiyun * PAACT and the OMT in the same memory buffer. Unfortunately, this
1076*4882a593Smuzhiyun * wastes more memory compared to allocating the buffers separately.
1077*4882a593Smuzhiyun */
1078*4882a593Smuzhiyun /* Determine how much memory we need */
1079*4882a593Smuzhiyun mem_size = (PAGE_SIZE << get_order(PAACT_SIZE)) +
1080*4882a593Smuzhiyun (PAGE_SIZE << get_order(SPAACT_SIZE)) +
1081*4882a593Smuzhiyun (PAGE_SIZE << get_order(OMT_SIZE));
1082*4882a593Smuzhiyun order = get_order(mem_size);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun p = alloc_pages(GFP_KERNEL | __GFP_ZERO, order);
1085*4882a593Smuzhiyun if (!p) {
1086*4882a593Smuzhiyun dev_err(dev, "unable to allocate PAACT/SPAACT/OMT block\n");
1087*4882a593Smuzhiyun ret = -ENOMEM;
1088*4882a593Smuzhiyun goto error;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun ppaact = page_address(p);
1092*4882a593Smuzhiyun ppaact_phys = page_to_phys(p);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /* Make sure the memory is naturally aligned */
1095*4882a593Smuzhiyun if (ppaact_phys & ((PAGE_SIZE << order) - 1)) {
1096*4882a593Smuzhiyun dev_err(dev, "PAACT/OMT block is unaligned\n");
1097*4882a593Smuzhiyun ret = -ENOMEM;
1098*4882a593Smuzhiyun goto error;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun spaact = (void *)ppaact + (PAGE_SIZE << get_order(PAACT_SIZE));
1102*4882a593Smuzhiyun omt = (void *)spaact + (PAGE_SIZE << get_order(SPAACT_SIZE));
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun dev_dbg(dev, "ppaact virt=%p phys=%pa\n", ppaact, &ppaact_phys);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /* Check to see if we need to implement the work-around on this SOC */
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun /* Determine the Port ID for our coherence subdomain */
1109*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(port_id_map); i++) {
1110*4882a593Smuzhiyun if (port_id_map[i].svr == (mfspr(SPRN_SVR) & ~SVR_SECURITY)) {
1111*4882a593Smuzhiyun csd_port_id = port_id_map[i].port_id;
1112*4882a593Smuzhiyun dev_dbg(dev, "found matching SVR %08x\n",
1113*4882a593Smuzhiyun port_id_map[i].svr);
1114*4882a593Smuzhiyun break;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun if (csd_port_id) {
1119*4882a593Smuzhiyun dev_dbg(dev, "creating coherency subdomain at address %pa, size %zu, port id 0x%08x",
1120*4882a593Smuzhiyun &ppaact_phys, mem_size, csd_port_id);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun ret = create_csd(ppaact_phys, mem_size, csd_port_id);
1123*4882a593Smuzhiyun if (ret) {
1124*4882a593Smuzhiyun dev_err(dev, "could not create coherence subdomain\n");
1125*4882a593Smuzhiyun return ret;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun spaact_phys = virt_to_phys(spaact);
1130*4882a593Smuzhiyun omt_phys = virt_to_phys(omt);
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun spaace_pool = gen_pool_create(ilog2(sizeof(struct paace)), -1);
1133*4882a593Smuzhiyun if (!spaace_pool) {
1134*4882a593Smuzhiyun ret = -ENOMEM;
1135*4882a593Smuzhiyun dev_err(dev, "Failed to allocate spaace gen pool\n");
1136*4882a593Smuzhiyun goto error;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun ret = gen_pool_add(spaace_pool, (unsigned long)spaact, SPAACT_SIZE, -1);
1140*4882a593Smuzhiyun if (ret)
1141*4882a593Smuzhiyun goto error_genpool;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun pamubypenr = in_be32(&guts_regs->pamubypenr);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun for (pamu_reg_off = 0, pamu_counter = 0x80000000; pamu_reg_off < size;
1146*4882a593Smuzhiyun pamu_reg_off += PAMU_OFFSET, pamu_counter >>= 1) {
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun pamu_reg_base = (unsigned long)pamu_regs + pamu_reg_off;
1149*4882a593Smuzhiyun setup_one_pamu(pamu_reg_base, pamu_reg_off, ppaact_phys,
1150*4882a593Smuzhiyun spaact_phys, omt_phys);
1151*4882a593Smuzhiyun /* Disable PAMU bypass for this PAMU */
1152*4882a593Smuzhiyun pamubypenr &= ~pamu_counter;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun setup_omt(omt);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* Enable all relevant PAMU(s) */
1158*4882a593Smuzhiyun out_be32(&guts_regs->pamubypenr, pamubypenr);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun iounmap(guts_regs);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun /* Enable DMA for the LIODNs in the device tree */
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun setup_liodns();
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun probed = true;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun return 0;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun error_genpool:
1171*4882a593Smuzhiyun gen_pool_destroy(spaace_pool);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun error:
1174*4882a593Smuzhiyun if (irq != NO_IRQ)
1175*4882a593Smuzhiyun free_irq(irq, data);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun kfree_sensitive(data);
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun if (pamu_regs)
1180*4882a593Smuzhiyun iounmap(pamu_regs);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun if (guts_regs)
1183*4882a593Smuzhiyun iounmap(guts_regs);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun if (ppaact)
1186*4882a593Smuzhiyun free_pages((unsigned long)ppaact, order);
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun ppaact = NULL;
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun return ret;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun static struct platform_driver fsl_of_pamu_driver = {
1194*4882a593Smuzhiyun .driver = {
1195*4882a593Smuzhiyun .name = "fsl-of-pamu",
1196*4882a593Smuzhiyun },
1197*4882a593Smuzhiyun .probe = fsl_pamu_probe,
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun
fsl_pamu_init(void)1200*4882a593Smuzhiyun static __init int fsl_pamu_init(void)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun struct platform_device *pdev = NULL;
1203*4882a593Smuzhiyun struct device_node *np;
1204*4882a593Smuzhiyun int ret;
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun /*
1207*4882a593Smuzhiyun * The normal OF process calls the probe function at some
1208*4882a593Smuzhiyun * indeterminate later time, after most drivers have loaded. This is
1209*4882a593Smuzhiyun * too late for us, because PAMU clients (like the Qman driver)
1210*4882a593Smuzhiyun * depend on PAMU being initialized early.
1211*4882a593Smuzhiyun *
1212*4882a593Smuzhiyun * So instead, we "manually" call our probe function by creating the
1213*4882a593Smuzhiyun * platform devices ourselves.
1214*4882a593Smuzhiyun */
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun /*
1217*4882a593Smuzhiyun * We assume that there is only one PAMU node in the device tree. A
1218*4882a593Smuzhiyun * single PAMU node represents all of the PAMU devices in the SOC
1219*4882a593Smuzhiyun * already. Everything else already makes that assumption, and the
1220*4882a593Smuzhiyun * binding for the PAMU nodes doesn't allow for any parent-child
1221*4882a593Smuzhiyun * relationships anyway. In other words, support for more than one
1222*4882a593Smuzhiyun * PAMU node would require significant changes to a lot of code.
1223*4882a593Smuzhiyun */
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,pamu");
1226*4882a593Smuzhiyun if (!np) {
1227*4882a593Smuzhiyun pr_err("could not find a PAMU node\n");
1228*4882a593Smuzhiyun return -ENODEV;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun ret = platform_driver_register(&fsl_of_pamu_driver);
1232*4882a593Smuzhiyun if (ret) {
1233*4882a593Smuzhiyun pr_err("could not register driver (err=%i)\n", ret);
1234*4882a593Smuzhiyun goto error_driver_register;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun pdev = platform_device_alloc("fsl-of-pamu", 0);
1238*4882a593Smuzhiyun if (!pdev) {
1239*4882a593Smuzhiyun pr_err("could not allocate device %pOF\n", np);
1240*4882a593Smuzhiyun ret = -ENOMEM;
1241*4882a593Smuzhiyun goto error_device_alloc;
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun pdev->dev.of_node = of_node_get(np);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun ret = pamu_domain_init();
1246*4882a593Smuzhiyun if (ret)
1247*4882a593Smuzhiyun goto error_device_add;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun ret = platform_device_add(pdev);
1250*4882a593Smuzhiyun if (ret) {
1251*4882a593Smuzhiyun pr_err("could not add device %pOF (err=%i)\n", np, ret);
1252*4882a593Smuzhiyun goto error_device_add;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun return 0;
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun error_device_add:
1258*4882a593Smuzhiyun of_node_put(pdev->dev.of_node);
1259*4882a593Smuzhiyun pdev->dev.of_node = NULL;
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun platform_device_put(pdev);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun error_device_alloc:
1264*4882a593Smuzhiyun platform_driver_unregister(&fsl_of_pamu_driver);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun error_driver_register:
1267*4882a593Smuzhiyun of_node_put(np);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun return ret;
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun arch_initcall(fsl_pamu_init);
1272