1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * IOMMU API for QCOM secure IOMMUs. Somewhat based on arm-smmu.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2013 ARM Limited
6*4882a593Smuzhiyun * Copyright (C) 2017 Red Hat
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/atomic.h>
10*4882a593Smuzhiyun #include <linux/bitfield.h>
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/dma-iommu.h>
14*4882a593Smuzhiyun #include <linux/dma-mapping.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/io-64-nonatomic-hi-lo.h>
19*4882a593Smuzhiyun #include <linux/io-pgtable.h>
20*4882a593Smuzhiyun #include <linux/iommu.h>
21*4882a593Smuzhiyun #include <linux/iopoll.h>
22*4882a593Smuzhiyun #include <linux/kconfig.h>
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/mutex.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/of_address.h>
27*4882a593Smuzhiyun #include <linux/of_device.h>
28*4882a593Smuzhiyun #include <linux/of_iommu.h>
29*4882a593Smuzhiyun #include <linux/platform_device.h>
30*4882a593Smuzhiyun #include <linux/pm.h>
31*4882a593Smuzhiyun #include <linux/pm_runtime.h>
32*4882a593Smuzhiyun #include <linux/qcom_scm.h>
33*4882a593Smuzhiyun #include <linux/slab.h>
34*4882a593Smuzhiyun #include <linux/spinlock.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include "arm-smmu.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define SMMU_INTR_SEL_NS 0x2000
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun enum qcom_iommu_clk {
41*4882a593Smuzhiyun CLK_IFACE,
42*4882a593Smuzhiyun CLK_BUS,
43*4882a593Smuzhiyun CLK_TBU,
44*4882a593Smuzhiyun CLK_NUM,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun struct qcom_iommu_ctx;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct qcom_iommu_dev {
50*4882a593Smuzhiyun /* IOMMU core code handle */
51*4882a593Smuzhiyun struct iommu_device iommu;
52*4882a593Smuzhiyun struct device *dev;
53*4882a593Smuzhiyun struct clk_bulk_data clks[CLK_NUM];
54*4882a593Smuzhiyun void __iomem *local_base;
55*4882a593Smuzhiyun u32 sec_id;
56*4882a593Smuzhiyun u8 num_ctxs;
57*4882a593Smuzhiyun struct qcom_iommu_ctx *ctxs[]; /* indexed by asid-1 */
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct qcom_iommu_ctx {
61*4882a593Smuzhiyun struct device *dev;
62*4882a593Smuzhiyun void __iomem *base;
63*4882a593Smuzhiyun bool secure_init;
64*4882a593Smuzhiyun u8 asid; /* asid and ctx bank # are 1:1 */
65*4882a593Smuzhiyun struct iommu_domain *domain;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct qcom_iommu_domain {
69*4882a593Smuzhiyun struct io_pgtable_ops *pgtbl_ops;
70*4882a593Smuzhiyun spinlock_t pgtbl_lock;
71*4882a593Smuzhiyun struct mutex init_mutex; /* Protects iommu pointer */
72*4882a593Smuzhiyun struct iommu_domain domain;
73*4882a593Smuzhiyun struct qcom_iommu_dev *iommu;
74*4882a593Smuzhiyun struct iommu_fwspec *fwspec;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
to_qcom_iommu_domain(struct iommu_domain * dom)77*4882a593Smuzhiyun static struct qcom_iommu_domain *to_qcom_iommu_domain(struct iommu_domain *dom)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun return container_of(dom, struct qcom_iommu_domain, domain);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun static const struct iommu_ops qcom_iommu_ops;
83*4882a593Smuzhiyun
to_iommu(struct device * dev)84*4882a593Smuzhiyun static struct qcom_iommu_dev * to_iommu(struct device *dev)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (!fwspec || fwspec->ops != &qcom_iommu_ops)
89*4882a593Smuzhiyun return NULL;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun return dev_iommu_priv_get(dev);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
to_ctx(struct qcom_iommu_domain * d,unsigned asid)94*4882a593Smuzhiyun static struct qcom_iommu_ctx * to_ctx(struct qcom_iommu_domain *d, unsigned asid)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu = d->iommu;
97*4882a593Smuzhiyun if (!qcom_iommu)
98*4882a593Smuzhiyun return NULL;
99*4882a593Smuzhiyun return qcom_iommu->ctxs[asid - 1];
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static inline void
iommu_writel(struct qcom_iommu_ctx * ctx,unsigned reg,u32 val)103*4882a593Smuzhiyun iommu_writel(struct qcom_iommu_ctx *ctx, unsigned reg, u32 val)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun writel_relaxed(val, ctx->base + reg);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static inline void
iommu_writeq(struct qcom_iommu_ctx * ctx,unsigned reg,u64 val)109*4882a593Smuzhiyun iommu_writeq(struct qcom_iommu_ctx *ctx, unsigned reg, u64 val)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun writeq_relaxed(val, ctx->base + reg);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static inline u32
iommu_readl(struct qcom_iommu_ctx * ctx,unsigned reg)115*4882a593Smuzhiyun iommu_readl(struct qcom_iommu_ctx *ctx, unsigned reg)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun return readl_relaxed(ctx->base + reg);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static inline u64
iommu_readq(struct qcom_iommu_ctx * ctx,unsigned reg)121*4882a593Smuzhiyun iommu_readq(struct qcom_iommu_ctx *ctx, unsigned reg)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun return readq_relaxed(ctx->base + reg);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
qcom_iommu_tlb_sync(void * cookie)126*4882a593Smuzhiyun static void qcom_iommu_tlb_sync(void *cookie)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain = cookie;
129*4882a593Smuzhiyun struct iommu_fwspec *fwspec = qcom_domain->fwspec;
130*4882a593Smuzhiyun unsigned i;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun for (i = 0; i < fwspec->num_ids; i++) {
133*4882a593Smuzhiyun struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]);
134*4882a593Smuzhiyun unsigned int val, ret;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun iommu_writel(ctx, ARM_SMMU_CB_TLBSYNC, 0);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun ret = readl_poll_timeout(ctx->base + ARM_SMMU_CB_TLBSTATUS, val,
139*4882a593Smuzhiyun (val & 0x1) == 0, 0, 5000000);
140*4882a593Smuzhiyun if (ret)
141*4882a593Smuzhiyun dev_err(ctx->dev, "timeout waiting for TLB SYNC\n");
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
qcom_iommu_tlb_inv_context(void * cookie)145*4882a593Smuzhiyun static void qcom_iommu_tlb_inv_context(void *cookie)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain = cookie;
148*4882a593Smuzhiyun struct iommu_fwspec *fwspec = qcom_domain->fwspec;
149*4882a593Smuzhiyun unsigned i;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun for (i = 0; i < fwspec->num_ids; i++) {
152*4882a593Smuzhiyun struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]);
153*4882a593Smuzhiyun iommu_writel(ctx, ARM_SMMU_CB_S1_TLBIASID, ctx->asid);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun qcom_iommu_tlb_sync(cookie);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
qcom_iommu_tlb_inv_range_nosync(unsigned long iova,size_t size,size_t granule,bool leaf,void * cookie)159*4882a593Smuzhiyun static void qcom_iommu_tlb_inv_range_nosync(unsigned long iova, size_t size,
160*4882a593Smuzhiyun size_t granule, bool leaf, void *cookie)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain = cookie;
163*4882a593Smuzhiyun struct iommu_fwspec *fwspec = qcom_domain->fwspec;
164*4882a593Smuzhiyun unsigned i, reg;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun reg = leaf ? ARM_SMMU_CB_S1_TLBIVAL : ARM_SMMU_CB_S1_TLBIVA;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun for (i = 0; i < fwspec->num_ids; i++) {
169*4882a593Smuzhiyun struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]);
170*4882a593Smuzhiyun size_t s = size;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun iova = (iova >> 12) << 12;
173*4882a593Smuzhiyun iova |= ctx->asid;
174*4882a593Smuzhiyun do {
175*4882a593Smuzhiyun iommu_writel(ctx, reg, iova);
176*4882a593Smuzhiyun iova += granule;
177*4882a593Smuzhiyun } while (s -= granule);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
qcom_iommu_tlb_flush_walk(unsigned long iova,size_t size,size_t granule,void * cookie)181*4882a593Smuzhiyun static void qcom_iommu_tlb_flush_walk(unsigned long iova, size_t size,
182*4882a593Smuzhiyun size_t granule, void *cookie)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun qcom_iommu_tlb_inv_range_nosync(iova, size, granule, false, cookie);
185*4882a593Smuzhiyun qcom_iommu_tlb_sync(cookie);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
qcom_iommu_tlb_add_page(struct iommu_iotlb_gather * gather,unsigned long iova,size_t granule,void * cookie)188*4882a593Smuzhiyun static void qcom_iommu_tlb_add_page(struct iommu_iotlb_gather *gather,
189*4882a593Smuzhiyun unsigned long iova, size_t granule,
190*4882a593Smuzhiyun void *cookie)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun qcom_iommu_tlb_inv_range_nosync(iova, granule, granule, true, cookie);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static const struct iommu_flush_ops qcom_flush_ops = {
196*4882a593Smuzhiyun .tlb_flush_all = qcom_iommu_tlb_inv_context,
197*4882a593Smuzhiyun .tlb_flush_walk = qcom_iommu_tlb_flush_walk,
198*4882a593Smuzhiyun .tlb_add_page = qcom_iommu_tlb_add_page,
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun
qcom_iommu_fault(int irq,void * dev)201*4882a593Smuzhiyun static irqreturn_t qcom_iommu_fault(int irq, void *dev)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct qcom_iommu_ctx *ctx = dev;
204*4882a593Smuzhiyun u32 fsr, fsynr;
205*4882a593Smuzhiyun u64 iova;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun fsr = iommu_readl(ctx, ARM_SMMU_CB_FSR);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (!(fsr & ARM_SMMU_FSR_FAULT))
210*4882a593Smuzhiyun return IRQ_NONE;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun fsynr = iommu_readl(ctx, ARM_SMMU_CB_FSYNR0);
213*4882a593Smuzhiyun iova = iommu_readq(ctx, ARM_SMMU_CB_FAR);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (!report_iommu_fault(ctx->domain, ctx->dev, iova, 0)) {
216*4882a593Smuzhiyun dev_err_ratelimited(ctx->dev,
217*4882a593Smuzhiyun "Unhandled context fault: fsr=0x%x, "
218*4882a593Smuzhiyun "iova=0x%016llx, fsynr=0x%x, cb=%d\n",
219*4882a593Smuzhiyun fsr, iova, fsynr, ctx->asid);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun iommu_writel(ctx, ARM_SMMU_CB_FSR, fsr);
223*4882a593Smuzhiyun iommu_writel(ctx, ARM_SMMU_CB_RESUME, ARM_SMMU_RESUME_TERMINATE);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return IRQ_HANDLED;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
qcom_iommu_init_domain(struct iommu_domain * domain,struct qcom_iommu_dev * qcom_iommu,struct device * dev)228*4882a593Smuzhiyun static int qcom_iommu_init_domain(struct iommu_domain *domain,
229*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu,
230*4882a593Smuzhiyun struct device *dev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
233*4882a593Smuzhiyun struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
234*4882a593Smuzhiyun struct io_pgtable_ops *pgtbl_ops;
235*4882a593Smuzhiyun struct io_pgtable_cfg pgtbl_cfg;
236*4882a593Smuzhiyun int i, ret = 0;
237*4882a593Smuzhiyun u32 reg;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun mutex_lock(&qcom_domain->init_mutex);
240*4882a593Smuzhiyun if (qcom_domain->iommu)
241*4882a593Smuzhiyun goto out_unlock;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun pgtbl_cfg = (struct io_pgtable_cfg) {
244*4882a593Smuzhiyun .pgsize_bitmap = qcom_iommu_ops.pgsize_bitmap,
245*4882a593Smuzhiyun .ias = 32,
246*4882a593Smuzhiyun .oas = 40,
247*4882a593Smuzhiyun .tlb = &qcom_flush_ops,
248*4882a593Smuzhiyun .iommu_dev = qcom_iommu->dev,
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun qcom_domain->iommu = qcom_iommu;
252*4882a593Smuzhiyun qcom_domain->fwspec = fwspec;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun pgtbl_ops = alloc_io_pgtable_ops(ARM_32_LPAE_S1, &pgtbl_cfg, qcom_domain);
255*4882a593Smuzhiyun if (!pgtbl_ops) {
256*4882a593Smuzhiyun dev_err(qcom_iommu->dev, "failed to allocate pagetable ops\n");
257*4882a593Smuzhiyun ret = -ENOMEM;
258*4882a593Smuzhiyun goto out_clear_iommu;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Update the domain's page sizes to reflect the page table format */
262*4882a593Smuzhiyun domain->pgsize_bitmap = pgtbl_cfg.pgsize_bitmap;
263*4882a593Smuzhiyun domain->geometry.aperture_end = (1ULL << pgtbl_cfg.ias) - 1;
264*4882a593Smuzhiyun domain->geometry.force_aperture = true;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun for (i = 0; i < fwspec->num_ids; i++) {
267*4882a593Smuzhiyun struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (!ctx->secure_init) {
270*4882a593Smuzhiyun ret = qcom_scm_restore_sec_cfg(qcom_iommu->sec_id, ctx->asid);
271*4882a593Smuzhiyun if (ret) {
272*4882a593Smuzhiyun dev_err(qcom_iommu->dev, "secure init failed: %d\n", ret);
273*4882a593Smuzhiyun goto out_clear_iommu;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun ctx->secure_init = true;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* TTBRs */
279*4882a593Smuzhiyun iommu_writeq(ctx, ARM_SMMU_CB_TTBR0,
280*4882a593Smuzhiyun pgtbl_cfg.arm_lpae_s1_cfg.ttbr |
281*4882a593Smuzhiyun FIELD_PREP(ARM_SMMU_TTBRn_ASID, ctx->asid));
282*4882a593Smuzhiyun iommu_writeq(ctx, ARM_SMMU_CB_TTBR1, 0);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* TCR */
285*4882a593Smuzhiyun iommu_writel(ctx, ARM_SMMU_CB_TCR2,
286*4882a593Smuzhiyun arm_smmu_lpae_tcr2(&pgtbl_cfg));
287*4882a593Smuzhiyun iommu_writel(ctx, ARM_SMMU_CB_TCR,
288*4882a593Smuzhiyun arm_smmu_lpae_tcr(&pgtbl_cfg) | ARM_SMMU_TCR_EAE);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* MAIRs (stage-1 only) */
291*4882a593Smuzhiyun iommu_writel(ctx, ARM_SMMU_CB_S1_MAIR0,
292*4882a593Smuzhiyun pgtbl_cfg.arm_lpae_s1_cfg.mair);
293*4882a593Smuzhiyun iommu_writel(ctx, ARM_SMMU_CB_S1_MAIR1,
294*4882a593Smuzhiyun pgtbl_cfg.arm_lpae_s1_cfg.mair >> 32);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* SCTLR */
297*4882a593Smuzhiyun reg = ARM_SMMU_SCTLR_CFIE | ARM_SMMU_SCTLR_CFRE |
298*4882a593Smuzhiyun ARM_SMMU_SCTLR_AFE | ARM_SMMU_SCTLR_TRE |
299*4882a593Smuzhiyun ARM_SMMU_SCTLR_M | ARM_SMMU_SCTLR_S1_ASIDPNE |
300*4882a593Smuzhiyun ARM_SMMU_SCTLR_CFCFG;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
303*4882a593Smuzhiyun reg |= ARM_SMMU_SCTLR_E;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun iommu_writel(ctx, ARM_SMMU_CB_SCTLR, reg);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun ctx->domain = domain;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun mutex_unlock(&qcom_domain->init_mutex);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* Publish page table ops for map/unmap */
313*4882a593Smuzhiyun qcom_domain->pgtbl_ops = pgtbl_ops;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun return 0;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun out_clear_iommu:
318*4882a593Smuzhiyun qcom_domain->iommu = NULL;
319*4882a593Smuzhiyun out_unlock:
320*4882a593Smuzhiyun mutex_unlock(&qcom_domain->init_mutex);
321*4882a593Smuzhiyun return ret;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
qcom_iommu_domain_alloc(unsigned type)324*4882a593Smuzhiyun static struct iommu_domain *qcom_iommu_domain_alloc(unsigned type)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (type != IOMMU_DOMAIN_UNMANAGED && type != IOMMU_DOMAIN_DMA)
329*4882a593Smuzhiyun return NULL;
330*4882a593Smuzhiyun /*
331*4882a593Smuzhiyun * Allocate the domain and initialise some of its data structures.
332*4882a593Smuzhiyun * We can't really do anything meaningful until we've added a
333*4882a593Smuzhiyun * master.
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun qcom_domain = kzalloc(sizeof(*qcom_domain), GFP_KERNEL);
336*4882a593Smuzhiyun if (!qcom_domain)
337*4882a593Smuzhiyun return NULL;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (type == IOMMU_DOMAIN_DMA &&
340*4882a593Smuzhiyun iommu_get_dma_cookie(&qcom_domain->domain)) {
341*4882a593Smuzhiyun kfree(qcom_domain);
342*4882a593Smuzhiyun return NULL;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun mutex_init(&qcom_domain->init_mutex);
346*4882a593Smuzhiyun spin_lock_init(&qcom_domain->pgtbl_lock);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun return &qcom_domain->domain;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
qcom_iommu_domain_free(struct iommu_domain * domain)351*4882a593Smuzhiyun static void qcom_iommu_domain_free(struct iommu_domain *domain)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun iommu_put_dma_cookie(domain);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (qcom_domain->iommu) {
358*4882a593Smuzhiyun /*
359*4882a593Smuzhiyun * NOTE: unmap can be called after client device is powered
360*4882a593Smuzhiyun * off, for example, with GPUs or anything involving dma-buf.
361*4882a593Smuzhiyun * So we cannot rely on the device_link. Make sure the IOMMU
362*4882a593Smuzhiyun * is on to avoid unclocked accesses in the TLB inv path:
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun pm_runtime_get_sync(qcom_domain->iommu->dev);
365*4882a593Smuzhiyun free_io_pgtable_ops(qcom_domain->pgtbl_ops);
366*4882a593Smuzhiyun pm_runtime_put_sync(qcom_domain->iommu->dev);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun kfree(qcom_domain);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
qcom_iommu_attach_dev(struct iommu_domain * domain,struct device * dev)372*4882a593Smuzhiyun static int qcom_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu = to_iommu(dev);
375*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
376*4882a593Smuzhiyun int ret;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (!qcom_iommu) {
379*4882a593Smuzhiyun dev_err(dev, "cannot attach to IOMMU, is it on the same bus?\n");
380*4882a593Smuzhiyun return -ENXIO;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* Ensure that the domain is finalized */
384*4882a593Smuzhiyun pm_runtime_get_sync(qcom_iommu->dev);
385*4882a593Smuzhiyun ret = qcom_iommu_init_domain(domain, qcom_iommu, dev);
386*4882a593Smuzhiyun pm_runtime_put_sync(qcom_iommu->dev);
387*4882a593Smuzhiyun if (ret < 0)
388*4882a593Smuzhiyun return ret;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /*
391*4882a593Smuzhiyun * Sanity check the domain. We don't support domains across
392*4882a593Smuzhiyun * different IOMMUs.
393*4882a593Smuzhiyun */
394*4882a593Smuzhiyun if (qcom_domain->iommu != qcom_iommu) {
395*4882a593Smuzhiyun dev_err(dev, "cannot attach to IOMMU %s while already "
396*4882a593Smuzhiyun "attached to domain on IOMMU %s\n",
397*4882a593Smuzhiyun dev_name(qcom_domain->iommu->dev),
398*4882a593Smuzhiyun dev_name(qcom_iommu->dev));
399*4882a593Smuzhiyun return -EINVAL;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
qcom_iommu_detach_dev(struct iommu_domain * domain,struct device * dev)405*4882a593Smuzhiyun static void qcom_iommu_detach_dev(struct iommu_domain *domain, struct device *dev)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
408*4882a593Smuzhiyun struct iommu_fwspec *fwspec = dev_iommu_fwspec_get(dev);
409*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu = to_iommu(dev);
410*4882a593Smuzhiyun unsigned i;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (WARN_ON(!qcom_domain->iommu))
413*4882a593Smuzhiyun return;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun pm_runtime_get_sync(qcom_iommu->dev);
416*4882a593Smuzhiyun for (i = 0; i < fwspec->num_ids; i++) {
417*4882a593Smuzhiyun struct qcom_iommu_ctx *ctx = to_ctx(qcom_domain, fwspec->ids[i]);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* Disable the context bank: */
420*4882a593Smuzhiyun iommu_writel(ctx, ARM_SMMU_CB_SCTLR, 0);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun ctx->domain = NULL;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun pm_runtime_put_sync(qcom_iommu->dev);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
qcom_iommu_map(struct iommu_domain * domain,unsigned long iova,phys_addr_t paddr,size_t size,int prot,gfp_t gfp)427*4882a593Smuzhiyun static int qcom_iommu_map(struct iommu_domain *domain, unsigned long iova,
428*4882a593Smuzhiyun phys_addr_t paddr, size_t size, int prot, gfp_t gfp)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun int ret;
431*4882a593Smuzhiyun unsigned long flags;
432*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
433*4882a593Smuzhiyun struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (!ops)
436*4882a593Smuzhiyun return -ENODEV;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags);
439*4882a593Smuzhiyun ret = ops->map(ops, iova, paddr, size, prot, GFP_ATOMIC);
440*4882a593Smuzhiyun spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags);
441*4882a593Smuzhiyun return ret;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
qcom_iommu_unmap(struct iommu_domain * domain,unsigned long iova,size_t size,struct iommu_iotlb_gather * gather)444*4882a593Smuzhiyun static size_t qcom_iommu_unmap(struct iommu_domain *domain, unsigned long iova,
445*4882a593Smuzhiyun size_t size, struct iommu_iotlb_gather *gather)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun size_t ret;
448*4882a593Smuzhiyun unsigned long flags;
449*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
450*4882a593Smuzhiyun struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (!ops)
453*4882a593Smuzhiyun return 0;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* NOTE: unmap can be called after client device is powered off,
456*4882a593Smuzhiyun * for example, with GPUs or anything involving dma-buf. So we
457*4882a593Smuzhiyun * cannot rely on the device_link. Make sure the IOMMU is on to
458*4882a593Smuzhiyun * avoid unclocked accesses in the TLB inv path:
459*4882a593Smuzhiyun */
460*4882a593Smuzhiyun pm_runtime_get_sync(qcom_domain->iommu->dev);
461*4882a593Smuzhiyun spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags);
462*4882a593Smuzhiyun ret = ops->unmap(ops, iova, size, gather);
463*4882a593Smuzhiyun spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags);
464*4882a593Smuzhiyun pm_runtime_put_sync(qcom_domain->iommu->dev);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun return ret;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
qcom_iommu_flush_iotlb_all(struct iommu_domain * domain)469*4882a593Smuzhiyun static void qcom_iommu_flush_iotlb_all(struct iommu_domain *domain)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
472*4882a593Smuzhiyun struct io_pgtable *pgtable = container_of(qcom_domain->pgtbl_ops,
473*4882a593Smuzhiyun struct io_pgtable, ops);
474*4882a593Smuzhiyun if (!qcom_domain->pgtbl_ops)
475*4882a593Smuzhiyun return;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun pm_runtime_get_sync(qcom_domain->iommu->dev);
478*4882a593Smuzhiyun qcom_iommu_tlb_sync(pgtable->cookie);
479*4882a593Smuzhiyun pm_runtime_put_sync(qcom_domain->iommu->dev);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
qcom_iommu_iotlb_sync(struct iommu_domain * domain,struct iommu_iotlb_gather * gather)482*4882a593Smuzhiyun static void qcom_iommu_iotlb_sync(struct iommu_domain *domain,
483*4882a593Smuzhiyun struct iommu_iotlb_gather *gather)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun qcom_iommu_flush_iotlb_all(domain);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
qcom_iommu_iova_to_phys(struct iommu_domain * domain,dma_addr_t iova)488*4882a593Smuzhiyun static phys_addr_t qcom_iommu_iova_to_phys(struct iommu_domain *domain,
489*4882a593Smuzhiyun dma_addr_t iova)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun phys_addr_t ret;
492*4882a593Smuzhiyun unsigned long flags;
493*4882a593Smuzhiyun struct qcom_iommu_domain *qcom_domain = to_qcom_iommu_domain(domain);
494*4882a593Smuzhiyun struct io_pgtable_ops *ops = qcom_domain->pgtbl_ops;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (!ops)
497*4882a593Smuzhiyun return 0;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun spin_lock_irqsave(&qcom_domain->pgtbl_lock, flags);
500*4882a593Smuzhiyun ret = ops->iova_to_phys(ops, iova);
501*4882a593Smuzhiyun spin_unlock_irqrestore(&qcom_domain->pgtbl_lock, flags);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun return ret;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
qcom_iommu_capable(enum iommu_cap cap)506*4882a593Smuzhiyun static bool qcom_iommu_capable(enum iommu_cap cap)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun switch (cap) {
509*4882a593Smuzhiyun case IOMMU_CAP_CACHE_COHERENCY:
510*4882a593Smuzhiyun /*
511*4882a593Smuzhiyun * Return true here as the SMMU can always send out coherent
512*4882a593Smuzhiyun * requests.
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun return true;
515*4882a593Smuzhiyun case IOMMU_CAP_NOEXEC:
516*4882a593Smuzhiyun return true;
517*4882a593Smuzhiyun default:
518*4882a593Smuzhiyun return false;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
qcom_iommu_probe_device(struct device * dev)522*4882a593Smuzhiyun static struct iommu_device *qcom_iommu_probe_device(struct device *dev)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu = to_iommu(dev);
525*4882a593Smuzhiyun struct device_link *link;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun if (!qcom_iommu)
528*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /*
531*4882a593Smuzhiyun * Establish the link between iommu and master, so that the
532*4882a593Smuzhiyun * iommu gets runtime enabled/disabled as per the master's
533*4882a593Smuzhiyun * needs.
534*4882a593Smuzhiyun */
535*4882a593Smuzhiyun link = device_link_add(dev, qcom_iommu->dev, DL_FLAG_PM_RUNTIME);
536*4882a593Smuzhiyun if (!link) {
537*4882a593Smuzhiyun dev_err(qcom_iommu->dev, "Unable to create device link between %s and %s\n",
538*4882a593Smuzhiyun dev_name(qcom_iommu->dev), dev_name(dev));
539*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return &qcom_iommu->iommu;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
qcom_iommu_release_device(struct device * dev)545*4882a593Smuzhiyun static void qcom_iommu_release_device(struct device *dev)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu = to_iommu(dev);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (!qcom_iommu)
550*4882a593Smuzhiyun return;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun iommu_fwspec_free(dev);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
qcom_iommu_of_xlate(struct device * dev,struct of_phandle_args * args)555*4882a593Smuzhiyun static int qcom_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu;
558*4882a593Smuzhiyun struct platform_device *iommu_pdev;
559*4882a593Smuzhiyun unsigned asid = args->args[0];
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if (args->args_count != 1) {
562*4882a593Smuzhiyun dev_err(dev, "incorrect number of iommu params found for %s "
563*4882a593Smuzhiyun "(found %d, expected 1)\n",
564*4882a593Smuzhiyun args->np->full_name, args->args_count);
565*4882a593Smuzhiyun return -EINVAL;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun iommu_pdev = of_find_device_by_node(args->np);
569*4882a593Smuzhiyun if (WARN_ON(!iommu_pdev))
570*4882a593Smuzhiyun return -EINVAL;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun qcom_iommu = platform_get_drvdata(iommu_pdev);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* make sure the asid specified in dt is valid, so we don't have
575*4882a593Smuzhiyun * to sanity check this elsewhere, since 'asid - 1' is used to
576*4882a593Smuzhiyun * index into qcom_iommu->ctxs:
577*4882a593Smuzhiyun */
578*4882a593Smuzhiyun if (WARN_ON(asid < 1) ||
579*4882a593Smuzhiyun WARN_ON(asid > qcom_iommu->num_ctxs)) {
580*4882a593Smuzhiyun put_device(&iommu_pdev->dev);
581*4882a593Smuzhiyun return -EINVAL;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun if (!dev_iommu_priv_get(dev)) {
585*4882a593Smuzhiyun dev_iommu_priv_set(dev, qcom_iommu);
586*4882a593Smuzhiyun } else {
587*4882a593Smuzhiyun /* make sure devices iommus dt node isn't referring to
588*4882a593Smuzhiyun * multiple different iommu devices. Multiple context
589*4882a593Smuzhiyun * banks are ok, but multiple devices are not:
590*4882a593Smuzhiyun */
591*4882a593Smuzhiyun if (WARN_ON(qcom_iommu != dev_iommu_priv_get(dev))) {
592*4882a593Smuzhiyun put_device(&iommu_pdev->dev);
593*4882a593Smuzhiyun return -EINVAL;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun return iommu_fwspec_add_ids(dev, &asid, 1);
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun static const struct iommu_ops qcom_iommu_ops = {
601*4882a593Smuzhiyun .capable = qcom_iommu_capable,
602*4882a593Smuzhiyun .domain_alloc = qcom_iommu_domain_alloc,
603*4882a593Smuzhiyun .domain_free = qcom_iommu_domain_free,
604*4882a593Smuzhiyun .attach_dev = qcom_iommu_attach_dev,
605*4882a593Smuzhiyun .detach_dev = qcom_iommu_detach_dev,
606*4882a593Smuzhiyun .map = qcom_iommu_map,
607*4882a593Smuzhiyun .unmap = qcom_iommu_unmap,
608*4882a593Smuzhiyun .flush_iotlb_all = qcom_iommu_flush_iotlb_all,
609*4882a593Smuzhiyun .iotlb_sync = qcom_iommu_iotlb_sync,
610*4882a593Smuzhiyun .iova_to_phys = qcom_iommu_iova_to_phys,
611*4882a593Smuzhiyun .probe_device = qcom_iommu_probe_device,
612*4882a593Smuzhiyun .release_device = qcom_iommu_release_device,
613*4882a593Smuzhiyun .device_group = generic_device_group,
614*4882a593Smuzhiyun .of_xlate = qcom_iommu_of_xlate,
615*4882a593Smuzhiyun .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M,
616*4882a593Smuzhiyun };
617*4882a593Smuzhiyun
qcom_iommu_sec_ptbl_init(struct device * dev)618*4882a593Smuzhiyun static int qcom_iommu_sec_ptbl_init(struct device *dev)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun size_t psize = 0;
621*4882a593Smuzhiyun unsigned int spare = 0;
622*4882a593Smuzhiyun void *cpu_addr;
623*4882a593Smuzhiyun dma_addr_t paddr;
624*4882a593Smuzhiyun unsigned long attrs;
625*4882a593Smuzhiyun static bool allocated = false;
626*4882a593Smuzhiyun int ret;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun if (allocated)
629*4882a593Smuzhiyun return 0;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun ret = qcom_scm_iommu_secure_ptbl_size(spare, &psize);
632*4882a593Smuzhiyun if (ret) {
633*4882a593Smuzhiyun dev_err(dev, "failed to get iommu secure pgtable size (%d)\n",
634*4882a593Smuzhiyun ret);
635*4882a593Smuzhiyun return ret;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun dev_info(dev, "iommu sec: pgtable size: %zu\n", psize);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun attrs = DMA_ATTR_NO_KERNEL_MAPPING;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun cpu_addr = dma_alloc_attrs(dev, psize, &paddr, GFP_KERNEL, attrs);
643*4882a593Smuzhiyun if (!cpu_addr) {
644*4882a593Smuzhiyun dev_err(dev, "failed to allocate %zu bytes for pgtable\n",
645*4882a593Smuzhiyun psize);
646*4882a593Smuzhiyun return -ENOMEM;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun ret = qcom_scm_iommu_secure_ptbl_init(paddr, psize, spare);
650*4882a593Smuzhiyun if (ret) {
651*4882a593Smuzhiyun dev_err(dev, "failed to init iommu pgtable (%d)\n", ret);
652*4882a593Smuzhiyun goto free_mem;
653*4882a593Smuzhiyun }
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun allocated = true;
656*4882a593Smuzhiyun return 0;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun free_mem:
659*4882a593Smuzhiyun dma_free_attrs(dev, psize, cpu_addr, paddr, attrs);
660*4882a593Smuzhiyun return ret;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
get_asid(const struct device_node * np)663*4882a593Smuzhiyun static int get_asid(const struct device_node *np)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun u32 reg;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* read the "reg" property directly to get the relative address
668*4882a593Smuzhiyun * of the context bank, and calculate the asid from that:
669*4882a593Smuzhiyun */
670*4882a593Smuzhiyun if (of_property_read_u32_index(np, "reg", 0, ®))
671*4882a593Smuzhiyun return -ENODEV;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun return reg / 0x1000; /* context banks are 0x1000 apart */
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
qcom_iommu_ctx_probe(struct platform_device * pdev)676*4882a593Smuzhiyun static int qcom_iommu_ctx_probe(struct platform_device *pdev)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun struct qcom_iommu_ctx *ctx;
679*4882a593Smuzhiyun struct device *dev = &pdev->dev;
680*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev->parent);
681*4882a593Smuzhiyun struct resource *res;
682*4882a593Smuzhiyun int ret, irq;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
685*4882a593Smuzhiyun if (!ctx)
686*4882a593Smuzhiyun return -ENOMEM;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun ctx->dev = dev;
689*4882a593Smuzhiyun platform_set_drvdata(pdev, ctx);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
692*4882a593Smuzhiyun ctx->base = devm_ioremap_resource(dev, res);
693*4882a593Smuzhiyun if (IS_ERR(ctx->base))
694*4882a593Smuzhiyun return PTR_ERR(ctx->base);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
697*4882a593Smuzhiyun if (irq < 0)
698*4882a593Smuzhiyun return -ENODEV;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun /* clear IRQs before registering fault handler, just in case the
701*4882a593Smuzhiyun * boot-loader left us a surprise:
702*4882a593Smuzhiyun */
703*4882a593Smuzhiyun iommu_writel(ctx, ARM_SMMU_CB_FSR, iommu_readl(ctx, ARM_SMMU_CB_FSR));
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun ret = devm_request_irq(dev, irq,
706*4882a593Smuzhiyun qcom_iommu_fault,
707*4882a593Smuzhiyun IRQF_SHARED,
708*4882a593Smuzhiyun "qcom-iommu-fault",
709*4882a593Smuzhiyun ctx);
710*4882a593Smuzhiyun if (ret) {
711*4882a593Smuzhiyun dev_err(dev, "failed to request IRQ %u\n", irq);
712*4882a593Smuzhiyun return ret;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun ret = get_asid(dev->of_node);
716*4882a593Smuzhiyun if (ret < 0) {
717*4882a593Smuzhiyun dev_err(dev, "missing reg property\n");
718*4882a593Smuzhiyun return ret;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun ctx->asid = ret;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun dev_dbg(dev, "found asid %u\n", ctx->asid);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun qcom_iommu->ctxs[ctx->asid - 1] = ctx;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun return 0;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
qcom_iommu_ctx_remove(struct platform_device * pdev)730*4882a593Smuzhiyun static int qcom_iommu_ctx_remove(struct platform_device *pdev)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(pdev->dev.parent);
733*4882a593Smuzhiyun struct qcom_iommu_ctx *ctx = platform_get_drvdata(pdev);
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun platform_set_drvdata(pdev, NULL);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun qcom_iommu->ctxs[ctx->asid - 1] = NULL;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun return 0;
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun static const struct of_device_id ctx_of_match[] = {
743*4882a593Smuzhiyun { .compatible = "qcom,msm-iommu-v1-ns" },
744*4882a593Smuzhiyun { .compatible = "qcom,msm-iommu-v1-sec" },
745*4882a593Smuzhiyun { /* sentinel */ }
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun static struct platform_driver qcom_iommu_ctx_driver = {
749*4882a593Smuzhiyun .driver = {
750*4882a593Smuzhiyun .name = "qcom-iommu-ctx",
751*4882a593Smuzhiyun .of_match_table = ctx_of_match,
752*4882a593Smuzhiyun },
753*4882a593Smuzhiyun .probe = qcom_iommu_ctx_probe,
754*4882a593Smuzhiyun .remove = qcom_iommu_ctx_remove,
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun
qcom_iommu_has_secure_context(struct qcom_iommu_dev * qcom_iommu)757*4882a593Smuzhiyun static bool qcom_iommu_has_secure_context(struct qcom_iommu_dev *qcom_iommu)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun struct device_node *child;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun for_each_child_of_node(qcom_iommu->dev->of_node, child) {
762*4882a593Smuzhiyun if (of_device_is_compatible(child, "qcom,msm-iommu-v1-sec")) {
763*4882a593Smuzhiyun of_node_put(child);
764*4882a593Smuzhiyun return true;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun return false;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
qcom_iommu_device_probe(struct platform_device * pdev)771*4882a593Smuzhiyun static int qcom_iommu_device_probe(struct platform_device *pdev)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun struct device_node *child;
774*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu;
775*4882a593Smuzhiyun struct device *dev = &pdev->dev;
776*4882a593Smuzhiyun struct resource *res;
777*4882a593Smuzhiyun struct clk *clk;
778*4882a593Smuzhiyun int ret, max_asid = 0;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* find the max asid (which is 1:1 to ctx bank idx), so we know how
781*4882a593Smuzhiyun * many child ctx devices we have:
782*4882a593Smuzhiyun */
783*4882a593Smuzhiyun for_each_child_of_node(dev->of_node, child)
784*4882a593Smuzhiyun max_asid = max(max_asid, get_asid(child));
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun qcom_iommu = devm_kzalloc(dev, struct_size(qcom_iommu, ctxs, max_asid),
787*4882a593Smuzhiyun GFP_KERNEL);
788*4882a593Smuzhiyun if (!qcom_iommu)
789*4882a593Smuzhiyun return -ENOMEM;
790*4882a593Smuzhiyun qcom_iommu->num_ctxs = max_asid;
791*4882a593Smuzhiyun qcom_iommu->dev = dev;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
794*4882a593Smuzhiyun if (res) {
795*4882a593Smuzhiyun qcom_iommu->local_base = devm_ioremap_resource(dev, res);
796*4882a593Smuzhiyun if (IS_ERR(qcom_iommu->local_base))
797*4882a593Smuzhiyun return PTR_ERR(qcom_iommu->local_base);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun clk = devm_clk_get(dev, "iface");
801*4882a593Smuzhiyun if (IS_ERR(clk)) {
802*4882a593Smuzhiyun dev_err(dev, "failed to get iface clock\n");
803*4882a593Smuzhiyun return PTR_ERR(clk);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun qcom_iommu->clks[CLK_IFACE].clk = clk;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun clk = devm_clk_get(dev, "bus");
808*4882a593Smuzhiyun if (IS_ERR(clk)) {
809*4882a593Smuzhiyun dev_err(dev, "failed to get bus clock\n");
810*4882a593Smuzhiyun return PTR_ERR(clk);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun qcom_iommu->clks[CLK_BUS].clk = clk;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun clk = devm_clk_get_optional(dev, "tbu");
815*4882a593Smuzhiyun if (IS_ERR(clk)) {
816*4882a593Smuzhiyun dev_err(dev, "failed to get tbu clock\n");
817*4882a593Smuzhiyun return PTR_ERR(clk);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun qcom_iommu->clks[CLK_TBU].clk = clk;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (of_property_read_u32(dev->of_node, "qcom,iommu-secure-id",
822*4882a593Smuzhiyun &qcom_iommu->sec_id)) {
823*4882a593Smuzhiyun dev_err(dev, "missing qcom,iommu-secure-id property\n");
824*4882a593Smuzhiyun return -ENODEV;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun if (qcom_iommu_has_secure_context(qcom_iommu)) {
828*4882a593Smuzhiyun ret = qcom_iommu_sec_ptbl_init(dev);
829*4882a593Smuzhiyun if (ret) {
830*4882a593Smuzhiyun dev_err(dev, "cannot init secure pg table(%d)\n", ret);
831*4882a593Smuzhiyun return ret;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun platform_set_drvdata(pdev, qcom_iommu);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun pm_runtime_enable(dev);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* register context bank devices, which are child nodes: */
840*4882a593Smuzhiyun ret = devm_of_platform_populate(dev);
841*4882a593Smuzhiyun if (ret) {
842*4882a593Smuzhiyun dev_err(dev, "Failed to populate iommu contexts\n");
843*4882a593Smuzhiyun return ret;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun ret = iommu_device_sysfs_add(&qcom_iommu->iommu, dev, NULL,
847*4882a593Smuzhiyun dev_name(dev));
848*4882a593Smuzhiyun if (ret) {
849*4882a593Smuzhiyun dev_err(dev, "Failed to register iommu in sysfs\n");
850*4882a593Smuzhiyun return ret;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun iommu_device_set_ops(&qcom_iommu->iommu, &qcom_iommu_ops);
854*4882a593Smuzhiyun iommu_device_set_fwnode(&qcom_iommu->iommu, dev->fwnode);
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun ret = iommu_device_register(&qcom_iommu->iommu);
857*4882a593Smuzhiyun if (ret) {
858*4882a593Smuzhiyun dev_err(dev, "Failed to register iommu\n");
859*4882a593Smuzhiyun return ret;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun bus_set_iommu(&platform_bus_type, &qcom_iommu_ops);
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun if (qcom_iommu->local_base) {
865*4882a593Smuzhiyun pm_runtime_get_sync(dev);
866*4882a593Smuzhiyun writel_relaxed(0xffffffff, qcom_iommu->local_base + SMMU_INTR_SEL_NS);
867*4882a593Smuzhiyun pm_runtime_put_sync(dev);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun return 0;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
qcom_iommu_device_remove(struct platform_device * pdev)873*4882a593Smuzhiyun static int qcom_iommu_device_remove(struct platform_device *pdev)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu = platform_get_drvdata(pdev);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun bus_set_iommu(&platform_bus_type, NULL);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun pm_runtime_force_suspend(&pdev->dev);
880*4882a593Smuzhiyun platform_set_drvdata(pdev, NULL);
881*4882a593Smuzhiyun iommu_device_sysfs_remove(&qcom_iommu->iommu);
882*4882a593Smuzhiyun iommu_device_unregister(&qcom_iommu->iommu);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun return 0;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
qcom_iommu_resume(struct device * dev)887*4882a593Smuzhiyun static int __maybe_unused qcom_iommu_resume(struct device *dev)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun return clk_bulk_prepare_enable(CLK_NUM, qcom_iommu->clks);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
qcom_iommu_suspend(struct device * dev)894*4882a593Smuzhiyun static int __maybe_unused qcom_iommu_suspend(struct device *dev)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun struct qcom_iommu_dev *qcom_iommu = dev_get_drvdata(dev);
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun clk_bulk_disable_unprepare(CLK_NUM, qcom_iommu->clks);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun return 0;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun static const struct dev_pm_ops qcom_iommu_pm_ops = {
904*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(qcom_iommu_suspend, qcom_iommu_resume, NULL)
905*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
906*4882a593Smuzhiyun pm_runtime_force_resume)
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun static const struct of_device_id qcom_iommu_of_match[] = {
910*4882a593Smuzhiyun { .compatible = "qcom,msm-iommu-v1" },
911*4882a593Smuzhiyun { /* sentinel */ }
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun static struct platform_driver qcom_iommu_driver = {
915*4882a593Smuzhiyun .driver = {
916*4882a593Smuzhiyun .name = "qcom-iommu",
917*4882a593Smuzhiyun .of_match_table = qcom_iommu_of_match,
918*4882a593Smuzhiyun .pm = &qcom_iommu_pm_ops,
919*4882a593Smuzhiyun },
920*4882a593Smuzhiyun .probe = qcom_iommu_device_probe,
921*4882a593Smuzhiyun .remove = qcom_iommu_device_remove,
922*4882a593Smuzhiyun };
923*4882a593Smuzhiyun
qcom_iommu_init(void)924*4882a593Smuzhiyun static int __init qcom_iommu_init(void)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun int ret;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun ret = platform_driver_register(&qcom_iommu_ctx_driver);
929*4882a593Smuzhiyun if (ret)
930*4882a593Smuzhiyun return ret;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun ret = platform_driver_register(&qcom_iommu_driver);
933*4882a593Smuzhiyun if (ret)
934*4882a593Smuzhiyun platform_driver_unregister(&qcom_iommu_ctx_driver);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun return ret;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun device_initcall(qcom_iommu_init);
939