xref: /OK3568_Linux_fs/kernel/drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * IOMMU API for ARM architected SMMUv3 implementations.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2015 ARM Limited
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _ARM_SMMU_V3_H
9*4882a593Smuzhiyun #define _ARM_SMMU_V3_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/bitfield.h>
12*4882a593Smuzhiyun #include <linux/iommu.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/mmzone.h>
15*4882a593Smuzhiyun #include <linux/sizes.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* MMIO registers */
18*4882a593Smuzhiyun #define ARM_SMMU_IDR0			0x0
19*4882a593Smuzhiyun #define IDR0_ST_LVL			GENMASK(28, 27)
20*4882a593Smuzhiyun #define IDR0_ST_LVL_2LVL		1
21*4882a593Smuzhiyun #define IDR0_STALL_MODEL		GENMASK(25, 24)
22*4882a593Smuzhiyun #define IDR0_STALL_MODEL_STALL		0
23*4882a593Smuzhiyun #define IDR0_STALL_MODEL_FORCE		2
24*4882a593Smuzhiyun #define IDR0_TTENDIAN			GENMASK(22, 21)
25*4882a593Smuzhiyun #define IDR0_TTENDIAN_MIXED		0
26*4882a593Smuzhiyun #define IDR0_TTENDIAN_LE		2
27*4882a593Smuzhiyun #define IDR0_TTENDIAN_BE		3
28*4882a593Smuzhiyun #define IDR0_CD2L			(1 << 19)
29*4882a593Smuzhiyun #define IDR0_VMID16			(1 << 18)
30*4882a593Smuzhiyun #define IDR0_PRI			(1 << 16)
31*4882a593Smuzhiyun #define IDR0_SEV			(1 << 14)
32*4882a593Smuzhiyun #define IDR0_MSI			(1 << 13)
33*4882a593Smuzhiyun #define IDR0_ASID16			(1 << 12)
34*4882a593Smuzhiyun #define IDR0_ATS			(1 << 10)
35*4882a593Smuzhiyun #define IDR0_HYP			(1 << 9)
36*4882a593Smuzhiyun #define IDR0_COHACC			(1 << 4)
37*4882a593Smuzhiyun #define IDR0_TTF			GENMASK(3, 2)
38*4882a593Smuzhiyun #define IDR0_TTF_AARCH64		2
39*4882a593Smuzhiyun #define IDR0_TTF_AARCH32_64		3
40*4882a593Smuzhiyun #define IDR0_S1P			(1 << 1)
41*4882a593Smuzhiyun #define IDR0_S2P			(1 << 0)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define ARM_SMMU_IDR1			0x4
44*4882a593Smuzhiyun #define IDR1_TABLES_PRESET		(1 << 30)
45*4882a593Smuzhiyun #define IDR1_QUEUES_PRESET		(1 << 29)
46*4882a593Smuzhiyun #define IDR1_REL			(1 << 28)
47*4882a593Smuzhiyun #define IDR1_CMDQS			GENMASK(25, 21)
48*4882a593Smuzhiyun #define IDR1_EVTQS			GENMASK(20, 16)
49*4882a593Smuzhiyun #define IDR1_PRIQS			GENMASK(15, 11)
50*4882a593Smuzhiyun #define IDR1_SSIDSIZE			GENMASK(10, 6)
51*4882a593Smuzhiyun #define IDR1_SIDSIZE			GENMASK(5, 0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define ARM_SMMU_IDR3			0xc
54*4882a593Smuzhiyun #define IDR3_RIL			(1 << 10)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define ARM_SMMU_IDR5			0x14
57*4882a593Smuzhiyun #define IDR5_STALL_MAX			GENMASK(31, 16)
58*4882a593Smuzhiyun #define IDR5_GRAN64K			(1 << 6)
59*4882a593Smuzhiyun #define IDR5_GRAN16K			(1 << 5)
60*4882a593Smuzhiyun #define IDR5_GRAN4K			(1 << 4)
61*4882a593Smuzhiyun #define IDR5_OAS			GENMASK(2, 0)
62*4882a593Smuzhiyun #define IDR5_OAS_32_BIT			0
63*4882a593Smuzhiyun #define IDR5_OAS_36_BIT			1
64*4882a593Smuzhiyun #define IDR5_OAS_40_BIT			2
65*4882a593Smuzhiyun #define IDR5_OAS_42_BIT			3
66*4882a593Smuzhiyun #define IDR5_OAS_44_BIT			4
67*4882a593Smuzhiyun #define IDR5_OAS_48_BIT			5
68*4882a593Smuzhiyun #define IDR5_OAS_52_BIT			6
69*4882a593Smuzhiyun #define IDR5_VAX			GENMASK(11, 10)
70*4882a593Smuzhiyun #define IDR5_VAX_52_BIT			1
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define ARM_SMMU_CR0			0x20
73*4882a593Smuzhiyun #define CR0_ATSCHK			(1 << 4)
74*4882a593Smuzhiyun #define CR0_CMDQEN			(1 << 3)
75*4882a593Smuzhiyun #define CR0_EVTQEN			(1 << 2)
76*4882a593Smuzhiyun #define CR0_PRIQEN			(1 << 1)
77*4882a593Smuzhiyun #define CR0_SMMUEN			(1 << 0)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define ARM_SMMU_CR0ACK			0x24
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define ARM_SMMU_CR1			0x28
82*4882a593Smuzhiyun #define CR1_TABLE_SH			GENMASK(11, 10)
83*4882a593Smuzhiyun #define CR1_TABLE_OC			GENMASK(9, 8)
84*4882a593Smuzhiyun #define CR1_TABLE_IC			GENMASK(7, 6)
85*4882a593Smuzhiyun #define CR1_QUEUE_SH			GENMASK(5, 4)
86*4882a593Smuzhiyun #define CR1_QUEUE_OC			GENMASK(3, 2)
87*4882a593Smuzhiyun #define CR1_QUEUE_IC			GENMASK(1, 0)
88*4882a593Smuzhiyun /* CR1 cacheability fields don't quite follow the usual TCR-style encoding */
89*4882a593Smuzhiyun #define CR1_CACHE_NC			0
90*4882a593Smuzhiyun #define CR1_CACHE_WB			1
91*4882a593Smuzhiyun #define CR1_CACHE_WT			2
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define ARM_SMMU_CR2			0x2c
94*4882a593Smuzhiyun #define CR2_PTM				(1 << 2)
95*4882a593Smuzhiyun #define CR2_RECINVSID			(1 << 1)
96*4882a593Smuzhiyun #define CR2_E2H				(1 << 0)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #define ARM_SMMU_GBPA			0x44
99*4882a593Smuzhiyun #define GBPA_UPDATE			(1 << 31)
100*4882a593Smuzhiyun #define GBPA_ABORT			(1 << 20)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define ARM_SMMU_IRQ_CTRL		0x50
103*4882a593Smuzhiyun #define IRQ_CTRL_EVTQ_IRQEN		(1 << 2)
104*4882a593Smuzhiyun #define IRQ_CTRL_PRIQ_IRQEN		(1 << 1)
105*4882a593Smuzhiyun #define IRQ_CTRL_GERROR_IRQEN		(1 << 0)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define ARM_SMMU_IRQ_CTRLACK		0x54
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define ARM_SMMU_GERROR			0x60
110*4882a593Smuzhiyun #define GERROR_SFM_ERR			(1 << 8)
111*4882a593Smuzhiyun #define GERROR_MSI_GERROR_ABT_ERR	(1 << 7)
112*4882a593Smuzhiyun #define GERROR_MSI_PRIQ_ABT_ERR		(1 << 6)
113*4882a593Smuzhiyun #define GERROR_MSI_EVTQ_ABT_ERR		(1 << 5)
114*4882a593Smuzhiyun #define GERROR_MSI_CMDQ_ABT_ERR		(1 << 4)
115*4882a593Smuzhiyun #define GERROR_PRIQ_ABT_ERR		(1 << 3)
116*4882a593Smuzhiyun #define GERROR_EVTQ_ABT_ERR		(1 << 2)
117*4882a593Smuzhiyun #define GERROR_CMDQ_ERR			(1 << 0)
118*4882a593Smuzhiyun #define GERROR_ERR_MASK			0x1fd
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define ARM_SMMU_GERRORN		0x64
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define ARM_SMMU_GERROR_IRQ_CFG0	0x68
123*4882a593Smuzhiyun #define ARM_SMMU_GERROR_IRQ_CFG1	0x70
124*4882a593Smuzhiyun #define ARM_SMMU_GERROR_IRQ_CFG2	0x74
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define ARM_SMMU_STRTAB_BASE		0x80
127*4882a593Smuzhiyun #define STRTAB_BASE_RA			(1UL << 62)
128*4882a593Smuzhiyun #define STRTAB_BASE_ADDR_MASK		GENMASK_ULL(51, 6)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define ARM_SMMU_STRTAB_BASE_CFG	0x88
131*4882a593Smuzhiyun #define STRTAB_BASE_CFG_FMT		GENMASK(17, 16)
132*4882a593Smuzhiyun #define STRTAB_BASE_CFG_FMT_LINEAR	0
133*4882a593Smuzhiyun #define STRTAB_BASE_CFG_FMT_2LVL	1
134*4882a593Smuzhiyun #define STRTAB_BASE_CFG_SPLIT		GENMASK(10, 6)
135*4882a593Smuzhiyun #define STRTAB_BASE_CFG_LOG2SIZE	GENMASK(5, 0)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define ARM_SMMU_CMDQ_BASE		0x90
138*4882a593Smuzhiyun #define ARM_SMMU_CMDQ_PROD		0x98
139*4882a593Smuzhiyun #define ARM_SMMU_CMDQ_CONS		0x9c
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define ARM_SMMU_EVTQ_BASE		0xa0
142*4882a593Smuzhiyun #define ARM_SMMU_EVTQ_PROD		0x100a8
143*4882a593Smuzhiyun #define ARM_SMMU_EVTQ_CONS		0x100ac
144*4882a593Smuzhiyun #define ARM_SMMU_EVTQ_IRQ_CFG0		0xb0
145*4882a593Smuzhiyun #define ARM_SMMU_EVTQ_IRQ_CFG1		0xb8
146*4882a593Smuzhiyun #define ARM_SMMU_EVTQ_IRQ_CFG2		0xbc
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define ARM_SMMU_PRIQ_BASE		0xc0
149*4882a593Smuzhiyun #define ARM_SMMU_PRIQ_PROD		0x100c8
150*4882a593Smuzhiyun #define ARM_SMMU_PRIQ_CONS		0x100cc
151*4882a593Smuzhiyun #define ARM_SMMU_PRIQ_IRQ_CFG0		0xd0
152*4882a593Smuzhiyun #define ARM_SMMU_PRIQ_IRQ_CFG1		0xd8
153*4882a593Smuzhiyun #define ARM_SMMU_PRIQ_IRQ_CFG2		0xdc
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define ARM_SMMU_REG_SZ			0xe00
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* Common MSI config fields */
158*4882a593Smuzhiyun #define MSI_CFG0_ADDR_MASK		GENMASK_ULL(51, 2)
159*4882a593Smuzhiyun #define MSI_CFG2_SH			GENMASK(5, 4)
160*4882a593Smuzhiyun #define MSI_CFG2_MEMATTR		GENMASK(3, 0)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* Common memory attribute values */
163*4882a593Smuzhiyun #define ARM_SMMU_SH_NSH			0
164*4882a593Smuzhiyun #define ARM_SMMU_SH_OSH			2
165*4882a593Smuzhiyun #define ARM_SMMU_SH_ISH			3
166*4882a593Smuzhiyun #define ARM_SMMU_MEMATTR_DEVICE_nGnRE	0x1
167*4882a593Smuzhiyun #define ARM_SMMU_MEMATTR_OIWB		0xf
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define Q_IDX(llq, p)			((p) & ((1 << (llq)->max_n_shift) - 1))
170*4882a593Smuzhiyun #define Q_WRP(llq, p)			((p) & (1 << (llq)->max_n_shift))
171*4882a593Smuzhiyun #define Q_OVERFLOW_FLAG			(1U << 31)
172*4882a593Smuzhiyun #define Q_OVF(p)			((p) & Q_OVERFLOW_FLAG)
173*4882a593Smuzhiyun #define Q_ENT(q, p)			((q)->base +			\
174*4882a593Smuzhiyun 					 Q_IDX(&((q)->llq), p) *	\
175*4882a593Smuzhiyun 					 (q)->ent_dwords)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define Q_BASE_RWA			(1UL << 62)
178*4882a593Smuzhiyun #define Q_BASE_ADDR_MASK		GENMASK_ULL(51, 5)
179*4882a593Smuzhiyun #define Q_BASE_LOG2SIZE			GENMASK(4, 0)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* Ensure DMA allocations are naturally aligned */
182*4882a593Smuzhiyun #ifdef CONFIG_CMA_ALIGNMENT
183*4882a593Smuzhiyun #define Q_MAX_SZ_SHIFT			(PAGE_SHIFT + CONFIG_CMA_ALIGNMENT)
184*4882a593Smuzhiyun #else
185*4882a593Smuzhiyun #define Q_MAX_SZ_SHIFT			(PAGE_SHIFT + MAX_ORDER - 1)
186*4882a593Smuzhiyun #endif
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun  * Stream table.
190*4882a593Smuzhiyun  *
191*4882a593Smuzhiyun  * Linear: Enough to cover 1 << IDR1.SIDSIZE entries
192*4882a593Smuzhiyun  * 2lvl: 128k L1 entries,
193*4882a593Smuzhiyun  *       256 lazy entries per table (each table covers a PCI bus)
194*4882a593Smuzhiyun  */
195*4882a593Smuzhiyun #define STRTAB_L1_SZ_SHIFT		20
196*4882a593Smuzhiyun #define STRTAB_SPLIT			8
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define STRTAB_L1_DESC_DWORDS		1
199*4882a593Smuzhiyun #define STRTAB_L1_DESC_SPAN		GENMASK_ULL(4, 0)
200*4882a593Smuzhiyun #define STRTAB_L1_DESC_L2PTR_MASK	GENMASK_ULL(51, 6)
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun #define STRTAB_STE_DWORDS		8
203*4882a593Smuzhiyun #define STRTAB_STE_0_V			(1UL << 0)
204*4882a593Smuzhiyun #define STRTAB_STE_0_CFG		GENMASK_ULL(3, 1)
205*4882a593Smuzhiyun #define STRTAB_STE_0_CFG_ABORT		0
206*4882a593Smuzhiyun #define STRTAB_STE_0_CFG_BYPASS		4
207*4882a593Smuzhiyun #define STRTAB_STE_0_CFG_S1_TRANS	5
208*4882a593Smuzhiyun #define STRTAB_STE_0_CFG_S2_TRANS	6
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #define STRTAB_STE_0_S1FMT		GENMASK_ULL(5, 4)
211*4882a593Smuzhiyun #define STRTAB_STE_0_S1FMT_LINEAR	0
212*4882a593Smuzhiyun #define STRTAB_STE_0_S1FMT_64K_L2	2
213*4882a593Smuzhiyun #define STRTAB_STE_0_S1CTXPTR_MASK	GENMASK_ULL(51, 6)
214*4882a593Smuzhiyun #define STRTAB_STE_0_S1CDMAX		GENMASK_ULL(63, 59)
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define STRTAB_STE_1_S1DSS		GENMASK_ULL(1, 0)
217*4882a593Smuzhiyun #define STRTAB_STE_1_S1DSS_TERMINATE	0x0
218*4882a593Smuzhiyun #define STRTAB_STE_1_S1DSS_BYPASS	0x1
219*4882a593Smuzhiyun #define STRTAB_STE_1_S1DSS_SSID0	0x2
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define STRTAB_STE_1_S1C_CACHE_NC	0UL
222*4882a593Smuzhiyun #define STRTAB_STE_1_S1C_CACHE_WBRA	1UL
223*4882a593Smuzhiyun #define STRTAB_STE_1_S1C_CACHE_WT	2UL
224*4882a593Smuzhiyun #define STRTAB_STE_1_S1C_CACHE_WB	3UL
225*4882a593Smuzhiyun #define STRTAB_STE_1_S1CIR		GENMASK_ULL(3, 2)
226*4882a593Smuzhiyun #define STRTAB_STE_1_S1COR		GENMASK_ULL(5, 4)
227*4882a593Smuzhiyun #define STRTAB_STE_1_S1CSH		GENMASK_ULL(7, 6)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define STRTAB_STE_1_S1STALLD		(1UL << 27)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define STRTAB_STE_1_EATS		GENMASK_ULL(29, 28)
232*4882a593Smuzhiyun #define STRTAB_STE_1_EATS_ABT		0UL
233*4882a593Smuzhiyun #define STRTAB_STE_1_EATS_TRANS		1UL
234*4882a593Smuzhiyun #define STRTAB_STE_1_EATS_S1CHK		2UL
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define STRTAB_STE_1_STRW		GENMASK_ULL(31, 30)
237*4882a593Smuzhiyun #define STRTAB_STE_1_STRW_NSEL1		0UL
238*4882a593Smuzhiyun #define STRTAB_STE_1_STRW_EL2		2UL
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define STRTAB_STE_1_SHCFG		GENMASK_ULL(45, 44)
241*4882a593Smuzhiyun #define STRTAB_STE_1_SHCFG_INCOMING	1UL
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define STRTAB_STE_2_S2VMID		GENMASK_ULL(15, 0)
244*4882a593Smuzhiyun #define STRTAB_STE_2_VTCR		GENMASK_ULL(50, 32)
245*4882a593Smuzhiyun #define STRTAB_STE_2_VTCR_S2T0SZ	GENMASK_ULL(5, 0)
246*4882a593Smuzhiyun #define STRTAB_STE_2_VTCR_S2SL0		GENMASK_ULL(7, 6)
247*4882a593Smuzhiyun #define STRTAB_STE_2_VTCR_S2IR0		GENMASK_ULL(9, 8)
248*4882a593Smuzhiyun #define STRTAB_STE_2_VTCR_S2OR0		GENMASK_ULL(11, 10)
249*4882a593Smuzhiyun #define STRTAB_STE_2_VTCR_S2SH0		GENMASK_ULL(13, 12)
250*4882a593Smuzhiyun #define STRTAB_STE_2_VTCR_S2TG		GENMASK_ULL(15, 14)
251*4882a593Smuzhiyun #define STRTAB_STE_2_VTCR_S2PS		GENMASK_ULL(18, 16)
252*4882a593Smuzhiyun #define STRTAB_STE_2_S2AA64		(1UL << 51)
253*4882a593Smuzhiyun #define STRTAB_STE_2_S2ENDI		(1UL << 52)
254*4882a593Smuzhiyun #define STRTAB_STE_2_S2PTW		(1UL << 54)
255*4882a593Smuzhiyun #define STRTAB_STE_2_S2R		(1UL << 58)
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define STRTAB_STE_3_S2TTB_MASK		GENMASK_ULL(51, 4)
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /*
260*4882a593Smuzhiyun  * Context descriptors.
261*4882a593Smuzhiyun  *
262*4882a593Smuzhiyun  * Linear: when less than 1024 SSIDs are supported
263*4882a593Smuzhiyun  * 2lvl: at most 1024 L1 entries,
264*4882a593Smuzhiyun  *       1024 lazy entries per table.
265*4882a593Smuzhiyun  */
266*4882a593Smuzhiyun #define CTXDESC_SPLIT			10
267*4882a593Smuzhiyun #define CTXDESC_L2_ENTRIES		(1 << CTXDESC_SPLIT)
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define CTXDESC_L1_DESC_DWORDS		1
270*4882a593Smuzhiyun #define CTXDESC_L1_DESC_V		(1UL << 0)
271*4882a593Smuzhiyun #define CTXDESC_L1_DESC_L2PTR_MASK	GENMASK_ULL(51, 12)
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun #define CTXDESC_CD_DWORDS		8
274*4882a593Smuzhiyun #define CTXDESC_CD_0_TCR_T0SZ		GENMASK_ULL(5, 0)
275*4882a593Smuzhiyun #define CTXDESC_CD_0_TCR_TG0		GENMASK_ULL(7, 6)
276*4882a593Smuzhiyun #define CTXDESC_CD_0_TCR_IRGN0		GENMASK_ULL(9, 8)
277*4882a593Smuzhiyun #define CTXDESC_CD_0_TCR_ORGN0		GENMASK_ULL(11, 10)
278*4882a593Smuzhiyun #define CTXDESC_CD_0_TCR_SH0		GENMASK_ULL(13, 12)
279*4882a593Smuzhiyun #define CTXDESC_CD_0_TCR_EPD0		(1ULL << 14)
280*4882a593Smuzhiyun #define CTXDESC_CD_0_TCR_EPD1		(1ULL << 30)
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define CTXDESC_CD_0_ENDI		(1UL << 15)
283*4882a593Smuzhiyun #define CTXDESC_CD_0_V			(1UL << 31)
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun #define CTXDESC_CD_0_TCR_IPS		GENMASK_ULL(34, 32)
286*4882a593Smuzhiyun #define CTXDESC_CD_0_TCR_TBI0		(1ULL << 38)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define CTXDESC_CD_0_AA64		(1UL << 41)
289*4882a593Smuzhiyun #define CTXDESC_CD_0_S			(1UL << 44)
290*4882a593Smuzhiyun #define CTXDESC_CD_0_R			(1UL << 45)
291*4882a593Smuzhiyun #define CTXDESC_CD_0_A			(1UL << 46)
292*4882a593Smuzhiyun #define CTXDESC_CD_0_ASET		(1UL << 47)
293*4882a593Smuzhiyun #define CTXDESC_CD_0_ASID		GENMASK_ULL(63, 48)
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #define CTXDESC_CD_1_TTB0_MASK		GENMASK_ULL(51, 4)
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun  * When the SMMU only supports linear context descriptor tables, pick a
299*4882a593Smuzhiyun  * reasonable size limit (64kB).
300*4882a593Smuzhiyun  */
301*4882a593Smuzhiyun #define CTXDESC_LINEAR_CDMAX		ilog2(SZ_64K / (CTXDESC_CD_DWORDS << 3))
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /* Command queue */
304*4882a593Smuzhiyun #define CMDQ_ENT_SZ_SHIFT		4
305*4882a593Smuzhiyun #define CMDQ_ENT_DWORDS			((1 << CMDQ_ENT_SZ_SHIFT) >> 3)
306*4882a593Smuzhiyun #define CMDQ_MAX_SZ_SHIFT		(Q_MAX_SZ_SHIFT - CMDQ_ENT_SZ_SHIFT)
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define CMDQ_CONS_ERR			GENMASK(30, 24)
309*4882a593Smuzhiyun #define CMDQ_ERR_CERROR_NONE_IDX	0
310*4882a593Smuzhiyun #define CMDQ_ERR_CERROR_ILL_IDX		1
311*4882a593Smuzhiyun #define CMDQ_ERR_CERROR_ABT_IDX		2
312*4882a593Smuzhiyun #define CMDQ_ERR_CERROR_ATC_INV_IDX	3
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define CMDQ_PROD_OWNED_FLAG		Q_OVERFLOW_FLAG
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun /*
317*4882a593Smuzhiyun  * This is used to size the command queue and therefore must be at least
318*4882a593Smuzhiyun  * BITS_PER_LONG so that the valid_map works correctly (it relies on the
319*4882a593Smuzhiyun  * total number of queue entries being a multiple of BITS_PER_LONG).
320*4882a593Smuzhiyun  */
321*4882a593Smuzhiyun #define CMDQ_BATCH_ENTRIES		BITS_PER_LONG
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define CMDQ_0_OP			GENMASK_ULL(7, 0)
324*4882a593Smuzhiyun #define CMDQ_0_SSV			(1UL << 11)
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define CMDQ_PREFETCH_0_SID		GENMASK_ULL(63, 32)
327*4882a593Smuzhiyun #define CMDQ_PREFETCH_1_SIZE		GENMASK_ULL(4, 0)
328*4882a593Smuzhiyun #define CMDQ_PREFETCH_1_ADDR_MASK	GENMASK_ULL(63, 12)
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #define CMDQ_CFGI_0_SSID		GENMASK_ULL(31, 12)
331*4882a593Smuzhiyun #define CMDQ_CFGI_0_SID			GENMASK_ULL(63, 32)
332*4882a593Smuzhiyun #define CMDQ_CFGI_1_LEAF		(1UL << 0)
333*4882a593Smuzhiyun #define CMDQ_CFGI_1_RANGE		GENMASK_ULL(4, 0)
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define CMDQ_TLBI_0_NUM			GENMASK_ULL(16, 12)
336*4882a593Smuzhiyun #define CMDQ_TLBI_RANGE_NUM_MAX		31
337*4882a593Smuzhiyun #define CMDQ_TLBI_0_SCALE		GENMASK_ULL(24, 20)
338*4882a593Smuzhiyun #define CMDQ_TLBI_0_VMID		GENMASK_ULL(47, 32)
339*4882a593Smuzhiyun #define CMDQ_TLBI_0_ASID		GENMASK_ULL(63, 48)
340*4882a593Smuzhiyun #define CMDQ_TLBI_1_LEAF		(1UL << 0)
341*4882a593Smuzhiyun #define CMDQ_TLBI_1_TTL			GENMASK_ULL(9, 8)
342*4882a593Smuzhiyun #define CMDQ_TLBI_1_TG			GENMASK_ULL(11, 10)
343*4882a593Smuzhiyun #define CMDQ_TLBI_1_VA_MASK		GENMASK_ULL(63, 12)
344*4882a593Smuzhiyun #define CMDQ_TLBI_1_IPA_MASK		GENMASK_ULL(51, 12)
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun #define CMDQ_ATC_0_SSID			GENMASK_ULL(31, 12)
347*4882a593Smuzhiyun #define CMDQ_ATC_0_SID			GENMASK_ULL(63, 32)
348*4882a593Smuzhiyun #define CMDQ_ATC_0_GLOBAL		(1UL << 9)
349*4882a593Smuzhiyun #define CMDQ_ATC_1_SIZE			GENMASK_ULL(5, 0)
350*4882a593Smuzhiyun #define CMDQ_ATC_1_ADDR_MASK		GENMASK_ULL(63, 12)
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun #define CMDQ_PRI_0_SSID			GENMASK_ULL(31, 12)
353*4882a593Smuzhiyun #define CMDQ_PRI_0_SID			GENMASK_ULL(63, 32)
354*4882a593Smuzhiyun #define CMDQ_PRI_1_GRPID		GENMASK_ULL(8, 0)
355*4882a593Smuzhiyun #define CMDQ_PRI_1_RESP			GENMASK_ULL(13, 12)
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define CMDQ_SYNC_0_CS			GENMASK_ULL(13, 12)
358*4882a593Smuzhiyun #define CMDQ_SYNC_0_CS_NONE		0
359*4882a593Smuzhiyun #define CMDQ_SYNC_0_CS_IRQ		1
360*4882a593Smuzhiyun #define CMDQ_SYNC_0_CS_SEV		2
361*4882a593Smuzhiyun #define CMDQ_SYNC_0_MSH			GENMASK_ULL(23, 22)
362*4882a593Smuzhiyun #define CMDQ_SYNC_0_MSIATTR		GENMASK_ULL(27, 24)
363*4882a593Smuzhiyun #define CMDQ_SYNC_0_MSIDATA		GENMASK_ULL(63, 32)
364*4882a593Smuzhiyun #define CMDQ_SYNC_1_MSIADDR_MASK	GENMASK_ULL(51, 2)
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun /* Event queue */
367*4882a593Smuzhiyun #define EVTQ_ENT_SZ_SHIFT		5
368*4882a593Smuzhiyun #define EVTQ_ENT_DWORDS			((1 << EVTQ_ENT_SZ_SHIFT) >> 3)
369*4882a593Smuzhiyun #define EVTQ_MAX_SZ_SHIFT		(Q_MAX_SZ_SHIFT - EVTQ_ENT_SZ_SHIFT)
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #define EVTQ_0_ID			GENMASK_ULL(7, 0)
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun /* PRI queue */
374*4882a593Smuzhiyun #define PRIQ_ENT_SZ_SHIFT		4
375*4882a593Smuzhiyun #define PRIQ_ENT_DWORDS			((1 << PRIQ_ENT_SZ_SHIFT) >> 3)
376*4882a593Smuzhiyun #define PRIQ_MAX_SZ_SHIFT		(Q_MAX_SZ_SHIFT - PRIQ_ENT_SZ_SHIFT)
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun #define PRIQ_0_SID			GENMASK_ULL(31, 0)
379*4882a593Smuzhiyun #define PRIQ_0_SSID			GENMASK_ULL(51, 32)
380*4882a593Smuzhiyun #define PRIQ_0_PERM_PRIV		(1UL << 58)
381*4882a593Smuzhiyun #define PRIQ_0_PERM_EXEC		(1UL << 59)
382*4882a593Smuzhiyun #define PRIQ_0_PERM_READ		(1UL << 60)
383*4882a593Smuzhiyun #define PRIQ_0_PERM_WRITE		(1UL << 61)
384*4882a593Smuzhiyun #define PRIQ_0_PRG_LAST			(1UL << 62)
385*4882a593Smuzhiyun #define PRIQ_0_SSID_V			(1UL << 63)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define PRIQ_1_PRG_IDX			GENMASK_ULL(8, 0)
388*4882a593Smuzhiyun #define PRIQ_1_ADDR_MASK		GENMASK_ULL(63, 12)
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /* High-level queue structures */
391*4882a593Smuzhiyun #define ARM_SMMU_POLL_TIMEOUT_US	1000000 /* 1s! */
392*4882a593Smuzhiyun #define ARM_SMMU_POLL_SPIN_COUNT	10
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun #define MSI_IOVA_BASE			0x8000000
395*4882a593Smuzhiyun #define MSI_IOVA_LENGTH			0x100000
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun enum pri_resp {
398*4882a593Smuzhiyun 	PRI_RESP_DENY = 0,
399*4882a593Smuzhiyun 	PRI_RESP_FAIL = 1,
400*4882a593Smuzhiyun 	PRI_RESP_SUCC = 2,
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun struct arm_smmu_cmdq_ent {
404*4882a593Smuzhiyun 	/* Common fields */
405*4882a593Smuzhiyun 	u8				opcode;
406*4882a593Smuzhiyun 	bool				substream_valid;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Command-specific fields */
409*4882a593Smuzhiyun 	union {
410*4882a593Smuzhiyun 		#define CMDQ_OP_PREFETCH_CFG	0x1
411*4882a593Smuzhiyun 		struct {
412*4882a593Smuzhiyun 			u32			sid;
413*4882a593Smuzhiyun 			u8			size;
414*4882a593Smuzhiyun 			u64			addr;
415*4882a593Smuzhiyun 		} prefetch;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		#define CMDQ_OP_CFGI_STE	0x3
418*4882a593Smuzhiyun 		#define CMDQ_OP_CFGI_ALL	0x4
419*4882a593Smuzhiyun 		#define CMDQ_OP_CFGI_CD		0x5
420*4882a593Smuzhiyun 		#define CMDQ_OP_CFGI_CD_ALL	0x6
421*4882a593Smuzhiyun 		struct {
422*4882a593Smuzhiyun 			u32			sid;
423*4882a593Smuzhiyun 			u32			ssid;
424*4882a593Smuzhiyun 			union {
425*4882a593Smuzhiyun 				bool		leaf;
426*4882a593Smuzhiyun 				u8		span;
427*4882a593Smuzhiyun 			};
428*4882a593Smuzhiyun 		} cfgi;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		#define CMDQ_OP_TLBI_NH_ASID	0x11
431*4882a593Smuzhiyun 		#define CMDQ_OP_TLBI_NH_VA	0x12
432*4882a593Smuzhiyun 		#define CMDQ_OP_TLBI_EL2_ALL	0x20
433*4882a593Smuzhiyun 		#define CMDQ_OP_TLBI_S12_VMALL	0x28
434*4882a593Smuzhiyun 		#define CMDQ_OP_TLBI_S2_IPA	0x2a
435*4882a593Smuzhiyun 		#define CMDQ_OP_TLBI_NSNH_ALL	0x30
436*4882a593Smuzhiyun 		struct {
437*4882a593Smuzhiyun 			u8			num;
438*4882a593Smuzhiyun 			u8			scale;
439*4882a593Smuzhiyun 			u16			asid;
440*4882a593Smuzhiyun 			u16			vmid;
441*4882a593Smuzhiyun 			bool			leaf;
442*4882a593Smuzhiyun 			u8			ttl;
443*4882a593Smuzhiyun 			u8			tg;
444*4882a593Smuzhiyun 			u64			addr;
445*4882a593Smuzhiyun 		} tlbi;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 		#define CMDQ_OP_ATC_INV		0x40
448*4882a593Smuzhiyun 		#define ATC_INV_SIZE_ALL	52
449*4882a593Smuzhiyun 		struct {
450*4882a593Smuzhiyun 			u32			sid;
451*4882a593Smuzhiyun 			u32			ssid;
452*4882a593Smuzhiyun 			u64			addr;
453*4882a593Smuzhiyun 			u8			size;
454*4882a593Smuzhiyun 			bool			global;
455*4882a593Smuzhiyun 		} atc;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 		#define CMDQ_OP_PRI_RESP	0x41
458*4882a593Smuzhiyun 		struct {
459*4882a593Smuzhiyun 			u32			sid;
460*4882a593Smuzhiyun 			u32			ssid;
461*4882a593Smuzhiyun 			u16			grpid;
462*4882a593Smuzhiyun 			enum pri_resp		resp;
463*4882a593Smuzhiyun 		} pri;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 		#define CMDQ_OP_CMD_SYNC	0x46
466*4882a593Smuzhiyun 		struct {
467*4882a593Smuzhiyun 			u64			msiaddr;
468*4882a593Smuzhiyun 		} sync;
469*4882a593Smuzhiyun 	};
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun struct arm_smmu_ll_queue {
473*4882a593Smuzhiyun 	union {
474*4882a593Smuzhiyun 		u64			val;
475*4882a593Smuzhiyun 		struct {
476*4882a593Smuzhiyun 			u32		prod;
477*4882a593Smuzhiyun 			u32		cons;
478*4882a593Smuzhiyun 		};
479*4882a593Smuzhiyun 		struct {
480*4882a593Smuzhiyun 			atomic_t	prod;
481*4882a593Smuzhiyun 			atomic_t	cons;
482*4882a593Smuzhiyun 		} atomic;
483*4882a593Smuzhiyun 		u8			__pad[SMP_CACHE_BYTES];
484*4882a593Smuzhiyun 	} ____cacheline_aligned_in_smp;
485*4882a593Smuzhiyun 	u32				max_n_shift;
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun struct arm_smmu_queue {
489*4882a593Smuzhiyun 	struct arm_smmu_ll_queue	llq;
490*4882a593Smuzhiyun 	int				irq; /* Wired interrupt */
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	__le64				*base;
493*4882a593Smuzhiyun 	dma_addr_t			base_dma;
494*4882a593Smuzhiyun 	u64				q_base;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	size_t				ent_dwords;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	u32 __iomem			*prod_reg;
499*4882a593Smuzhiyun 	u32 __iomem			*cons_reg;
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun struct arm_smmu_queue_poll {
503*4882a593Smuzhiyun 	ktime_t				timeout;
504*4882a593Smuzhiyun 	unsigned int			delay;
505*4882a593Smuzhiyun 	unsigned int			spin_cnt;
506*4882a593Smuzhiyun 	bool				wfe;
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun struct arm_smmu_cmdq {
510*4882a593Smuzhiyun 	struct arm_smmu_queue		q;
511*4882a593Smuzhiyun 	atomic_long_t			*valid_map;
512*4882a593Smuzhiyun 	atomic_t			owner_prod;
513*4882a593Smuzhiyun 	atomic_t			lock;
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun struct arm_smmu_cmdq_batch {
517*4882a593Smuzhiyun 	u64				cmds[CMDQ_BATCH_ENTRIES * CMDQ_ENT_DWORDS];
518*4882a593Smuzhiyun 	int				num;
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun struct arm_smmu_evtq {
522*4882a593Smuzhiyun 	struct arm_smmu_queue		q;
523*4882a593Smuzhiyun 	u32				max_stalls;
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun struct arm_smmu_priq {
527*4882a593Smuzhiyun 	struct arm_smmu_queue		q;
528*4882a593Smuzhiyun };
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun /* High-level stream table and context descriptor structures */
531*4882a593Smuzhiyun struct arm_smmu_strtab_l1_desc {
532*4882a593Smuzhiyun 	u8				span;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	__le64				*l2ptr;
535*4882a593Smuzhiyun 	dma_addr_t			l2ptr_dma;
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun struct arm_smmu_ctx_desc {
539*4882a593Smuzhiyun 	u16				asid;
540*4882a593Smuzhiyun 	u64				ttbr;
541*4882a593Smuzhiyun 	u64				tcr;
542*4882a593Smuzhiyun 	u64				mair;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	refcount_t			refs;
545*4882a593Smuzhiyun 	struct mm_struct		*mm;
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun struct arm_smmu_l1_ctx_desc {
549*4882a593Smuzhiyun 	__le64				*l2ptr;
550*4882a593Smuzhiyun 	dma_addr_t			l2ptr_dma;
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun struct arm_smmu_ctx_desc_cfg {
554*4882a593Smuzhiyun 	__le64				*cdtab;
555*4882a593Smuzhiyun 	dma_addr_t			cdtab_dma;
556*4882a593Smuzhiyun 	struct arm_smmu_l1_ctx_desc	*l1_desc;
557*4882a593Smuzhiyun 	unsigned int			num_l1_ents;
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun struct arm_smmu_s1_cfg {
561*4882a593Smuzhiyun 	struct arm_smmu_ctx_desc_cfg	cdcfg;
562*4882a593Smuzhiyun 	struct arm_smmu_ctx_desc	cd;
563*4882a593Smuzhiyun 	u8				s1fmt;
564*4882a593Smuzhiyun 	u8				s1cdmax;
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun struct arm_smmu_s2_cfg {
568*4882a593Smuzhiyun 	u16				vmid;
569*4882a593Smuzhiyun 	u64				vttbr;
570*4882a593Smuzhiyun 	u64				vtcr;
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun struct arm_smmu_strtab_cfg {
574*4882a593Smuzhiyun 	__le64				*strtab;
575*4882a593Smuzhiyun 	dma_addr_t			strtab_dma;
576*4882a593Smuzhiyun 	struct arm_smmu_strtab_l1_desc	*l1_desc;
577*4882a593Smuzhiyun 	unsigned int			num_l1_ents;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	u64				strtab_base;
580*4882a593Smuzhiyun 	u32				strtab_base_cfg;
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun /* An SMMUv3 instance */
584*4882a593Smuzhiyun struct arm_smmu_device {
585*4882a593Smuzhiyun 	struct device			*dev;
586*4882a593Smuzhiyun 	void __iomem			*base;
587*4882a593Smuzhiyun 	void __iomem			*page1;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun #define ARM_SMMU_FEAT_2_LVL_STRTAB	(1 << 0)
590*4882a593Smuzhiyun #define ARM_SMMU_FEAT_2_LVL_CDTAB	(1 << 1)
591*4882a593Smuzhiyun #define ARM_SMMU_FEAT_TT_LE		(1 << 2)
592*4882a593Smuzhiyun #define ARM_SMMU_FEAT_TT_BE		(1 << 3)
593*4882a593Smuzhiyun #define ARM_SMMU_FEAT_PRI		(1 << 4)
594*4882a593Smuzhiyun #define ARM_SMMU_FEAT_ATS		(1 << 5)
595*4882a593Smuzhiyun #define ARM_SMMU_FEAT_SEV		(1 << 6)
596*4882a593Smuzhiyun #define ARM_SMMU_FEAT_MSI		(1 << 7)
597*4882a593Smuzhiyun #define ARM_SMMU_FEAT_COHERENCY		(1 << 8)
598*4882a593Smuzhiyun #define ARM_SMMU_FEAT_TRANS_S1		(1 << 9)
599*4882a593Smuzhiyun #define ARM_SMMU_FEAT_TRANS_S2		(1 << 10)
600*4882a593Smuzhiyun #define ARM_SMMU_FEAT_STALLS		(1 << 11)
601*4882a593Smuzhiyun #define ARM_SMMU_FEAT_HYP		(1 << 12)
602*4882a593Smuzhiyun #define ARM_SMMU_FEAT_STALL_FORCE	(1 << 13)
603*4882a593Smuzhiyun #define ARM_SMMU_FEAT_VAX		(1 << 14)
604*4882a593Smuzhiyun #define ARM_SMMU_FEAT_RANGE_INV		(1 << 15)
605*4882a593Smuzhiyun #define ARM_SMMU_FEAT_BTM		(1 << 16)
606*4882a593Smuzhiyun #define ARM_SMMU_FEAT_SVA		(1 << 17)
607*4882a593Smuzhiyun 	u32				features;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun #define ARM_SMMU_OPT_SKIP_PREFETCH	(1 << 0)
610*4882a593Smuzhiyun #define ARM_SMMU_OPT_PAGE0_REGS_ONLY	(1 << 1)
611*4882a593Smuzhiyun #define ARM_SMMU_OPT_MSIPOLL		(1 << 2)
612*4882a593Smuzhiyun 	u32				options;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	struct arm_smmu_cmdq		cmdq;
615*4882a593Smuzhiyun 	struct arm_smmu_evtq		evtq;
616*4882a593Smuzhiyun 	struct arm_smmu_priq		priq;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	int				gerr_irq;
619*4882a593Smuzhiyun 	int				combined_irq;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	unsigned long			ias; /* IPA */
622*4882a593Smuzhiyun 	unsigned long			oas; /* PA */
623*4882a593Smuzhiyun 	unsigned long			pgsize_bitmap;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun #define ARM_SMMU_MAX_ASIDS		(1 << 16)
626*4882a593Smuzhiyun 	unsigned int			asid_bits;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun #define ARM_SMMU_MAX_VMIDS		(1 << 16)
629*4882a593Smuzhiyun 	unsigned int			vmid_bits;
630*4882a593Smuzhiyun 	DECLARE_BITMAP(vmid_map, ARM_SMMU_MAX_VMIDS);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	unsigned int			ssid_bits;
633*4882a593Smuzhiyun 	unsigned int			sid_bits;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	struct arm_smmu_strtab_cfg	strtab_cfg;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* IOMMU core code handle */
638*4882a593Smuzhiyun 	struct iommu_device		iommu;
639*4882a593Smuzhiyun };
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun /* SMMU private data for each master */
642*4882a593Smuzhiyun struct arm_smmu_master {
643*4882a593Smuzhiyun 	struct arm_smmu_device		*smmu;
644*4882a593Smuzhiyun 	struct device			*dev;
645*4882a593Smuzhiyun 	struct arm_smmu_domain		*domain;
646*4882a593Smuzhiyun 	struct list_head		domain_head;
647*4882a593Smuzhiyun 	u32				*sids;
648*4882a593Smuzhiyun 	unsigned int			num_sids;
649*4882a593Smuzhiyun 	bool				ats_enabled;
650*4882a593Smuzhiyun 	bool				sva_enabled;
651*4882a593Smuzhiyun 	struct list_head		bonds;
652*4882a593Smuzhiyun 	unsigned int			ssid_bits;
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun /* SMMU private data for an IOMMU domain */
656*4882a593Smuzhiyun enum arm_smmu_domain_stage {
657*4882a593Smuzhiyun 	ARM_SMMU_DOMAIN_S1 = 0,
658*4882a593Smuzhiyun 	ARM_SMMU_DOMAIN_S2,
659*4882a593Smuzhiyun 	ARM_SMMU_DOMAIN_NESTED,
660*4882a593Smuzhiyun 	ARM_SMMU_DOMAIN_BYPASS,
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun struct arm_smmu_domain {
664*4882a593Smuzhiyun 	struct arm_smmu_device		*smmu;
665*4882a593Smuzhiyun 	struct mutex			init_mutex; /* Protects smmu pointer */
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	struct io_pgtable_ops		*pgtbl_ops;
668*4882a593Smuzhiyun 	bool				non_strict;
669*4882a593Smuzhiyun 	atomic_t			nr_ats_masters;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	enum arm_smmu_domain_stage	stage;
672*4882a593Smuzhiyun 	union {
673*4882a593Smuzhiyun 		struct arm_smmu_s1_cfg	s1_cfg;
674*4882a593Smuzhiyun 		struct arm_smmu_s2_cfg	s2_cfg;
675*4882a593Smuzhiyun 	};
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	struct iommu_domain		domain;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	struct list_head		devices;
680*4882a593Smuzhiyun 	spinlock_t			devices_lock;
681*4882a593Smuzhiyun };
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun extern struct xarray arm_smmu_asid_xa;
684*4882a593Smuzhiyun extern struct mutex arm_smmu_asid_lock;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun int arm_smmu_write_ctx_desc(struct arm_smmu_domain *smmu_domain, int ssid,
687*4882a593Smuzhiyun 			    struct arm_smmu_ctx_desc *cd);
688*4882a593Smuzhiyun void arm_smmu_tlb_inv_asid(struct arm_smmu_device *smmu, u16 asid);
689*4882a593Smuzhiyun bool arm_smmu_free_asid(struct arm_smmu_ctx_desc *cd);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun #ifdef CONFIG_ARM_SMMU_V3_SVA
692*4882a593Smuzhiyun bool arm_smmu_sva_supported(struct arm_smmu_device *smmu);
693*4882a593Smuzhiyun bool arm_smmu_master_sva_supported(struct arm_smmu_master *master);
694*4882a593Smuzhiyun bool arm_smmu_master_sva_enabled(struct arm_smmu_master *master);
695*4882a593Smuzhiyun int arm_smmu_master_enable_sva(struct arm_smmu_master *master);
696*4882a593Smuzhiyun int arm_smmu_master_disable_sva(struct arm_smmu_master *master);
697*4882a593Smuzhiyun #else /* CONFIG_ARM_SMMU_V3_SVA */
arm_smmu_sva_supported(struct arm_smmu_device * smmu)698*4882a593Smuzhiyun static inline bool arm_smmu_sva_supported(struct arm_smmu_device *smmu)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	return false;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun 
arm_smmu_master_sva_supported(struct arm_smmu_master * master)703*4882a593Smuzhiyun static inline bool arm_smmu_master_sva_supported(struct arm_smmu_master *master)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	return false;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun 
arm_smmu_master_sva_enabled(struct arm_smmu_master * master)708*4882a593Smuzhiyun static inline bool arm_smmu_master_sva_enabled(struct arm_smmu_master *master)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	return false;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
arm_smmu_master_enable_sva(struct arm_smmu_master * master)713*4882a593Smuzhiyun static inline int arm_smmu_master_enable_sva(struct arm_smmu_master *master)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	return -ENODEV;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
arm_smmu_master_disable_sva(struct arm_smmu_master * master)718*4882a593Smuzhiyun static inline int arm_smmu_master_disable_sva(struct arm_smmu_master *master)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	return -ENODEV;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun #endif /* CONFIG_ARM_SMMU_V3_SVA */
723*4882a593Smuzhiyun #endif /* _ARM_SMMU_V3_H */
724