1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
4*4882a593Smuzhiyun * Author: Joerg Roedel <jroedel@suse.de>
5*4882a593Smuzhiyun * Leo Duran <leo.duran@amd.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #define pr_fmt(fmt) "AMD-Vi: " fmt
9*4882a593Smuzhiyun #define dev_fmt(fmt) pr_fmt(fmt)
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/ratelimit.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/acpi.h>
14*4882a593Smuzhiyun #include <linux/amba/bus.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pci-ats.h>
17*4882a593Smuzhiyun #include <linux/bitmap.h>
18*4882a593Smuzhiyun #include <linux/slab.h>
19*4882a593Smuzhiyun #include <linux/debugfs.h>
20*4882a593Smuzhiyun #include <linux/scatterlist.h>
21*4882a593Smuzhiyun #include <linux/dma-map-ops.h>
22*4882a593Smuzhiyun #include <linux/dma-direct.h>
23*4882a593Smuzhiyun #include <linux/dma-iommu.h>
24*4882a593Smuzhiyun #include <linux/iommu-helper.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/amd-iommu.h>
27*4882a593Smuzhiyun #include <linux/notifier.h>
28*4882a593Smuzhiyun #include <linux/export.h>
29*4882a593Smuzhiyun #include <linux/irq.h>
30*4882a593Smuzhiyun #include <linux/msi.h>
31*4882a593Smuzhiyun #include <linux/irqdomain.h>
32*4882a593Smuzhiyun #include <linux/percpu.h>
33*4882a593Smuzhiyun #include <linux/iova.h>
34*4882a593Smuzhiyun #include <asm/irq_remapping.h>
35*4882a593Smuzhiyun #include <asm/io_apic.h>
36*4882a593Smuzhiyun #include <asm/apic.h>
37*4882a593Smuzhiyun #include <asm/hw_irq.h>
38*4882a593Smuzhiyun #include <asm/msidef.h>
39*4882a593Smuzhiyun #include <asm/proto.h>
40*4882a593Smuzhiyun #include <asm/iommu.h>
41*4882a593Smuzhiyun #include <asm/gart.h>
42*4882a593Smuzhiyun #include <asm/dma.h>
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include "amd_iommu.h"
45*4882a593Smuzhiyun #include "../irq_remapping.h"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define LOOP_TIMEOUT 100000
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* IO virtual address start page frame number */
52*4882a593Smuzhiyun #define IOVA_START_PFN (1)
53*4882a593Smuzhiyun #define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* Reserved IOVA ranges */
56*4882a593Smuzhiyun #define MSI_RANGE_START (0xfee00000)
57*4882a593Smuzhiyun #define MSI_RANGE_END (0xfeefffff)
58*4882a593Smuzhiyun #define HT_RANGE_START (0xfd00000000ULL)
59*4882a593Smuzhiyun #define HT_RANGE_END (0xffffffffffULL)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * This bitmap is used to advertise the page sizes our hardware support
63*4882a593Smuzhiyun * to the IOMMU core, which will then use this information to split
64*4882a593Smuzhiyun * physically contiguous memory regions it is mapping into page sizes
65*4882a593Smuzhiyun * that we support.
66*4882a593Smuzhiyun *
67*4882a593Smuzhiyun * 512GB Pages are not supported due to a hardware bug
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun #define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define DEFAULT_PGTABLE_LEVEL PAGE_MODE_3_LEVEL
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static DEFINE_SPINLOCK(pd_bitmap_lock);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* List of all available dev_data structures */
76*4882a593Smuzhiyun static LLIST_HEAD(dev_data_list);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun LIST_HEAD(ioapic_map);
79*4882a593Smuzhiyun LIST_HEAD(hpet_map);
80*4882a593Smuzhiyun LIST_HEAD(acpihid_map);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun * Domain for untranslated devices - only allocated
84*4882a593Smuzhiyun * if iommu=pt passed on kernel cmd line.
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun const struct iommu_ops amd_iommu_ops;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
89*4882a593Smuzhiyun int amd_iommu_max_glx_val = -1;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun * general struct to manage commands send to an IOMMU
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun struct iommu_cmd {
95*4882a593Smuzhiyun u32 data[4];
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun struct kmem_cache *amd_iommu_irq_cache;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static void update_domain(struct protection_domain *domain);
101*4882a593Smuzhiyun static void detach_device(struct device *dev);
102*4882a593Smuzhiyun static void update_and_flush_device_table(struct protection_domain *domain,
103*4882a593Smuzhiyun struct domain_pgtable *pgtable);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /****************************************************************************
106*4882a593Smuzhiyun *
107*4882a593Smuzhiyun * Helper functions
108*4882a593Smuzhiyun *
109*4882a593Smuzhiyun ****************************************************************************/
110*4882a593Smuzhiyun
get_pci_device_id(struct device * dev)111*4882a593Smuzhiyun static inline u16 get_pci_device_id(struct device *dev)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return pci_dev_id(pdev);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
get_acpihid_device_id(struct device * dev,struct acpihid_map_entry ** entry)118*4882a593Smuzhiyun static inline int get_acpihid_device_id(struct device *dev,
119*4882a593Smuzhiyun struct acpihid_map_entry **entry)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct acpi_device *adev = ACPI_COMPANION(dev);
122*4882a593Smuzhiyun struct acpihid_map_entry *p;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (!adev)
125*4882a593Smuzhiyun return -ENODEV;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun list_for_each_entry(p, &acpihid_map, list) {
128*4882a593Smuzhiyun if (acpi_dev_hid_uid_match(adev, p->hid,
129*4882a593Smuzhiyun p->uid[0] ? p->uid : NULL)) {
130*4882a593Smuzhiyun if (entry)
131*4882a593Smuzhiyun *entry = p;
132*4882a593Smuzhiyun return p->devid;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun return -EINVAL;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
get_device_id(struct device * dev)138*4882a593Smuzhiyun static inline int get_device_id(struct device *dev)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun int devid;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (dev_is_pci(dev))
143*4882a593Smuzhiyun devid = get_pci_device_id(dev);
144*4882a593Smuzhiyun else
145*4882a593Smuzhiyun devid = get_acpihid_device_id(dev, NULL);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return devid;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
to_pdomain(struct iommu_domain * dom)150*4882a593Smuzhiyun static struct protection_domain *to_pdomain(struct iommu_domain *dom)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun return container_of(dom, struct protection_domain, domain);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
amd_iommu_domain_get_pgtable(struct protection_domain * domain,struct domain_pgtable * pgtable)155*4882a593Smuzhiyun static void amd_iommu_domain_get_pgtable(struct protection_domain *domain,
156*4882a593Smuzhiyun struct domain_pgtable *pgtable)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun u64 pt_root = atomic64_read(&domain->pt_root);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun pgtable->root = (u64 *)(pt_root & PAGE_MASK);
161*4882a593Smuzhiyun pgtable->mode = pt_root & 7; /* lowest 3 bits encode pgtable mode */
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
amd_iommu_domain_set_pt_root(struct protection_domain * domain,u64 root)164*4882a593Smuzhiyun static void amd_iommu_domain_set_pt_root(struct protection_domain *domain, u64 root)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun atomic64_set(&domain->pt_root, root);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
amd_iommu_domain_clr_pt_root(struct protection_domain * domain)169*4882a593Smuzhiyun static void amd_iommu_domain_clr_pt_root(struct protection_domain *domain)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun amd_iommu_domain_set_pt_root(domain, 0);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
amd_iommu_domain_set_pgtable(struct protection_domain * domain,u64 * root,int mode)174*4882a593Smuzhiyun static void amd_iommu_domain_set_pgtable(struct protection_domain *domain,
175*4882a593Smuzhiyun u64 *root, int mode)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun u64 pt_root;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* lowest 3 bits encode pgtable mode */
180*4882a593Smuzhiyun pt_root = mode & 7;
181*4882a593Smuzhiyun pt_root |= (u64)root;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun amd_iommu_domain_set_pt_root(domain, pt_root);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
alloc_dev_data(u16 devid)186*4882a593Smuzhiyun static struct iommu_dev_data *alloc_dev_data(u16 devid)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
191*4882a593Smuzhiyun if (!dev_data)
192*4882a593Smuzhiyun return NULL;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun spin_lock_init(&dev_data->lock);
195*4882a593Smuzhiyun dev_data->devid = devid;
196*4882a593Smuzhiyun ratelimit_default_init(&dev_data->rs);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun llist_add(&dev_data->dev_data_list, &dev_data_list);
199*4882a593Smuzhiyun return dev_data;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
search_dev_data(u16 devid)202*4882a593Smuzhiyun static struct iommu_dev_data *search_dev_data(u16 devid)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
205*4882a593Smuzhiyun struct llist_node *node;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (llist_empty(&dev_data_list))
208*4882a593Smuzhiyun return NULL;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun node = dev_data_list.first;
211*4882a593Smuzhiyun llist_for_each_entry(dev_data, node, dev_data_list) {
212*4882a593Smuzhiyun if (dev_data->devid == devid)
213*4882a593Smuzhiyun return dev_data;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return NULL;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
clone_alias(struct pci_dev * pdev,u16 alias,void * data)219*4882a593Smuzhiyun static int clone_alias(struct pci_dev *pdev, u16 alias, void *data)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun u16 devid = pci_dev_id(pdev);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (devid == alias)
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun amd_iommu_rlookup_table[alias] =
227*4882a593Smuzhiyun amd_iommu_rlookup_table[devid];
228*4882a593Smuzhiyun memcpy(amd_iommu_dev_table[alias].data,
229*4882a593Smuzhiyun amd_iommu_dev_table[devid].data,
230*4882a593Smuzhiyun sizeof(amd_iommu_dev_table[alias].data));
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
clone_aliases(struct pci_dev * pdev)235*4882a593Smuzhiyun static void clone_aliases(struct pci_dev *pdev)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun if (!pdev)
238*4882a593Smuzhiyun return;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * The IVRS alias stored in the alias table may not be
242*4882a593Smuzhiyun * part of the PCI DMA aliases if it's bus differs
243*4882a593Smuzhiyun * from the original device.
244*4882a593Smuzhiyun */
245*4882a593Smuzhiyun clone_alias(pdev, amd_iommu_alias_table[pci_dev_id(pdev)], NULL);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun pci_for_each_dma_alias(pdev, clone_alias, NULL);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
setup_aliases(struct device * dev)250*4882a593Smuzhiyun static struct pci_dev *setup_aliases(struct device *dev)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(dev);
253*4882a593Smuzhiyun u16 ivrs_alias;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* For ACPI HID devices, there are no aliases */
256*4882a593Smuzhiyun if (!dev_is_pci(dev))
257*4882a593Smuzhiyun return NULL;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /*
260*4882a593Smuzhiyun * Add the IVRS alias to the pci aliases if it is on the same
261*4882a593Smuzhiyun * bus. The IVRS table may know about a quirk that we don't.
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun ivrs_alias = amd_iommu_alias_table[pci_dev_id(pdev)];
264*4882a593Smuzhiyun if (ivrs_alias != pci_dev_id(pdev) &&
265*4882a593Smuzhiyun PCI_BUS_NUM(ivrs_alias) == pdev->bus->number)
266*4882a593Smuzhiyun pci_add_dma_alias(pdev, ivrs_alias & 0xff, 1);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun clone_aliases(pdev);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return pdev;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
find_dev_data(u16 devid)273*4882a593Smuzhiyun static struct iommu_dev_data *find_dev_data(u16 devid)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
276*4882a593Smuzhiyun struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun dev_data = search_dev_data(devid);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (dev_data == NULL) {
281*4882a593Smuzhiyun dev_data = alloc_dev_data(devid);
282*4882a593Smuzhiyun if (!dev_data)
283*4882a593Smuzhiyun return NULL;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (translation_pre_enabled(iommu))
286*4882a593Smuzhiyun dev_data->defer_attach = true;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return dev_data;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun * Find or create an IOMMU group for a acpihid device.
294*4882a593Smuzhiyun */
acpihid_device_group(struct device * dev)295*4882a593Smuzhiyun static struct iommu_group *acpihid_device_group(struct device *dev)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct acpihid_map_entry *p, *entry = NULL;
298*4882a593Smuzhiyun int devid;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun devid = get_acpihid_device_id(dev, &entry);
301*4882a593Smuzhiyun if (devid < 0)
302*4882a593Smuzhiyun return ERR_PTR(devid);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun list_for_each_entry(p, &acpihid_map, list) {
305*4882a593Smuzhiyun if ((devid == p->devid) && p->group)
306*4882a593Smuzhiyun entry->group = p->group;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (!entry->group)
310*4882a593Smuzhiyun entry->group = generic_device_group(dev);
311*4882a593Smuzhiyun else
312*4882a593Smuzhiyun iommu_group_ref_get(entry->group);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun return entry->group;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
pci_iommuv2_capable(struct pci_dev * pdev)317*4882a593Smuzhiyun static bool pci_iommuv2_capable(struct pci_dev *pdev)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun static const int caps[] = {
320*4882a593Smuzhiyun PCI_EXT_CAP_ID_PRI,
321*4882a593Smuzhiyun PCI_EXT_CAP_ID_PASID,
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun int i, pos;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (!pci_ats_supported(pdev))
326*4882a593Smuzhiyun return false;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun for (i = 0; i < 2; ++i) {
329*4882a593Smuzhiyun pos = pci_find_ext_capability(pdev, caps[i]);
330*4882a593Smuzhiyun if (pos == 0)
331*4882a593Smuzhiyun return false;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun return true;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
pdev_pri_erratum(struct pci_dev * pdev,u32 erratum)337*4882a593Smuzhiyun static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(&pdev->dev);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun return dev_data->errata & (1 << erratum) ? true : false;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /*
347*4882a593Smuzhiyun * This function checks if the driver got a valid device from the caller to
348*4882a593Smuzhiyun * avoid dereferencing invalid pointers.
349*4882a593Smuzhiyun */
check_device(struct device * dev)350*4882a593Smuzhiyun static bool check_device(struct device *dev)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun int devid;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (!dev)
355*4882a593Smuzhiyun return false;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun devid = get_device_id(dev);
358*4882a593Smuzhiyun if (devid < 0)
359*4882a593Smuzhiyun return false;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* Out of our scope? */
362*4882a593Smuzhiyun if (devid > amd_iommu_last_bdf)
363*4882a593Smuzhiyun return false;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (amd_iommu_rlookup_table[devid] == NULL)
366*4882a593Smuzhiyun return false;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return true;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
iommu_init_device(struct device * dev)371*4882a593Smuzhiyun static int iommu_init_device(struct device *dev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
374*4882a593Smuzhiyun int devid;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (dev_iommu_priv_get(dev))
377*4882a593Smuzhiyun return 0;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun devid = get_device_id(dev);
380*4882a593Smuzhiyun if (devid < 0)
381*4882a593Smuzhiyun return devid;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun dev_data = find_dev_data(devid);
384*4882a593Smuzhiyun if (!dev_data)
385*4882a593Smuzhiyun return -ENOMEM;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun dev_data->pdev = setup_aliases(dev);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /*
390*4882a593Smuzhiyun * By default we use passthrough mode for IOMMUv2 capable device.
391*4882a593Smuzhiyun * But if amd_iommu=force_isolation is set (e.g. to debug DMA to
392*4882a593Smuzhiyun * invalid address), we ignore the capability for the device so
393*4882a593Smuzhiyun * it'll be forced to go into translation mode.
394*4882a593Smuzhiyun */
395*4882a593Smuzhiyun if ((iommu_default_passthrough() || !amd_iommu_force_isolation) &&
396*4882a593Smuzhiyun dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
397*4882a593Smuzhiyun struct amd_iommu *iommu;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[dev_data->devid];
400*4882a593Smuzhiyun dev_data->iommu_v2 = iommu->is_iommu_v2;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun dev_iommu_priv_set(dev, dev_data);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return 0;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
iommu_ignore_device(struct device * dev)408*4882a593Smuzhiyun static void iommu_ignore_device(struct device *dev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun int devid;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun devid = get_device_id(dev);
413*4882a593Smuzhiyun if (devid < 0)
414*4882a593Smuzhiyun return;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun amd_iommu_rlookup_table[devid] = NULL;
417*4882a593Smuzhiyun memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun setup_aliases(dev);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
amd_iommu_uninit_device(struct device * dev)422*4882a593Smuzhiyun static void amd_iommu_uninit_device(struct device *dev)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(dev);
427*4882a593Smuzhiyun if (!dev_data)
428*4882a593Smuzhiyun return;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (dev_data->domain)
431*4882a593Smuzhiyun detach_device(dev);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun dev_iommu_priv_set(dev, NULL);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /*
436*4882a593Smuzhiyun * We keep dev_data around for unplugged devices and reuse it when the
437*4882a593Smuzhiyun * device is re-plugged - not doing so would introduce a ton of races.
438*4882a593Smuzhiyun */
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /*
442*4882a593Smuzhiyun * Helper function to get the first pte of a large mapping
443*4882a593Smuzhiyun */
first_pte_l7(u64 * pte,unsigned long * page_size,unsigned long * count)444*4882a593Smuzhiyun static u64 *first_pte_l7(u64 *pte, unsigned long *page_size,
445*4882a593Smuzhiyun unsigned long *count)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun unsigned long pte_mask, pg_size, cnt;
448*4882a593Smuzhiyun u64 *fpte;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun pg_size = PTE_PAGE_SIZE(*pte);
451*4882a593Smuzhiyun cnt = PAGE_SIZE_PTE_COUNT(pg_size);
452*4882a593Smuzhiyun pte_mask = ~((cnt << 3) - 1);
453*4882a593Smuzhiyun fpte = (u64 *)(((unsigned long)pte) & pte_mask);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun if (page_size)
456*4882a593Smuzhiyun *page_size = pg_size;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun if (count)
459*4882a593Smuzhiyun *count = cnt;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return fpte;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /****************************************************************************
465*4882a593Smuzhiyun *
466*4882a593Smuzhiyun * Interrupt handling functions
467*4882a593Smuzhiyun *
468*4882a593Smuzhiyun ****************************************************************************/
469*4882a593Smuzhiyun
dump_dte_entry(u16 devid)470*4882a593Smuzhiyun static void dump_dte_entry(u16 devid)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun int i;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
475*4882a593Smuzhiyun pr_err("DTE[%d]: %016llx\n", i,
476*4882a593Smuzhiyun amd_iommu_dev_table[devid].data[i]);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
dump_command(unsigned long phys_addr)479*4882a593Smuzhiyun static void dump_command(unsigned long phys_addr)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct iommu_cmd *cmd = iommu_phys_to_virt(phys_addr);
482*4882a593Smuzhiyun int i;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun for (i = 0; i < 4; ++i)
485*4882a593Smuzhiyun pr_err("CMD[%d]: %08x\n", i, cmd->data[i]);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
amd_iommu_report_rmp_hw_error(volatile u32 * event)488*4882a593Smuzhiyun static void amd_iommu_report_rmp_hw_error(volatile u32 *event)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun struct iommu_dev_data *dev_data = NULL;
491*4882a593Smuzhiyun int devid, vmg_tag, flags;
492*4882a593Smuzhiyun struct pci_dev *pdev;
493*4882a593Smuzhiyun u64 spa;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
496*4882a593Smuzhiyun vmg_tag = (event[1]) & 0xFFFF;
497*4882a593Smuzhiyun flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
498*4882a593Smuzhiyun spa = ((u64)event[3] << 32) | (event[2] & 0xFFFFFFF8);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun pdev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(devid),
501*4882a593Smuzhiyun devid & 0xff);
502*4882a593Smuzhiyun if (pdev)
503*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(&pdev->dev);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (dev_data && __ratelimit(&dev_data->rs)) {
506*4882a593Smuzhiyun pci_err(pdev, "Event logged [RMP_HW_ERROR vmg_tag=0x%04x, spa=0x%llx, flags=0x%04x]\n",
507*4882a593Smuzhiyun vmg_tag, spa, flags);
508*4882a593Smuzhiyun } else {
509*4882a593Smuzhiyun pr_err_ratelimited("Event logged [RMP_HW_ERROR device=%02x:%02x.%x, vmg_tag=0x%04x, spa=0x%llx, flags=0x%04x]\n",
510*4882a593Smuzhiyun PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
511*4882a593Smuzhiyun vmg_tag, spa, flags);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (pdev)
515*4882a593Smuzhiyun pci_dev_put(pdev);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
amd_iommu_report_rmp_fault(volatile u32 * event)518*4882a593Smuzhiyun static void amd_iommu_report_rmp_fault(volatile u32 *event)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun struct iommu_dev_data *dev_data = NULL;
521*4882a593Smuzhiyun int devid, flags_rmp, vmg_tag, flags;
522*4882a593Smuzhiyun struct pci_dev *pdev;
523*4882a593Smuzhiyun u64 gpa;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
526*4882a593Smuzhiyun flags_rmp = (event[0] >> EVENT_FLAGS_SHIFT) & 0xFF;
527*4882a593Smuzhiyun vmg_tag = (event[1]) & 0xFFFF;
528*4882a593Smuzhiyun flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
529*4882a593Smuzhiyun gpa = ((u64)event[3] << 32) | event[2];
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun pdev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(devid),
532*4882a593Smuzhiyun devid & 0xff);
533*4882a593Smuzhiyun if (pdev)
534*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(&pdev->dev);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun if (dev_data && __ratelimit(&dev_data->rs)) {
537*4882a593Smuzhiyun pci_err(pdev, "Event logged [RMP_PAGE_FAULT vmg_tag=0x%04x, gpa=0x%llx, flags_rmp=0x%04x, flags=0x%04x]\n",
538*4882a593Smuzhiyun vmg_tag, gpa, flags_rmp, flags);
539*4882a593Smuzhiyun } else {
540*4882a593Smuzhiyun pr_err_ratelimited("Event logged [RMP_PAGE_FAULT device=%02x:%02x.%x, vmg_tag=0x%04x, gpa=0x%llx, flags_rmp=0x%04x, flags=0x%04x]\n",
541*4882a593Smuzhiyun PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
542*4882a593Smuzhiyun vmg_tag, gpa, flags_rmp, flags);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun if (pdev)
546*4882a593Smuzhiyun pci_dev_put(pdev);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
amd_iommu_report_page_fault(u16 devid,u16 domain_id,u64 address,int flags)549*4882a593Smuzhiyun static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
550*4882a593Smuzhiyun u64 address, int flags)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun struct iommu_dev_data *dev_data = NULL;
553*4882a593Smuzhiyun struct pci_dev *pdev;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun pdev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(devid),
556*4882a593Smuzhiyun devid & 0xff);
557*4882a593Smuzhiyun if (pdev)
558*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(&pdev->dev);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (dev_data && __ratelimit(&dev_data->rs)) {
561*4882a593Smuzhiyun pci_err(pdev, "Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%llx flags=0x%04x]\n",
562*4882a593Smuzhiyun domain_id, address, flags);
563*4882a593Smuzhiyun } else if (printk_ratelimit()) {
564*4882a593Smuzhiyun pr_err("Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%llx flags=0x%04x]\n",
565*4882a593Smuzhiyun PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
566*4882a593Smuzhiyun domain_id, address, flags);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun if (pdev)
570*4882a593Smuzhiyun pci_dev_put(pdev);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
iommu_print_event(struct amd_iommu * iommu,void * __evt)573*4882a593Smuzhiyun static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun struct device *dev = iommu->iommu.dev;
576*4882a593Smuzhiyun int type, devid, flags, tag;
577*4882a593Smuzhiyun volatile u32 *event = __evt;
578*4882a593Smuzhiyun int count = 0;
579*4882a593Smuzhiyun u64 address;
580*4882a593Smuzhiyun u32 pasid;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun retry:
583*4882a593Smuzhiyun type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
584*4882a593Smuzhiyun devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
585*4882a593Smuzhiyun pasid = (event[0] & EVENT_DOMID_MASK_HI) |
586*4882a593Smuzhiyun (event[1] & EVENT_DOMID_MASK_LO);
587*4882a593Smuzhiyun flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
588*4882a593Smuzhiyun address = (u64)(((u64)event[3]) << 32) | event[2];
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun if (type == 0) {
591*4882a593Smuzhiyun /* Did we hit the erratum? */
592*4882a593Smuzhiyun if (++count == LOOP_TIMEOUT) {
593*4882a593Smuzhiyun pr_err("No event written to event log\n");
594*4882a593Smuzhiyun return;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun udelay(1);
597*4882a593Smuzhiyun goto retry;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (type == EVENT_TYPE_IO_FAULT) {
601*4882a593Smuzhiyun amd_iommu_report_page_fault(devid, pasid, address, flags);
602*4882a593Smuzhiyun return;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun switch (type) {
606*4882a593Smuzhiyun case EVENT_TYPE_ILL_DEV:
607*4882a593Smuzhiyun dev_err(dev, "Event logged [ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
608*4882a593Smuzhiyun PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
609*4882a593Smuzhiyun pasid, address, flags);
610*4882a593Smuzhiyun dump_dte_entry(devid);
611*4882a593Smuzhiyun break;
612*4882a593Smuzhiyun case EVENT_TYPE_DEV_TAB_ERR:
613*4882a593Smuzhiyun dev_err(dev, "Event logged [DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
614*4882a593Smuzhiyun "address=0x%llx flags=0x%04x]\n",
615*4882a593Smuzhiyun PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
616*4882a593Smuzhiyun address, flags);
617*4882a593Smuzhiyun break;
618*4882a593Smuzhiyun case EVENT_TYPE_PAGE_TAB_ERR:
619*4882a593Smuzhiyun dev_err(dev, "Event logged [PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x pasid=0x%04x address=0x%llx flags=0x%04x]\n",
620*4882a593Smuzhiyun PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
621*4882a593Smuzhiyun pasid, address, flags);
622*4882a593Smuzhiyun break;
623*4882a593Smuzhiyun case EVENT_TYPE_ILL_CMD:
624*4882a593Smuzhiyun dev_err(dev, "Event logged [ILLEGAL_COMMAND_ERROR address=0x%llx]\n", address);
625*4882a593Smuzhiyun dump_command(address);
626*4882a593Smuzhiyun break;
627*4882a593Smuzhiyun case EVENT_TYPE_CMD_HARD_ERR:
628*4882a593Smuzhiyun dev_err(dev, "Event logged [COMMAND_HARDWARE_ERROR address=0x%llx flags=0x%04x]\n",
629*4882a593Smuzhiyun address, flags);
630*4882a593Smuzhiyun break;
631*4882a593Smuzhiyun case EVENT_TYPE_IOTLB_INV_TO:
632*4882a593Smuzhiyun dev_err(dev, "Event logged [IOTLB_INV_TIMEOUT device=%02x:%02x.%x address=0x%llx]\n",
633*4882a593Smuzhiyun PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
634*4882a593Smuzhiyun address);
635*4882a593Smuzhiyun break;
636*4882a593Smuzhiyun case EVENT_TYPE_INV_DEV_REQ:
637*4882a593Smuzhiyun dev_err(dev, "Event logged [INVALID_DEVICE_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x]\n",
638*4882a593Smuzhiyun PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
639*4882a593Smuzhiyun pasid, address, flags);
640*4882a593Smuzhiyun break;
641*4882a593Smuzhiyun case EVENT_TYPE_RMP_FAULT:
642*4882a593Smuzhiyun amd_iommu_report_rmp_fault(event);
643*4882a593Smuzhiyun break;
644*4882a593Smuzhiyun case EVENT_TYPE_RMP_HW_ERR:
645*4882a593Smuzhiyun amd_iommu_report_rmp_hw_error(event);
646*4882a593Smuzhiyun break;
647*4882a593Smuzhiyun case EVENT_TYPE_INV_PPR_REQ:
648*4882a593Smuzhiyun pasid = PPR_PASID(*((u64 *)__evt));
649*4882a593Smuzhiyun tag = event[1] & 0x03FF;
650*4882a593Smuzhiyun dev_err(dev, "Event logged [INVALID_PPR_REQUEST device=%02x:%02x.%x pasid=0x%05x address=0x%llx flags=0x%04x tag=0x%03x]\n",
651*4882a593Smuzhiyun PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
652*4882a593Smuzhiyun pasid, address, flags, tag);
653*4882a593Smuzhiyun break;
654*4882a593Smuzhiyun default:
655*4882a593Smuzhiyun dev_err(dev, "Event logged [UNKNOWN event[0]=0x%08x event[1]=0x%08x event[2]=0x%08x event[3]=0x%08x\n",
656*4882a593Smuzhiyun event[0], event[1], event[2], event[3]);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun memset(__evt, 0, 4 * sizeof(u32));
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
iommu_poll_events(struct amd_iommu * iommu)662*4882a593Smuzhiyun static void iommu_poll_events(struct amd_iommu *iommu)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun u32 head, tail;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
667*4882a593Smuzhiyun tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun while (head != tail) {
670*4882a593Smuzhiyun iommu_print_event(iommu, iommu->evt_buf + head);
671*4882a593Smuzhiyun head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
iommu_handle_ppr_entry(struct amd_iommu * iommu,u64 * raw)677*4882a593Smuzhiyun static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun struct amd_iommu_fault fault;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
682*4882a593Smuzhiyun pr_err_ratelimited("Unknown PPR request received\n");
683*4882a593Smuzhiyun return;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun fault.address = raw[1];
687*4882a593Smuzhiyun fault.pasid = PPR_PASID(raw[0]);
688*4882a593Smuzhiyun fault.device_id = PPR_DEVID(raw[0]);
689*4882a593Smuzhiyun fault.tag = PPR_TAG(raw[0]);
690*4882a593Smuzhiyun fault.flags = PPR_FLAGS(raw[0]);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
iommu_poll_ppr_log(struct amd_iommu * iommu)695*4882a593Smuzhiyun static void iommu_poll_ppr_log(struct amd_iommu *iommu)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun u32 head, tail;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (iommu->ppr_log == NULL)
700*4882a593Smuzhiyun return;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
703*4882a593Smuzhiyun tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun while (head != tail) {
706*4882a593Smuzhiyun volatile u64 *raw;
707*4882a593Smuzhiyun u64 entry[2];
708*4882a593Smuzhiyun int i;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun raw = (u64 *)(iommu->ppr_log + head);
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /*
713*4882a593Smuzhiyun * Hardware bug: Interrupt may arrive before the entry is
714*4882a593Smuzhiyun * written to memory. If this happens we need to wait for the
715*4882a593Smuzhiyun * entry to arrive.
716*4882a593Smuzhiyun */
717*4882a593Smuzhiyun for (i = 0; i < LOOP_TIMEOUT; ++i) {
718*4882a593Smuzhiyun if (PPR_REQ_TYPE(raw[0]) != 0)
719*4882a593Smuzhiyun break;
720*4882a593Smuzhiyun udelay(1);
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /* Avoid memcpy function-call overhead */
724*4882a593Smuzhiyun entry[0] = raw[0];
725*4882a593Smuzhiyun entry[1] = raw[1];
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /*
728*4882a593Smuzhiyun * To detect the hardware bug we need to clear the entry
729*4882a593Smuzhiyun * back to zero.
730*4882a593Smuzhiyun */
731*4882a593Smuzhiyun raw[0] = raw[1] = 0UL;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun /* Update head pointer of hardware ring-buffer */
734*4882a593Smuzhiyun head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
735*4882a593Smuzhiyun writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /* Handle PPR entry */
738*4882a593Smuzhiyun iommu_handle_ppr_entry(iommu, entry);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* Refresh ring-buffer information */
741*4882a593Smuzhiyun head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
742*4882a593Smuzhiyun tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun #ifdef CONFIG_IRQ_REMAP
747*4882a593Smuzhiyun static int (*iommu_ga_log_notifier)(u32);
748*4882a593Smuzhiyun
amd_iommu_register_ga_log_notifier(int (* notifier)(u32))749*4882a593Smuzhiyun int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun iommu_ga_log_notifier = notifier;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun return 0;
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
756*4882a593Smuzhiyun
iommu_poll_ga_log(struct amd_iommu * iommu)757*4882a593Smuzhiyun static void iommu_poll_ga_log(struct amd_iommu *iommu)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun u32 head, tail, cnt = 0;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun if (iommu->ga_log == NULL)
762*4882a593Smuzhiyun return;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
765*4882a593Smuzhiyun tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun while (head != tail) {
768*4882a593Smuzhiyun volatile u64 *raw;
769*4882a593Smuzhiyun u64 log_entry;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun raw = (u64 *)(iommu->ga_log + head);
772*4882a593Smuzhiyun cnt++;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* Avoid memcpy function-call overhead */
775*4882a593Smuzhiyun log_entry = *raw;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun /* Update head pointer of hardware ring-buffer */
778*4882a593Smuzhiyun head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
779*4882a593Smuzhiyun writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* Handle GA entry */
782*4882a593Smuzhiyun switch (GA_REQ_TYPE(log_entry)) {
783*4882a593Smuzhiyun case GA_GUEST_NR:
784*4882a593Smuzhiyun if (!iommu_ga_log_notifier)
785*4882a593Smuzhiyun break;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun pr_debug("%s: devid=%#x, ga_tag=%#x\n",
788*4882a593Smuzhiyun __func__, GA_DEVID(log_entry),
789*4882a593Smuzhiyun GA_TAG(log_entry));
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
792*4882a593Smuzhiyun pr_err("GA log notifier failed.\n");
793*4882a593Smuzhiyun break;
794*4882a593Smuzhiyun default:
795*4882a593Smuzhiyun break;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static void
amd_iommu_set_pci_msi_domain(struct device * dev,struct amd_iommu * iommu)801*4882a593Smuzhiyun amd_iommu_set_pci_msi_domain(struct device *dev, struct amd_iommu *iommu)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun if (!irq_remapping_enabled || !dev_is_pci(dev) ||
804*4882a593Smuzhiyun pci_dev_has_special_msi_domain(to_pci_dev(dev)))
805*4882a593Smuzhiyun return;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun dev_set_msi_domain(dev, iommu->msi_domain);
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun #else /* CONFIG_IRQ_REMAP */
811*4882a593Smuzhiyun static inline void
amd_iommu_set_pci_msi_domain(struct device * dev,struct amd_iommu * iommu)812*4882a593Smuzhiyun amd_iommu_set_pci_msi_domain(struct device *dev, struct amd_iommu *iommu) { }
813*4882a593Smuzhiyun #endif /* !CONFIG_IRQ_REMAP */
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun #define AMD_IOMMU_INT_MASK \
816*4882a593Smuzhiyun (MMIO_STATUS_EVT_OVERFLOW_INT_MASK | \
817*4882a593Smuzhiyun MMIO_STATUS_EVT_INT_MASK | \
818*4882a593Smuzhiyun MMIO_STATUS_PPR_INT_MASK | \
819*4882a593Smuzhiyun MMIO_STATUS_GALOG_INT_MASK)
820*4882a593Smuzhiyun
amd_iommu_int_thread(int irq,void * data)821*4882a593Smuzhiyun irqreturn_t amd_iommu_int_thread(int irq, void *data)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun struct amd_iommu *iommu = (struct amd_iommu *) data;
824*4882a593Smuzhiyun u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun while (status & AMD_IOMMU_INT_MASK) {
827*4882a593Smuzhiyun /* Enable interrupt sources again */
828*4882a593Smuzhiyun writel(AMD_IOMMU_INT_MASK,
829*4882a593Smuzhiyun iommu->mmio_base + MMIO_STATUS_OFFSET);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun if (status & MMIO_STATUS_EVT_INT_MASK) {
832*4882a593Smuzhiyun pr_devel("Processing IOMMU Event Log\n");
833*4882a593Smuzhiyun iommu_poll_events(iommu);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun if (status & MMIO_STATUS_PPR_INT_MASK) {
837*4882a593Smuzhiyun pr_devel("Processing IOMMU PPR Log\n");
838*4882a593Smuzhiyun iommu_poll_ppr_log(iommu);
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun #ifdef CONFIG_IRQ_REMAP
842*4882a593Smuzhiyun if (status & MMIO_STATUS_GALOG_INT_MASK) {
843*4882a593Smuzhiyun pr_devel("Processing IOMMU GA Log\n");
844*4882a593Smuzhiyun iommu_poll_ga_log(iommu);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun #endif
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun if (status & MMIO_STATUS_EVT_OVERFLOW_INT_MASK) {
849*4882a593Smuzhiyun pr_info_ratelimited("IOMMU event log overflow\n");
850*4882a593Smuzhiyun amd_iommu_restart_event_logging(iommu);
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /*
854*4882a593Smuzhiyun * Hardware bug: ERBT1312
855*4882a593Smuzhiyun * When re-enabling interrupt (by writing 1
856*4882a593Smuzhiyun * to clear the bit), the hardware might also try to set
857*4882a593Smuzhiyun * the interrupt bit in the event status register.
858*4882a593Smuzhiyun * In this scenario, the bit will be set, and disable
859*4882a593Smuzhiyun * subsequent interrupts.
860*4882a593Smuzhiyun *
861*4882a593Smuzhiyun * Workaround: The IOMMU driver should read back the
862*4882a593Smuzhiyun * status register and check if the interrupt bits are cleared.
863*4882a593Smuzhiyun * If not, driver will need to go through the interrupt handler
864*4882a593Smuzhiyun * again and re-clear the bits
865*4882a593Smuzhiyun */
866*4882a593Smuzhiyun status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun return IRQ_HANDLED;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
amd_iommu_int_handler(int irq,void * data)871*4882a593Smuzhiyun irqreturn_t amd_iommu_int_handler(int irq, void *data)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun /****************************************************************************
877*4882a593Smuzhiyun *
878*4882a593Smuzhiyun * IOMMU command queuing functions
879*4882a593Smuzhiyun *
880*4882a593Smuzhiyun ****************************************************************************/
881*4882a593Smuzhiyun
wait_on_sem(struct amd_iommu * iommu,u64 data)882*4882a593Smuzhiyun static int wait_on_sem(struct amd_iommu *iommu, u64 data)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun int i = 0;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun while (*iommu->cmd_sem != data && i < LOOP_TIMEOUT) {
887*4882a593Smuzhiyun udelay(1);
888*4882a593Smuzhiyun i += 1;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun if (i == LOOP_TIMEOUT) {
892*4882a593Smuzhiyun pr_alert("Completion-Wait loop timed out\n");
893*4882a593Smuzhiyun return -EIO;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun return 0;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
copy_cmd_to_buffer(struct amd_iommu * iommu,struct iommu_cmd * cmd)899*4882a593Smuzhiyun static void copy_cmd_to_buffer(struct amd_iommu *iommu,
900*4882a593Smuzhiyun struct iommu_cmd *cmd)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun u8 *target;
903*4882a593Smuzhiyun u32 tail;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun /* Copy command to buffer */
906*4882a593Smuzhiyun tail = iommu->cmd_buf_tail;
907*4882a593Smuzhiyun target = iommu->cmd_buf + tail;
908*4882a593Smuzhiyun memcpy(target, cmd, sizeof(*cmd));
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun tail = (tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
911*4882a593Smuzhiyun iommu->cmd_buf_tail = tail;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* Tell the IOMMU about it */
914*4882a593Smuzhiyun writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
build_completion_wait(struct iommu_cmd * cmd,struct amd_iommu * iommu,u64 data)917*4882a593Smuzhiyun static void build_completion_wait(struct iommu_cmd *cmd,
918*4882a593Smuzhiyun struct amd_iommu *iommu,
919*4882a593Smuzhiyun u64 data)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun u64 paddr = iommu_virt_to_phys((void *)iommu->cmd_sem);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun memset(cmd, 0, sizeof(*cmd));
924*4882a593Smuzhiyun cmd->data[0] = lower_32_bits(paddr) | CMD_COMPL_WAIT_STORE_MASK;
925*4882a593Smuzhiyun cmd->data[1] = upper_32_bits(paddr);
926*4882a593Smuzhiyun cmd->data[2] = lower_32_bits(data);
927*4882a593Smuzhiyun cmd->data[3] = upper_32_bits(data);
928*4882a593Smuzhiyun CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
build_inv_dte(struct iommu_cmd * cmd,u16 devid)931*4882a593Smuzhiyun static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun memset(cmd, 0, sizeof(*cmd));
934*4882a593Smuzhiyun cmd->data[0] = devid;
935*4882a593Smuzhiyun CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
build_inv_iommu_pages(struct iommu_cmd * cmd,u64 address,size_t size,u16 domid,int pde)938*4882a593Smuzhiyun static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
939*4882a593Smuzhiyun size_t size, u16 domid, int pde)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun u64 pages;
942*4882a593Smuzhiyun bool s;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun pages = iommu_num_pages(address, size, PAGE_SIZE);
945*4882a593Smuzhiyun s = false;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun if (pages > 1) {
948*4882a593Smuzhiyun /*
949*4882a593Smuzhiyun * If we have to flush more than one page, flush all
950*4882a593Smuzhiyun * TLB entries for this domain
951*4882a593Smuzhiyun */
952*4882a593Smuzhiyun address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
953*4882a593Smuzhiyun s = true;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun address &= PAGE_MASK;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun memset(cmd, 0, sizeof(*cmd));
959*4882a593Smuzhiyun cmd->data[1] |= domid;
960*4882a593Smuzhiyun cmd->data[2] = lower_32_bits(address);
961*4882a593Smuzhiyun cmd->data[3] = upper_32_bits(address);
962*4882a593Smuzhiyun CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
963*4882a593Smuzhiyun if (s) /* size bit - we flush more than one 4kb page */
964*4882a593Smuzhiyun cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
965*4882a593Smuzhiyun if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
966*4882a593Smuzhiyun cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
build_inv_iotlb_pages(struct iommu_cmd * cmd,u16 devid,int qdep,u64 address,size_t size)969*4882a593Smuzhiyun static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
970*4882a593Smuzhiyun u64 address, size_t size)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun u64 pages;
973*4882a593Smuzhiyun bool s;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun pages = iommu_num_pages(address, size, PAGE_SIZE);
976*4882a593Smuzhiyun s = false;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun if (pages > 1) {
979*4882a593Smuzhiyun /*
980*4882a593Smuzhiyun * If we have to flush more than one page, flush all
981*4882a593Smuzhiyun * TLB entries for this domain
982*4882a593Smuzhiyun */
983*4882a593Smuzhiyun address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
984*4882a593Smuzhiyun s = true;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun address &= PAGE_MASK;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun memset(cmd, 0, sizeof(*cmd));
990*4882a593Smuzhiyun cmd->data[0] = devid;
991*4882a593Smuzhiyun cmd->data[0] |= (qdep & 0xff) << 24;
992*4882a593Smuzhiyun cmd->data[1] = devid;
993*4882a593Smuzhiyun cmd->data[2] = lower_32_bits(address);
994*4882a593Smuzhiyun cmd->data[3] = upper_32_bits(address);
995*4882a593Smuzhiyun CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
996*4882a593Smuzhiyun if (s)
997*4882a593Smuzhiyun cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
build_inv_iommu_pasid(struct iommu_cmd * cmd,u16 domid,u32 pasid,u64 address,bool size)1000*4882a593Smuzhiyun static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, u32 pasid,
1001*4882a593Smuzhiyun u64 address, bool size)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun memset(cmd, 0, sizeof(*cmd));
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun address &= ~(0xfffULL);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun cmd->data[0] = pasid;
1008*4882a593Smuzhiyun cmd->data[1] = domid;
1009*4882a593Smuzhiyun cmd->data[2] = lower_32_bits(address);
1010*4882a593Smuzhiyun cmd->data[3] = upper_32_bits(address);
1011*4882a593Smuzhiyun cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
1012*4882a593Smuzhiyun cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1013*4882a593Smuzhiyun if (size)
1014*4882a593Smuzhiyun cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1015*4882a593Smuzhiyun CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
build_inv_iotlb_pasid(struct iommu_cmd * cmd,u16 devid,u32 pasid,int qdep,u64 address,bool size)1018*4882a593Smuzhiyun static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, u32 pasid,
1019*4882a593Smuzhiyun int qdep, u64 address, bool size)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun memset(cmd, 0, sizeof(*cmd));
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun address &= ~(0xfffULL);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun cmd->data[0] = devid;
1026*4882a593Smuzhiyun cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
1027*4882a593Smuzhiyun cmd->data[0] |= (qdep & 0xff) << 24;
1028*4882a593Smuzhiyun cmd->data[1] = devid;
1029*4882a593Smuzhiyun cmd->data[1] |= (pasid & 0xff) << 16;
1030*4882a593Smuzhiyun cmd->data[2] = lower_32_bits(address);
1031*4882a593Smuzhiyun cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1032*4882a593Smuzhiyun cmd->data[3] = upper_32_bits(address);
1033*4882a593Smuzhiyun if (size)
1034*4882a593Smuzhiyun cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1035*4882a593Smuzhiyun CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
build_complete_ppr(struct iommu_cmd * cmd,u16 devid,u32 pasid,int status,int tag,bool gn)1038*4882a593Smuzhiyun static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, u32 pasid,
1039*4882a593Smuzhiyun int status, int tag, bool gn)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun memset(cmd, 0, sizeof(*cmd));
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun cmd->data[0] = devid;
1044*4882a593Smuzhiyun if (gn) {
1045*4882a593Smuzhiyun cmd->data[1] = pasid;
1046*4882a593Smuzhiyun cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun cmd->data[3] = tag & 0x1ff;
1049*4882a593Smuzhiyun cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
build_inv_all(struct iommu_cmd * cmd)1054*4882a593Smuzhiyun static void build_inv_all(struct iommu_cmd *cmd)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun memset(cmd, 0, sizeof(*cmd));
1057*4882a593Smuzhiyun CMD_SET_TYPE(cmd, CMD_INV_ALL);
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
build_inv_irt(struct iommu_cmd * cmd,u16 devid)1060*4882a593Smuzhiyun static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun memset(cmd, 0, sizeof(*cmd));
1063*4882a593Smuzhiyun cmd->data[0] = devid;
1064*4882a593Smuzhiyun CMD_SET_TYPE(cmd, CMD_INV_IRT);
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /*
1068*4882a593Smuzhiyun * Writes the command to the IOMMUs command buffer and informs the
1069*4882a593Smuzhiyun * hardware about the new command.
1070*4882a593Smuzhiyun */
__iommu_queue_command_sync(struct amd_iommu * iommu,struct iommu_cmd * cmd,bool sync)1071*4882a593Smuzhiyun static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1072*4882a593Smuzhiyun struct iommu_cmd *cmd,
1073*4882a593Smuzhiyun bool sync)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun unsigned int count = 0;
1076*4882a593Smuzhiyun u32 left, next_tail;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
1079*4882a593Smuzhiyun again:
1080*4882a593Smuzhiyun left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun if (left <= 0x20) {
1083*4882a593Smuzhiyun /* Skip udelay() the first time around */
1084*4882a593Smuzhiyun if (count++) {
1085*4882a593Smuzhiyun if (count == LOOP_TIMEOUT) {
1086*4882a593Smuzhiyun pr_err("Command buffer timeout\n");
1087*4882a593Smuzhiyun return -EIO;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun udelay(1);
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun /* Update head and recheck remaining space */
1094*4882a593Smuzhiyun iommu->cmd_buf_head = readl(iommu->mmio_base +
1095*4882a593Smuzhiyun MMIO_CMD_HEAD_OFFSET);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun goto again;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun copy_cmd_to_buffer(iommu, cmd);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* Do we need to make sure all commands are processed? */
1103*4882a593Smuzhiyun iommu->need_sync = sync;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun return 0;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
iommu_queue_command_sync(struct amd_iommu * iommu,struct iommu_cmd * cmd,bool sync)1108*4882a593Smuzhiyun static int iommu_queue_command_sync(struct amd_iommu *iommu,
1109*4882a593Smuzhiyun struct iommu_cmd *cmd,
1110*4882a593Smuzhiyun bool sync)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun unsigned long flags;
1113*4882a593Smuzhiyun int ret;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun raw_spin_lock_irqsave(&iommu->lock, flags);
1116*4882a593Smuzhiyun ret = __iommu_queue_command_sync(iommu, cmd, sync);
1117*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&iommu->lock, flags);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun return ret;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
iommu_queue_command(struct amd_iommu * iommu,struct iommu_cmd * cmd)1122*4882a593Smuzhiyun static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun return iommu_queue_command_sync(iommu, cmd, true);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun /*
1128*4882a593Smuzhiyun * This function queues a completion wait command into the command
1129*4882a593Smuzhiyun * buffer of an IOMMU
1130*4882a593Smuzhiyun */
iommu_completion_wait(struct amd_iommu * iommu)1131*4882a593Smuzhiyun static int iommu_completion_wait(struct amd_iommu *iommu)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun struct iommu_cmd cmd;
1134*4882a593Smuzhiyun unsigned long flags;
1135*4882a593Smuzhiyun int ret;
1136*4882a593Smuzhiyun u64 data;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun if (!iommu->need_sync)
1139*4882a593Smuzhiyun return 0;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun raw_spin_lock_irqsave(&iommu->lock, flags);
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun data = ++iommu->cmd_sem_val;
1144*4882a593Smuzhiyun build_completion_wait(&cmd, iommu, data);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun ret = __iommu_queue_command_sync(iommu, &cmd, false);
1147*4882a593Smuzhiyun if (ret)
1148*4882a593Smuzhiyun goto out_unlock;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun ret = wait_on_sem(iommu, data);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun out_unlock:
1153*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&iommu->lock, flags);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun return ret;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
iommu_flush_dte(struct amd_iommu * iommu,u16 devid)1158*4882a593Smuzhiyun static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun struct iommu_cmd cmd;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun build_inv_dte(&cmd, devid);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun return iommu_queue_command(iommu, &cmd);
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
amd_iommu_flush_dte_all(struct amd_iommu * iommu)1167*4882a593Smuzhiyun static void amd_iommu_flush_dte_all(struct amd_iommu *iommu)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun u32 devid;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun for (devid = 0; devid <= 0xffff; ++devid)
1172*4882a593Smuzhiyun iommu_flush_dte(iommu, devid);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun iommu_completion_wait(iommu);
1175*4882a593Smuzhiyun }
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun /*
1178*4882a593Smuzhiyun * This function uses heavy locking and may disable irqs for some time. But
1179*4882a593Smuzhiyun * this is no issue because it is only called during resume.
1180*4882a593Smuzhiyun */
amd_iommu_flush_tlb_all(struct amd_iommu * iommu)1181*4882a593Smuzhiyun static void amd_iommu_flush_tlb_all(struct amd_iommu *iommu)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun u32 dom_id;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1186*4882a593Smuzhiyun struct iommu_cmd cmd;
1187*4882a593Smuzhiyun build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1188*4882a593Smuzhiyun dom_id, 1);
1189*4882a593Smuzhiyun iommu_queue_command(iommu, &cmd);
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun iommu_completion_wait(iommu);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
amd_iommu_flush_tlb_domid(struct amd_iommu * iommu,u32 dom_id)1195*4882a593Smuzhiyun static void amd_iommu_flush_tlb_domid(struct amd_iommu *iommu, u32 dom_id)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun struct iommu_cmd cmd;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1200*4882a593Smuzhiyun dom_id, 1);
1201*4882a593Smuzhiyun iommu_queue_command(iommu, &cmd);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun iommu_completion_wait(iommu);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
amd_iommu_flush_all(struct amd_iommu * iommu)1206*4882a593Smuzhiyun static void amd_iommu_flush_all(struct amd_iommu *iommu)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun struct iommu_cmd cmd;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun build_inv_all(&cmd);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun iommu_queue_command(iommu, &cmd);
1213*4882a593Smuzhiyun iommu_completion_wait(iommu);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun
iommu_flush_irt(struct amd_iommu * iommu,u16 devid)1216*4882a593Smuzhiyun static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun struct iommu_cmd cmd;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun build_inv_irt(&cmd, devid);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun iommu_queue_command(iommu, &cmd);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
amd_iommu_flush_irt_all(struct amd_iommu * iommu)1225*4882a593Smuzhiyun static void amd_iommu_flush_irt_all(struct amd_iommu *iommu)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun u32 devid;
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1230*4882a593Smuzhiyun iommu_flush_irt(iommu, devid);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun iommu_completion_wait(iommu);
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
iommu_flush_all_caches(struct amd_iommu * iommu)1235*4882a593Smuzhiyun void iommu_flush_all_caches(struct amd_iommu *iommu)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun if (iommu_feature(iommu, FEATURE_IA)) {
1238*4882a593Smuzhiyun amd_iommu_flush_all(iommu);
1239*4882a593Smuzhiyun } else {
1240*4882a593Smuzhiyun amd_iommu_flush_dte_all(iommu);
1241*4882a593Smuzhiyun amd_iommu_flush_irt_all(iommu);
1242*4882a593Smuzhiyun amd_iommu_flush_tlb_all(iommu);
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun /*
1247*4882a593Smuzhiyun * Command send function for flushing on-device TLB
1248*4882a593Smuzhiyun */
device_flush_iotlb(struct iommu_dev_data * dev_data,u64 address,size_t size)1249*4882a593Smuzhiyun static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1250*4882a593Smuzhiyun u64 address, size_t size)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun struct amd_iommu *iommu;
1253*4882a593Smuzhiyun struct iommu_cmd cmd;
1254*4882a593Smuzhiyun int qdep;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun qdep = dev_data->ats.qdep;
1257*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[dev_data->devid];
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun return iommu_queue_command(iommu, &cmd);
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
device_flush_dte_alias(struct pci_dev * pdev,u16 alias,void * data)1264*4882a593Smuzhiyun static int device_flush_dte_alias(struct pci_dev *pdev, u16 alias, void *data)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun struct amd_iommu *iommu = data;
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun return iommu_flush_dte(iommu, alias);
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun /*
1272*4882a593Smuzhiyun * Command send function for invalidating a device table entry
1273*4882a593Smuzhiyun */
device_flush_dte(struct iommu_dev_data * dev_data)1274*4882a593Smuzhiyun static int device_flush_dte(struct iommu_dev_data *dev_data)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun struct amd_iommu *iommu;
1277*4882a593Smuzhiyun u16 alias;
1278*4882a593Smuzhiyun int ret;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[dev_data->devid];
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun if (dev_data->pdev)
1283*4882a593Smuzhiyun ret = pci_for_each_dma_alias(dev_data->pdev,
1284*4882a593Smuzhiyun device_flush_dte_alias, iommu);
1285*4882a593Smuzhiyun else
1286*4882a593Smuzhiyun ret = iommu_flush_dte(iommu, dev_data->devid);
1287*4882a593Smuzhiyun if (ret)
1288*4882a593Smuzhiyun return ret;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun alias = amd_iommu_alias_table[dev_data->devid];
1291*4882a593Smuzhiyun if (alias != dev_data->devid) {
1292*4882a593Smuzhiyun ret = iommu_flush_dte(iommu, alias);
1293*4882a593Smuzhiyun if (ret)
1294*4882a593Smuzhiyun return ret;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun if (dev_data->ats.enabled)
1298*4882a593Smuzhiyun ret = device_flush_iotlb(dev_data, 0, ~0UL);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun return ret;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /*
1304*4882a593Smuzhiyun * TLB invalidation function which is called from the mapping functions.
1305*4882a593Smuzhiyun * It invalidates a single PTE if the range to flush is within a single
1306*4882a593Smuzhiyun * page. Otherwise it flushes the whole TLB of the IOMMU.
1307*4882a593Smuzhiyun */
__domain_flush_pages(struct protection_domain * domain,u64 address,size_t size,int pde)1308*4882a593Smuzhiyun static void __domain_flush_pages(struct protection_domain *domain,
1309*4882a593Smuzhiyun u64 address, size_t size, int pde)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
1312*4882a593Smuzhiyun struct iommu_cmd cmd;
1313*4882a593Smuzhiyun int ret = 0, i;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
1318*4882a593Smuzhiyun if (!domain->dev_iommu[i])
1319*4882a593Smuzhiyun continue;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /*
1322*4882a593Smuzhiyun * Devices of this domain are behind this IOMMU
1323*4882a593Smuzhiyun * We need a TLB flush
1324*4882a593Smuzhiyun */
1325*4882a593Smuzhiyun ret |= iommu_queue_command(amd_iommus[i], &cmd);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun list_for_each_entry(dev_data, &domain->dev_list, list) {
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun if (!dev_data->ats.enabled)
1331*4882a593Smuzhiyun continue;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun ret |= device_flush_iotlb(dev_data, address, size);
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun WARN_ON(ret);
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun
domain_flush_pages(struct protection_domain * domain,u64 address,size_t size)1339*4882a593Smuzhiyun static void domain_flush_pages(struct protection_domain *domain,
1340*4882a593Smuzhiyun u64 address, size_t size)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun __domain_flush_pages(domain, address, size, 0);
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun /* Flush the whole IO/TLB for a given protection domain - including PDE */
domain_flush_tlb_pde(struct protection_domain * domain)1346*4882a593Smuzhiyun static void domain_flush_tlb_pde(struct protection_domain *domain)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun
domain_flush_complete(struct protection_domain * domain)1351*4882a593Smuzhiyun static void domain_flush_complete(struct protection_domain *domain)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun int i;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
1356*4882a593Smuzhiyun if (domain && !domain->dev_iommu[i])
1357*4882a593Smuzhiyun continue;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun /*
1360*4882a593Smuzhiyun * Devices of this domain are behind this IOMMU
1361*4882a593Smuzhiyun * We need to wait for completion of all commands.
1362*4882a593Smuzhiyun */
1363*4882a593Smuzhiyun iommu_completion_wait(amd_iommus[i]);
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun /* Flush the not present cache if it exists */
domain_flush_np_cache(struct protection_domain * domain,dma_addr_t iova,size_t size)1368*4882a593Smuzhiyun static void domain_flush_np_cache(struct protection_domain *domain,
1369*4882a593Smuzhiyun dma_addr_t iova, size_t size)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun if (unlikely(amd_iommu_np_cache)) {
1372*4882a593Smuzhiyun unsigned long flags;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun spin_lock_irqsave(&domain->lock, flags);
1375*4882a593Smuzhiyun domain_flush_pages(domain, iova, size);
1376*4882a593Smuzhiyun domain_flush_complete(domain);
1377*4882a593Smuzhiyun spin_unlock_irqrestore(&domain->lock, flags);
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun /*
1383*4882a593Smuzhiyun * This function flushes the DTEs for all devices in domain
1384*4882a593Smuzhiyun */
domain_flush_devices(struct protection_domain * domain)1385*4882a593Smuzhiyun static void domain_flush_devices(struct protection_domain *domain)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun list_for_each_entry(dev_data, &domain->dev_list, list)
1390*4882a593Smuzhiyun device_flush_dte(dev_data);
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun /****************************************************************************
1394*4882a593Smuzhiyun *
1395*4882a593Smuzhiyun * The functions below are used the create the page table mappings for
1396*4882a593Smuzhiyun * unity mapped regions.
1397*4882a593Smuzhiyun *
1398*4882a593Smuzhiyun ****************************************************************************/
1399*4882a593Smuzhiyun
free_page_list(struct page * freelist)1400*4882a593Smuzhiyun static void free_page_list(struct page *freelist)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun while (freelist != NULL) {
1403*4882a593Smuzhiyun unsigned long p = (unsigned long)page_address(freelist);
1404*4882a593Smuzhiyun freelist = freelist->freelist;
1405*4882a593Smuzhiyun free_page(p);
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
free_pt_page(unsigned long pt,struct page * freelist)1409*4882a593Smuzhiyun static struct page *free_pt_page(unsigned long pt, struct page *freelist)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun struct page *p = virt_to_page((void *)pt);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun p->freelist = freelist;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun return p;
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun #define DEFINE_FREE_PT_FN(LVL, FN) \
1419*4882a593Smuzhiyun static struct page *free_pt_##LVL (unsigned long __pt, struct page *freelist) \
1420*4882a593Smuzhiyun { \
1421*4882a593Smuzhiyun unsigned long p; \
1422*4882a593Smuzhiyun u64 *pt; \
1423*4882a593Smuzhiyun int i; \
1424*4882a593Smuzhiyun \
1425*4882a593Smuzhiyun pt = (u64 *)__pt; \
1426*4882a593Smuzhiyun \
1427*4882a593Smuzhiyun for (i = 0; i < 512; ++i) { \
1428*4882a593Smuzhiyun /* PTE present? */ \
1429*4882a593Smuzhiyun if (!IOMMU_PTE_PRESENT(pt[i])) \
1430*4882a593Smuzhiyun continue; \
1431*4882a593Smuzhiyun \
1432*4882a593Smuzhiyun /* Large PTE? */ \
1433*4882a593Smuzhiyun if (PM_PTE_LEVEL(pt[i]) == 0 || \
1434*4882a593Smuzhiyun PM_PTE_LEVEL(pt[i]) == 7) \
1435*4882a593Smuzhiyun continue; \
1436*4882a593Smuzhiyun \
1437*4882a593Smuzhiyun p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1438*4882a593Smuzhiyun freelist = FN(p, freelist); \
1439*4882a593Smuzhiyun } \
1440*4882a593Smuzhiyun \
1441*4882a593Smuzhiyun return free_pt_page((unsigned long)pt, freelist); \
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
DEFINE_FREE_PT_FN(l2,free_pt_page)1444*4882a593Smuzhiyun DEFINE_FREE_PT_FN(l2, free_pt_page)
1445*4882a593Smuzhiyun DEFINE_FREE_PT_FN(l3, free_pt_l2)
1446*4882a593Smuzhiyun DEFINE_FREE_PT_FN(l4, free_pt_l3)
1447*4882a593Smuzhiyun DEFINE_FREE_PT_FN(l5, free_pt_l4)
1448*4882a593Smuzhiyun DEFINE_FREE_PT_FN(l6, free_pt_l5)
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun static struct page *free_sub_pt(unsigned long root, int mode,
1451*4882a593Smuzhiyun struct page *freelist)
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun switch (mode) {
1454*4882a593Smuzhiyun case PAGE_MODE_NONE:
1455*4882a593Smuzhiyun case PAGE_MODE_7_LEVEL:
1456*4882a593Smuzhiyun break;
1457*4882a593Smuzhiyun case PAGE_MODE_1_LEVEL:
1458*4882a593Smuzhiyun freelist = free_pt_page(root, freelist);
1459*4882a593Smuzhiyun break;
1460*4882a593Smuzhiyun case PAGE_MODE_2_LEVEL:
1461*4882a593Smuzhiyun freelist = free_pt_l2(root, freelist);
1462*4882a593Smuzhiyun break;
1463*4882a593Smuzhiyun case PAGE_MODE_3_LEVEL:
1464*4882a593Smuzhiyun freelist = free_pt_l3(root, freelist);
1465*4882a593Smuzhiyun break;
1466*4882a593Smuzhiyun case PAGE_MODE_4_LEVEL:
1467*4882a593Smuzhiyun freelist = free_pt_l4(root, freelist);
1468*4882a593Smuzhiyun break;
1469*4882a593Smuzhiyun case PAGE_MODE_5_LEVEL:
1470*4882a593Smuzhiyun freelist = free_pt_l5(root, freelist);
1471*4882a593Smuzhiyun break;
1472*4882a593Smuzhiyun case PAGE_MODE_6_LEVEL:
1473*4882a593Smuzhiyun freelist = free_pt_l6(root, freelist);
1474*4882a593Smuzhiyun break;
1475*4882a593Smuzhiyun default:
1476*4882a593Smuzhiyun BUG();
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun return freelist;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
free_pagetable(struct domain_pgtable * pgtable)1482*4882a593Smuzhiyun static void free_pagetable(struct domain_pgtable *pgtable)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun struct page *freelist = NULL;
1485*4882a593Smuzhiyun unsigned long root;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun if (pgtable->mode == PAGE_MODE_NONE)
1488*4882a593Smuzhiyun return;
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun BUG_ON(pgtable->mode < PAGE_MODE_NONE ||
1491*4882a593Smuzhiyun pgtable->mode > PAGE_MODE_6_LEVEL);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun root = (unsigned long)pgtable->root;
1494*4882a593Smuzhiyun freelist = free_sub_pt(root, pgtable->mode, freelist);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun free_page_list(freelist);
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun /*
1500*4882a593Smuzhiyun * This function is used to add another level to an IO page table. Adding
1501*4882a593Smuzhiyun * another level increases the size of the address space by 9 bits to a size up
1502*4882a593Smuzhiyun * to 64 bits.
1503*4882a593Smuzhiyun */
increase_address_space(struct protection_domain * domain,unsigned long address,gfp_t gfp)1504*4882a593Smuzhiyun static bool increase_address_space(struct protection_domain *domain,
1505*4882a593Smuzhiyun unsigned long address,
1506*4882a593Smuzhiyun gfp_t gfp)
1507*4882a593Smuzhiyun {
1508*4882a593Smuzhiyun struct domain_pgtable pgtable;
1509*4882a593Smuzhiyun unsigned long flags;
1510*4882a593Smuzhiyun bool ret = true;
1511*4882a593Smuzhiyun u64 *pte;
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun pte = (void *)get_zeroed_page(gfp);
1514*4882a593Smuzhiyun if (!pte)
1515*4882a593Smuzhiyun return false;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun spin_lock_irqsave(&domain->lock, flags);
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun if (address <= PM_LEVEL_SIZE(pgtable.mode))
1522*4882a593Smuzhiyun goto out;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun ret = false;
1525*4882a593Smuzhiyun if (WARN_ON_ONCE(pgtable.mode == PAGE_MODE_6_LEVEL))
1526*4882a593Smuzhiyun goto out;
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun *pte = PM_LEVEL_PDE(pgtable.mode, iommu_virt_to_phys(pgtable.root));
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun pgtable.root = pte;
1531*4882a593Smuzhiyun pgtable.mode += 1;
1532*4882a593Smuzhiyun update_and_flush_device_table(domain, &pgtable);
1533*4882a593Smuzhiyun domain_flush_complete(domain);
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun /*
1536*4882a593Smuzhiyun * Device Table needs to be updated and flushed before the new root can
1537*4882a593Smuzhiyun * be published.
1538*4882a593Smuzhiyun */
1539*4882a593Smuzhiyun amd_iommu_domain_set_pgtable(domain, pte, pgtable.mode);
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun pte = NULL;
1542*4882a593Smuzhiyun ret = true;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun out:
1545*4882a593Smuzhiyun spin_unlock_irqrestore(&domain->lock, flags);
1546*4882a593Smuzhiyun free_page((unsigned long)pte);
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun return ret;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
alloc_pte(struct protection_domain * domain,unsigned long address,unsigned long page_size,u64 ** pte_page,gfp_t gfp,bool * updated)1551*4882a593Smuzhiyun static u64 *alloc_pte(struct protection_domain *domain,
1552*4882a593Smuzhiyun unsigned long address,
1553*4882a593Smuzhiyun unsigned long page_size,
1554*4882a593Smuzhiyun u64 **pte_page,
1555*4882a593Smuzhiyun gfp_t gfp,
1556*4882a593Smuzhiyun bool *updated)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun struct domain_pgtable pgtable;
1559*4882a593Smuzhiyun int level, end_lvl;
1560*4882a593Smuzhiyun u64 *pte, *page;
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun BUG_ON(!is_power_of_2(page_size));
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun while (address > PM_LEVEL_SIZE(pgtable.mode)) {
1567*4882a593Smuzhiyun /*
1568*4882a593Smuzhiyun * Return an error if there is no memory to update the
1569*4882a593Smuzhiyun * page-table.
1570*4882a593Smuzhiyun */
1571*4882a593Smuzhiyun if (!increase_address_space(domain, address, gfp))
1572*4882a593Smuzhiyun return NULL;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun /* Read new values to check if update was successful */
1575*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun level = pgtable.mode - 1;
1580*4882a593Smuzhiyun pte = &pgtable.root[PM_LEVEL_INDEX(level, address)];
1581*4882a593Smuzhiyun address = PAGE_SIZE_ALIGN(address, page_size);
1582*4882a593Smuzhiyun end_lvl = PAGE_SIZE_LEVEL(page_size);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun while (level > end_lvl) {
1585*4882a593Smuzhiyun u64 __pte, __npte;
1586*4882a593Smuzhiyun int pte_level;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun __pte = *pte;
1589*4882a593Smuzhiyun pte_level = PM_PTE_LEVEL(__pte);
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun /*
1592*4882a593Smuzhiyun * If we replace a series of large PTEs, we need
1593*4882a593Smuzhiyun * to tear down all of them.
1594*4882a593Smuzhiyun */
1595*4882a593Smuzhiyun if (IOMMU_PTE_PRESENT(__pte) &&
1596*4882a593Smuzhiyun pte_level == PAGE_MODE_7_LEVEL) {
1597*4882a593Smuzhiyun unsigned long count, i;
1598*4882a593Smuzhiyun u64 *lpte;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun lpte = first_pte_l7(pte, NULL, &count);
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun /*
1603*4882a593Smuzhiyun * Unmap the replicated PTEs that still match the
1604*4882a593Smuzhiyun * original large mapping
1605*4882a593Smuzhiyun */
1606*4882a593Smuzhiyun for (i = 0; i < count; ++i)
1607*4882a593Smuzhiyun cmpxchg64(&lpte[i], __pte, 0ULL);
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun *updated = true;
1610*4882a593Smuzhiyun continue;
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun if (!IOMMU_PTE_PRESENT(__pte) ||
1614*4882a593Smuzhiyun pte_level == PAGE_MODE_NONE) {
1615*4882a593Smuzhiyun page = (u64 *)get_zeroed_page(gfp);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun if (!page)
1618*4882a593Smuzhiyun return NULL;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun __npte = PM_LEVEL_PDE(level, iommu_virt_to_phys(page));
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun /* pte could have been changed somewhere. */
1623*4882a593Smuzhiyun if (cmpxchg64(pte, __pte, __npte) != __pte)
1624*4882a593Smuzhiyun free_page((unsigned long)page);
1625*4882a593Smuzhiyun else if (IOMMU_PTE_PRESENT(__pte))
1626*4882a593Smuzhiyun *updated = true;
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun continue;
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun /* No level skipping support yet */
1632*4882a593Smuzhiyun if (pte_level != level)
1633*4882a593Smuzhiyun return NULL;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun level -= 1;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun pte = IOMMU_PTE_PAGE(__pte);
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun if (pte_page && level == end_lvl)
1640*4882a593Smuzhiyun *pte_page = pte;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun pte = &pte[PM_LEVEL_INDEX(level, address)];
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun return pte;
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun /*
1649*4882a593Smuzhiyun * This function checks if there is a PTE for a given dma address. If
1650*4882a593Smuzhiyun * there is one, it returns the pointer to it.
1651*4882a593Smuzhiyun */
fetch_pte(struct protection_domain * domain,unsigned long address,unsigned long * page_size)1652*4882a593Smuzhiyun static u64 *fetch_pte(struct protection_domain *domain,
1653*4882a593Smuzhiyun unsigned long address,
1654*4882a593Smuzhiyun unsigned long *page_size)
1655*4882a593Smuzhiyun {
1656*4882a593Smuzhiyun struct domain_pgtable pgtable;
1657*4882a593Smuzhiyun int level;
1658*4882a593Smuzhiyun u64 *pte;
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun *page_size = 0;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun if (address > PM_LEVEL_SIZE(pgtable.mode))
1665*4882a593Smuzhiyun return NULL;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun level = pgtable.mode - 1;
1668*4882a593Smuzhiyun pte = &pgtable.root[PM_LEVEL_INDEX(level, address)];
1669*4882a593Smuzhiyun *page_size = PTE_LEVEL_PAGE_SIZE(level);
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun while (level > 0) {
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun /* Not Present */
1674*4882a593Smuzhiyun if (!IOMMU_PTE_PRESENT(*pte))
1675*4882a593Smuzhiyun return NULL;
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun /* Large PTE */
1678*4882a593Smuzhiyun if (PM_PTE_LEVEL(*pte) == 7 ||
1679*4882a593Smuzhiyun PM_PTE_LEVEL(*pte) == 0)
1680*4882a593Smuzhiyun break;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun /* No level skipping support yet */
1683*4882a593Smuzhiyun if (PM_PTE_LEVEL(*pte) != level)
1684*4882a593Smuzhiyun return NULL;
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun level -= 1;
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun /* Walk to the next level */
1689*4882a593Smuzhiyun pte = IOMMU_PTE_PAGE(*pte);
1690*4882a593Smuzhiyun pte = &pte[PM_LEVEL_INDEX(level, address)];
1691*4882a593Smuzhiyun *page_size = PTE_LEVEL_PAGE_SIZE(level);
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun /*
1695*4882a593Smuzhiyun * If we have a series of large PTEs, make
1696*4882a593Smuzhiyun * sure to return a pointer to the first one.
1697*4882a593Smuzhiyun */
1698*4882a593Smuzhiyun if (PM_PTE_LEVEL(*pte) == PAGE_MODE_7_LEVEL)
1699*4882a593Smuzhiyun pte = first_pte_l7(pte, page_size, NULL);
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun return pte;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
free_clear_pte(u64 * pte,u64 pteval,struct page * freelist)1704*4882a593Smuzhiyun static struct page *free_clear_pte(u64 *pte, u64 pteval, struct page *freelist)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun unsigned long pt;
1707*4882a593Smuzhiyun int mode;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun while (cmpxchg64(pte, pteval, 0) != pteval) {
1710*4882a593Smuzhiyun pr_warn("AMD-Vi: IOMMU pte changed since we read it\n");
1711*4882a593Smuzhiyun pteval = *pte;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun if (!IOMMU_PTE_PRESENT(pteval))
1715*4882a593Smuzhiyun return freelist;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun pt = (unsigned long)IOMMU_PTE_PAGE(pteval);
1718*4882a593Smuzhiyun mode = IOMMU_PTE_MODE(pteval);
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun return free_sub_pt(pt, mode, freelist);
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun /*
1724*4882a593Smuzhiyun * Generic mapping functions. It maps a physical address into a DMA
1725*4882a593Smuzhiyun * address space. It allocates the page table pages if necessary.
1726*4882a593Smuzhiyun * In the future it can be extended to a generic mapping function
1727*4882a593Smuzhiyun * supporting all features of AMD IOMMU page tables like level skipping
1728*4882a593Smuzhiyun * and full 64 bit address spaces.
1729*4882a593Smuzhiyun */
iommu_map_page(struct protection_domain * dom,unsigned long bus_addr,unsigned long phys_addr,unsigned long page_size,int prot,gfp_t gfp)1730*4882a593Smuzhiyun static int iommu_map_page(struct protection_domain *dom,
1731*4882a593Smuzhiyun unsigned long bus_addr,
1732*4882a593Smuzhiyun unsigned long phys_addr,
1733*4882a593Smuzhiyun unsigned long page_size,
1734*4882a593Smuzhiyun int prot,
1735*4882a593Smuzhiyun gfp_t gfp)
1736*4882a593Smuzhiyun {
1737*4882a593Smuzhiyun struct page *freelist = NULL;
1738*4882a593Smuzhiyun bool updated = false;
1739*4882a593Smuzhiyun u64 __pte, *pte;
1740*4882a593Smuzhiyun int ret, i, count;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1743*4882a593Smuzhiyun BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun ret = -EINVAL;
1746*4882a593Smuzhiyun if (!(prot & IOMMU_PROT_MASK))
1747*4882a593Smuzhiyun goto out;
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun count = PAGE_SIZE_PTE_COUNT(page_size);
1750*4882a593Smuzhiyun pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp, &updated);
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun ret = -ENOMEM;
1753*4882a593Smuzhiyun if (!pte)
1754*4882a593Smuzhiyun goto out;
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun for (i = 0; i < count; ++i)
1757*4882a593Smuzhiyun freelist = free_clear_pte(&pte[i], pte[i], freelist);
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun if (freelist != NULL)
1760*4882a593Smuzhiyun updated = true;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun if (count > 1) {
1763*4882a593Smuzhiyun __pte = PAGE_SIZE_PTE(__sme_set(phys_addr), page_size);
1764*4882a593Smuzhiyun __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_PR | IOMMU_PTE_FC;
1765*4882a593Smuzhiyun } else
1766*4882a593Smuzhiyun __pte = __sme_set(phys_addr) | IOMMU_PTE_PR | IOMMU_PTE_FC;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun if (prot & IOMMU_PROT_IR)
1769*4882a593Smuzhiyun __pte |= IOMMU_PTE_IR;
1770*4882a593Smuzhiyun if (prot & IOMMU_PROT_IW)
1771*4882a593Smuzhiyun __pte |= IOMMU_PTE_IW;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun for (i = 0; i < count; ++i)
1774*4882a593Smuzhiyun pte[i] = __pte;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun ret = 0;
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun out:
1779*4882a593Smuzhiyun if (updated) {
1780*4882a593Smuzhiyun unsigned long flags;
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun spin_lock_irqsave(&dom->lock, flags);
1783*4882a593Smuzhiyun /*
1784*4882a593Smuzhiyun * Flush domain TLB(s) and wait for completion. Any Device-Table
1785*4882a593Smuzhiyun * Updates and flushing already happened in
1786*4882a593Smuzhiyun * increase_address_space().
1787*4882a593Smuzhiyun */
1788*4882a593Smuzhiyun domain_flush_tlb_pde(dom);
1789*4882a593Smuzhiyun domain_flush_complete(dom);
1790*4882a593Smuzhiyun spin_unlock_irqrestore(&dom->lock, flags);
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun /* Everything flushed out, free pages now */
1794*4882a593Smuzhiyun free_page_list(freelist);
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun return ret;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun
iommu_unmap_page(struct protection_domain * dom,unsigned long bus_addr,unsigned long page_size)1799*4882a593Smuzhiyun static unsigned long iommu_unmap_page(struct protection_domain *dom,
1800*4882a593Smuzhiyun unsigned long bus_addr,
1801*4882a593Smuzhiyun unsigned long page_size)
1802*4882a593Smuzhiyun {
1803*4882a593Smuzhiyun unsigned long long unmapped;
1804*4882a593Smuzhiyun unsigned long unmap_size;
1805*4882a593Smuzhiyun u64 *pte;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun BUG_ON(!is_power_of_2(page_size));
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun unmapped = 0;
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun while (unmapped < page_size) {
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun pte = fetch_pte(dom, bus_addr, &unmap_size);
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun if (pte) {
1816*4882a593Smuzhiyun int i, count;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun count = PAGE_SIZE_PTE_COUNT(unmap_size);
1819*4882a593Smuzhiyun for (i = 0; i < count; i++)
1820*4882a593Smuzhiyun pte[i] = 0ULL;
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1824*4882a593Smuzhiyun unmapped += unmap_size;
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun BUG_ON(unmapped && !is_power_of_2(unmapped));
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun return unmapped;
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun /****************************************************************************
1833*4882a593Smuzhiyun *
1834*4882a593Smuzhiyun * The next functions belong to the domain allocation. A domain is
1835*4882a593Smuzhiyun * allocated for every IOMMU as the default domain. If device isolation
1836*4882a593Smuzhiyun * is enabled, every device get its own domain. The most important thing
1837*4882a593Smuzhiyun * about domains is the page table mapping the DMA address space they
1838*4882a593Smuzhiyun * contain.
1839*4882a593Smuzhiyun *
1840*4882a593Smuzhiyun ****************************************************************************/
1841*4882a593Smuzhiyun
domain_id_alloc(void)1842*4882a593Smuzhiyun static u16 domain_id_alloc(void)
1843*4882a593Smuzhiyun {
1844*4882a593Smuzhiyun int id;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun spin_lock(&pd_bitmap_lock);
1847*4882a593Smuzhiyun id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1848*4882a593Smuzhiyun BUG_ON(id == 0);
1849*4882a593Smuzhiyun if (id > 0 && id < MAX_DOMAIN_ID)
1850*4882a593Smuzhiyun __set_bit(id, amd_iommu_pd_alloc_bitmap);
1851*4882a593Smuzhiyun else
1852*4882a593Smuzhiyun id = 0;
1853*4882a593Smuzhiyun spin_unlock(&pd_bitmap_lock);
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun return id;
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun
domain_id_free(int id)1858*4882a593Smuzhiyun static void domain_id_free(int id)
1859*4882a593Smuzhiyun {
1860*4882a593Smuzhiyun spin_lock(&pd_bitmap_lock);
1861*4882a593Smuzhiyun if (id > 0 && id < MAX_DOMAIN_ID)
1862*4882a593Smuzhiyun __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1863*4882a593Smuzhiyun spin_unlock(&pd_bitmap_lock);
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
free_gcr3_tbl_level1(u64 * tbl)1866*4882a593Smuzhiyun static void free_gcr3_tbl_level1(u64 *tbl)
1867*4882a593Smuzhiyun {
1868*4882a593Smuzhiyun u64 *ptr;
1869*4882a593Smuzhiyun int i;
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun for (i = 0; i < 512; ++i) {
1872*4882a593Smuzhiyun if (!(tbl[i] & GCR3_VALID))
1873*4882a593Smuzhiyun continue;
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun free_page((unsigned long)ptr);
1878*4882a593Smuzhiyun }
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun
free_gcr3_tbl_level2(u64 * tbl)1881*4882a593Smuzhiyun static void free_gcr3_tbl_level2(u64 *tbl)
1882*4882a593Smuzhiyun {
1883*4882a593Smuzhiyun u64 *ptr;
1884*4882a593Smuzhiyun int i;
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun for (i = 0; i < 512; ++i) {
1887*4882a593Smuzhiyun if (!(tbl[i] & GCR3_VALID))
1888*4882a593Smuzhiyun continue;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun ptr = iommu_phys_to_virt(tbl[i] & PAGE_MASK);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun free_gcr3_tbl_level1(ptr);
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun }
1895*4882a593Smuzhiyun
free_gcr3_table(struct protection_domain * domain)1896*4882a593Smuzhiyun static void free_gcr3_table(struct protection_domain *domain)
1897*4882a593Smuzhiyun {
1898*4882a593Smuzhiyun if (domain->glx == 2)
1899*4882a593Smuzhiyun free_gcr3_tbl_level2(domain->gcr3_tbl);
1900*4882a593Smuzhiyun else if (domain->glx == 1)
1901*4882a593Smuzhiyun free_gcr3_tbl_level1(domain->gcr3_tbl);
1902*4882a593Smuzhiyun else
1903*4882a593Smuzhiyun BUG_ON(domain->glx != 0);
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun free_page((unsigned long)domain->gcr3_tbl);
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun
set_dte_entry(u16 devid,struct protection_domain * domain,struct domain_pgtable * pgtable,bool ats,bool ppr)1908*4882a593Smuzhiyun static void set_dte_entry(u16 devid, struct protection_domain *domain,
1909*4882a593Smuzhiyun struct domain_pgtable *pgtable,
1910*4882a593Smuzhiyun bool ats, bool ppr)
1911*4882a593Smuzhiyun {
1912*4882a593Smuzhiyun u64 pte_root = 0;
1913*4882a593Smuzhiyun u64 flags = 0;
1914*4882a593Smuzhiyun u32 old_domid;
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun if (pgtable->mode != PAGE_MODE_NONE)
1917*4882a593Smuzhiyun pte_root = iommu_virt_to_phys(pgtable->root);
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun pte_root |= (pgtable->mode & DEV_ENTRY_MODE_MASK)
1920*4882a593Smuzhiyun << DEV_ENTRY_MODE_SHIFT;
1921*4882a593Smuzhiyun pte_root |= DTE_FLAG_IR | DTE_FLAG_IW | DTE_FLAG_V | DTE_FLAG_TV;
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun flags = amd_iommu_dev_table[devid].data[1];
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun if (ats)
1926*4882a593Smuzhiyun flags |= DTE_FLAG_IOTLB;
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun if (ppr) {
1929*4882a593Smuzhiyun struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun if (iommu_feature(iommu, FEATURE_EPHSUP))
1932*4882a593Smuzhiyun pte_root |= 1ULL << DEV_ENTRY_PPR;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun if (domain->flags & PD_IOMMUV2_MASK) {
1936*4882a593Smuzhiyun u64 gcr3 = iommu_virt_to_phys(domain->gcr3_tbl);
1937*4882a593Smuzhiyun u64 glx = domain->glx;
1938*4882a593Smuzhiyun u64 tmp;
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun pte_root |= DTE_FLAG_GV;
1941*4882a593Smuzhiyun pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun /* First mask out possible old values for GCR3 table */
1944*4882a593Smuzhiyun tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1945*4882a593Smuzhiyun flags &= ~tmp;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1948*4882a593Smuzhiyun flags &= ~tmp;
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun /* Encode GCR3 table into DTE */
1951*4882a593Smuzhiyun tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1952*4882a593Smuzhiyun pte_root |= tmp;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1955*4882a593Smuzhiyun flags |= tmp;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1958*4882a593Smuzhiyun flags |= tmp;
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun flags &= ~DEV_DOMID_MASK;
1962*4882a593Smuzhiyun flags |= domain->id;
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun old_domid = amd_iommu_dev_table[devid].data[1] & DEV_DOMID_MASK;
1965*4882a593Smuzhiyun amd_iommu_dev_table[devid].data[1] = flags;
1966*4882a593Smuzhiyun amd_iommu_dev_table[devid].data[0] = pte_root;
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun /*
1969*4882a593Smuzhiyun * A kdump kernel might be replacing a domain ID that was copied from
1970*4882a593Smuzhiyun * the previous kernel--if so, it needs to flush the translation cache
1971*4882a593Smuzhiyun * entries for the old domain ID that is being overwritten
1972*4882a593Smuzhiyun */
1973*4882a593Smuzhiyun if (old_domid) {
1974*4882a593Smuzhiyun struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun amd_iommu_flush_tlb_domid(iommu, old_domid);
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun
clear_dte_entry(u16 devid)1980*4882a593Smuzhiyun static void clear_dte_entry(u16 devid)
1981*4882a593Smuzhiyun {
1982*4882a593Smuzhiyun /* remove entry from the device table seen by the hardware */
1983*4882a593Smuzhiyun amd_iommu_dev_table[devid].data[0] = DTE_FLAG_V | DTE_FLAG_TV;
1984*4882a593Smuzhiyun amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun amd_iommu_apply_erratum_63(devid);
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun
do_attach(struct iommu_dev_data * dev_data,struct protection_domain * domain)1989*4882a593Smuzhiyun static void do_attach(struct iommu_dev_data *dev_data,
1990*4882a593Smuzhiyun struct protection_domain *domain)
1991*4882a593Smuzhiyun {
1992*4882a593Smuzhiyun struct domain_pgtable pgtable;
1993*4882a593Smuzhiyun struct amd_iommu *iommu;
1994*4882a593Smuzhiyun bool ats;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[dev_data->devid];
1997*4882a593Smuzhiyun ats = dev_data->ats.enabled;
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun /* Update data structures */
2000*4882a593Smuzhiyun dev_data->domain = domain;
2001*4882a593Smuzhiyun list_add(&dev_data->list, &domain->dev_list);
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun /* Do reference counting */
2004*4882a593Smuzhiyun domain->dev_iommu[iommu->index] += 1;
2005*4882a593Smuzhiyun domain->dev_cnt += 1;
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun /* Update device table */
2008*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
2009*4882a593Smuzhiyun set_dte_entry(dev_data->devid, domain, &pgtable,
2010*4882a593Smuzhiyun ats, dev_data->iommu_v2);
2011*4882a593Smuzhiyun clone_aliases(dev_data->pdev);
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun device_flush_dte(dev_data);
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
do_detach(struct iommu_dev_data * dev_data)2016*4882a593Smuzhiyun static void do_detach(struct iommu_dev_data *dev_data)
2017*4882a593Smuzhiyun {
2018*4882a593Smuzhiyun struct protection_domain *domain = dev_data->domain;
2019*4882a593Smuzhiyun struct amd_iommu *iommu;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[dev_data->devid];
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun /* Update data structures */
2024*4882a593Smuzhiyun dev_data->domain = NULL;
2025*4882a593Smuzhiyun list_del(&dev_data->list);
2026*4882a593Smuzhiyun clear_dte_entry(dev_data->devid);
2027*4882a593Smuzhiyun clone_aliases(dev_data->pdev);
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun /* Flush the DTE entry */
2030*4882a593Smuzhiyun device_flush_dte(dev_data);
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun /* Flush IOTLB */
2033*4882a593Smuzhiyun domain_flush_tlb_pde(domain);
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun /* Wait for the flushes to finish */
2036*4882a593Smuzhiyun domain_flush_complete(domain);
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun /* decrease reference counters - needs to happen after the flushes */
2039*4882a593Smuzhiyun domain->dev_iommu[iommu->index] -= 1;
2040*4882a593Smuzhiyun domain->dev_cnt -= 1;
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun
pdev_iommuv2_disable(struct pci_dev * pdev)2043*4882a593Smuzhiyun static void pdev_iommuv2_disable(struct pci_dev *pdev)
2044*4882a593Smuzhiyun {
2045*4882a593Smuzhiyun pci_disable_ats(pdev);
2046*4882a593Smuzhiyun pci_disable_pri(pdev);
2047*4882a593Smuzhiyun pci_disable_pasid(pdev);
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun /* FIXME: Change generic reset-function to do the same */
pri_reset_while_enabled(struct pci_dev * pdev)2051*4882a593Smuzhiyun static int pri_reset_while_enabled(struct pci_dev *pdev)
2052*4882a593Smuzhiyun {
2053*4882a593Smuzhiyun u16 control;
2054*4882a593Smuzhiyun int pos;
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
2057*4882a593Smuzhiyun if (!pos)
2058*4882a593Smuzhiyun return -EINVAL;
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2061*4882a593Smuzhiyun control |= PCI_PRI_CTRL_RESET;
2062*4882a593Smuzhiyun pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun return 0;
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun
pdev_iommuv2_enable(struct pci_dev * pdev)2067*4882a593Smuzhiyun static int pdev_iommuv2_enable(struct pci_dev *pdev)
2068*4882a593Smuzhiyun {
2069*4882a593Smuzhiyun bool reset_enable;
2070*4882a593Smuzhiyun int reqs, ret;
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun /* FIXME: Hardcode number of outstanding requests for now */
2073*4882a593Smuzhiyun reqs = 32;
2074*4882a593Smuzhiyun if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2075*4882a593Smuzhiyun reqs = 1;
2076*4882a593Smuzhiyun reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
2077*4882a593Smuzhiyun
2078*4882a593Smuzhiyun /* Only allow access to user-accessible pages */
2079*4882a593Smuzhiyun ret = pci_enable_pasid(pdev, 0);
2080*4882a593Smuzhiyun if (ret)
2081*4882a593Smuzhiyun goto out_err;
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun /* First reset the PRI state of the device */
2084*4882a593Smuzhiyun ret = pci_reset_pri(pdev);
2085*4882a593Smuzhiyun if (ret)
2086*4882a593Smuzhiyun goto out_err;
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun /* Enable PRI */
2089*4882a593Smuzhiyun ret = pci_enable_pri(pdev, reqs);
2090*4882a593Smuzhiyun if (ret)
2091*4882a593Smuzhiyun goto out_err;
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun if (reset_enable) {
2094*4882a593Smuzhiyun ret = pri_reset_while_enabled(pdev);
2095*4882a593Smuzhiyun if (ret)
2096*4882a593Smuzhiyun goto out_err;
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun ret = pci_enable_ats(pdev, PAGE_SHIFT);
2100*4882a593Smuzhiyun if (ret)
2101*4882a593Smuzhiyun goto out_err;
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun return 0;
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun out_err:
2106*4882a593Smuzhiyun pci_disable_pri(pdev);
2107*4882a593Smuzhiyun pci_disable_pasid(pdev);
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun return ret;
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun /*
2113*4882a593Smuzhiyun * If a device is not yet associated with a domain, this function makes the
2114*4882a593Smuzhiyun * device visible in the domain
2115*4882a593Smuzhiyun */
attach_device(struct device * dev,struct protection_domain * domain)2116*4882a593Smuzhiyun static int attach_device(struct device *dev,
2117*4882a593Smuzhiyun struct protection_domain *domain)
2118*4882a593Smuzhiyun {
2119*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
2120*4882a593Smuzhiyun struct pci_dev *pdev;
2121*4882a593Smuzhiyun unsigned long flags;
2122*4882a593Smuzhiyun int ret;
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun spin_lock_irqsave(&domain->lock, flags);
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(dev);
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun spin_lock(&dev_data->lock);
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun ret = -EBUSY;
2131*4882a593Smuzhiyun if (dev_data->domain != NULL)
2132*4882a593Smuzhiyun goto out;
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun if (!dev_is_pci(dev))
2135*4882a593Smuzhiyun goto skip_ats_check;
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun pdev = to_pci_dev(dev);
2138*4882a593Smuzhiyun if (domain->flags & PD_IOMMUV2_MASK) {
2139*4882a593Smuzhiyun struct iommu_domain *def_domain = iommu_get_dma_domain(dev);
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun ret = -EINVAL;
2142*4882a593Smuzhiyun if (def_domain->type != IOMMU_DOMAIN_IDENTITY)
2143*4882a593Smuzhiyun goto out;
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun if (dev_data->iommu_v2) {
2146*4882a593Smuzhiyun if (pdev_iommuv2_enable(pdev) != 0)
2147*4882a593Smuzhiyun goto out;
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun dev_data->ats.enabled = true;
2150*4882a593Smuzhiyun dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2151*4882a593Smuzhiyun dev_data->pri_tlp = pci_prg_resp_pasid_required(pdev);
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun } else if (amd_iommu_iotlb_sup &&
2154*4882a593Smuzhiyun pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
2155*4882a593Smuzhiyun dev_data->ats.enabled = true;
2156*4882a593Smuzhiyun dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2157*4882a593Smuzhiyun }
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun skip_ats_check:
2160*4882a593Smuzhiyun ret = 0;
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun do_attach(dev_data, domain);
2163*4882a593Smuzhiyun
2164*4882a593Smuzhiyun /*
2165*4882a593Smuzhiyun * We might boot into a crash-kernel here. The crashed kernel
2166*4882a593Smuzhiyun * left the caches in the IOMMU dirty. So we have to flush
2167*4882a593Smuzhiyun * here to evict all dirty stuff.
2168*4882a593Smuzhiyun */
2169*4882a593Smuzhiyun domain_flush_tlb_pde(domain);
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun domain_flush_complete(domain);
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun out:
2174*4882a593Smuzhiyun spin_unlock(&dev_data->lock);
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun spin_unlock_irqrestore(&domain->lock, flags);
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun return ret;
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun /*
2182*4882a593Smuzhiyun * Removes a device from a protection domain (with devtable_lock held)
2183*4882a593Smuzhiyun */
detach_device(struct device * dev)2184*4882a593Smuzhiyun static void detach_device(struct device *dev)
2185*4882a593Smuzhiyun {
2186*4882a593Smuzhiyun struct protection_domain *domain;
2187*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
2188*4882a593Smuzhiyun unsigned long flags;
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(dev);
2191*4882a593Smuzhiyun domain = dev_data->domain;
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun spin_lock_irqsave(&domain->lock, flags);
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun spin_lock(&dev_data->lock);
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun /*
2198*4882a593Smuzhiyun * First check if the device is still attached. It might already
2199*4882a593Smuzhiyun * be detached from its domain because the generic
2200*4882a593Smuzhiyun * iommu_detach_group code detached it and we try again here in
2201*4882a593Smuzhiyun * our alias handling.
2202*4882a593Smuzhiyun */
2203*4882a593Smuzhiyun if (WARN_ON(!dev_data->domain))
2204*4882a593Smuzhiyun goto out;
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun do_detach(dev_data);
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun if (!dev_is_pci(dev))
2209*4882a593Smuzhiyun goto out;
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
2212*4882a593Smuzhiyun pdev_iommuv2_disable(to_pci_dev(dev));
2213*4882a593Smuzhiyun else if (dev_data->ats.enabled)
2214*4882a593Smuzhiyun pci_disable_ats(to_pci_dev(dev));
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun dev_data->ats.enabled = false;
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun out:
2219*4882a593Smuzhiyun spin_unlock(&dev_data->lock);
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun spin_unlock_irqrestore(&domain->lock, flags);
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun
amd_iommu_probe_device(struct device * dev)2224*4882a593Smuzhiyun static struct iommu_device *amd_iommu_probe_device(struct device *dev)
2225*4882a593Smuzhiyun {
2226*4882a593Smuzhiyun struct iommu_device *iommu_dev;
2227*4882a593Smuzhiyun struct amd_iommu *iommu;
2228*4882a593Smuzhiyun int ret, devid;
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun if (!check_device(dev))
2231*4882a593Smuzhiyun return ERR_PTR(-ENODEV);
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun devid = get_device_id(dev);
2234*4882a593Smuzhiyun if (devid < 0)
2235*4882a593Smuzhiyun return ERR_PTR(devid);
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[devid];
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun if (dev_iommu_priv_get(dev))
2240*4882a593Smuzhiyun return &iommu->iommu;
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun ret = iommu_init_device(dev);
2243*4882a593Smuzhiyun if (ret) {
2244*4882a593Smuzhiyun if (ret != -ENOTSUPP)
2245*4882a593Smuzhiyun dev_err(dev, "Failed to initialize - trying to proceed anyway\n");
2246*4882a593Smuzhiyun iommu_dev = ERR_PTR(ret);
2247*4882a593Smuzhiyun iommu_ignore_device(dev);
2248*4882a593Smuzhiyun } else {
2249*4882a593Smuzhiyun amd_iommu_set_pci_msi_domain(dev, iommu);
2250*4882a593Smuzhiyun iommu_dev = &iommu->iommu;
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun iommu_completion_wait(iommu);
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun return iommu_dev;
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun
amd_iommu_probe_finalize(struct device * dev)2258*4882a593Smuzhiyun static void amd_iommu_probe_finalize(struct device *dev)
2259*4882a593Smuzhiyun {
2260*4882a593Smuzhiyun struct iommu_domain *domain;
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun /* Domains are initialized for this device - have a look what we ended up with */
2263*4882a593Smuzhiyun domain = iommu_get_domain_for_dev(dev);
2264*4882a593Smuzhiyun if (domain->type == IOMMU_DOMAIN_DMA)
2265*4882a593Smuzhiyun iommu_setup_dma_ops(dev, IOVA_START_PFN << PAGE_SHIFT, 0);
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun
amd_iommu_release_device(struct device * dev)2268*4882a593Smuzhiyun static void amd_iommu_release_device(struct device *dev)
2269*4882a593Smuzhiyun {
2270*4882a593Smuzhiyun int devid = get_device_id(dev);
2271*4882a593Smuzhiyun struct amd_iommu *iommu;
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun if (!check_device(dev))
2274*4882a593Smuzhiyun return;
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[devid];
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun amd_iommu_uninit_device(dev);
2279*4882a593Smuzhiyun iommu_completion_wait(iommu);
2280*4882a593Smuzhiyun }
2281*4882a593Smuzhiyun
amd_iommu_device_group(struct device * dev)2282*4882a593Smuzhiyun static struct iommu_group *amd_iommu_device_group(struct device *dev)
2283*4882a593Smuzhiyun {
2284*4882a593Smuzhiyun if (dev_is_pci(dev))
2285*4882a593Smuzhiyun return pci_device_group(dev);
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun return acpihid_device_group(dev);
2288*4882a593Smuzhiyun }
2289*4882a593Smuzhiyun
amd_iommu_domain_get_attr(struct iommu_domain * domain,enum iommu_attr attr,void * data)2290*4882a593Smuzhiyun static int amd_iommu_domain_get_attr(struct iommu_domain *domain,
2291*4882a593Smuzhiyun enum iommu_attr attr, void *data)
2292*4882a593Smuzhiyun {
2293*4882a593Smuzhiyun switch (domain->type) {
2294*4882a593Smuzhiyun case IOMMU_DOMAIN_UNMANAGED:
2295*4882a593Smuzhiyun return -ENODEV;
2296*4882a593Smuzhiyun case IOMMU_DOMAIN_DMA:
2297*4882a593Smuzhiyun switch (attr) {
2298*4882a593Smuzhiyun case DOMAIN_ATTR_DMA_USE_FLUSH_QUEUE:
2299*4882a593Smuzhiyun *(int *)data = !amd_iommu_unmap_flush;
2300*4882a593Smuzhiyun return 0;
2301*4882a593Smuzhiyun default:
2302*4882a593Smuzhiyun return -ENODEV;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun break;
2305*4882a593Smuzhiyun default:
2306*4882a593Smuzhiyun return -EINVAL;
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun }
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun /*****************************************************************************
2311*4882a593Smuzhiyun *
2312*4882a593Smuzhiyun * The next functions belong to the dma_ops mapping/unmapping code.
2313*4882a593Smuzhiyun *
2314*4882a593Smuzhiyun *****************************************************************************/
2315*4882a593Smuzhiyun
update_device_table(struct protection_domain * domain,struct domain_pgtable * pgtable)2316*4882a593Smuzhiyun static void update_device_table(struct protection_domain *domain,
2317*4882a593Smuzhiyun struct domain_pgtable *pgtable)
2318*4882a593Smuzhiyun {
2319*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun list_for_each_entry(dev_data, &domain->dev_list, list) {
2322*4882a593Smuzhiyun set_dte_entry(dev_data->devid, domain, pgtable,
2323*4882a593Smuzhiyun dev_data->ats.enabled, dev_data->iommu_v2);
2324*4882a593Smuzhiyun clone_aliases(dev_data->pdev);
2325*4882a593Smuzhiyun }
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun
update_and_flush_device_table(struct protection_domain * domain,struct domain_pgtable * pgtable)2328*4882a593Smuzhiyun static void update_and_flush_device_table(struct protection_domain *domain,
2329*4882a593Smuzhiyun struct domain_pgtable *pgtable)
2330*4882a593Smuzhiyun {
2331*4882a593Smuzhiyun update_device_table(domain, pgtable);
2332*4882a593Smuzhiyun domain_flush_devices(domain);
2333*4882a593Smuzhiyun }
2334*4882a593Smuzhiyun
update_domain(struct protection_domain * domain)2335*4882a593Smuzhiyun static void update_domain(struct protection_domain *domain)
2336*4882a593Smuzhiyun {
2337*4882a593Smuzhiyun struct domain_pgtable pgtable;
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun /* Update device table */
2340*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
2341*4882a593Smuzhiyun update_and_flush_device_table(domain, &pgtable);
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun /* Flush domain TLB(s) and wait for completion */
2344*4882a593Smuzhiyun domain_flush_tlb_pde(domain);
2345*4882a593Smuzhiyun domain_flush_complete(domain);
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun
amd_iommu_init_api(void)2348*4882a593Smuzhiyun int __init amd_iommu_init_api(void)
2349*4882a593Smuzhiyun {
2350*4882a593Smuzhiyun int ret, err = 0;
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun ret = iova_cache_get();
2353*4882a593Smuzhiyun if (ret)
2354*4882a593Smuzhiyun return ret;
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2357*4882a593Smuzhiyun if (err)
2358*4882a593Smuzhiyun return err;
2359*4882a593Smuzhiyun #ifdef CONFIG_ARM_AMBA
2360*4882a593Smuzhiyun err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2361*4882a593Smuzhiyun if (err)
2362*4882a593Smuzhiyun return err;
2363*4882a593Smuzhiyun #endif
2364*4882a593Smuzhiyun err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2365*4882a593Smuzhiyun if (err)
2366*4882a593Smuzhiyun return err;
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun return 0;
2369*4882a593Smuzhiyun }
2370*4882a593Smuzhiyun
amd_iommu_init_dma_ops(void)2371*4882a593Smuzhiyun int __init amd_iommu_init_dma_ops(void)
2372*4882a593Smuzhiyun {
2373*4882a593Smuzhiyun swiotlb = (iommu_default_passthrough() || sme_me_mask) ? 1 : 0;
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun if (amd_iommu_unmap_flush)
2376*4882a593Smuzhiyun pr_info("IO/TLB flush on unmap enabled\n");
2377*4882a593Smuzhiyun else
2378*4882a593Smuzhiyun pr_info("Lazy IO/TLB flushing enabled\n");
2379*4882a593Smuzhiyun
2380*4882a593Smuzhiyun return 0;
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun /*****************************************************************************
2385*4882a593Smuzhiyun *
2386*4882a593Smuzhiyun * The following functions belong to the exported interface of AMD IOMMU
2387*4882a593Smuzhiyun *
2388*4882a593Smuzhiyun * This interface allows access to lower level functions of the IOMMU
2389*4882a593Smuzhiyun * like protection domain handling and assignement of devices to domains
2390*4882a593Smuzhiyun * which is not possible with the dma_ops interface.
2391*4882a593Smuzhiyun *
2392*4882a593Smuzhiyun *****************************************************************************/
2393*4882a593Smuzhiyun
cleanup_domain(struct protection_domain * domain)2394*4882a593Smuzhiyun static void cleanup_domain(struct protection_domain *domain)
2395*4882a593Smuzhiyun {
2396*4882a593Smuzhiyun struct iommu_dev_data *entry;
2397*4882a593Smuzhiyun unsigned long flags;
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun spin_lock_irqsave(&domain->lock, flags);
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun while (!list_empty(&domain->dev_list)) {
2402*4882a593Smuzhiyun entry = list_first_entry(&domain->dev_list,
2403*4882a593Smuzhiyun struct iommu_dev_data, list);
2404*4882a593Smuzhiyun BUG_ON(!entry->domain);
2405*4882a593Smuzhiyun do_detach(entry);
2406*4882a593Smuzhiyun }
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun spin_unlock_irqrestore(&domain->lock, flags);
2409*4882a593Smuzhiyun }
2410*4882a593Smuzhiyun
protection_domain_free(struct protection_domain * domain)2411*4882a593Smuzhiyun static void protection_domain_free(struct protection_domain *domain)
2412*4882a593Smuzhiyun {
2413*4882a593Smuzhiyun struct domain_pgtable pgtable;
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun if (!domain)
2416*4882a593Smuzhiyun return;
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun if (domain->id)
2419*4882a593Smuzhiyun domain_id_free(domain->id);
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
2422*4882a593Smuzhiyun amd_iommu_domain_clr_pt_root(domain);
2423*4882a593Smuzhiyun free_pagetable(&pgtable);
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun kfree(domain);
2426*4882a593Smuzhiyun }
2427*4882a593Smuzhiyun
protection_domain_init(struct protection_domain * domain,int mode)2428*4882a593Smuzhiyun static int protection_domain_init(struct protection_domain *domain, int mode)
2429*4882a593Smuzhiyun {
2430*4882a593Smuzhiyun u64 *pt_root = NULL;
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun BUG_ON(mode < PAGE_MODE_NONE || mode > PAGE_MODE_6_LEVEL);
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun spin_lock_init(&domain->lock);
2435*4882a593Smuzhiyun domain->id = domain_id_alloc();
2436*4882a593Smuzhiyun if (!domain->id)
2437*4882a593Smuzhiyun return -ENOMEM;
2438*4882a593Smuzhiyun INIT_LIST_HEAD(&domain->dev_list);
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun if (mode != PAGE_MODE_NONE) {
2441*4882a593Smuzhiyun pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2442*4882a593Smuzhiyun if (!pt_root)
2443*4882a593Smuzhiyun return -ENOMEM;
2444*4882a593Smuzhiyun }
2445*4882a593Smuzhiyun
2446*4882a593Smuzhiyun amd_iommu_domain_set_pgtable(domain, pt_root, mode);
2447*4882a593Smuzhiyun
2448*4882a593Smuzhiyun return 0;
2449*4882a593Smuzhiyun }
2450*4882a593Smuzhiyun
protection_domain_alloc(int mode)2451*4882a593Smuzhiyun static struct protection_domain *protection_domain_alloc(int mode)
2452*4882a593Smuzhiyun {
2453*4882a593Smuzhiyun struct protection_domain *domain;
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2456*4882a593Smuzhiyun if (!domain)
2457*4882a593Smuzhiyun return NULL;
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun if (protection_domain_init(domain, mode))
2460*4882a593Smuzhiyun goto out_err;
2461*4882a593Smuzhiyun
2462*4882a593Smuzhiyun return domain;
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun out_err:
2465*4882a593Smuzhiyun kfree(domain);
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun return NULL;
2468*4882a593Smuzhiyun }
2469*4882a593Smuzhiyun
amd_iommu_domain_alloc(unsigned type)2470*4882a593Smuzhiyun static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2471*4882a593Smuzhiyun {
2472*4882a593Smuzhiyun struct protection_domain *domain;
2473*4882a593Smuzhiyun int mode = DEFAULT_PGTABLE_LEVEL;
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun if (type == IOMMU_DOMAIN_IDENTITY)
2476*4882a593Smuzhiyun mode = PAGE_MODE_NONE;
2477*4882a593Smuzhiyun
2478*4882a593Smuzhiyun domain = protection_domain_alloc(mode);
2479*4882a593Smuzhiyun if (!domain)
2480*4882a593Smuzhiyun return NULL;
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun domain->domain.geometry.aperture_start = 0;
2483*4882a593Smuzhiyun domain->domain.geometry.aperture_end = ~0ULL;
2484*4882a593Smuzhiyun domain->domain.geometry.force_aperture = true;
2485*4882a593Smuzhiyun
2486*4882a593Smuzhiyun if (type == IOMMU_DOMAIN_DMA &&
2487*4882a593Smuzhiyun iommu_get_dma_cookie(&domain->domain) == -ENOMEM)
2488*4882a593Smuzhiyun goto free_domain;
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun return &domain->domain;
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun free_domain:
2493*4882a593Smuzhiyun protection_domain_free(domain);
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun return NULL;
2496*4882a593Smuzhiyun }
2497*4882a593Smuzhiyun
amd_iommu_domain_free(struct iommu_domain * dom)2498*4882a593Smuzhiyun static void amd_iommu_domain_free(struct iommu_domain *dom)
2499*4882a593Smuzhiyun {
2500*4882a593Smuzhiyun struct protection_domain *domain;
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun domain = to_pdomain(dom);
2503*4882a593Smuzhiyun
2504*4882a593Smuzhiyun if (domain->dev_cnt > 0)
2505*4882a593Smuzhiyun cleanup_domain(domain);
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun BUG_ON(domain->dev_cnt != 0);
2508*4882a593Smuzhiyun
2509*4882a593Smuzhiyun if (!dom)
2510*4882a593Smuzhiyun return;
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun if (dom->type == IOMMU_DOMAIN_DMA)
2513*4882a593Smuzhiyun iommu_put_dma_cookie(&domain->domain);
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun if (domain->flags & PD_IOMMUV2_MASK)
2516*4882a593Smuzhiyun free_gcr3_table(domain);
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun protection_domain_free(domain);
2519*4882a593Smuzhiyun }
2520*4882a593Smuzhiyun
amd_iommu_detach_device(struct iommu_domain * dom,struct device * dev)2521*4882a593Smuzhiyun static void amd_iommu_detach_device(struct iommu_domain *dom,
2522*4882a593Smuzhiyun struct device *dev)
2523*4882a593Smuzhiyun {
2524*4882a593Smuzhiyun struct iommu_dev_data *dev_data = dev_iommu_priv_get(dev);
2525*4882a593Smuzhiyun struct amd_iommu *iommu;
2526*4882a593Smuzhiyun int devid;
2527*4882a593Smuzhiyun
2528*4882a593Smuzhiyun if (!check_device(dev))
2529*4882a593Smuzhiyun return;
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun devid = get_device_id(dev);
2532*4882a593Smuzhiyun if (devid < 0)
2533*4882a593Smuzhiyun return;
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun if (dev_data->domain != NULL)
2536*4882a593Smuzhiyun detach_device(dev);
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[devid];
2539*4882a593Smuzhiyun if (!iommu)
2540*4882a593Smuzhiyun return;
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun #ifdef CONFIG_IRQ_REMAP
2543*4882a593Smuzhiyun if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
2544*4882a593Smuzhiyun (dom->type == IOMMU_DOMAIN_UNMANAGED))
2545*4882a593Smuzhiyun dev_data->use_vapic = 0;
2546*4882a593Smuzhiyun #endif
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun iommu_completion_wait(iommu);
2549*4882a593Smuzhiyun }
2550*4882a593Smuzhiyun
amd_iommu_attach_device(struct iommu_domain * dom,struct device * dev)2551*4882a593Smuzhiyun static int amd_iommu_attach_device(struct iommu_domain *dom,
2552*4882a593Smuzhiyun struct device *dev)
2553*4882a593Smuzhiyun {
2554*4882a593Smuzhiyun struct protection_domain *domain = to_pdomain(dom);
2555*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
2556*4882a593Smuzhiyun struct amd_iommu *iommu;
2557*4882a593Smuzhiyun int ret;
2558*4882a593Smuzhiyun
2559*4882a593Smuzhiyun if (!check_device(dev))
2560*4882a593Smuzhiyun return -EINVAL;
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(dev);
2563*4882a593Smuzhiyun dev_data->defer_attach = false;
2564*4882a593Smuzhiyun
2565*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[dev_data->devid];
2566*4882a593Smuzhiyun if (!iommu)
2567*4882a593Smuzhiyun return -EINVAL;
2568*4882a593Smuzhiyun
2569*4882a593Smuzhiyun if (dev_data->domain)
2570*4882a593Smuzhiyun detach_device(dev);
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun ret = attach_device(dev, domain);
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun #ifdef CONFIG_IRQ_REMAP
2575*4882a593Smuzhiyun if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
2576*4882a593Smuzhiyun if (dom->type == IOMMU_DOMAIN_UNMANAGED)
2577*4882a593Smuzhiyun dev_data->use_vapic = 1;
2578*4882a593Smuzhiyun else
2579*4882a593Smuzhiyun dev_data->use_vapic = 0;
2580*4882a593Smuzhiyun }
2581*4882a593Smuzhiyun #endif
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun iommu_completion_wait(iommu);
2584*4882a593Smuzhiyun
2585*4882a593Smuzhiyun return ret;
2586*4882a593Smuzhiyun }
2587*4882a593Smuzhiyun
amd_iommu_map(struct iommu_domain * dom,unsigned long iova,phys_addr_t paddr,size_t page_size,int iommu_prot,gfp_t gfp)2588*4882a593Smuzhiyun static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
2589*4882a593Smuzhiyun phys_addr_t paddr, size_t page_size, int iommu_prot,
2590*4882a593Smuzhiyun gfp_t gfp)
2591*4882a593Smuzhiyun {
2592*4882a593Smuzhiyun struct protection_domain *domain = to_pdomain(dom);
2593*4882a593Smuzhiyun struct domain_pgtable pgtable;
2594*4882a593Smuzhiyun int prot = 0;
2595*4882a593Smuzhiyun int ret;
2596*4882a593Smuzhiyun
2597*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
2598*4882a593Smuzhiyun if (pgtable.mode == PAGE_MODE_NONE)
2599*4882a593Smuzhiyun return -EINVAL;
2600*4882a593Smuzhiyun
2601*4882a593Smuzhiyun if (iommu_prot & IOMMU_READ)
2602*4882a593Smuzhiyun prot |= IOMMU_PROT_IR;
2603*4882a593Smuzhiyun if (iommu_prot & IOMMU_WRITE)
2604*4882a593Smuzhiyun prot |= IOMMU_PROT_IW;
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun ret = iommu_map_page(domain, iova, paddr, page_size, prot, gfp);
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun domain_flush_np_cache(domain, iova, page_size);
2609*4882a593Smuzhiyun
2610*4882a593Smuzhiyun return ret;
2611*4882a593Smuzhiyun }
2612*4882a593Smuzhiyun
amd_iommu_unmap(struct iommu_domain * dom,unsigned long iova,size_t page_size,struct iommu_iotlb_gather * gather)2613*4882a593Smuzhiyun static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
2614*4882a593Smuzhiyun size_t page_size,
2615*4882a593Smuzhiyun struct iommu_iotlb_gather *gather)
2616*4882a593Smuzhiyun {
2617*4882a593Smuzhiyun struct protection_domain *domain = to_pdomain(dom);
2618*4882a593Smuzhiyun struct domain_pgtable pgtable;
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
2621*4882a593Smuzhiyun if (pgtable.mode == PAGE_MODE_NONE)
2622*4882a593Smuzhiyun return 0;
2623*4882a593Smuzhiyun
2624*4882a593Smuzhiyun return iommu_unmap_page(domain, iova, page_size);
2625*4882a593Smuzhiyun }
2626*4882a593Smuzhiyun
amd_iommu_iova_to_phys(struct iommu_domain * dom,dma_addr_t iova)2627*4882a593Smuzhiyun static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2628*4882a593Smuzhiyun dma_addr_t iova)
2629*4882a593Smuzhiyun {
2630*4882a593Smuzhiyun struct protection_domain *domain = to_pdomain(dom);
2631*4882a593Smuzhiyun unsigned long offset_mask, pte_pgsize;
2632*4882a593Smuzhiyun struct domain_pgtable pgtable;
2633*4882a593Smuzhiyun u64 *pte, __pte;
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
2636*4882a593Smuzhiyun if (pgtable.mode == PAGE_MODE_NONE)
2637*4882a593Smuzhiyun return iova;
2638*4882a593Smuzhiyun
2639*4882a593Smuzhiyun pte = fetch_pte(domain, iova, &pte_pgsize);
2640*4882a593Smuzhiyun
2641*4882a593Smuzhiyun if (!pte || !IOMMU_PTE_PRESENT(*pte))
2642*4882a593Smuzhiyun return 0;
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun offset_mask = pte_pgsize - 1;
2645*4882a593Smuzhiyun __pte = __sme_clr(*pte & PM_ADDR_MASK);
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun return (__pte & ~offset_mask) | (iova & offset_mask);
2648*4882a593Smuzhiyun }
2649*4882a593Smuzhiyun
amd_iommu_capable(enum iommu_cap cap)2650*4882a593Smuzhiyun static bool amd_iommu_capable(enum iommu_cap cap)
2651*4882a593Smuzhiyun {
2652*4882a593Smuzhiyun switch (cap) {
2653*4882a593Smuzhiyun case IOMMU_CAP_CACHE_COHERENCY:
2654*4882a593Smuzhiyun return true;
2655*4882a593Smuzhiyun case IOMMU_CAP_INTR_REMAP:
2656*4882a593Smuzhiyun return (irq_remapping_enabled == 1);
2657*4882a593Smuzhiyun case IOMMU_CAP_NOEXEC:
2658*4882a593Smuzhiyun return false;
2659*4882a593Smuzhiyun default:
2660*4882a593Smuzhiyun break;
2661*4882a593Smuzhiyun }
2662*4882a593Smuzhiyun
2663*4882a593Smuzhiyun return false;
2664*4882a593Smuzhiyun }
2665*4882a593Smuzhiyun
amd_iommu_get_resv_regions(struct device * dev,struct list_head * head)2666*4882a593Smuzhiyun static void amd_iommu_get_resv_regions(struct device *dev,
2667*4882a593Smuzhiyun struct list_head *head)
2668*4882a593Smuzhiyun {
2669*4882a593Smuzhiyun struct iommu_resv_region *region;
2670*4882a593Smuzhiyun struct unity_map_entry *entry;
2671*4882a593Smuzhiyun int devid;
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun devid = get_device_id(dev);
2674*4882a593Smuzhiyun if (devid < 0)
2675*4882a593Smuzhiyun return;
2676*4882a593Smuzhiyun
2677*4882a593Smuzhiyun list_for_each_entry(entry, &amd_iommu_unity_map, list) {
2678*4882a593Smuzhiyun int type, prot = 0;
2679*4882a593Smuzhiyun size_t length;
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun if (devid < entry->devid_start || devid > entry->devid_end)
2682*4882a593Smuzhiyun continue;
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun type = IOMMU_RESV_DIRECT;
2685*4882a593Smuzhiyun length = entry->address_end - entry->address_start;
2686*4882a593Smuzhiyun if (entry->prot & IOMMU_PROT_IR)
2687*4882a593Smuzhiyun prot |= IOMMU_READ;
2688*4882a593Smuzhiyun if (entry->prot & IOMMU_PROT_IW)
2689*4882a593Smuzhiyun prot |= IOMMU_WRITE;
2690*4882a593Smuzhiyun if (entry->prot & IOMMU_UNITY_MAP_FLAG_EXCL_RANGE)
2691*4882a593Smuzhiyun /* Exclusion range */
2692*4882a593Smuzhiyun type = IOMMU_RESV_RESERVED;
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun region = iommu_alloc_resv_region(entry->address_start,
2695*4882a593Smuzhiyun length, prot, type);
2696*4882a593Smuzhiyun if (!region) {
2697*4882a593Smuzhiyun dev_err(dev, "Out of memory allocating dm-regions\n");
2698*4882a593Smuzhiyun return;
2699*4882a593Smuzhiyun }
2700*4882a593Smuzhiyun list_add_tail(®ion->list, head);
2701*4882a593Smuzhiyun }
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun region = iommu_alloc_resv_region(MSI_RANGE_START,
2704*4882a593Smuzhiyun MSI_RANGE_END - MSI_RANGE_START + 1,
2705*4882a593Smuzhiyun 0, IOMMU_RESV_MSI);
2706*4882a593Smuzhiyun if (!region)
2707*4882a593Smuzhiyun return;
2708*4882a593Smuzhiyun list_add_tail(®ion->list, head);
2709*4882a593Smuzhiyun
2710*4882a593Smuzhiyun region = iommu_alloc_resv_region(HT_RANGE_START,
2711*4882a593Smuzhiyun HT_RANGE_END - HT_RANGE_START + 1,
2712*4882a593Smuzhiyun 0, IOMMU_RESV_RESERVED);
2713*4882a593Smuzhiyun if (!region)
2714*4882a593Smuzhiyun return;
2715*4882a593Smuzhiyun list_add_tail(®ion->list, head);
2716*4882a593Smuzhiyun }
2717*4882a593Smuzhiyun
amd_iommu_is_attach_deferred(struct iommu_domain * domain,struct device * dev)2718*4882a593Smuzhiyun bool amd_iommu_is_attach_deferred(struct iommu_domain *domain,
2719*4882a593Smuzhiyun struct device *dev)
2720*4882a593Smuzhiyun {
2721*4882a593Smuzhiyun struct iommu_dev_data *dev_data = dev_iommu_priv_get(dev);
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun return dev_data->defer_attach;
2724*4882a593Smuzhiyun }
2725*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(amd_iommu_is_attach_deferred);
2726*4882a593Smuzhiyun
amd_iommu_flush_iotlb_all(struct iommu_domain * domain)2727*4882a593Smuzhiyun static void amd_iommu_flush_iotlb_all(struct iommu_domain *domain)
2728*4882a593Smuzhiyun {
2729*4882a593Smuzhiyun struct protection_domain *dom = to_pdomain(domain);
2730*4882a593Smuzhiyun unsigned long flags;
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun spin_lock_irqsave(&dom->lock, flags);
2733*4882a593Smuzhiyun domain_flush_tlb_pde(dom);
2734*4882a593Smuzhiyun domain_flush_complete(dom);
2735*4882a593Smuzhiyun spin_unlock_irqrestore(&dom->lock, flags);
2736*4882a593Smuzhiyun }
2737*4882a593Smuzhiyun
amd_iommu_iotlb_sync(struct iommu_domain * domain,struct iommu_iotlb_gather * gather)2738*4882a593Smuzhiyun static void amd_iommu_iotlb_sync(struct iommu_domain *domain,
2739*4882a593Smuzhiyun struct iommu_iotlb_gather *gather)
2740*4882a593Smuzhiyun {
2741*4882a593Smuzhiyun amd_iommu_flush_iotlb_all(domain);
2742*4882a593Smuzhiyun }
2743*4882a593Smuzhiyun
amd_iommu_def_domain_type(struct device * dev)2744*4882a593Smuzhiyun static int amd_iommu_def_domain_type(struct device *dev)
2745*4882a593Smuzhiyun {
2746*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
2747*4882a593Smuzhiyun
2748*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(dev);
2749*4882a593Smuzhiyun if (!dev_data)
2750*4882a593Smuzhiyun return 0;
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun /*
2753*4882a593Smuzhiyun * Do not identity map IOMMUv2 capable devices when memory encryption is
2754*4882a593Smuzhiyun * active, because some of those devices (AMD GPUs) don't have the
2755*4882a593Smuzhiyun * encryption bit in their DMA-mask and require remapping.
2756*4882a593Smuzhiyun */
2757*4882a593Smuzhiyun if (!mem_encrypt_active() && dev_data->iommu_v2)
2758*4882a593Smuzhiyun return IOMMU_DOMAIN_IDENTITY;
2759*4882a593Smuzhiyun
2760*4882a593Smuzhiyun return 0;
2761*4882a593Smuzhiyun }
2762*4882a593Smuzhiyun
2763*4882a593Smuzhiyun const struct iommu_ops amd_iommu_ops = {
2764*4882a593Smuzhiyun .capable = amd_iommu_capable,
2765*4882a593Smuzhiyun .domain_alloc = amd_iommu_domain_alloc,
2766*4882a593Smuzhiyun .domain_free = amd_iommu_domain_free,
2767*4882a593Smuzhiyun .attach_dev = amd_iommu_attach_device,
2768*4882a593Smuzhiyun .detach_dev = amd_iommu_detach_device,
2769*4882a593Smuzhiyun .map = amd_iommu_map,
2770*4882a593Smuzhiyun .unmap = amd_iommu_unmap,
2771*4882a593Smuzhiyun .iova_to_phys = amd_iommu_iova_to_phys,
2772*4882a593Smuzhiyun .probe_device = amd_iommu_probe_device,
2773*4882a593Smuzhiyun .release_device = amd_iommu_release_device,
2774*4882a593Smuzhiyun .probe_finalize = amd_iommu_probe_finalize,
2775*4882a593Smuzhiyun .device_group = amd_iommu_device_group,
2776*4882a593Smuzhiyun .domain_get_attr = amd_iommu_domain_get_attr,
2777*4882a593Smuzhiyun .get_resv_regions = amd_iommu_get_resv_regions,
2778*4882a593Smuzhiyun .put_resv_regions = generic_iommu_put_resv_regions,
2779*4882a593Smuzhiyun .is_attach_deferred = amd_iommu_is_attach_deferred,
2780*4882a593Smuzhiyun .pgsize_bitmap = AMD_IOMMU_PGSIZES,
2781*4882a593Smuzhiyun .flush_iotlb_all = amd_iommu_flush_iotlb_all,
2782*4882a593Smuzhiyun .iotlb_sync = amd_iommu_iotlb_sync,
2783*4882a593Smuzhiyun .def_domain_type = amd_iommu_def_domain_type,
2784*4882a593Smuzhiyun };
2785*4882a593Smuzhiyun
2786*4882a593Smuzhiyun /*****************************************************************************
2787*4882a593Smuzhiyun *
2788*4882a593Smuzhiyun * The next functions do a basic initialization of IOMMU for pass through
2789*4882a593Smuzhiyun * mode
2790*4882a593Smuzhiyun *
2791*4882a593Smuzhiyun * In passthrough mode the IOMMU is initialized and enabled but not used for
2792*4882a593Smuzhiyun * DMA-API translation.
2793*4882a593Smuzhiyun *
2794*4882a593Smuzhiyun *****************************************************************************/
2795*4882a593Smuzhiyun
2796*4882a593Smuzhiyun /* IOMMUv2 specific functions */
amd_iommu_register_ppr_notifier(struct notifier_block * nb)2797*4882a593Smuzhiyun int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
2798*4882a593Smuzhiyun {
2799*4882a593Smuzhiyun return atomic_notifier_chain_register(&ppr_notifier, nb);
2800*4882a593Smuzhiyun }
2801*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
2802*4882a593Smuzhiyun
amd_iommu_unregister_ppr_notifier(struct notifier_block * nb)2803*4882a593Smuzhiyun int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
2804*4882a593Smuzhiyun {
2805*4882a593Smuzhiyun return atomic_notifier_chain_unregister(&ppr_notifier, nb);
2806*4882a593Smuzhiyun }
2807*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
2808*4882a593Smuzhiyun
amd_iommu_domain_direct_map(struct iommu_domain * dom)2809*4882a593Smuzhiyun void amd_iommu_domain_direct_map(struct iommu_domain *dom)
2810*4882a593Smuzhiyun {
2811*4882a593Smuzhiyun struct protection_domain *domain = to_pdomain(dom);
2812*4882a593Smuzhiyun struct domain_pgtable pgtable;
2813*4882a593Smuzhiyun unsigned long flags;
2814*4882a593Smuzhiyun
2815*4882a593Smuzhiyun spin_lock_irqsave(&domain->lock, flags);
2816*4882a593Smuzhiyun
2817*4882a593Smuzhiyun /* First save pgtable configuration*/
2818*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
2819*4882a593Smuzhiyun
2820*4882a593Smuzhiyun /* Remove page-table from domain */
2821*4882a593Smuzhiyun amd_iommu_domain_clr_pt_root(domain);
2822*4882a593Smuzhiyun
2823*4882a593Smuzhiyun /* Make changes visible to IOMMUs */
2824*4882a593Smuzhiyun update_domain(domain);
2825*4882a593Smuzhiyun
2826*4882a593Smuzhiyun /* Page-table is not visible to IOMMU anymore, so free it */
2827*4882a593Smuzhiyun free_pagetable(&pgtable);
2828*4882a593Smuzhiyun
2829*4882a593Smuzhiyun spin_unlock_irqrestore(&domain->lock, flags);
2830*4882a593Smuzhiyun }
2831*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_domain_direct_map);
2832*4882a593Smuzhiyun
amd_iommu_domain_enable_v2(struct iommu_domain * dom,int pasids)2833*4882a593Smuzhiyun int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
2834*4882a593Smuzhiyun {
2835*4882a593Smuzhiyun struct protection_domain *domain = to_pdomain(dom);
2836*4882a593Smuzhiyun unsigned long flags;
2837*4882a593Smuzhiyun int levels, ret;
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun if (pasids <= 0 || pasids > (PASID_MASK + 1))
2840*4882a593Smuzhiyun return -EINVAL;
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun /* Number of GCR3 table levels required */
2843*4882a593Smuzhiyun for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
2844*4882a593Smuzhiyun levels += 1;
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun if (levels > amd_iommu_max_glx_val)
2847*4882a593Smuzhiyun return -EINVAL;
2848*4882a593Smuzhiyun
2849*4882a593Smuzhiyun spin_lock_irqsave(&domain->lock, flags);
2850*4882a593Smuzhiyun
2851*4882a593Smuzhiyun /*
2852*4882a593Smuzhiyun * Save us all sanity checks whether devices already in the
2853*4882a593Smuzhiyun * domain support IOMMUv2. Just force that the domain has no
2854*4882a593Smuzhiyun * devices attached when it is switched into IOMMUv2 mode.
2855*4882a593Smuzhiyun */
2856*4882a593Smuzhiyun ret = -EBUSY;
2857*4882a593Smuzhiyun if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
2858*4882a593Smuzhiyun goto out;
2859*4882a593Smuzhiyun
2860*4882a593Smuzhiyun ret = -ENOMEM;
2861*4882a593Smuzhiyun domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
2862*4882a593Smuzhiyun if (domain->gcr3_tbl == NULL)
2863*4882a593Smuzhiyun goto out;
2864*4882a593Smuzhiyun
2865*4882a593Smuzhiyun domain->glx = levels;
2866*4882a593Smuzhiyun domain->flags |= PD_IOMMUV2_MASK;
2867*4882a593Smuzhiyun
2868*4882a593Smuzhiyun update_domain(domain);
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun ret = 0;
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun out:
2873*4882a593Smuzhiyun spin_unlock_irqrestore(&domain->lock, flags);
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun return ret;
2876*4882a593Smuzhiyun }
2877*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
2878*4882a593Smuzhiyun
__flush_pasid(struct protection_domain * domain,u32 pasid,u64 address,bool size)2879*4882a593Smuzhiyun static int __flush_pasid(struct protection_domain *domain, u32 pasid,
2880*4882a593Smuzhiyun u64 address, bool size)
2881*4882a593Smuzhiyun {
2882*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
2883*4882a593Smuzhiyun struct iommu_cmd cmd;
2884*4882a593Smuzhiyun int i, ret;
2885*4882a593Smuzhiyun
2886*4882a593Smuzhiyun if (!(domain->flags & PD_IOMMUV2_MASK))
2887*4882a593Smuzhiyun return -EINVAL;
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun /*
2892*4882a593Smuzhiyun * IOMMU TLB needs to be flushed before Device TLB to
2893*4882a593Smuzhiyun * prevent device TLB refill from IOMMU TLB
2894*4882a593Smuzhiyun */
2895*4882a593Smuzhiyun for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
2896*4882a593Smuzhiyun if (domain->dev_iommu[i] == 0)
2897*4882a593Smuzhiyun continue;
2898*4882a593Smuzhiyun
2899*4882a593Smuzhiyun ret = iommu_queue_command(amd_iommus[i], &cmd);
2900*4882a593Smuzhiyun if (ret != 0)
2901*4882a593Smuzhiyun goto out;
2902*4882a593Smuzhiyun }
2903*4882a593Smuzhiyun
2904*4882a593Smuzhiyun /* Wait until IOMMU TLB flushes are complete */
2905*4882a593Smuzhiyun domain_flush_complete(domain);
2906*4882a593Smuzhiyun
2907*4882a593Smuzhiyun /* Now flush device TLBs */
2908*4882a593Smuzhiyun list_for_each_entry(dev_data, &domain->dev_list, list) {
2909*4882a593Smuzhiyun struct amd_iommu *iommu;
2910*4882a593Smuzhiyun int qdep;
2911*4882a593Smuzhiyun
2912*4882a593Smuzhiyun /*
2913*4882a593Smuzhiyun There might be non-IOMMUv2 capable devices in an IOMMUv2
2914*4882a593Smuzhiyun * domain.
2915*4882a593Smuzhiyun */
2916*4882a593Smuzhiyun if (!dev_data->ats.enabled)
2917*4882a593Smuzhiyun continue;
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun qdep = dev_data->ats.qdep;
2920*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[dev_data->devid];
2921*4882a593Smuzhiyun
2922*4882a593Smuzhiyun build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
2923*4882a593Smuzhiyun qdep, address, size);
2924*4882a593Smuzhiyun
2925*4882a593Smuzhiyun ret = iommu_queue_command(iommu, &cmd);
2926*4882a593Smuzhiyun if (ret != 0)
2927*4882a593Smuzhiyun goto out;
2928*4882a593Smuzhiyun }
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun /* Wait until all device TLBs are flushed */
2931*4882a593Smuzhiyun domain_flush_complete(domain);
2932*4882a593Smuzhiyun
2933*4882a593Smuzhiyun ret = 0;
2934*4882a593Smuzhiyun
2935*4882a593Smuzhiyun out:
2936*4882a593Smuzhiyun
2937*4882a593Smuzhiyun return ret;
2938*4882a593Smuzhiyun }
2939*4882a593Smuzhiyun
__amd_iommu_flush_page(struct protection_domain * domain,u32 pasid,u64 address)2940*4882a593Smuzhiyun static int __amd_iommu_flush_page(struct protection_domain *domain, u32 pasid,
2941*4882a593Smuzhiyun u64 address)
2942*4882a593Smuzhiyun {
2943*4882a593Smuzhiyun return __flush_pasid(domain, pasid, address, false);
2944*4882a593Smuzhiyun }
2945*4882a593Smuzhiyun
amd_iommu_flush_page(struct iommu_domain * dom,u32 pasid,u64 address)2946*4882a593Smuzhiyun int amd_iommu_flush_page(struct iommu_domain *dom, u32 pasid,
2947*4882a593Smuzhiyun u64 address)
2948*4882a593Smuzhiyun {
2949*4882a593Smuzhiyun struct protection_domain *domain = to_pdomain(dom);
2950*4882a593Smuzhiyun unsigned long flags;
2951*4882a593Smuzhiyun int ret;
2952*4882a593Smuzhiyun
2953*4882a593Smuzhiyun spin_lock_irqsave(&domain->lock, flags);
2954*4882a593Smuzhiyun ret = __amd_iommu_flush_page(domain, pasid, address);
2955*4882a593Smuzhiyun spin_unlock_irqrestore(&domain->lock, flags);
2956*4882a593Smuzhiyun
2957*4882a593Smuzhiyun return ret;
2958*4882a593Smuzhiyun }
2959*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_flush_page);
2960*4882a593Smuzhiyun
__amd_iommu_flush_tlb(struct protection_domain * domain,u32 pasid)2961*4882a593Smuzhiyun static int __amd_iommu_flush_tlb(struct protection_domain *domain, u32 pasid)
2962*4882a593Smuzhiyun {
2963*4882a593Smuzhiyun return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
2964*4882a593Smuzhiyun true);
2965*4882a593Smuzhiyun }
2966*4882a593Smuzhiyun
amd_iommu_flush_tlb(struct iommu_domain * dom,u32 pasid)2967*4882a593Smuzhiyun int amd_iommu_flush_tlb(struct iommu_domain *dom, u32 pasid)
2968*4882a593Smuzhiyun {
2969*4882a593Smuzhiyun struct protection_domain *domain = to_pdomain(dom);
2970*4882a593Smuzhiyun unsigned long flags;
2971*4882a593Smuzhiyun int ret;
2972*4882a593Smuzhiyun
2973*4882a593Smuzhiyun spin_lock_irqsave(&domain->lock, flags);
2974*4882a593Smuzhiyun ret = __amd_iommu_flush_tlb(domain, pasid);
2975*4882a593Smuzhiyun spin_unlock_irqrestore(&domain->lock, flags);
2976*4882a593Smuzhiyun
2977*4882a593Smuzhiyun return ret;
2978*4882a593Smuzhiyun }
2979*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_flush_tlb);
2980*4882a593Smuzhiyun
__get_gcr3_pte(u64 * root,int level,u32 pasid,bool alloc)2981*4882a593Smuzhiyun static u64 *__get_gcr3_pte(u64 *root, int level, u32 pasid, bool alloc)
2982*4882a593Smuzhiyun {
2983*4882a593Smuzhiyun int index;
2984*4882a593Smuzhiyun u64 *pte;
2985*4882a593Smuzhiyun
2986*4882a593Smuzhiyun while (true) {
2987*4882a593Smuzhiyun
2988*4882a593Smuzhiyun index = (pasid >> (9 * level)) & 0x1ff;
2989*4882a593Smuzhiyun pte = &root[index];
2990*4882a593Smuzhiyun
2991*4882a593Smuzhiyun if (level == 0)
2992*4882a593Smuzhiyun break;
2993*4882a593Smuzhiyun
2994*4882a593Smuzhiyun if (!(*pte & GCR3_VALID)) {
2995*4882a593Smuzhiyun if (!alloc)
2996*4882a593Smuzhiyun return NULL;
2997*4882a593Smuzhiyun
2998*4882a593Smuzhiyun root = (void *)get_zeroed_page(GFP_ATOMIC);
2999*4882a593Smuzhiyun if (root == NULL)
3000*4882a593Smuzhiyun return NULL;
3001*4882a593Smuzhiyun
3002*4882a593Smuzhiyun *pte = iommu_virt_to_phys(root) | GCR3_VALID;
3003*4882a593Smuzhiyun }
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun root = iommu_phys_to_virt(*pte & PAGE_MASK);
3006*4882a593Smuzhiyun
3007*4882a593Smuzhiyun level -= 1;
3008*4882a593Smuzhiyun }
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun return pte;
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun
__set_gcr3(struct protection_domain * domain,u32 pasid,unsigned long cr3)3013*4882a593Smuzhiyun static int __set_gcr3(struct protection_domain *domain, u32 pasid,
3014*4882a593Smuzhiyun unsigned long cr3)
3015*4882a593Smuzhiyun {
3016*4882a593Smuzhiyun struct domain_pgtable pgtable;
3017*4882a593Smuzhiyun u64 *pte;
3018*4882a593Smuzhiyun
3019*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
3020*4882a593Smuzhiyun if (pgtable.mode != PAGE_MODE_NONE)
3021*4882a593Smuzhiyun return -EINVAL;
3022*4882a593Smuzhiyun
3023*4882a593Smuzhiyun pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3024*4882a593Smuzhiyun if (pte == NULL)
3025*4882a593Smuzhiyun return -ENOMEM;
3026*4882a593Smuzhiyun
3027*4882a593Smuzhiyun *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun return __amd_iommu_flush_tlb(domain, pasid);
3030*4882a593Smuzhiyun }
3031*4882a593Smuzhiyun
__clear_gcr3(struct protection_domain * domain,u32 pasid)3032*4882a593Smuzhiyun static int __clear_gcr3(struct protection_domain *domain, u32 pasid)
3033*4882a593Smuzhiyun {
3034*4882a593Smuzhiyun struct domain_pgtable pgtable;
3035*4882a593Smuzhiyun u64 *pte;
3036*4882a593Smuzhiyun
3037*4882a593Smuzhiyun amd_iommu_domain_get_pgtable(domain, &pgtable);
3038*4882a593Smuzhiyun if (pgtable.mode != PAGE_MODE_NONE)
3039*4882a593Smuzhiyun return -EINVAL;
3040*4882a593Smuzhiyun
3041*4882a593Smuzhiyun pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3042*4882a593Smuzhiyun if (pte == NULL)
3043*4882a593Smuzhiyun return 0;
3044*4882a593Smuzhiyun
3045*4882a593Smuzhiyun *pte = 0;
3046*4882a593Smuzhiyun
3047*4882a593Smuzhiyun return __amd_iommu_flush_tlb(domain, pasid);
3048*4882a593Smuzhiyun }
3049*4882a593Smuzhiyun
amd_iommu_domain_set_gcr3(struct iommu_domain * dom,u32 pasid,unsigned long cr3)3050*4882a593Smuzhiyun int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, u32 pasid,
3051*4882a593Smuzhiyun unsigned long cr3)
3052*4882a593Smuzhiyun {
3053*4882a593Smuzhiyun struct protection_domain *domain = to_pdomain(dom);
3054*4882a593Smuzhiyun unsigned long flags;
3055*4882a593Smuzhiyun int ret;
3056*4882a593Smuzhiyun
3057*4882a593Smuzhiyun spin_lock_irqsave(&domain->lock, flags);
3058*4882a593Smuzhiyun ret = __set_gcr3(domain, pasid, cr3);
3059*4882a593Smuzhiyun spin_unlock_irqrestore(&domain->lock, flags);
3060*4882a593Smuzhiyun
3061*4882a593Smuzhiyun return ret;
3062*4882a593Smuzhiyun }
3063*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3064*4882a593Smuzhiyun
amd_iommu_domain_clear_gcr3(struct iommu_domain * dom,u32 pasid)3065*4882a593Smuzhiyun int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, u32 pasid)
3066*4882a593Smuzhiyun {
3067*4882a593Smuzhiyun struct protection_domain *domain = to_pdomain(dom);
3068*4882a593Smuzhiyun unsigned long flags;
3069*4882a593Smuzhiyun int ret;
3070*4882a593Smuzhiyun
3071*4882a593Smuzhiyun spin_lock_irqsave(&domain->lock, flags);
3072*4882a593Smuzhiyun ret = __clear_gcr3(domain, pasid);
3073*4882a593Smuzhiyun spin_unlock_irqrestore(&domain->lock, flags);
3074*4882a593Smuzhiyun
3075*4882a593Smuzhiyun return ret;
3076*4882a593Smuzhiyun }
3077*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
3078*4882a593Smuzhiyun
amd_iommu_complete_ppr(struct pci_dev * pdev,u32 pasid,int status,int tag)3079*4882a593Smuzhiyun int amd_iommu_complete_ppr(struct pci_dev *pdev, u32 pasid,
3080*4882a593Smuzhiyun int status, int tag)
3081*4882a593Smuzhiyun {
3082*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
3083*4882a593Smuzhiyun struct amd_iommu *iommu;
3084*4882a593Smuzhiyun struct iommu_cmd cmd;
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(&pdev->dev);
3087*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[dev_data->devid];
3088*4882a593Smuzhiyun
3089*4882a593Smuzhiyun build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3090*4882a593Smuzhiyun tag, dev_data->pri_tlp);
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun return iommu_queue_command(iommu, &cmd);
3093*4882a593Smuzhiyun }
3094*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_complete_ppr);
3095*4882a593Smuzhiyun
amd_iommu_get_v2_domain(struct pci_dev * pdev)3096*4882a593Smuzhiyun struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3097*4882a593Smuzhiyun {
3098*4882a593Smuzhiyun struct protection_domain *pdomain;
3099*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
3100*4882a593Smuzhiyun struct device *dev = &pdev->dev;
3101*4882a593Smuzhiyun struct iommu_domain *io_domain;
3102*4882a593Smuzhiyun
3103*4882a593Smuzhiyun if (!check_device(dev))
3104*4882a593Smuzhiyun return NULL;
3105*4882a593Smuzhiyun
3106*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(&pdev->dev);
3107*4882a593Smuzhiyun pdomain = dev_data->domain;
3108*4882a593Smuzhiyun io_domain = iommu_get_domain_for_dev(dev);
3109*4882a593Smuzhiyun
3110*4882a593Smuzhiyun if (pdomain == NULL && dev_data->defer_attach) {
3111*4882a593Smuzhiyun dev_data->defer_attach = false;
3112*4882a593Smuzhiyun pdomain = to_pdomain(io_domain);
3113*4882a593Smuzhiyun attach_device(dev, pdomain);
3114*4882a593Smuzhiyun }
3115*4882a593Smuzhiyun
3116*4882a593Smuzhiyun if (pdomain == NULL)
3117*4882a593Smuzhiyun return NULL;
3118*4882a593Smuzhiyun
3119*4882a593Smuzhiyun if (io_domain->type != IOMMU_DOMAIN_DMA)
3120*4882a593Smuzhiyun return NULL;
3121*4882a593Smuzhiyun
3122*4882a593Smuzhiyun /* Only return IOMMUv2 domains */
3123*4882a593Smuzhiyun if (!(pdomain->flags & PD_IOMMUV2_MASK))
3124*4882a593Smuzhiyun return NULL;
3125*4882a593Smuzhiyun
3126*4882a593Smuzhiyun return &pdomain->domain;
3127*4882a593Smuzhiyun }
3128*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_get_v2_domain);
3129*4882a593Smuzhiyun
amd_iommu_enable_device_erratum(struct pci_dev * pdev,u32 erratum)3130*4882a593Smuzhiyun void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3131*4882a593Smuzhiyun {
3132*4882a593Smuzhiyun struct iommu_dev_data *dev_data;
3133*4882a593Smuzhiyun
3134*4882a593Smuzhiyun if (!amd_iommu_v2_supported())
3135*4882a593Smuzhiyun return;
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun dev_data = dev_iommu_priv_get(&pdev->dev);
3138*4882a593Smuzhiyun dev_data->errata |= (1 << erratum);
3139*4882a593Smuzhiyun }
3140*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
3141*4882a593Smuzhiyun
amd_iommu_device_info(struct pci_dev * pdev,struct amd_iommu_device_info * info)3142*4882a593Smuzhiyun int amd_iommu_device_info(struct pci_dev *pdev,
3143*4882a593Smuzhiyun struct amd_iommu_device_info *info)
3144*4882a593Smuzhiyun {
3145*4882a593Smuzhiyun int max_pasids;
3146*4882a593Smuzhiyun int pos;
3147*4882a593Smuzhiyun
3148*4882a593Smuzhiyun if (pdev == NULL || info == NULL)
3149*4882a593Smuzhiyun return -EINVAL;
3150*4882a593Smuzhiyun
3151*4882a593Smuzhiyun if (!amd_iommu_v2_supported())
3152*4882a593Smuzhiyun return -EINVAL;
3153*4882a593Smuzhiyun
3154*4882a593Smuzhiyun memset(info, 0, sizeof(*info));
3155*4882a593Smuzhiyun
3156*4882a593Smuzhiyun if (pci_ats_supported(pdev))
3157*4882a593Smuzhiyun info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3158*4882a593Smuzhiyun
3159*4882a593Smuzhiyun pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3160*4882a593Smuzhiyun if (pos)
3161*4882a593Smuzhiyun info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3162*4882a593Smuzhiyun
3163*4882a593Smuzhiyun pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3164*4882a593Smuzhiyun if (pos) {
3165*4882a593Smuzhiyun int features;
3166*4882a593Smuzhiyun
3167*4882a593Smuzhiyun max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3168*4882a593Smuzhiyun max_pasids = min(max_pasids, (1 << 20));
3169*4882a593Smuzhiyun
3170*4882a593Smuzhiyun info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3171*4882a593Smuzhiyun info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3172*4882a593Smuzhiyun
3173*4882a593Smuzhiyun features = pci_pasid_features(pdev);
3174*4882a593Smuzhiyun if (features & PCI_PASID_CAP_EXEC)
3175*4882a593Smuzhiyun info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3176*4882a593Smuzhiyun if (features & PCI_PASID_CAP_PRIV)
3177*4882a593Smuzhiyun info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3178*4882a593Smuzhiyun }
3179*4882a593Smuzhiyun
3180*4882a593Smuzhiyun return 0;
3181*4882a593Smuzhiyun }
3182*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_device_info);
3183*4882a593Smuzhiyun
3184*4882a593Smuzhiyun #ifdef CONFIG_IRQ_REMAP
3185*4882a593Smuzhiyun
3186*4882a593Smuzhiyun /*****************************************************************************
3187*4882a593Smuzhiyun *
3188*4882a593Smuzhiyun * Interrupt Remapping Implementation
3189*4882a593Smuzhiyun *
3190*4882a593Smuzhiyun *****************************************************************************/
3191*4882a593Smuzhiyun
3192*4882a593Smuzhiyun static struct irq_chip amd_ir_chip;
3193*4882a593Smuzhiyun static DEFINE_SPINLOCK(iommu_table_lock);
3194*4882a593Smuzhiyun
set_dte_irq_entry(u16 devid,struct irq_remap_table * table)3195*4882a593Smuzhiyun static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3196*4882a593Smuzhiyun {
3197*4882a593Smuzhiyun u64 dte;
3198*4882a593Smuzhiyun
3199*4882a593Smuzhiyun dte = amd_iommu_dev_table[devid].data[2];
3200*4882a593Smuzhiyun dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3201*4882a593Smuzhiyun dte |= iommu_virt_to_phys(table->table);
3202*4882a593Smuzhiyun dte |= DTE_IRQ_REMAP_INTCTL;
3203*4882a593Smuzhiyun dte |= DTE_IRQ_TABLE_LEN;
3204*4882a593Smuzhiyun dte |= DTE_IRQ_REMAP_ENABLE;
3205*4882a593Smuzhiyun
3206*4882a593Smuzhiyun amd_iommu_dev_table[devid].data[2] = dte;
3207*4882a593Smuzhiyun }
3208*4882a593Smuzhiyun
get_irq_table(u16 devid)3209*4882a593Smuzhiyun static struct irq_remap_table *get_irq_table(u16 devid)
3210*4882a593Smuzhiyun {
3211*4882a593Smuzhiyun struct irq_remap_table *table;
3212*4882a593Smuzhiyun
3213*4882a593Smuzhiyun if (WARN_ONCE(!amd_iommu_rlookup_table[devid],
3214*4882a593Smuzhiyun "%s: no iommu for devid %x\n", __func__, devid))
3215*4882a593Smuzhiyun return NULL;
3216*4882a593Smuzhiyun
3217*4882a593Smuzhiyun table = irq_lookup_table[devid];
3218*4882a593Smuzhiyun if (WARN_ONCE(!table, "%s: no table for devid %x\n", __func__, devid))
3219*4882a593Smuzhiyun return NULL;
3220*4882a593Smuzhiyun
3221*4882a593Smuzhiyun return table;
3222*4882a593Smuzhiyun }
3223*4882a593Smuzhiyun
__alloc_irq_table(void)3224*4882a593Smuzhiyun static struct irq_remap_table *__alloc_irq_table(void)
3225*4882a593Smuzhiyun {
3226*4882a593Smuzhiyun struct irq_remap_table *table;
3227*4882a593Smuzhiyun
3228*4882a593Smuzhiyun table = kzalloc(sizeof(*table), GFP_KERNEL);
3229*4882a593Smuzhiyun if (!table)
3230*4882a593Smuzhiyun return NULL;
3231*4882a593Smuzhiyun
3232*4882a593Smuzhiyun table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_KERNEL);
3233*4882a593Smuzhiyun if (!table->table) {
3234*4882a593Smuzhiyun kfree(table);
3235*4882a593Smuzhiyun return NULL;
3236*4882a593Smuzhiyun }
3237*4882a593Smuzhiyun raw_spin_lock_init(&table->lock);
3238*4882a593Smuzhiyun
3239*4882a593Smuzhiyun if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3240*4882a593Smuzhiyun memset(table->table, 0,
3241*4882a593Smuzhiyun MAX_IRQS_PER_TABLE * sizeof(u32));
3242*4882a593Smuzhiyun else
3243*4882a593Smuzhiyun memset(table->table, 0,
3244*4882a593Smuzhiyun (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
3245*4882a593Smuzhiyun return table;
3246*4882a593Smuzhiyun }
3247*4882a593Smuzhiyun
set_remap_table_entry(struct amd_iommu * iommu,u16 devid,struct irq_remap_table * table)3248*4882a593Smuzhiyun static void set_remap_table_entry(struct amd_iommu *iommu, u16 devid,
3249*4882a593Smuzhiyun struct irq_remap_table *table)
3250*4882a593Smuzhiyun {
3251*4882a593Smuzhiyun irq_lookup_table[devid] = table;
3252*4882a593Smuzhiyun set_dte_irq_entry(devid, table);
3253*4882a593Smuzhiyun iommu_flush_dte(iommu, devid);
3254*4882a593Smuzhiyun }
3255*4882a593Smuzhiyun
set_remap_table_entry_alias(struct pci_dev * pdev,u16 alias,void * data)3256*4882a593Smuzhiyun static int set_remap_table_entry_alias(struct pci_dev *pdev, u16 alias,
3257*4882a593Smuzhiyun void *data)
3258*4882a593Smuzhiyun {
3259*4882a593Smuzhiyun struct irq_remap_table *table = data;
3260*4882a593Smuzhiyun
3261*4882a593Smuzhiyun irq_lookup_table[alias] = table;
3262*4882a593Smuzhiyun set_dte_irq_entry(alias, table);
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun iommu_flush_dte(amd_iommu_rlookup_table[alias], alias);
3265*4882a593Smuzhiyun
3266*4882a593Smuzhiyun return 0;
3267*4882a593Smuzhiyun }
3268*4882a593Smuzhiyun
alloc_irq_table(u16 devid,struct pci_dev * pdev)3269*4882a593Smuzhiyun static struct irq_remap_table *alloc_irq_table(u16 devid, struct pci_dev *pdev)
3270*4882a593Smuzhiyun {
3271*4882a593Smuzhiyun struct irq_remap_table *table = NULL;
3272*4882a593Smuzhiyun struct irq_remap_table *new_table = NULL;
3273*4882a593Smuzhiyun struct amd_iommu *iommu;
3274*4882a593Smuzhiyun unsigned long flags;
3275*4882a593Smuzhiyun u16 alias;
3276*4882a593Smuzhiyun
3277*4882a593Smuzhiyun spin_lock_irqsave(&iommu_table_lock, flags);
3278*4882a593Smuzhiyun
3279*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[devid];
3280*4882a593Smuzhiyun if (!iommu)
3281*4882a593Smuzhiyun goto out_unlock;
3282*4882a593Smuzhiyun
3283*4882a593Smuzhiyun table = irq_lookup_table[devid];
3284*4882a593Smuzhiyun if (table)
3285*4882a593Smuzhiyun goto out_unlock;
3286*4882a593Smuzhiyun
3287*4882a593Smuzhiyun alias = amd_iommu_alias_table[devid];
3288*4882a593Smuzhiyun table = irq_lookup_table[alias];
3289*4882a593Smuzhiyun if (table) {
3290*4882a593Smuzhiyun set_remap_table_entry(iommu, devid, table);
3291*4882a593Smuzhiyun goto out_wait;
3292*4882a593Smuzhiyun }
3293*4882a593Smuzhiyun spin_unlock_irqrestore(&iommu_table_lock, flags);
3294*4882a593Smuzhiyun
3295*4882a593Smuzhiyun /* Nothing there yet, allocate new irq remapping table */
3296*4882a593Smuzhiyun new_table = __alloc_irq_table();
3297*4882a593Smuzhiyun if (!new_table)
3298*4882a593Smuzhiyun return NULL;
3299*4882a593Smuzhiyun
3300*4882a593Smuzhiyun spin_lock_irqsave(&iommu_table_lock, flags);
3301*4882a593Smuzhiyun
3302*4882a593Smuzhiyun table = irq_lookup_table[devid];
3303*4882a593Smuzhiyun if (table)
3304*4882a593Smuzhiyun goto out_unlock;
3305*4882a593Smuzhiyun
3306*4882a593Smuzhiyun table = irq_lookup_table[alias];
3307*4882a593Smuzhiyun if (table) {
3308*4882a593Smuzhiyun set_remap_table_entry(iommu, devid, table);
3309*4882a593Smuzhiyun goto out_wait;
3310*4882a593Smuzhiyun }
3311*4882a593Smuzhiyun
3312*4882a593Smuzhiyun table = new_table;
3313*4882a593Smuzhiyun new_table = NULL;
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun if (pdev)
3316*4882a593Smuzhiyun pci_for_each_dma_alias(pdev, set_remap_table_entry_alias,
3317*4882a593Smuzhiyun table);
3318*4882a593Smuzhiyun else
3319*4882a593Smuzhiyun set_remap_table_entry(iommu, devid, table);
3320*4882a593Smuzhiyun
3321*4882a593Smuzhiyun if (devid != alias)
3322*4882a593Smuzhiyun set_remap_table_entry(iommu, alias, table);
3323*4882a593Smuzhiyun
3324*4882a593Smuzhiyun out_wait:
3325*4882a593Smuzhiyun iommu_completion_wait(iommu);
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun out_unlock:
3328*4882a593Smuzhiyun spin_unlock_irqrestore(&iommu_table_lock, flags);
3329*4882a593Smuzhiyun
3330*4882a593Smuzhiyun if (new_table) {
3331*4882a593Smuzhiyun kmem_cache_free(amd_iommu_irq_cache, new_table->table);
3332*4882a593Smuzhiyun kfree(new_table);
3333*4882a593Smuzhiyun }
3334*4882a593Smuzhiyun return table;
3335*4882a593Smuzhiyun }
3336*4882a593Smuzhiyun
alloc_irq_index(u16 devid,int count,bool align,struct pci_dev * pdev)3337*4882a593Smuzhiyun static int alloc_irq_index(u16 devid, int count, bool align,
3338*4882a593Smuzhiyun struct pci_dev *pdev)
3339*4882a593Smuzhiyun {
3340*4882a593Smuzhiyun struct irq_remap_table *table;
3341*4882a593Smuzhiyun int index, c, alignment = 1;
3342*4882a593Smuzhiyun unsigned long flags;
3343*4882a593Smuzhiyun struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3344*4882a593Smuzhiyun
3345*4882a593Smuzhiyun if (!iommu)
3346*4882a593Smuzhiyun return -ENODEV;
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun table = alloc_irq_table(devid, pdev);
3349*4882a593Smuzhiyun if (!table)
3350*4882a593Smuzhiyun return -ENODEV;
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun if (align)
3353*4882a593Smuzhiyun alignment = roundup_pow_of_two(count);
3354*4882a593Smuzhiyun
3355*4882a593Smuzhiyun raw_spin_lock_irqsave(&table->lock, flags);
3356*4882a593Smuzhiyun
3357*4882a593Smuzhiyun /* Scan table for free entries */
3358*4882a593Smuzhiyun for (index = ALIGN(table->min_index, alignment), c = 0;
3359*4882a593Smuzhiyun index < MAX_IRQS_PER_TABLE;) {
3360*4882a593Smuzhiyun if (!iommu->irte_ops->is_allocated(table, index)) {
3361*4882a593Smuzhiyun c += 1;
3362*4882a593Smuzhiyun } else {
3363*4882a593Smuzhiyun c = 0;
3364*4882a593Smuzhiyun index = ALIGN(index + 1, alignment);
3365*4882a593Smuzhiyun continue;
3366*4882a593Smuzhiyun }
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun if (c == count) {
3369*4882a593Smuzhiyun for (; c != 0; --c)
3370*4882a593Smuzhiyun iommu->irte_ops->set_allocated(table, index - c + 1);
3371*4882a593Smuzhiyun
3372*4882a593Smuzhiyun index -= count - 1;
3373*4882a593Smuzhiyun goto out;
3374*4882a593Smuzhiyun }
3375*4882a593Smuzhiyun
3376*4882a593Smuzhiyun index++;
3377*4882a593Smuzhiyun }
3378*4882a593Smuzhiyun
3379*4882a593Smuzhiyun index = -ENOSPC;
3380*4882a593Smuzhiyun
3381*4882a593Smuzhiyun out:
3382*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&table->lock, flags);
3383*4882a593Smuzhiyun
3384*4882a593Smuzhiyun return index;
3385*4882a593Smuzhiyun }
3386*4882a593Smuzhiyun
modify_irte_ga(u16 devid,int index,struct irte_ga * irte,struct amd_ir_data * data)3387*4882a593Smuzhiyun static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3388*4882a593Smuzhiyun struct amd_ir_data *data)
3389*4882a593Smuzhiyun {
3390*4882a593Smuzhiyun bool ret;
3391*4882a593Smuzhiyun struct irq_remap_table *table;
3392*4882a593Smuzhiyun struct amd_iommu *iommu;
3393*4882a593Smuzhiyun unsigned long flags;
3394*4882a593Smuzhiyun struct irte_ga *entry;
3395*4882a593Smuzhiyun
3396*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[devid];
3397*4882a593Smuzhiyun if (iommu == NULL)
3398*4882a593Smuzhiyun return -EINVAL;
3399*4882a593Smuzhiyun
3400*4882a593Smuzhiyun table = get_irq_table(devid);
3401*4882a593Smuzhiyun if (!table)
3402*4882a593Smuzhiyun return -ENOMEM;
3403*4882a593Smuzhiyun
3404*4882a593Smuzhiyun raw_spin_lock_irqsave(&table->lock, flags);
3405*4882a593Smuzhiyun
3406*4882a593Smuzhiyun entry = (struct irte_ga *)table->table;
3407*4882a593Smuzhiyun entry = &entry[index];
3408*4882a593Smuzhiyun
3409*4882a593Smuzhiyun ret = cmpxchg_double(&entry->lo.val, &entry->hi.val,
3410*4882a593Smuzhiyun entry->lo.val, entry->hi.val,
3411*4882a593Smuzhiyun irte->lo.val, irte->hi.val);
3412*4882a593Smuzhiyun /*
3413*4882a593Smuzhiyun * We use cmpxchg16 to atomically update the 128-bit IRTE,
3414*4882a593Smuzhiyun * and it cannot be updated by the hardware or other processors
3415*4882a593Smuzhiyun * behind us, so the return value of cmpxchg16 should be the
3416*4882a593Smuzhiyun * same as the old value.
3417*4882a593Smuzhiyun */
3418*4882a593Smuzhiyun WARN_ON(!ret);
3419*4882a593Smuzhiyun
3420*4882a593Smuzhiyun if (data)
3421*4882a593Smuzhiyun data->ref = entry;
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&table->lock, flags);
3424*4882a593Smuzhiyun
3425*4882a593Smuzhiyun iommu_flush_irt(iommu, devid);
3426*4882a593Smuzhiyun iommu_completion_wait(iommu);
3427*4882a593Smuzhiyun
3428*4882a593Smuzhiyun return 0;
3429*4882a593Smuzhiyun }
3430*4882a593Smuzhiyun
modify_irte(u16 devid,int index,union irte * irte)3431*4882a593Smuzhiyun static int modify_irte(u16 devid, int index, union irte *irte)
3432*4882a593Smuzhiyun {
3433*4882a593Smuzhiyun struct irq_remap_table *table;
3434*4882a593Smuzhiyun struct amd_iommu *iommu;
3435*4882a593Smuzhiyun unsigned long flags;
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[devid];
3438*4882a593Smuzhiyun if (iommu == NULL)
3439*4882a593Smuzhiyun return -EINVAL;
3440*4882a593Smuzhiyun
3441*4882a593Smuzhiyun table = get_irq_table(devid);
3442*4882a593Smuzhiyun if (!table)
3443*4882a593Smuzhiyun return -ENOMEM;
3444*4882a593Smuzhiyun
3445*4882a593Smuzhiyun raw_spin_lock_irqsave(&table->lock, flags);
3446*4882a593Smuzhiyun table->table[index] = irte->val;
3447*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&table->lock, flags);
3448*4882a593Smuzhiyun
3449*4882a593Smuzhiyun iommu_flush_irt(iommu, devid);
3450*4882a593Smuzhiyun iommu_completion_wait(iommu);
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun return 0;
3453*4882a593Smuzhiyun }
3454*4882a593Smuzhiyun
free_irte(u16 devid,int index)3455*4882a593Smuzhiyun static void free_irte(u16 devid, int index)
3456*4882a593Smuzhiyun {
3457*4882a593Smuzhiyun struct irq_remap_table *table;
3458*4882a593Smuzhiyun struct amd_iommu *iommu;
3459*4882a593Smuzhiyun unsigned long flags;
3460*4882a593Smuzhiyun
3461*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[devid];
3462*4882a593Smuzhiyun if (iommu == NULL)
3463*4882a593Smuzhiyun return;
3464*4882a593Smuzhiyun
3465*4882a593Smuzhiyun table = get_irq_table(devid);
3466*4882a593Smuzhiyun if (!table)
3467*4882a593Smuzhiyun return;
3468*4882a593Smuzhiyun
3469*4882a593Smuzhiyun raw_spin_lock_irqsave(&table->lock, flags);
3470*4882a593Smuzhiyun iommu->irte_ops->clear_allocated(table, index);
3471*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&table->lock, flags);
3472*4882a593Smuzhiyun
3473*4882a593Smuzhiyun iommu_flush_irt(iommu, devid);
3474*4882a593Smuzhiyun iommu_completion_wait(iommu);
3475*4882a593Smuzhiyun }
3476*4882a593Smuzhiyun
irte_prepare(void * entry,u32 delivery_mode,u32 dest_mode,u8 vector,u32 dest_apicid,int devid)3477*4882a593Smuzhiyun static void irte_prepare(void *entry,
3478*4882a593Smuzhiyun u32 delivery_mode, u32 dest_mode,
3479*4882a593Smuzhiyun u8 vector, u32 dest_apicid, int devid)
3480*4882a593Smuzhiyun {
3481*4882a593Smuzhiyun union irte *irte = (union irte *) entry;
3482*4882a593Smuzhiyun
3483*4882a593Smuzhiyun irte->val = 0;
3484*4882a593Smuzhiyun irte->fields.vector = vector;
3485*4882a593Smuzhiyun irte->fields.int_type = delivery_mode;
3486*4882a593Smuzhiyun irte->fields.destination = dest_apicid;
3487*4882a593Smuzhiyun irte->fields.dm = dest_mode;
3488*4882a593Smuzhiyun irte->fields.valid = 1;
3489*4882a593Smuzhiyun }
3490*4882a593Smuzhiyun
irte_ga_prepare(void * entry,u32 delivery_mode,u32 dest_mode,u8 vector,u32 dest_apicid,int devid)3491*4882a593Smuzhiyun static void irte_ga_prepare(void *entry,
3492*4882a593Smuzhiyun u32 delivery_mode, u32 dest_mode,
3493*4882a593Smuzhiyun u8 vector, u32 dest_apicid, int devid)
3494*4882a593Smuzhiyun {
3495*4882a593Smuzhiyun struct irte_ga *irte = (struct irte_ga *) entry;
3496*4882a593Smuzhiyun
3497*4882a593Smuzhiyun irte->lo.val = 0;
3498*4882a593Smuzhiyun irte->hi.val = 0;
3499*4882a593Smuzhiyun irte->lo.fields_remap.int_type = delivery_mode;
3500*4882a593Smuzhiyun irte->lo.fields_remap.dm = dest_mode;
3501*4882a593Smuzhiyun irte->hi.fields.vector = vector;
3502*4882a593Smuzhiyun irte->lo.fields_remap.destination = APICID_TO_IRTE_DEST_LO(dest_apicid);
3503*4882a593Smuzhiyun irte->hi.fields.destination = APICID_TO_IRTE_DEST_HI(dest_apicid);
3504*4882a593Smuzhiyun irte->lo.fields_remap.valid = 1;
3505*4882a593Smuzhiyun }
3506*4882a593Smuzhiyun
irte_activate(void * entry,u16 devid,u16 index)3507*4882a593Smuzhiyun static void irte_activate(void *entry, u16 devid, u16 index)
3508*4882a593Smuzhiyun {
3509*4882a593Smuzhiyun union irte *irte = (union irte *) entry;
3510*4882a593Smuzhiyun
3511*4882a593Smuzhiyun irte->fields.valid = 1;
3512*4882a593Smuzhiyun modify_irte(devid, index, irte);
3513*4882a593Smuzhiyun }
3514*4882a593Smuzhiyun
irte_ga_activate(void * entry,u16 devid,u16 index)3515*4882a593Smuzhiyun static void irte_ga_activate(void *entry, u16 devid, u16 index)
3516*4882a593Smuzhiyun {
3517*4882a593Smuzhiyun struct irte_ga *irte = (struct irte_ga *) entry;
3518*4882a593Smuzhiyun
3519*4882a593Smuzhiyun irte->lo.fields_remap.valid = 1;
3520*4882a593Smuzhiyun modify_irte_ga(devid, index, irte, NULL);
3521*4882a593Smuzhiyun }
3522*4882a593Smuzhiyun
irte_deactivate(void * entry,u16 devid,u16 index)3523*4882a593Smuzhiyun static void irte_deactivate(void *entry, u16 devid, u16 index)
3524*4882a593Smuzhiyun {
3525*4882a593Smuzhiyun union irte *irte = (union irte *) entry;
3526*4882a593Smuzhiyun
3527*4882a593Smuzhiyun irte->fields.valid = 0;
3528*4882a593Smuzhiyun modify_irte(devid, index, irte);
3529*4882a593Smuzhiyun }
3530*4882a593Smuzhiyun
irte_ga_deactivate(void * entry,u16 devid,u16 index)3531*4882a593Smuzhiyun static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3532*4882a593Smuzhiyun {
3533*4882a593Smuzhiyun struct irte_ga *irte = (struct irte_ga *) entry;
3534*4882a593Smuzhiyun
3535*4882a593Smuzhiyun irte->lo.fields_remap.valid = 0;
3536*4882a593Smuzhiyun modify_irte_ga(devid, index, irte, NULL);
3537*4882a593Smuzhiyun }
3538*4882a593Smuzhiyun
irte_set_affinity(void * entry,u16 devid,u16 index,u8 vector,u32 dest_apicid)3539*4882a593Smuzhiyun static void irte_set_affinity(void *entry, u16 devid, u16 index,
3540*4882a593Smuzhiyun u8 vector, u32 dest_apicid)
3541*4882a593Smuzhiyun {
3542*4882a593Smuzhiyun union irte *irte = (union irte *) entry;
3543*4882a593Smuzhiyun
3544*4882a593Smuzhiyun irte->fields.vector = vector;
3545*4882a593Smuzhiyun irte->fields.destination = dest_apicid;
3546*4882a593Smuzhiyun modify_irte(devid, index, irte);
3547*4882a593Smuzhiyun }
3548*4882a593Smuzhiyun
irte_ga_set_affinity(void * entry,u16 devid,u16 index,u8 vector,u32 dest_apicid)3549*4882a593Smuzhiyun static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3550*4882a593Smuzhiyun u8 vector, u32 dest_apicid)
3551*4882a593Smuzhiyun {
3552*4882a593Smuzhiyun struct irte_ga *irte = (struct irte_ga *) entry;
3553*4882a593Smuzhiyun
3554*4882a593Smuzhiyun if (!irte->lo.fields_remap.guest_mode) {
3555*4882a593Smuzhiyun irte->hi.fields.vector = vector;
3556*4882a593Smuzhiyun irte->lo.fields_remap.destination =
3557*4882a593Smuzhiyun APICID_TO_IRTE_DEST_LO(dest_apicid);
3558*4882a593Smuzhiyun irte->hi.fields.destination =
3559*4882a593Smuzhiyun APICID_TO_IRTE_DEST_HI(dest_apicid);
3560*4882a593Smuzhiyun modify_irte_ga(devid, index, irte, NULL);
3561*4882a593Smuzhiyun }
3562*4882a593Smuzhiyun }
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun #define IRTE_ALLOCATED (~1U)
irte_set_allocated(struct irq_remap_table * table,int index)3565*4882a593Smuzhiyun static void irte_set_allocated(struct irq_remap_table *table, int index)
3566*4882a593Smuzhiyun {
3567*4882a593Smuzhiyun table->table[index] = IRTE_ALLOCATED;
3568*4882a593Smuzhiyun }
3569*4882a593Smuzhiyun
irte_ga_set_allocated(struct irq_remap_table * table,int index)3570*4882a593Smuzhiyun static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3571*4882a593Smuzhiyun {
3572*4882a593Smuzhiyun struct irte_ga *ptr = (struct irte_ga *)table->table;
3573*4882a593Smuzhiyun struct irte_ga *irte = &ptr[index];
3574*4882a593Smuzhiyun
3575*4882a593Smuzhiyun memset(&irte->lo.val, 0, sizeof(u64));
3576*4882a593Smuzhiyun memset(&irte->hi.val, 0, sizeof(u64));
3577*4882a593Smuzhiyun irte->hi.fields.vector = 0xff;
3578*4882a593Smuzhiyun }
3579*4882a593Smuzhiyun
irte_is_allocated(struct irq_remap_table * table,int index)3580*4882a593Smuzhiyun static bool irte_is_allocated(struct irq_remap_table *table, int index)
3581*4882a593Smuzhiyun {
3582*4882a593Smuzhiyun union irte *ptr = (union irte *)table->table;
3583*4882a593Smuzhiyun union irte *irte = &ptr[index];
3584*4882a593Smuzhiyun
3585*4882a593Smuzhiyun return irte->val != 0;
3586*4882a593Smuzhiyun }
3587*4882a593Smuzhiyun
irte_ga_is_allocated(struct irq_remap_table * table,int index)3588*4882a593Smuzhiyun static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
3589*4882a593Smuzhiyun {
3590*4882a593Smuzhiyun struct irte_ga *ptr = (struct irte_ga *)table->table;
3591*4882a593Smuzhiyun struct irte_ga *irte = &ptr[index];
3592*4882a593Smuzhiyun
3593*4882a593Smuzhiyun return irte->hi.fields.vector != 0;
3594*4882a593Smuzhiyun }
3595*4882a593Smuzhiyun
irte_clear_allocated(struct irq_remap_table * table,int index)3596*4882a593Smuzhiyun static void irte_clear_allocated(struct irq_remap_table *table, int index)
3597*4882a593Smuzhiyun {
3598*4882a593Smuzhiyun table->table[index] = 0;
3599*4882a593Smuzhiyun }
3600*4882a593Smuzhiyun
irte_ga_clear_allocated(struct irq_remap_table * table,int index)3601*4882a593Smuzhiyun static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
3602*4882a593Smuzhiyun {
3603*4882a593Smuzhiyun struct irte_ga *ptr = (struct irte_ga *)table->table;
3604*4882a593Smuzhiyun struct irte_ga *irte = &ptr[index];
3605*4882a593Smuzhiyun
3606*4882a593Smuzhiyun memset(&irte->lo.val, 0, sizeof(u64));
3607*4882a593Smuzhiyun memset(&irte->hi.val, 0, sizeof(u64));
3608*4882a593Smuzhiyun }
3609*4882a593Smuzhiyun
get_devid(struct irq_alloc_info * info)3610*4882a593Smuzhiyun static int get_devid(struct irq_alloc_info *info)
3611*4882a593Smuzhiyun {
3612*4882a593Smuzhiyun switch (info->type) {
3613*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_IOAPIC:
3614*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_IOAPIC_GET_PARENT:
3615*4882a593Smuzhiyun return get_ioapic_devid(info->devid);
3616*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_HPET:
3617*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_HPET_GET_PARENT:
3618*4882a593Smuzhiyun return get_hpet_devid(info->devid);
3619*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_PCI_MSI:
3620*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_PCI_MSIX:
3621*4882a593Smuzhiyun return get_device_id(msi_desc_to_dev(info->desc));
3622*4882a593Smuzhiyun default:
3623*4882a593Smuzhiyun WARN_ON_ONCE(1);
3624*4882a593Smuzhiyun return -1;
3625*4882a593Smuzhiyun }
3626*4882a593Smuzhiyun }
3627*4882a593Smuzhiyun
get_irq_domain_for_devid(struct irq_alloc_info * info,int devid)3628*4882a593Smuzhiyun static struct irq_domain *get_irq_domain_for_devid(struct irq_alloc_info *info,
3629*4882a593Smuzhiyun int devid)
3630*4882a593Smuzhiyun {
3631*4882a593Smuzhiyun struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3632*4882a593Smuzhiyun
3633*4882a593Smuzhiyun if (!iommu)
3634*4882a593Smuzhiyun return NULL;
3635*4882a593Smuzhiyun
3636*4882a593Smuzhiyun switch (info->type) {
3637*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_IOAPIC_GET_PARENT:
3638*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_HPET_GET_PARENT:
3639*4882a593Smuzhiyun return iommu->ir_domain;
3640*4882a593Smuzhiyun default:
3641*4882a593Smuzhiyun WARN_ON_ONCE(1);
3642*4882a593Smuzhiyun return NULL;
3643*4882a593Smuzhiyun }
3644*4882a593Smuzhiyun }
3645*4882a593Smuzhiyun
get_irq_domain(struct irq_alloc_info * info)3646*4882a593Smuzhiyun static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
3647*4882a593Smuzhiyun {
3648*4882a593Smuzhiyun int devid;
3649*4882a593Smuzhiyun
3650*4882a593Smuzhiyun if (!info)
3651*4882a593Smuzhiyun return NULL;
3652*4882a593Smuzhiyun
3653*4882a593Smuzhiyun devid = get_devid(info);
3654*4882a593Smuzhiyun if (devid < 0)
3655*4882a593Smuzhiyun return NULL;
3656*4882a593Smuzhiyun return get_irq_domain_for_devid(info, devid);
3657*4882a593Smuzhiyun }
3658*4882a593Smuzhiyun
3659*4882a593Smuzhiyun struct irq_remap_ops amd_iommu_irq_ops = {
3660*4882a593Smuzhiyun .prepare = amd_iommu_prepare,
3661*4882a593Smuzhiyun .enable = amd_iommu_enable,
3662*4882a593Smuzhiyun .disable = amd_iommu_disable,
3663*4882a593Smuzhiyun .reenable = amd_iommu_reenable,
3664*4882a593Smuzhiyun .enable_faulting = amd_iommu_enable_faulting,
3665*4882a593Smuzhiyun .get_irq_domain = get_irq_domain,
3666*4882a593Smuzhiyun };
3667*4882a593Smuzhiyun
irq_remapping_prepare_irte(struct amd_ir_data * data,struct irq_cfg * irq_cfg,struct irq_alloc_info * info,int devid,int index,int sub_handle)3668*4882a593Smuzhiyun static void irq_remapping_prepare_irte(struct amd_ir_data *data,
3669*4882a593Smuzhiyun struct irq_cfg *irq_cfg,
3670*4882a593Smuzhiyun struct irq_alloc_info *info,
3671*4882a593Smuzhiyun int devid, int index, int sub_handle)
3672*4882a593Smuzhiyun {
3673*4882a593Smuzhiyun struct irq_2_irte *irte_info = &data->irq_2_irte;
3674*4882a593Smuzhiyun struct msi_msg *msg = &data->msi_entry;
3675*4882a593Smuzhiyun struct IO_APIC_route_entry *entry;
3676*4882a593Smuzhiyun struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3677*4882a593Smuzhiyun
3678*4882a593Smuzhiyun if (!iommu)
3679*4882a593Smuzhiyun return;
3680*4882a593Smuzhiyun
3681*4882a593Smuzhiyun data->irq_2_irte.devid = devid;
3682*4882a593Smuzhiyun data->irq_2_irte.index = index + sub_handle;
3683*4882a593Smuzhiyun iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
3684*4882a593Smuzhiyun apic->irq_dest_mode, irq_cfg->vector,
3685*4882a593Smuzhiyun irq_cfg->dest_apicid, devid);
3686*4882a593Smuzhiyun
3687*4882a593Smuzhiyun switch (info->type) {
3688*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_IOAPIC:
3689*4882a593Smuzhiyun /* Setup IOAPIC entry */
3690*4882a593Smuzhiyun entry = info->ioapic.entry;
3691*4882a593Smuzhiyun info->ioapic.entry = NULL;
3692*4882a593Smuzhiyun memset(entry, 0, sizeof(*entry));
3693*4882a593Smuzhiyun entry->vector = index;
3694*4882a593Smuzhiyun entry->mask = 0;
3695*4882a593Smuzhiyun entry->trigger = info->ioapic.trigger;
3696*4882a593Smuzhiyun entry->polarity = info->ioapic.polarity;
3697*4882a593Smuzhiyun /* Mask level triggered irqs. */
3698*4882a593Smuzhiyun if (info->ioapic.trigger)
3699*4882a593Smuzhiyun entry->mask = 1;
3700*4882a593Smuzhiyun break;
3701*4882a593Smuzhiyun
3702*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_HPET:
3703*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_PCI_MSI:
3704*4882a593Smuzhiyun case X86_IRQ_ALLOC_TYPE_PCI_MSIX:
3705*4882a593Smuzhiyun msg->address_hi = MSI_ADDR_BASE_HI;
3706*4882a593Smuzhiyun msg->address_lo = MSI_ADDR_BASE_LO;
3707*4882a593Smuzhiyun msg->data = irte_info->index;
3708*4882a593Smuzhiyun break;
3709*4882a593Smuzhiyun
3710*4882a593Smuzhiyun default:
3711*4882a593Smuzhiyun BUG_ON(1);
3712*4882a593Smuzhiyun break;
3713*4882a593Smuzhiyun }
3714*4882a593Smuzhiyun }
3715*4882a593Smuzhiyun
3716*4882a593Smuzhiyun struct amd_irte_ops irte_32_ops = {
3717*4882a593Smuzhiyun .prepare = irte_prepare,
3718*4882a593Smuzhiyun .activate = irte_activate,
3719*4882a593Smuzhiyun .deactivate = irte_deactivate,
3720*4882a593Smuzhiyun .set_affinity = irte_set_affinity,
3721*4882a593Smuzhiyun .set_allocated = irte_set_allocated,
3722*4882a593Smuzhiyun .is_allocated = irte_is_allocated,
3723*4882a593Smuzhiyun .clear_allocated = irte_clear_allocated,
3724*4882a593Smuzhiyun };
3725*4882a593Smuzhiyun
3726*4882a593Smuzhiyun struct amd_irte_ops irte_128_ops = {
3727*4882a593Smuzhiyun .prepare = irte_ga_prepare,
3728*4882a593Smuzhiyun .activate = irte_ga_activate,
3729*4882a593Smuzhiyun .deactivate = irte_ga_deactivate,
3730*4882a593Smuzhiyun .set_affinity = irte_ga_set_affinity,
3731*4882a593Smuzhiyun .set_allocated = irte_ga_set_allocated,
3732*4882a593Smuzhiyun .is_allocated = irte_ga_is_allocated,
3733*4882a593Smuzhiyun .clear_allocated = irte_ga_clear_allocated,
3734*4882a593Smuzhiyun };
3735*4882a593Smuzhiyun
irq_remapping_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * arg)3736*4882a593Smuzhiyun static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
3737*4882a593Smuzhiyun unsigned int nr_irqs, void *arg)
3738*4882a593Smuzhiyun {
3739*4882a593Smuzhiyun struct irq_alloc_info *info = arg;
3740*4882a593Smuzhiyun struct irq_data *irq_data;
3741*4882a593Smuzhiyun struct amd_ir_data *data = NULL;
3742*4882a593Smuzhiyun struct irq_cfg *cfg;
3743*4882a593Smuzhiyun int i, ret, devid;
3744*4882a593Smuzhiyun int index;
3745*4882a593Smuzhiyun
3746*4882a593Smuzhiyun if (!info)
3747*4882a593Smuzhiyun return -EINVAL;
3748*4882a593Smuzhiyun if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_PCI_MSI &&
3749*4882a593Smuzhiyun info->type != X86_IRQ_ALLOC_TYPE_PCI_MSIX)
3750*4882a593Smuzhiyun return -EINVAL;
3751*4882a593Smuzhiyun
3752*4882a593Smuzhiyun /*
3753*4882a593Smuzhiyun * With IRQ remapping enabled, don't need contiguous CPU vectors
3754*4882a593Smuzhiyun * to support multiple MSI interrupts.
3755*4882a593Smuzhiyun */
3756*4882a593Smuzhiyun if (info->type == X86_IRQ_ALLOC_TYPE_PCI_MSI)
3757*4882a593Smuzhiyun info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
3758*4882a593Smuzhiyun
3759*4882a593Smuzhiyun devid = get_devid(info);
3760*4882a593Smuzhiyun if (devid < 0)
3761*4882a593Smuzhiyun return -EINVAL;
3762*4882a593Smuzhiyun
3763*4882a593Smuzhiyun ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
3764*4882a593Smuzhiyun if (ret < 0)
3765*4882a593Smuzhiyun return ret;
3766*4882a593Smuzhiyun
3767*4882a593Smuzhiyun if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
3768*4882a593Smuzhiyun struct irq_remap_table *table;
3769*4882a593Smuzhiyun struct amd_iommu *iommu;
3770*4882a593Smuzhiyun
3771*4882a593Smuzhiyun table = alloc_irq_table(devid, NULL);
3772*4882a593Smuzhiyun if (table) {
3773*4882a593Smuzhiyun if (!table->min_index) {
3774*4882a593Smuzhiyun /*
3775*4882a593Smuzhiyun * Keep the first 32 indexes free for IOAPIC
3776*4882a593Smuzhiyun * interrupts.
3777*4882a593Smuzhiyun */
3778*4882a593Smuzhiyun table->min_index = 32;
3779*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[devid];
3780*4882a593Smuzhiyun for (i = 0; i < 32; ++i)
3781*4882a593Smuzhiyun iommu->irte_ops->set_allocated(table, i);
3782*4882a593Smuzhiyun }
3783*4882a593Smuzhiyun WARN_ON(table->min_index != 32);
3784*4882a593Smuzhiyun index = info->ioapic.pin;
3785*4882a593Smuzhiyun } else {
3786*4882a593Smuzhiyun index = -ENOMEM;
3787*4882a593Smuzhiyun }
3788*4882a593Smuzhiyun } else if (info->type == X86_IRQ_ALLOC_TYPE_PCI_MSI ||
3789*4882a593Smuzhiyun info->type == X86_IRQ_ALLOC_TYPE_PCI_MSIX) {
3790*4882a593Smuzhiyun bool align = (info->type == X86_IRQ_ALLOC_TYPE_PCI_MSI);
3791*4882a593Smuzhiyun
3792*4882a593Smuzhiyun index = alloc_irq_index(devid, nr_irqs, align,
3793*4882a593Smuzhiyun msi_desc_to_pci_dev(info->desc));
3794*4882a593Smuzhiyun } else {
3795*4882a593Smuzhiyun index = alloc_irq_index(devid, nr_irqs, false, NULL);
3796*4882a593Smuzhiyun }
3797*4882a593Smuzhiyun
3798*4882a593Smuzhiyun if (index < 0) {
3799*4882a593Smuzhiyun pr_warn("Failed to allocate IRTE\n");
3800*4882a593Smuzhiyun ret = index;
3801*4882a593Smuzhiyun goto out_free_parent;
3802*4882a593Smuzhiyun }
3803*4882a593Smuzhiyun
3804*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++) {
3805*4882a593Smuzhiyun irq_data = irq_domain_get_irq_data(domain, virq + i);
3806*4882a593Smuzhiyun cfg = irq_data ? irqd_cfg(irq_data) : NULL;
3807*4882a593Smuzhiyun if (!cfg) {
3808*4882a593Smuzhiyun ret = -EINVAL;
3809*4882a593Smuzhiyun goto out_free_data;
3810*4882a593Smuzhiyun }
3811*4882a593Smuzhiyun
3812*4882a593Smuzhiyun ret = -ENOMEM;
3813*4882a593Smuzhiyun data = kzalloc(sizeof(*data), GFP_KERNEL);
3814*4882a593Smuzhiyun if (!data)
3815*4882a593Smuzhiyun goto out_free_data;
3816*4882a593Smuzhiyun
3817*4882a593Smuzhiyun if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3818*4882a593Smuzhiyun data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
3819*4882a593Smuzhiyun else
3820*4882a593Smuzhiyun data->entry = kzalloc(sizeof(struct irte_ga),
3821*4882a593Smuzhiyun GFP_KERNEL);
3822*4882a593Smuzhiyun if (!data->entry) {
3823*4882a593Smuzhiyun kfree(data);
3824*4882a593Smuzhiyun goto out_free_data;
3825*4882a593Smuzhiyun }
3826*4882a593Smuzhiyun
3827*4882a593Smuzhiyun irq_data->hwirq = (devid << 16) + i;
3828*4882a593Smuzhiyun irq_data->chip_data = data;
3829*4882a593Smuzhiyun irq_data->chip = &amd_ir_chip;
3830*4882a593Smuzhiyun irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
3831*4882a593Smuzhiyun irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
3832*4882a593Smuzhiyun }
3833*4882a593Smuzhiyun
3834*4882a593Smuzhiyun return 0;
3835*4882a593Smuzhiyun
3836*4882a593Smuzhiyun out_free_data:
3837*4882a593Smuzhiyun for (i--; i >= 0; i--) {
3838*4882a593Smuzhiyun irq_data = irq_domain_get_irq_data(domain, virq + i);
3839*4882a593Smuzhiyun if (irq_data)
3840*4882a593Smuzhiyun kfree(irq_data->chip_data);
3841*4882a593Smuzhiyun }
3842*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++)
3843*4882a593Smuzhiyun free_irte(devid, index + i);
3844*4882a593Smuzhiyun out_free_parent:
3845*4882a593Smuzhiyun irq_domain_free_irqs_common(domain, virq, nr_irqs);
3846*4882a593Smuzhiyun return ret;
3847*4882a593Smuzhiyun }
3848*4882a593Smuzhiyun
irq_remapping_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)3849*4882a593Smuzhiyun static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
3850*4882a593Smuzhiyun unsigned int nr_irqs)
3851*4882a593Smuzhiyun {
3852*4882a593Smuzhiyun struct irq_2_irte *irte_info;
3853*4882a593Smuzhiyun struct irq_data *irq_data;
3854*4882a593Smuzhiyun struct amd_ir_data *data;
3855*4882a593Smuzhiyun int i;
3856*4882a593Smuzhiyun
3857*4882a593Smuzhiyun for (i = 0; i < nr_irqs; i++) {
3858*4882a593Smuzhiyun irq_data = irq_domain_get_irq_data(domain, virq + i);
3859*4882a593Smuzhiyun if (irq_data && irq_data->chip_data) {
3860*4882a593Smuzhiyun data = irq_data->chip_data;
3861*4882a593Smuzhiyun irte_info = &data->irq_2_irte;
3862*4882a593Smuzhiyun free_irte(irte_info->devid, irte_info->index);
3863*4882a593Smuzhiyun kfree(data->entry);
3864*4882a593Smuzhiyun kfree(data);
3865*4882a593Smuzhiyun }
3866*4882a593Smuzhiyun }
3867*4882a593Smuzhiyun irq_domain_free_irqs_common(domain, virq, nr_irqs);
3868*4882a593Smuzhiyun }
3869*4882a593Smuzhiyun
3870*4882a593Smuzhiyun static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
3871*4882a593Smuzhiyun struct amd_ir_data *ir_data,
3872*4882a593Smuzhiyun struct irq_2_irte *irte_info,
3873*4882a593Smuzhiyun struct irq_cfg *cfg);
3874*4882a593Smuzhiyun
irq_remapping_activate(struct irq_domain * domain,struct irq_data * irq_data,bool reserve)3875*4882a593Smuzhiyun static int irq_remapping_activate(struct irq_domain *domain,
3876*4882a593Smuzhiyun struct irq_data *irq_data, bool reserve)
3877*4882a593Smuzhiyun {
3878*4882a593Smuzhiyun struct amd_ir_data *data = irq_data->chip_data;
3879*4882a593Smuzhiyun struct irq_2_irte *irte_info = &data->irq_2_irte;
3880*4882a593Smuzhiyun struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
3881*4882a593Smuzhiyun struct irq_cfg *cfg = irqd_cfg(irq_data);
3882*4882a593Smuzhiyun
3883*4882a593Smuzhiyun if (!iommu)
3884*4882a593Smuzhiyun return 0;
3885*4882a593Smuzhiyun
3886*4882a593Smuzhiyun iommu->irte_ops->activate(data->entry, irte_info->devid,
3887*4882a593Smuzhiyun irte_info->index);
3888*4882a593Smuzhiyun amd_ir_update_irte(irq_data, iommu, data, irte_info, cfg);
3889*4882a593Smuzhiyun return 0;
3890*4882a593Smuzhiyun }
3891*4882a593Smuzhiyun
irq_remapping_deactivate(struct irq_domain * domain,struct irq_data * irq_data)3892*4882a593Smuzhiyun static void irq_remapping_deactivate(struct irq_domain *domain,
3893*4882a593Smuzhiyun struct irq_data *irq_data)
3894*4882a593Smuzhiyun {
3895*4882a593Smuzhiyun struct amd_ir_data *data = irq_data->chip_data;
3896*4882a593Smuzhiyun struct irq_2_irte *irte_info = &data->irq_2_irte;
3897*4882a593Smuzhiyun struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
3898*4882a593Smuzhiyun
3899*4882a593Smuzhiyun if (iommu)
3900*4882a593Smuzhiyun iommu->irte_ops->deactivate(data->entry, irte_info->devid,
3901*4882a593Smuzhiyun irte_info->index);
3902*4882a593Smuzhiyun }
3903*4882a593Smuzhiyun
3904*4882a593Smuzhiyun static const struct irq_domain_ops amd_ir_domain_ops = {
3905*4882a593Smuzhiyun .alloc = irq_remapping_alloc,
3906*4882a593Smuzhiyun .free = irq_remapping_free,
3907*4882a593Smuzhiyun .activate = irq_remapping_activate,
3908*4882a593Smuzhiyun .deactivate = irq_remapping_deactivate,
3909*4882a593Smuzhiyun };
3910*4882a593Smuzhiyun
amd_iommu_activate_guest_mode(void * data)3911*4882a593Smuzhiyun int amd_iommu_activate_guest_mode(void *data)
3912*4882a593Smuzhiyun {
3913*4882a593Smuzhiyun struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
3914*4882a593Smuzhiyun struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
3915*4882a593Smuzhiyun u64 valid;
3916*4882a593Smuzhiyun
3917*4882a593Smuzhiyun if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
3918*4882a593Smuzhiyun !entry || entry->lo.fields_vapic.guest_mode)
3919*4882a593Smuzhiyun return 0;
3920*4882a593Smuzhiyun
3921*4882a593Smuzhiyun valid = entry->lo.fields_vapic.valid;
3922*4882a593Smuzhiyun
3923*4882a593Smuzhiyun entry->lo.val = 0;
3924*4882a593Smuzhiyun entry->hi.val = 0;
3925*4882a593Smuzhiyun
3926*4882a593Smuzhiyun entry->lo.fields_vapic.valid = valid;
3927*4882a593Smuzhiyun entry->lo.fields_vapic.guest_mode = 1;
3928*4882a593Smuzhiyun entry->lo.fields_vapic.ga_log_intr = 1;
3929*4882a593Smuzhiyun entry->hi.fields.ga_root_ptr = ir_data->ga_root_ptr;
3930*4882a593Smuzhiyun entry->hi.fields.vector = ir_data->ga_vector;
3931*4882a593Smuzhiyun entry->lo.fields_vapic.ga_tag = ir_data->ga_tag;
3932*4882a593Smuzhiyun
3933*4882a593Smuzhiyun return modify_irte_ga(ir_data->irq_2_irte.devid,
3934*4882a593Smuzhiyun ir_data->irq_2_irte.index, entry, ir_data);
3935*4882a593Smuzhiyun }
3936*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_activate_guest_mode);
3937*4882a593Smuzhiyun
amd_iommu_deactivate_guest_mode(void * data)3938*4882a593Smuzhiyun int amd_iommu_deactivate_guest_mode(void *data)
3939*4882a593Smuzhiyun {
3940*4882a593Smuzhiyun struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
3941*4882a593Smuzhiyun struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
3942*4882a593Smuzhiyun struct irq_cfg *cfg = ir_data->cfg;
3943*4882a593Smuzhiyun u64 valid;
3944*4882a593Smuzhiyun
3945*4882a593Smuzhiyun if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
3946*4882a593Smuzhiyun !entry || !entry->lo.fields_vapic.guest_mode)
3947*4882a593Smuzhiyun return 0;
3948*4882a593Smuzhiyun
3949*4882a593Smuzhiyun valid = entry->lo.fields_remap.valid;
3950*4882a593Smuzhiyun
3951*4882a593Smuzhiyun entry->lo.val = 0;
3952*4882a593Smuzhiyun entry->hi.val = 0;
3953*4882a593Smuzhiyun
3954*4882a593Smuzhiyun entry->lo.fields_remap.valid = valid;
3955*4882a593Smuzhiyun entry->lo.fields_remap.dm = apic->irq_dest_mode;
3956*4882a593Smuzhiyun entry->lo.fields_remap.int_type = apic->irq_delivery_mode;
3957*4882a593Smuzhiyun entry->hi.fields.vector = cfg->vector;
3958*4882a593Smuzhiyun entry->lo.fields_remap.destination =
3959*4882a593Smuzhiyun APICID_TO_IRTE_DEST_LO(cfg->dest_apicid);
3960*4882a593Smuzhiyun entry->hi.fields.destination =
3961*4882a593Smuzhiyun APICID_TO_IRTE_DEST_HI(cfg->dest_apicid);
3962*4882a593Smuzhiyun
3963*4882a593Smuzhiyun return modify_irte_ga(ir_data->irq_2_irte.devid,
3964*4882a593Smuzhiyun ir_data->irq_2_irte.index, entry, ir_data);
3965*4882a593Smuzhiyun }
3966*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_deactivate_guest_mode);
3967*4882a593Smuzhiyun
amd_ir_set_vcpu_affinity(struct irq_data * data,void * vcpu_info)3968*4882a593Smuzhiyun static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
3969*4882a593Smuzhiyun {
3970*4882a593Smuzhiyun int ret;
3971*4882a593Smuzhiyun struct amd_iommu *iommu;
3972*4882a593Smuzhiyun struct amd_iommu_pi_data *pi_data = vcpu_info;
3973*4882a593Smuzhiyun struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
3974*4882a593Smuzhiyun struct amd_ir_data *ir_data = data->chip_data;
3975*4882a593Smuzhiyun struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
3976*4882a593Smuzhiyun struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
3977*4882a593Smuzhiyun
3978*4882a593Smuzhiyun /* Note:
3979*4882a593Smuzhiyun * This device has never been set up for guest mode.
3980*4882a593Smuzhiyun * we should not modify the IRTE
3981*4882a593Smuzhiyun */
3982*4882a593Smuzhiyun if (!dev_data || !dev_data->use_vapic)
3983*4882a593Smuzhiyun return 0;
3984*4882a593Smuzhiyun
3985*4882a593Smuzhiyun ir_data->cfg = irqd_cfg(data);
3986*4882a593Smuzhiyun pi_data->ir_data = ir_data;
3987*4882a593Smuzhiyun
3988*4882a593Smuzhiyun /* Note:
3989*4882a593Smuzhiyun * SVM tries to set up for VAPIC mode, but we are in
3990*4882a593Smuzhiyun * legacy mode. So, we force legacy mode instead.
3991*4882a593Smuzhiyun */
3992*4882a593Smuzhiyun if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3993*4882a593Smuzhiyun pr_debug("%s: Fall back to using intr legacy remap\n",
3994*4882a593Smuzhiyun __func__);
3995*4882a593Smuzhiyun pi_data->is_guest_mode = false;
3996*4882a593Smuzhiyun }
3997*4882a593Smuzhiyun
3998*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[irte_info->devid];
3999*4882a593Smuzhiyun if (iommu == NULL)
4000*4882a593Smuzhiyun return -EINVAL;
4001*4882a593Smuzhiyun
4002*4882a593Smuzhiyun pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4003*4882a593Smuzhiyun if (pi_data->is_guest_mode) {
4004*4882a593Smuzhiyun ir_data->ga_root_ptr = (pi_data->base >> 12);
4005*4882a593Smuzhiyun ir_data->ga_vector = vcpu_pi_info->vector;
4006*4882a593Smuzhiyun ir_data->ga_tag = pi_data->ga_tag;
4007*4882a593Smuzhiyun ret = amd_iommu_activate_guest_mode(ir_data);
4008*4882a593Smuzhiyun if (!ret)
4009*4882a593Smuzhiyun ir_data->cached_ga_tag = pi_data->ga_tag;
4010*4882a593Smuzhiyun } else {
4011*4882a593Smuzhiyun ret = amd_iommu_deactivate_guest_mode(ir_data);
4012*4882a593Smuzhiyun
4013*4882a593Smuzhiyun /*
4014*4882a593Smuzhiyun * This communicates the ga_tag back to the caller
4015*4882a593Smuzhiyun * so that it can do all the necessary clean up.
4016*4882a593Smuzhiyun */
4017*4882a593Smuzhiyun if (!ret)
4018*4882a593Smuzhiyun ir_data->cached_ga_tag = 0;
4019*4882a593Smuzhiyun }
4020*4882a593Smuzhiyun
4021*4882a593Smuzhiyun return ret;
4022*4882a593Smuzhiyun }
4023*4882a593Smuzhiyun
4024*4882a593Smuzhiyun
amd_ir_update_irte(struct irq_data * irqd,struct amd_iommu * iommu,struct amd_ir_data * ir_data,struct irq_2_irte * irte_info,struct irq_cfg * cfg)4025*4882a593Smuzhiyun static void amd_ir_update_irte(struct irq_data *irqd, struct amd_iommu *iommu,
4026*4882a593Smuzhiyun struct amd_ir_data *ir_data,
4027*4882a593Smuzhiyun struct irq_2_irte *irte_info,
4028*4882a593Smuzhiyun struct irq_cfg *cfg)
4029*4882a593Smuzhiyun {
4030*4882a593Smuzhiyun
4031*4882a593Smuzhiyun /*
4032*4882a593Smuzhiyun * Atomically updates the IRTE with the new destination, vector
4033*4882a593Smuzhiyun * and flushes the interrupt entry cache.
4034*4882a593Smuzhiyun */
4035*4882a593Smuzhiyun iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4036*4882a593Smuzhiyun irte_info->index, cfg->vector,
4037*4882a593Smuzhiyun cfg->dest_apicid);
4038*4882a593Smuzhiyun }
4039*4882a593Smuzhiyun
amd_ir_set_affinity(struct irq_data * data,const struct cpumask * mask,bool force)4040*4882a593Smuzhiyun static int amd_ir_set_affinity(struct irq_data *data,
4041*4882a593Smuzhiyun const struct cpumask *mask, bool force)
4042*4882a593Smuzhiyun {
4043*4882a593Smuzhiyun struct amd_ir_data *ir_data = data->chip_data;
4044*4882a593Smuzhiyun struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4045*4882a593Smuzhiyun struct irq_cfg *cfg = irqd_cfg(data);
4046*4882a593Smuzhiyun struct irq_data *parent = data->parent_data;
4047*4882a593Smuzhiyun struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
4048*4882a593Smuzhiyun int ret;
4049*4882a593Smuzhiyun
4050*4882a593Smuzhiyun if (!iommu)
4051*4882a593Smuzhiyun return -ENODEV;
4052*4882a593Smuzhiyun
4053*4882a593Smuzhiyun ret = parent->chip->irq_set_affinity(parent, mask, force);
4054*4882a593Smuzhiyun if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4055*4882a593Smuzhiyun return ret;
4056*4882a593Smuzhiyun
4057*4882a593Smuzhiyun amd_ir_update_irte(data, iommu, ir_data, irte_info, cfg);
4058*4882a593Smuzhiyun /*
4059*4882a593Smuzhiyun * After this point, all the interrupts will start arriving
4060*4882a593Smuzhiyun * at the new destination. So, time to cleanup the previous
4061*4882a593Smuzhiyun * vector allocation.
4062*4882a593Smuzhiyun */
4063*4882a593Smuzhiyun send_cleanup_vector(cfg);
4064*4882a593Smuzhiyun
4065*4882a593Smuzhiyun return IRQ_SET_MASK_OK_DONE;
4066*4882a593Smuzhiyun }
4067*4882a593Smuzhiyun
ir_compose_msi_msg(struct irq_data * irq_data,struct msi_msg * msg)4068*4882a593Smuzhiyun static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4069*4882a593Smuzhiyun {
4070*4882a593Smuzhiyun struct amd_ir_data *ir_data = irq_data->chip_data;
4071*4882a593Smuzhiyun
4072*4882a593Smuzhiyun *msg = ir_data->msi_entry;
4073*4882a593Smuzhiyun }
4074*4882a593Smuzhiyun
4075*4882a593Smuzhiyun static struct irq_chip amd_ir_chip = {
4076*4882a593Smuzhiyun .name = "AMD-IR",
4077*4882a593Smuzhiyun .irq_ack = apic_ack_irq,
4078*4882a593Smuzhiyun .irq_set_affinity = amd_ir_set_affinity,
4079*4882a593Smuzhiyun .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
4080*4882a593Smuzhiyun .irq_compose_msi_msg = ir_compose_msi_msg,
4081*4882a593Smuzhiyun };
4082*4882a593Smuzhiyun
amd_iommu_create_irq_domain(struct amd_iommu * iommu)4083*4882a593Smuzhiyun int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4084*4882a593Smuzhiyun {
4085*4882a593Smuzhiyun struct fwnode_handle *fn;
4086*4882a593Smuzhiyun
4087*4882a593Smuzhiyun fn = irq_domain_alloc_named_id_fwnode("AMD-IR", iommu->index);
4088*4882a593Smuzhiyun if (!fn)
4089*4882a593Smuzhiyun return -ENOMEM;
4090*4882a593Smuzhiyun iommu->ir_domain = irq_domain_create_tree(fn, &amd_ir_domain_ops, iommu);
4091*4882a593Smuzhiyun if (!iommu->ir_domain) {
4092*4882a593Smuzhiyun irq_domain_free_fwnode(fn);
4093*4882a593Smuzhiyun return -ENOMEM;
4094*4882a593Smuzhiyun }
4095*4882a593Smuzhiyun
4096*4882a593Smuzhiyun iommu->ir_domain->parent = arch_get_ir_parent_domain();
4097*4882a593Smuzhiyun iommu->msi_domain = arch_create_remap_msi_irq_domain(iommu->ir_domain,
4098*4882a593Smuzhiyun "AMD-IR-MSI",
4099*4882a593Smuzhiyun iommu->index);
4100*4882a593Smuzhiyun return 0;
4101*4882a593Smuzhiyun }
4102*4882a593Smuzhiyun
amd_iommu_update_ga(int cpu,bool is_run,void * data)4103*4882a593Smuzhiyun int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4104*4882a593Smuzhiyun {
4105*4882a593Smuzhiyun unsigned long flags;
4106*4882a593Smuzhiyun struct amd_iommu *iommu;
4107*4882a593Smuzhiyun struct irq_remap_table *table;
4108*4882a593Smuzhiyun struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4109*4882a593Smuzhiyun int devid = ir_data->irq_2_irte.devid;
4110*4882a593Smuzhiyun struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4111*4882a593Smuzhiyun struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4112*4882a593Smuzhiyun
4113*4882a593Smuzhiyun if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4114*4882a593Smuzhiyun !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4115*4882a593Smuzhiyun return 0;
4116*4882a593Smuzhiyun
4117*4882a593Smuzhiyun iommu = amd_iommu_rlookup_table[devid];
4118*4882a593Smuzhiyun if (!iommu)
4119*4882a593Smuzhiyun return -ENODEV;
4120*4882a593Smuzhiyun
4121*4882a593Smuzhiyun table = get_irq_table(devid);
4122*4882a593Smuzhiyun if (!table)
4123*4882a593Smuzhiyun return -ENODEV;
4124*4882a593Smuzhiyun
4125*4882a593Smuzhiyun raw_spin_lock_irqsave(&table->lock, flags);
4126*4882a593Smuzhiyun
4127*4882a593Smuzhiyun if (ref->lo.fields_vapic.guest_mode) {
4128*4882a593Smuzhiyun if (cpu >= 0) {
4129*4882a593Smuzhiyun ref->lo.fields_vapic.destination =
4130*4882a593Smuzhiyun APICID_TO_IRTE_DEST_LO(cpu);
4131*4882a593Smuzhiyun ref->hi.fields.destination =
4132*4882a593Smuzhiyun APICID_TO_IRTE_DEST_HI(cpu);
4133*4882a593Smuzhiyun }
4134*4882a593Smuzhiyun ref->lo.fields_vapic.is_run = is_run;
4135*4882a593Smuzhiyun barrier();
4136*4882a593Smuzhiyun }
4137*4882a593Smuzhiyun
4138*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&table->lock, flags);
4139*4882a593Smuzhiyun
4140*4882a593Smuzhiyun iommu_flush_irt(iommu, devid);
4141*4882a593Smuzhiyun iommu_completion_wait(iommu);
4142*4882a593Smuzhiyun return 0;
4143*4882a593Smuzhiyun }
4144*4882a593Smuzhiyun EXPORT_SYMBOL(amd_iommu_update_ga);
4145*4882a593Smuzhiyun #endif
4146