xref: /OK3568_Linux_fs/kernel/drivers/interconnect/qcom/sm8250.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/interconnect.h>
9*4882a593Smuzhiyun #include <linux/interconnect-provider.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_platform.h>
12*4882a593Smuzhiyun #include <dt-bindings/interconnect/qcom,sm8250.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "bcm-voter.h"
15*4882a593Smuzhiyun #include "icc-rpmh.h"
16*4882a593Smuzhiyun #include "sm8250.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun DEFINE_QNODE(qhm_a1noc_cfg, SM8250_MASTER_A1NOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_A1NOC);
19*4882a593Smuzhiyun DEFINE_QNODE(qhm_qspi, SM8250_MASTER_QSPI_0, 1, 4, SM8250_A1NOC_SNOC_SLV);
20*4882a593Smuzhiyun DEFINE_QNODE(qhm_qup1, SM8250_MASTER_QUP_1, 1, 4, SM8250_A1NOC_SNOC_SLV);
21*4882a593Smuzhiyun DEFINE_QNODE(qhm_qup2, SM8250_MASTER_QUP_2, 1, 4, SM8250_A1NOC_SNOC_SLV);
22*4882a593Smuzhiyun DEFINE_QNODE(qhm_tsif, SM8250_MASTER_TSIF, 1, 4, SM8250_A1NOC_SNOC_SLV);
23*4882a593Smuzhiyun DEFINE_QNODE(xm_pcie3_modem, SM8250_MASTER_PCIE_2, 1, 8, SM8250_SLAVE_ANOC_PCIE_GEM_NOC_1);
24*4882a593Smuzhiyun DEFINE_QNODE(xm_sdc4, SM8250_MASTER_SDCC_4, 1, 8, SM8250_A1NOC_SNOC_SLV);
25*4882a593Smuzhiyun DEFINE_QNODE(xm_ufs_mem, SM8250_MASTER_UFS_MEM, 1, 8, SM8250_A1NOC_SNOC_SLV);
26*4882a593Smuzhiyun DEFINE_QNODE(xm_usb3_0, SM8250_MASTER_USB3, 1, 8, SM8250_A1NOC_SNOC_SLV);
27*4882a593Smuzhiyun DEFINE_QNODE(xm_usb3_1, SM8250_MASTER_USB3_1, 1, 8, SM8250_A1NOC_SNOC_SLV);
28*4882a593Smuzhiyun DEFINE_QNODE(qhm_a2noc_cfg, SM8250_MASTER_A2NOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_A2NOC);
29*4882a593Smuzhiyun DEFINE_QNODE(qhm_qdss_bam, SM8250_MASTER_QDSS_BAM, 1, 4, SM8250_A2NOC_SNOC_SLV);
30*4882a593Smuzhiyun DEFINE_QNODE(qhm_qup0, SM8250_MASTER_QUP_0, 1, 4, SM8250_A2NOC_SNOC_SLV);
31*4882a593Smuzhiyun DEFINE_QNODE(qnm_cnoc, SM8250_MASTER_CNOC_A2NOC, 1, 8, SM8250_A2NOC_SNOC_SLV);
32*4882a593Smuzhiyun DEFINE_QNODE(qxm_crypto, SM8250_MASTER_CRYPTO_CORE_0, 1, 8, SM8250_A2NOC_SNOC_SLV);
33*4882a593Smuzhiyun DEFINE_QNODE(qxm_ipa, SM8250_MASTER_IPA, 1, 8, SM8250_A2NOC_SNOC_SLV);
34*4882a593Smuzhiyun DEFINE_QNODE(xm_pcie3_0, SM8250_MASTER_PCIE, 1, 8, SM8250_SLAVE_ANOC_PCIE_GEM_NOC);
35*4882a593Smuzhiyun DEFINE_QNODE(xm_pcie3_1, SM8250_MASTER_PCIE_1, 1, 8, SM8250_SLAVE_ANOC_PCIE_GEM_NOC);
36*4882a593Smuzhiyun DEFINE_QNODE(xm_qdss_etr, SM8250_MASTER_QDSS_ETR, 1, 8, SM8250_A2NOC_SNOC_SLV);
37*4882a593Smuzhiyun DEFINE_QNODE(xm_sdc2, SM8250_MASTER_SDCC_2, 1, 8, SM8250_A2NOC_SNOC_SLV);
38*4882a593Smuzhiyun DEFINE_QNODE(xm_ufs_card, SM8250_MASTER_UFS_CARD, 1, 8, SM8250_A2NOC_SNOC_SLV);
39*4882a593Smuzhiyun DEFINE_QNODE(qnm_npu, SM8250_MASTER_NPU, 2, 32, SM8250_SLAVE_CDSP_MEM_NOC);
40*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc, SM8250_SNOC_CNOC_MAS, 1, 8, SM8250_SLAVE_CDSP_CFG, SM8250_SLAVE_CAMERA_CFG, SM8250_SLAVE_TLMM_SOUTH, SM8250_SLAVE_TLMM_NORTH, SM8250_SLAVE_SDCC_4, SM8250_SLAVE_TLMM_WEST, SM8250_SLAVE_SDCC_2, SM8250_SLAVE_CNOC_MNOC_CFG, SM8250_SLAVE_UFS_MEM_CFG, SM8250_SLAVE_SNOC_CFG, SM8250_SLAVE_PDM, SM8250_SLAVE_CX_RDPM, SM8250_SLAVE_PCIE_1_CFG, SM8250_SLAVE_A2NOC_CFG, SM8250_SLAVE_QDSS_CFG, SM8250_SLAVE_DISPLAY_CFG, SM8250_SLAVE_PCIE_2_CFG, SM8250_SLAVE_TCSR, SM8250_SLAVE_DCC_CFG, SM8250_SLAVE_CNOC_DDRSS, SM8250_SLAVE_IPC_ROUTER_CFG, SM8250_SLAVE_PCIE_0_CFG, SM8250_SLAVE_RBCPR_MMCX_CFG, SM8250_SLAVE_NPU_CFG, SM8250_SLAVE_AHB2PHY_SOUTH, SM8250_SLAVE_AHB2PHY_NORTH, SM8250_SLAVE_GRAPHICS_3D_CFG, SM8250_SLAVE_VENUS_CFG, SM8250_SLAVE_TSIF, SM8250_SLAVE_IPA_CFG, SM8250_SLAVE_IMEM_CFG, SM8250_SLAVE_USB3, SM8250_SLAVE_SERVICE_CNOC, SM8250_SLAVE_UFS_CARD_CFG, SM8250_SLAVE_USB3_1, SM8250_SLAVE_LPASS, SM8250_SLAVE_RBCPR_CX_CFG, SM8250_SLAVE_A1NOC_CFG, SM8250_SLAVE_AOSS, SM8250_SLAVE_PRNG, SM8250_SLAVE_VSENSE_CTRL_CFG, SM8250_SLAVE_QSPI_0, SM8250_SLAVE_CRYPTO_0_CFG, SM8250_SLAVE_PIMEM_CFG, SM8250_SLAVE_RBCPR_MX_CFG, SM8250_SLAVE_QUP_0, SM8250_SLAVE_QUP_1, SM8250_SLAVE_QUP_2, SM8250_SLAVE_CLK_CTL);
41*4882a593Smuzhiyun DEFINE_QNODE(xm_qdss_dap, SM8250_MASTER_QDSS_DAP, 1, 8, SM8250_SLAVE_CDSP_CFG, SM8250_SLAVE_CAMERA_CFG, SM8250_SLAVE_TLMM_SOUTH, SM8250_SLAVE_TLMM_NORTH, SM8250_SLAVE_SDCC_4, SM8250_SLAVE_TLMM_WEST, SM8250_SLAVE_SDCC_2, SM8250_SLAVE_CNOC_MNOC_CFG, SM8250_SLAVE_UFS_MEM_CFG, SM8250_SLAVE_SNOC_CFG, SM8250_SLAVE_PDM, SM8250_SLAVE_CX_RDPM, SM8250_SLAVE_PCIE_1_CFG, SM8250_SLAVE_A2NOC_CFG, SM8250_SLAVE_QDSS_CFG, SM8250_SLAVE_DISPLAY_CFG, SM8250_SLAVE_PCIE_2_CFG, SM8250_SLAVE_TCSR, SM8250_SLAVE_DCC_CFG, SM8250_SLAVE_CNOC_DDRSS, SM8250_SLAVE_IPC_ROUTER_CFG, SM8250_SLAVE_CNOC_A2NOC, SM8250_SLAVE_PCIE_0_CFG, SM8250_SLAVE_RBCPR_MMCX_CFG, SM8250_SLAVE_NPU_CFG, SM8250_SLAVE_AHB2PHY_SOUTH, SM8250_SLAVE_AHB2PHY_NORTH, SM8250_SLAVE_GRAPHICS_3D_CFG, SM8250_SLAVE_VENUS_CFG, SM8250_SLAVE_TSIF, SM8250_SLAVE_IPA_CFG, SM8250_SLAVE_IMEM_CFG, SM8250_SLAVE_USB3, SM8250_SLAVE_SERVICE_CNOC, SM8250_SLAVE_UFS_CARD_CFG, SM8250_SLAVE_USB3_1, SM8250_SLAVE_LPASS, SM8250_SLAVE_RBCPR_CX_CFG, SM8250_SLAVE_A1NOC_CFG, SM8250_SLAVE_AOSS, SM8250_SLAVE_PRNG, SM8250_SLAVE_VSENSE_CTRL_CFG, SM8250_SLAVE_QSPI_0, SM8250_SLAVE_CRYPTO_0_CFG, SM8250_SLAVE_PIMEM_CFG, SM8250_SLAVE_RBCPR_MX_CFG, SM8250_SLAVE_QUP_0, SM8250_SLAVE_QUP_1, SM8250_SLAVE_QUP_2, SM8250_SLAVE_CLK_CTL);
42*4882a593Smuzhiyun DEFINE_QNODE(qhm_cnoc_dc_noc, SM8250_MASTER_CNOC_DC_NOC, 1, 4, SM8250_SLAVE_GEM_NOC_CFG, SM8250_SLAVE_LLCC_CFG);
43*4882a593Smuzhiyun DEFINE_QNODE(alm_gpu_tcu, SM8250_MASTER_GPU_TCU, 1, 8, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC);
44*4882a593Smuzhiyun DEFINE_QNODE(alm_sys_tcu, SM8250_MASTER_SYS_TCU, 1, 8, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC);
45*4882a593Smuzhiyun DEFINE_QNODE(chm_apps, SM8250_MASTER_AMPSS_M0, 2, 32, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC, SM8250_SLAVE_MEM_NOC_PCIE_SNOC);
46*4882a593Smuzhiyun DEFINE_QNODE(qhm_gemnoc_cfg, SM8250_MASTER_GEM_NOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_GEM_NOC_2, SM8250_SLAVE_SERVICE_GEM_NOC_1, SM8250_SLAVE_SERVICE_GEM_NOC);
47*4882a593Smuzhiyun DEFINE_QNODE(qnm_cmpnoc, SM8250_MASTER_COMPUTE_NOC, 2, 32, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC);
48*4882a593Smuzhiyun DEFINE_QNODE(qnm_gpu, SM8250_MASTER_GRAPHICS_3D, 2, 32, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC);
49*4882a593Smuzhiyun DEFINE_QNODE(qnm_mnoc_hf, SM8250_MASTER_MNOC_HF_MEM_NOC, 2, 32, SM8250_SLAVE_LLCC);
50*4882a593Smuzhiyun DEFINE_QNODE(qnm_mnoc_sf, SM8250_MASTER_MNOC_SF_MEM_NOC, 2, 32, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC);
51*4882a593Smuzhiyun DEFINE_QNODE(qnm_pcie, SM8250_MASTER_ANOC_PCIE_GEM_NOC, 1, 16, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC);
52*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc_gc, SM8250_MASTER_SNOC_GC_MEM_NOC, 1, 8, SM8250_SLAVE_LLCC);
53*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc_sf, SM8250_MASTER_SNOC_SF_MEM_NOC, 1, 16, SM8250_SLAVE_LLCC, SM8250_SLAVE_GEM_NOC_SNOC, SM8250_SLAVE_MEM_NOC_PCIE_SNOC);
54*4882a593Smuzhiyun DEFINE_QNODE(ipa_core_master, SM8250_MASTER_IPA_CORE, 1, 8, SM8250_SLAVE_IPA_CORE);
55*4882a593Smuzhiyun DEFINE_QNODE(llcc_mc, SM8250_MASTER_LLCC, 4, 4, SM8250_SLAVE_EBI_CH0);
56*4882a593Smuzhiyun DEFINE_QNODE(qhm_mnoc_cfg, SM8250_MASTER_CNOC_MNOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_MNOC);
57*4882a593Smuzhiyun DEFINE_QNODE(qnm_camnoc_hf, SM8250_MASTER_CAMNOC_HF, 2, 32, SM8250_SLAVE_MNOC_HF_MEM_NOC);
58*4882a593Smuzhiyun DEFINE_QNODE(qnm_camnoc_icp, SM8250_MASTER_CAMNOC_ICP, 1, 8, SM8250_SLAVE_MNOC_SF_MEM_NOC);
59*4882a593Smuzhiyun DEFINE_QNODE(qnm_camnoc_sf, SM8250_MASTER_CAMNOC_SF, 2, 32, SM8250_SLAVE_MNOC_SF_MEM_NOC);
60*4882a593Smuzhiyun DEFINE_QNODE(qnm_video0, SM8250_MASTER_VIDEO_P0, 1, 32, SM8250_SLAVE_MNOC_SF_MEM_NOC);
61*4882a593Smuzhiyun DEFINE_QNODE(qnm_video1, SM8250_MASTER_VIDEO_P1, 1, 32, SM8250_SLAVE_MNOC_SF_MEM_NOC);
62*4882a593Smuzhiyun DEFINE_QNODE(qnm_video_cvp, SM8250_MASTER_VIDEO_PROC, 1, 32, SM8250_SLAVE_MNOC_SF_MEM_NOC);
63*4882a593Smuzhiyun DEFINE_QNODE(qxm_mdp0, SM8250_MASTER_MDP_PORT0, 1, 32, SM8250_SLAVE_MNOC_HF_MEM_NOC);
64*4882a593Smuzhiyun DEFINE_QNODE(qxm_mdp1, SM8250_MASTER_MDP_PORT1, 1, 32, SM8250_SLAVE_MNOC_HF_MEM_NOC);
65*4882a593Smuzhiyun DEFINE_QNODE(qxm_rot, SM8250_MASTER_ROTATOR, 1, 32, SM8250_SLAVE_MNOC_SF_MEM_NOC);
66*4882a593Smuzhiyun DEFINE_QNODE(amm_npu_sys, SM8250_MASTER_NPU_SYS, 4, 32, SM8250_SLAVE_NPU_COMPUTE_NOC);
67*4882a593Smuzhiyun DEFINE_QNODE(amm_npu_sys_cdp_w, SM8250_MASTER_NPU_CDP, 2, 16, SM8250_SLAVE_NPU_COMPUTE_NOC);
68*4882a593Smuzhiyun DEFINE_QNODE(qhm_cfg, SM8250_MASTER_NPU_NOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_NPU_NOC, SM8250_SLAVE_ISENSE_CFG, SM8250_SLAVE_NPU_LLM_CFG, SM8250_SLAVE_NPU_INT_DMA_BWMON_CFG, SM8250_SLAVE_NPU_CP, SM8250_SLAVE_NPU_TCM, SM8250_SLAVE_NPU_CAL_DP0, SM8250_SLAVE_NPU_CAL_DP1, SM8250_SLAVE_NPU_DPM);
69*4882a593Smuzhiyun DEFINE_QNODE(qhm_snoc_cfg, SM8250_MASTER_SNOC_CFG, 1, 4, SM8250_SLAVE_SERVICE_SNOC);
70*4882a593Smuzhiyun DEFINE_QNODE(qnm_aggre1_noc, SM8250_A1NOC_SNOC_MAS, 1, 16, SM8250_SLAVE_SNOC_GEM_NOC_SF);
71*4882a593Smuzhiyun DEFINE_QNODE(qnm_aggre2_noc, SM8250_A2NOC_SNOC_MAS, 1, 16, SM8250_SLAVE_SNOC_GEM_NOC_SF);
72*4882a593Smuzhiyun DEFINE_QNODE(qnm_gemnoc, SM8250_MASTER_GEM_NOC_SNOC, 1, 16, SM8250_SLAVE_PIMEM, SM8250_SLAVE_OCIMEM, SM8250_SLAVE_APPSS, SM8250_SNOC_CNOC_SLV, SM8250_SLAVE_TCU, SM8250_SLAVE_QDSS_STM);
73*4882a593Smuzhiyun DEFINE_QNODE(qnm_gemnoc_pcie, SM8250_MASTER_GEM_NOC_PCIE_SNOC, 1, 8, SM8250_SLAVE_PCIE_2, SM8250_SLAVE_PCIE_0, SM8250_SLAVE_PCIE_1);
74*4882a593Smuzhiyun DEFINE_QNODE(qxm_pimem, SM8250_MASTER_PIMEM, 1, 8, SM8250_SLAVE_SNOC_GEM_NOC_GC);
75*4882a593Smuzhiyun DEFINE_QNODE(xm_gic, SM8250_MASTER_GIC, 1, 8, SM8250_SLAVE_SNOC_GEM_NOC_GC);
76*4882a593Smuzhiyun DEFINE_QNODE(qns_a1noc_snoc, SM8250_A1NOC_SNOC_SLV, 1, 16, SM8250_A1NOC_SNOC_MAS);
77*4882a593Smuzhiyun DEFINE_QNODE(qns_pcie_modem_mem_noc, SM8250_SLAVE_ANOC_PCIE_GEM_NOC_1, 1, 16, SM8250_MASTER_ANOC_PCIE_GEM_NOC);
78*4882a593Smuzhiyun DEFINE_QNODE(srvc_aggre1_noc, SM8250_SLAVE_SERVICE_A1NOC, 1, 4);
79*4882a593Smuzhiyun DEFINE_QNODE(qns_a2noc_snoc, SM8250_A2NOC_SNOC_SLV, 1, 16, SM8250_A2NOC_SNOC_MAS);
80*4882a593Smuzhiyun DEFINE_QNODE(qns_pcie_mem_noc, SM8250_SLAVE_ANOC_PCIE_GEM_NOC, 1, 16, SM8250_MASTER_ANOC_PCIE_GEM_NOC);
81*4882a593Smuzhiyun DEFINE_QNODE(srvc_aggre2_noc, SM8250_SLAVE_SERVICE_A2NOC, 1, 4);
82*4882a593Smuzhiyun DEFINE_QNODE(qns_cdsp_mem_noc, SM8250_SLAVE_CDSP_MEM_NOC, 2, 32, SM8250_MASTER_COMPUTE_NOC);
83*4882a593Smuzhiyun DEFINE_QNODE(qhs_a1_noc_cfg, SM8250_SLAVE_A1NOC_CFG, 1, 4, SM8250_MASTER_A1NOC_CFG);
84*4882a593Smuzhiyun DEFINE_QNODE(qhs_a2_noc_cfg, SM8250_SLAVE_A2NOC_CFG, 1, 4, SM8250_MASTER_A2NOC_CFG);
85*4882a593Smuzhiyun DEFINE_QNODE(qhs_ahb2phy0, SM8250_SLAVE_AHB2PHY_SOUTH, 1, 4);
86*4882a593Smuzhiyun DEFINE_QNODE(qhs_ahb2phy1, SM8250_SLAVE_AHB2PHY_NORTH, 1, 4);
87*4882a593Smuzhiyun DEFINE_QNODE(qhs_aoss, SM8250_SLAVE_AOSS, 1, 4);
88*4882a593Smuzhiyun DEFINE_QNODE(qhs_camera_cfg, SM8250_SLAVE_CAMERA_CFG, 1, 4);
89*4882a593Smuzhiyun DEFINE_QNODE(qhs_clk_ctl, SM8250_SLAVE_CLK_CTL, 1, 4);
90*4882a593Smuzhiyun DEFINE_QNODE(qhs_compute_dsp, SM8250_SLAVE_CDSP_CFG, 1, 4);
91*4882a593Smuzhiyun DEFINE_QNODE(qhs_cpr_cx, SM8250_SLAVE_RBCPR_CX_CFG, 1, 4);
92*4882a593Smuzhiyun DEFINE_QNODE(qhs_cpr_mmcx, SM8250_SLAVE_RBCPR_MMCX_CFG, 1, 4);
93*4882a593Smuzhiyun DEFINE_QNODE(qhs_cpr_mx, SM8250_SLAVE_RBCPR_MX_CFG, 1, 4);
94*4882a593Smuzhiyun DEFINE_QNODE(qhs_crypto0_cfg, SM8250_SLAVE_CRYPTO_0_CFG, 1, 4);
95*4882a593Smuzhiyun DEFINE_QNODE(qhs_cx_rdpm, SM8250_SLAVE_CX_RDPM, 1, 4);
96*4882a593Smuzhiyun DEFINE_QNODE(qhs_dcc_cfg, SM8250_SLAVE_DCC_CFG, 1, 4);
97*4882a593Smuzhiyun DEFINE_QNODE(qhs_ddrss_cfg, SM8250_SLAVE_CNOC_DDRSS, 1, 4, SM8250_MASTER_CNOC_DC_NOC);
98*4882a593Smuzhiyun DEFINE_QNODE(qhs_display_cfg, SM8250_SLAVE_DISPLAY_CFG, 1, 4);
99*4882a593Smuzhiyun DEFINE_QNODE(qhs_gpuss_cfg, SM8250_SLAVE_GRAPHICS_3D_CFG, 1, 8);
100*4882a593Smuzhiyun DEFINE_QNODE(qhs_imem_cfg, SM8250_SLAVE_IMEM_CFG, 1, 4);
101*4882a593Smuzhiyun DEFINE_QNODE(qhs_ipa, SM8250_SLAVE_IPA_CFG, 1, 4);
102*4882a593Smuzhiyun DEFINE_QNODE(qhs_ipc_router, SM8250_SLAVE_IPC_ROUTER_CFG, 1, 4);
103*4882a593Smuzhiyun DEFINE_QNODE(qhs_lpass_cfg, SM8250_SLAVE_LPASS, 1, 4);
104*4882a593Smuzhiyun DEFINE_QNODE(qhs_mnoc_cfg, SM8250_SLAVE_CNOC_MNOC_CFG, 1, 4, SM8250_MASTER_CNOC_MNOC_CFG);
105*4882a593Smuzhiyun DEFINE_QNODE(qhs_npu_cfg, SM8250_SLAVE_NPU_CFG, 1, 4, SM8250_MASTER_NPU_NOC_CFG);
106*4882a593Smuzhiyun DEFINE_QNODE(qhs_pcie0_cfg, SM8250_SLAVE_PCIE_0_CFG, 1, 4);
107*4882a593Smuzhiyun DEFINE_QNODE(qhs_pcie1_cfg, SM8250_SLAVE_PCIE_1_CFG, 1, 4);
108*4882a593Smuzhiyun DEFINE_QNODE(qhs_pcie_modem_cfg, SM8250_SLAVE_PCIE_2_CFG, 1, 4);
109*4882a593Smuzhiyun DEFINE_QNODE(qhs_pdm, SM8250_SLAVE_PDM, 1, 4);
110*4882a593Smuzhiyun DEFINE_QNODE(qhs_pimem_cfg, SM8250_SLAVE_PIMEM_CFG, 1, 4);
111*4882a593Smuzhiyun DEFINE_QNODE(qhs_prng, SM8250_SLAVE_PRNG, 1, 4);
112*4882a593Smuzhiyun DEFINE_QNODE(qhs_qdss_cfg, SM8250_SLAVE_QDSS_CFG, 1, 4);
113*4882a593Smuzhiyun DEFINE_QNODE(qhs_qspi, SM8250_SLAVE_QSPI_0, 1, 4);
114*4882a593Smuzhiyun DEFINE_QNODE(qhs_qup0, SM8250_SLAVE_QUP_0, 1, 4);
115*4882a593Smuzhiyun DEFINE_QNODE(qhs_qup1, SM8250_SLAVE_QUP_1, 1, 4);
116*4882a593Smuzhiyun DEFINE_QNODE(qhs_qup2, SM8250_SLAVE_QUP_2, 1, 4);
117*4882a593Smuzhiyun DEFINE_QNODE(qhs_sdc2, SM8250_SLAVE_SDCC_2, 1, 4);
118*4882a593Smuzhiyun DEFINE_QNODE(qhs_sdc4, SM8250_SLAVE_SDCC_4, 1, 4);
119*4882a593Smuzhiyun DEFINE_QNODE(qhs_snoc_cfg, SM8250_SLAVE_SNOC_CFG, 1, 4, SM8250_MASTER_SNOC_CFG);
120*4882a593Smuzhiyun DEFINE_QNODE(qhs_tcsr, SM8250_SLAVE_TCSR, 1, 4);
121*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm0, SM8250_SLAVE_TLMM_NORTH, 1, 4);
122*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm1, SM8250_SLAVE_TLMM_SOUTH, 1, 4);
123*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm2, SM8250_SLAVE_TLMM_WEST, 1, 4);
124*4882a593Smuzhiyun DEFINE_QNODE(qhs_tsif, SM8250_SLAVE_TSIF, 1, 4);
125*4882a593Smuzhiyun DEFINE_QNODE(qhs_ufs_card_cfg, SM8250_SLAVE_UFS_CARD_CFG, 1, 4);
126*4882a593Smuzhiyun DEFINE_QNODE(qhs_ufs_mem_cfg, SM8250_SLAVE_UFS_MEM_CFG, 1, 4);
127*4882a593Smuzhiyun DEFINE_QNODE(qhs_usb3_0, SM8250_SLAVE_USB3, 1, 4);
128*4882a593Smuzhiyun DEFINE_QNODE(qhs_usb3_1, SM8250_SLAVE_USB3_1, 1, 4);
129*4882a593Smuzhiyun DEFINE_QNODE(qhs_venus_cfg, SM8250_SLAVE_VENUS_CFG, 1, 4);
130*4882a593Smuzhiyun DEFINE_QNODE(qhs_vsense_ctrl_cfg, SM8250_SLAVE_VSENSE_CTRL_CFG, 1, 4);
131*4882a593Smuzhiyun DEFINE_QNODE(qns_cnoc_a2noc, SM8250_SLAVE_CNOC_A2NOC, 1, 8, SM8250_MASTER_CNOC_A2NOC);
132*4882a593Smuzhiyun DEFINE_QNODE(srvc_cnoc, SM8250_SLAVE_SERVICE_CNOC, 1, 4);
133*4882a593Smuzhiyun DEFINE_QNODE(qhs_llcc, SM8250_SLAVE_LLCC_CFG, 1, 4);
134*4882a593Smuzhiyun DEFINE_QNODE(qhs_memnoc, SM8250_SLAVE_GEM_NOC_CFG, 1, 4, SM8250_MASTER_GEM_NOC_CFG);
135*4882a593Smuzhiyun DEFINE_QNODE(qns_gem_noc_snoc, SM8250_SLAVE_GEM_NOC_SNOC, 1, 16, SM8250_MASTER_GEM_NOC_SNOC);
136*4882a593Smuzhiyun DEFINE_QNODE(qns_llcc, SM8250_SLAVE_LLCC, 4, 16, SM8250_MASTER_LLCC);
137*4882a593Smuzhiyun DEFINE_QNODE(qns_sys_pcie, SM8250_SLAVE_MEM_NOC_PCIE_SNOC, 1, 8, SM8250_MASTER_GEM_NOC_PCIE_SNOC);
138*4882a593Smuzhiyun DEFINE_QNODE(srvc_even_gemnoc, SM8250_SLAVE_SERVICE_GEM_NOC_1, 1, 4);
139*4882a593Smuzhiyun DEFINE_QNODE(srvc_odd_gemnoc, SM8250_SLAVE_SERVICE_GEM_NOC_2, 1, 4);
140*4882a593Smuzhiyun DEFINE_QNODE(srvc_sys_gemnoc, SM8250_SLAVE_SERVICE_GEM_NOC, 1, 4);
141*4882a593Smuzhiyun DEFINE_QNODE(ipa_core_slave, SM8250_SLAVE_IPA_CORE, 1, 8);
142*4882a593Smuzhiyun DEFINE_QNODE(ebi, SM8250_SLAVE_EBI_CH0, 4, 4);
143*4882a593Smuzhiyun DEFINE_QNODE(qns_mem_noc_hf, SM8250_SLAVE_MNOC_HF_MEM_NOC, 2, 32, SM8250_MASTER_MNOC_HF_MEM_NOC);
144*4882a593Smuzhiyun DEFINE_QNODE(qns_mem_noc_sf, SM8250_SLAVE_MNOC_SF_MEM_NOC, 2, 32, SM8250_MASTER_MNOC_SF_MEM_NOC);
145*4882a593Smuzhiyun DEFINE_QNODE(srvc_mnoc, SM8250_SLAVE_SERVICE_MNOC, 1, 4);
146*4882a593Smuzhiyun DEFINE_QNODE(qhs_cal_dp0, SM8250_SLAVE_NPU_CAL_DP0, 1, 4);
147*4882a593Smuzhiyun DEFINE_QNODE(qhs_cal_dp1, SM8250_SLAVE_NPU_CAL_DP1, 1, 4);
148*4882a593Smuzhiyun DEFINE_QNODE(qhs_cp, SM8250_SLAVE_NPU_CP, 1, 4);
149*4882a593Smuzhiyun DEFINE_QNODE(qhs_dma_bwmon, SM8250_SLAVE_NPU_INT_DMA_BWMON_CFG, 1, 4);
150*4882a593Smuzhiyun DEFINE_QNODE(qhs_dpm, SM8250_SLAVE_NPU_DPM, 1, 4);
151*4882a593Smuzhiyun DEFINE_QNODE(qhs_isense, SM8250_SLAVE_ISENSE_CFG, 1, 4);
152*4882a593Smuzhiyun DEFINE_QNODE(qhs_llm, SM8250_SLAVE_NPU_LLM_CFG, 1, 4);
153*4882a593Smuzhiyun DEFINE_QNODE(qhs_tcm, SM8250_SLAVE_NPU_TCM, 1, 4);
154*4882a593Smuzhiyun DEFINE_QNODE(qns_npu_sys, SM8250_SLAVE_NPU_COMPUTE_NOC, 2, 32);
155*4882a593Smuzhiyun DEFINE_QNODE(srvc_noc, SM8250_SLAVE_SERVICE_NPU_NOC, 1, 4);
156*4882a593Smuzhiyun DEFINE_QNODE(qhs_apss, SM8250_SLAVE_APPSS, 1, 8);
157*4882a593Smuzhiyun DEFINE_QNODE(qns_cnoc, SM8250_SNOC_CNOC_SLV, 1, 8, SM8250_SNOC_CNOC_MAS);
158*4882a593Smuzhiyun DEFINE_QNODE(qns_gemnoc_gc, SM8250_SLAVE_SNOC_GEM_NOC_GC, 1, 8, SM8250_MASTER_SNOC_GC_MEM_NOC);
159*4882a593Smuzhiyun DEFINE_QNODE(qns_gemnoc_sf, SM8250_SLAVE_SNOC_GEM_NOC_SF, 1, 16, SM8250_MASTER_SNOC_SF_MEM_NOC);
160*4882a593Smuzhiyun DEFINE_QNODE(qxs_imem, SM8250_SLAVE_OCIMEM, 1, 8);
161*4882a593Smuzhiyun DEFINE_QNODE(qxs_pimem, SM8250_SLAVE_PIMEM, 1, 8);
162*4882a593Smuzhiyun DEFINE_QNODE(srvc_snoc, SM8250_SLAVE_SERVICE_SNOC, 1, 4);
163*4882a593Smuzhiyun DEFINE_QNODE(xs_pcie_0, SM8250_SLAVE_PCIE_0, 1, 8);
164*4882a593Smuzhiyun DEFINE_QNODE(xs_pcie_1, SM8250_SLAVE_PCIE_1, 1, 8);
165*4882a593Smuzhiyun DEFINE_QNODE(xs_pcie_modem, SM8250_SLAVE_PCIE_2, 1, 8);
166*4882a593Smuzhiyun DEFINE_QNODE(xs_qdss_stm, SM8250_SLAVE_QDSS_STM, 1, 4);
167*4882a593Smuzhiyun DEFINE_QNODE(xs_sys_tcu_cfg, SM8250_SLAVE_TCU, 1, 8);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun DEFINE_QBCM(bcm_acv, "ACV", false, &ebi);
170*4882a593Smuzhiyun DEFINE_QBCM(bcm_mc0, "MC0", true, &ebi);
171*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh0, "SH0", true, &qns_llcc);
172*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm0, "MM0", true, &qns_mem_noc_hf);
173*4882a593Smuzhiyun DEFINE_QBCM(bcm_ce0, "CE0", false, &qxm_crypto);
174*4882a593Smuzhiyun DEFINE_QBCM(bcm_ip0, "IP0", false, &ipa_core_slave);
175*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm1, "MM1", false, &qnm_camnoc_hf, &qxm_mdp0, &qxm_mdp1);
176*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh2, "SH2", false, &alm_gpu_tcu, &alm_sys_tcu);
177*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm2, "MM2", false, &qns_mem_noc_sf);
178*4882a593Smuzhiyun DEFINE_QBCM(bcm_qup0, "QUP0", false, &qhm_qup1, &qhm_qup2, &qhm_qup0);
179*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh3, "SH3", false, &qnm_cmpnoc);
180*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm3, "MM3", false, &qnm_camnoc_icp, &qnm_camnoc_sf, &qnm_video0, &qnm_video1, &qnm_video_cvp);
181*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh4, "SH4", false, &chm_apps);
182*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn0, "SN0", true, &qns_gemnoc_sf);
183*4882a593Smuzhiyun DEFINE_QBCM(bcm_co0, "CO0", false, &qns_cdsp_mem_noc);
184*4882a593Smuzhiyun DEFINE_QBCM(bcm_cn0, "CN0", true, &qnm_snoc, &xm_qdss_dap, &qhs_a1_noc_cfg, &qhs_a2_noc_cfg, &qhs_ahb2phy0, &qhs_ahb2phy1, &qhs_aoss, &qhs_camera_cfg, &qhs_clk_ctl, &qhs_compute_dsp, &qhs_cpr_cx, &qhs_cpr_mmcx, &qhs_cpr_mx, &qhs_crypto0_cfg, &qhs_cx_rdpm, &qhs_dcc_cfg, &qhs_ddrss_cfg, &qhs_display_cfg, &qhs_gpuss_cfg, &qhs_imem_cfg, &qhs_ipa, &qhs_ipc_router, &qhs_lpass_cfg, &qhs_mnoc_cfg, &qhs_npu_cfg, &qhs_pcie0_cfg, &qhs_pcie1_cfg, &qhs_pcie_modem_cfg, &qhs_pdm, &qhs_pimem_cfg, &qhs_prng, &qhs_qdss_cfg, &qhs_qspi, &qhs_qup0, &qhs_qup1, &qhs_qup2, &qhs_sdc2, &qhs_sdc4, &qhs_snoc_cfg, &qhs_tcsr, &qhs_tlmm0, &qhs_tlmm1, &qhs_tlmm2, &qhs_tsif, &qhs_ufs_card_cfg, &qhs_ufs_mem_cfg, &qhs_usb3_0, &qhs_usb3_1, &qhs_venus_cfg, &qhs_vsense_ctrl_cfg, &qns_cnoc_a2noc, &srvc_cnoc);
185*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn1, "SN1", false, &qxs_imem);
186*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn2, "SN2", false, &qns_gemnoc_gc);
187*4882a593Smuzhiyun DEFINE_QBCM(bcm_co2, "CO2", false, &qnm_npu);
188*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn3, "SN3", false, &qxs_pimem);
189*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn4, "SN4", false, &xs_qdss_stm);
190*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn5, "SN5", false, &xs_pcie_modem);
191*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn6, "SN6", false, &xs_pcie_0, &xs_pcie_1);
192*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn7, "SN7", false, &qnm_aggre1_noc);
193*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn8, "SN8", false, &qnm_aggre2_noc);
194*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn9, "SN9", false, &qnm_gemnoc_pcie);
195*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn11, "SN11", false, &qnm_gemnoc);
196*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn12, "SN12", false, &qns_pcie_modem_mem_noc, &qns_pcie_mem_noc);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static struct qcom_icc_bcm *aggre1_noc_bcms[] = {
199*4882a593Smuzhiyun 	&bcm_qup0,
200*4882a593Smuzhiyun 	&bcm_sn12,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static struct qcom_icc_node *aggre1_noc_nodes[] = {
204*4882a593Smuzhiyun 	[MASTER_A1NOC_CFG] = &qhm_a1noc_cfg,
205*4882a593Smuzhiyun 	[MASTER_QSPI_0] = &qhm_qspi,
206*4882a593Smuzhiyun 	[MASTER_QUP_1] = &qhm_qup1,
207*4882a593Smuzhiyun 	[MASTER_QUP_2] = &qhm_qup2,
208*4882a593Smuzhiyun 	[MASTER_TSIF] = &qhm_tsif,
209*4882a593Smuzhiyun 	[MASTER_PCIE_2] = &xm_pcie3_modem,
210*4882a593Smuzhiyun 	[MASTER_SDCC_4] = &xm_sdc4,
211*4882a593Smuzhiyun 	[MASTER_UFS_MEM] = &xm_ufs_mem,
212*4882a593Smuzhiyun 	[MASTER_USB3] = &xm_usb3_0,
213*4882a593Smuzhiyun 	[MASTER_USB3_1] = &xm_usb3_1,
214*4882a593Smuzhiyun 	[A1NOC_SNOC_SLV] = &qns_a1noc_snoc,
215*4882a593Smuzhiyun 	[SLAVE_ANOC_PCIE_GEM_NOC_1] = &qns_pcie_modem_mem_noc,
216*4882a593Smuzhiyun 	[SLAVE_SERVICE_A1NOC] = &srvc_aggre1_noc,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static struct qcom_icc_desc sm8250_aggre1_noc = {
220*4882a593Smuzhiyun 	.nodes = aggre1_noc_nodes,
221*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(aggre1_noc_nodes),
222*4882a593Smuzhiyun 	.bcms = aggre1_noc_bcms,
223*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(aggre1_noc_bcms),
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static struct qcom_icc_bcm *aggre2_noc_bcms[] = {
227*4882a593Smuzhiyun 	&bcm_ce0,
228*4882a593Smuzhiyun 	&bcm_qup0,
229*4882a593Smuzhiyun 	&bcm_sn12,
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static struct qcom_icc_node *aggre2_noc_nodes[] = {
233*4882a593Smuzhiyun 	[MASTER_A2NOC_CFG] = &qhm_a2noc_cfg,
234*4882a593Smuzhiyun 	[MASTER_QDSS_BAM] = &qhm_qdss_bam,
235*4882a593Smuzhiyun 	[MASTER_QUP_0] = &qhm_qup0,
236*4882a593Smuzhiyun 	[MASTER_CNOC_A2NOC] = &qnm_cnoc,
237*4882a593Smuzhiyun 	[MASTER_CRYPTO_CORE_0] = &qxm_crypto,
238*4882a593Smuzhiyun 	[MASTER_IPA] = &qxm_ipa,
239*4882a593Smuzhiyun 	[MASTER_PCIE] = &xm_pcie3_0,
240*4882a593Smuzhiyun 	[MASTER_PCIE_1] = &xm_pcie3_1,
241*4882a593Smuzhiyun 	[MASTER_QDSS_ETR] = &xm_qdss_etr,
242*4882a593Smuzhiyun 	[MASTER_SDCC_2] = &xm_sdc2,
243*4882a593Smuzhiyun 	[MASTER_UFS_CARD] = &xm_ufs_card,
244*4882a593Smuzhiyun 	[A2NOC_SNOC_SLV] = &qns_a2noc_snoc,
245*4882a593Smuzhiyun 	[SLAVE_ANOC_PCIE_GEM_NOC] = &qns_pcie_mem_noc,
246*4882a593Smuzhiyun 	[SLAVE_SERVICE_A2NOC] = &srvc_aggre2_noc,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static struct qcom_icc_desc sm8250_aggre2_noc = {
250*4882a593Smuzhiyun 	.nodes = aggre2_noc_nodes,
251*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(aggre2_noc_nodes),
252*4882a593Smuzhiyun 	.bcms = aggre2_noc_bcms,
253*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(aggre2_noc_bcms),
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static struct qcom_icc_bcm *compute_noc_bcms[] = {
257*4882a593Smuzhiyun 	&bcm_co0,
258*4882a593Smuzhiyun 	&bcm_co2,
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static struct qcom_icc_node *compute_noc_nodes[] = {
262*4882a593Smuzhiyun 	[MASTER_NPU] = &qnm_npu,
263*4882a593Smuzhiyun 	[SLAVE_CDSP_MEM_NOC] = &qns_cdsp_mem_noc,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static struct qcom_icc_desc sm8250_compute_noc = {
267*4882a593Smuzhiyun 	.nodes = compute_noc_nodes,
268*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(compute_noc_nodes),
269*4882a593Smuzhiyun 	.bcms = compute_noc_bcms,
270*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(compute_noc_bcms),
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun static struct qcom_icc_bcm *config_noc_bcms[] = {
274*4882a593Smuzhiyun 	&bcm_cn0,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static struct qcom_icc_node *config_noc_nodes[] = {
278*4882a593Smuzhiyun 	[SNOC_CNOC_MAS] = &qnm_snoc,
279*4882a593Smuzhiyun 	[MASTER_QDSS_DAP] = &xm_qdss_dap,
280*4882a593Smuzhiyun 	[SLAVE_A1NOC_CFG] = &qhs_a1_noc_cfg,
281*4882a593Smuzhiyun 	[SLAVE_A2NOC_CFG] = &qhs_a2_noc_cfg,
282*4882a593Smuzhiyun 	[SLAVE_AHB2PHY_SOUTH] = &qhs_ahb2phy0,
283*4882a593Smuzhiyun 	[SLAVE_AHB2PHY_NORTH] = &qhs_ahb2phy1,
284*4882a593Smuzhiyun 	[SLAVE_AOSS] = &qhs_aoss,
285*4882a593Smuzhiyun 	[SLAVE_CAMERA_CFG] = &qhs_camera_cfg,
286*4882a593Smuzhiyun 	[SLAVE_CLK_CTL] = &qhs_clk_ctl,
287*4882a593Smuzhiyun 	[SLAVE_CDSP_CFG] = &qhs_compute_dsp,
288*4882a593Smuzhiyun 	[SLAVE_RBCPR_CX_CFG] = &qhs_cpr_cx,
289*4882a593Smuzhiyun 	[SLAVE_RBCPR_MMCX_CFG] = &qhs_cpr_mmcx,
290*4882a593Smuzhiyun 	[SLAVE_RBCPR_MX_CFG] = &qhs_cpr_mx,
291*4882a593Smuzhiyun 	[SLAVE_CRYPTO_0_CFG] = &qhs_crypto0_cfg,
292*4882a593Smuzhiyun 	[SLAVE_CX_RDPM] = &qhs_cx_rdpm,
293*4882a593Smuzhiyun 	[SLAVE_DCC_CFG] = &qhs_dcc_cfg,
294*4882a593Smuzhiyun 	[SLAVE_CNOC_DDRSS] = &qhs_ddrss_cfg,
295*4882a593Smuzhiyun 	[SLAVE_DISPLAY_CFG] = &qhs_display_cfg,
296*4882a593Smuzhiyun 	[SLAVE_GRAPHICS_3D_CFG] = &qhs_gpuss_cfg,
297*4882a593Smuzhiyun 	[SLAVE_IMEM_CFG] = &qhs_imem_cfg,
298*4882a593Smuzhiyun 	[SLAVE_IPA_CFG] = &qhs_ipa,
299*4882a593Smuzhiyun 	[SLAVE_IPC_ROUTER_CFG] = &qhs_ipc_router,
300*4882a593Smuzhiyun 	[SLAVE_LPASS] = &qhs_lpass_cfg,
301*4882a593Smuzhiyun 	[SLAVE_CNOC_MNOC_CFG] = &qhs_mnoc_cfg,
302*4882a593Smuzhiyun 	[SLAVE_NPU_CFG] = &qhs_npu_cfg,
303*4882a593Smuzhiyun 	[SLAVE_PCIE_0_CFG] = &qhs_pcie0_cfg,
304*4882a593Smuzhiyun 	[SLAVE_PCIE_1_CFG] = &qhs_pcie1_cfg,
305*4882a593Smuzhiyun 	[SLAVE_PCIE_2_CFG] = &qhs_pcie_modem_cfg,
306*4882a593Smuzhiyun 	[SLAVE_PDM] = &qhs_pdm,
307*4882a593Smuzhiyun 	[SLAVE_PIMEM_CFG] = &qhs_pimem_cfg,
308*4882a593Smuzhiyun 	[SLAVE_PRNG] = &qhs_prng,
309*4882a593Smuzhiyun 	[SLAVE_QDSS_CFG] = &qhs_qdss_cfg,
310*4882a593Smuzhiyun 	[SLAVE_QSPI_0] = &qhs_qspi,
311*4882a593Smuzhiyun 	[SLAVE_QUP_0] = &qhs_qup0,
312*4882a593Smuzhiyun 	[SLAVE_QUP_1] = &qhs_qup1,
313*4882a593Smuzhiyun 	[SLAVE_QUP_2] = &qhs_qup2,
314*4882a593Smuzhiyun 	[SLAVE_SDCC_2] = &qhs_sdc2,
315*4882a593Smuzhiyun 	[SLAVE_SDCC_4] = &qhs_sdc4,
316*4882a593Smuzhiyun 	[SLAVE_SNOC_CFG] = &qhs_snoc_cfg,
317*4882a593Smuzhiyun 	[SLAVE_TCSR] = &qhs_tcsr,
318*4882a593Smuzhiyun 	[SLAVE_TLMM_NORTH] = &qhs_tlmm0,
319*4882a593Smuzhiyun 	[SLAVE_TLMM_SOUTH] = &qhs_tlmm1,
320*4882a593Smuzhiyun 	[SLAVE_TLMM_WEST] = &qhs_tlmm2,
321*4882a593Smuzhiyun 	[SLAVE_TSIF] = &qhs_tsif,
322*4882a593Smuzhiyun 	[SLAVE_UFS_CARD_CFG] = &qhs_ufs_card_cfg,
323*4882a593Smuzhiyun 	[SLAVE_UFS_MEM_CFG] = &qhs_ufs_mem_cfg,
324*4882a593Smuzhiyun 	[SLAVE_USB3] = &qhs_usb3_0,
325*4882a593Smuzhiyun 	[SLAVE_USB3_1] = &qhs_usb3_1,
326*4882a593Smuzhiyun 	[SLAVE_VENUS_CFG] = &qhs_venus_cfg,
327*4882a593Smuzhiyun 	[SLAVE_VSENSE_CTRL_CFG] = &qhs_vsense_ctrl_cfg,
328*4882a593Smuzhiyun 	[SLAVE_CNOC_A2NOC] = &qns_cnoc_a2noc,
329*4882a593Smuzhiyun 	[SLAVE_SERVICE_CNOC] = &srvc_cnoc,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static struct qcom_icc_desc sm8250_config_noc = {
333*4882a593Smuzhiyun 	.nodes = config_noc_nodes,
334*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(config_noc_nodes),
335*4882a593Smuzhiyun 	.bcms = config_noc_bcms,
336*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(config_noc_bcms),
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun static struct qcom_icc_bcm *dc_noc_bcms[] = {
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static struct qcom_icc_node *dc_noc_nodes[] = {
343*4882a593Smuzhiyun 	[MASTER_CNOC_DC_NOC] = &qhm_cnoc_dc_noc,
344*4882a593Smuzhiyun 	[SLAVE_LLCC_CFG] = &qhs_llcc,
345*4882a593Smuzhiyun 	[SLAVE_GEM_NOC_CFG] = &qhs_memnoc,
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun static struct qcom_icc_desc sm8250_dc_noc = {
349*4882a593Smuzhiyun 	.nodes = dc_noc_nodes,
350*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(dc_noc_nodes),
351*4882a593Smuzhiyun 	.bcms = dc_noc_bcms,
352*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(dc_noc_bcms),
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static struct qcom_icc_bcm *gem_noc_bcms[] = {
356*4882a593Smuzhiyun 	&bcm_sh0,
357*4882a593Smuzhiyun 	&bcm_sh2,
358*4882a593Smuzhiyun 	&bcm_sh3,
359*4882a593Smuzhiyun 	&bcm_sh4,
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun static struct qcom_icc_node *gem_noc_nodes[] = {
363*4882a593Smuzhiyun 	[MASTER_GPU_TCU] = &alm_gpu_tcu,
364*4882a593Smuzhiyun 	[MASTER_SYS_TCU] = &alm_sys_tcu,
365*4882a593Smuzhiyun 	[MASTER_AMPSS_M0] = &chm_apps,
366*4882a593Smuzhiyun 	[MASTER_GEM_NOC_CFG] = &qhm_gemnoc_cfg,
367*4882a593Smuzhiyun 	[MASTER_COMPUTE_NOC] = &qnm_cmpnoc,
368*4882a593Smuzhiyun 	[MASTER_GRAPHICS_3D] = &qnm_gpu,
369*4882a593Smuzhiyun 	[MASTER_MNOC_HF_MEM_NOC] = &qnm_mnoc_hf,
370*4882a593Smuzhiyun 	[MASTER_MNOC_SF_MEM_NOC] = &qnm_mnoc_sf,
371*4882a593Smuzhiyun 	[MASTER_ANOC_PCIE_GEM_NOC] = &qnm_pcie,
372*4882a593Smuzhiyun 	[MASTER_SNOC_GC_MEM_NOC] = &qnm_snoc_gc,
373*4882a593Smuzhiyun 	[MASTER_SNOC_SF_MEM_NOC] = &qnm_snoc_sf,
374*4882a593Smuzhiyun 	[SLAVE_GEM_NOC_SNOC] = &qns_gem_noc_snoc,
375*4882a593Smuzhiyun 	[SLAVE_LLCC] = &qns_llcc,
376*4882a593Smuzhiyun 	[SLAVE_MEM_NOC_PCIE_SNOC] = &qns_sys_pcie,
377*4882a593Smuzhiyun 	[SLAVE_SERVICE_GEM_NOC_1] = &srvc_even_gemnoc,
378*4882a593Smuzhiyun 	[SLAVE_SERVICE_GEM_NOC_2] = &srvc_odd_gemnoc,
379*4882a593Smuzhiyun 	[SLAVE_SERVICE_GEM_NOC] = &srvc_sys_gemnoc,
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun static struct qcom_icc_desc sm8250_gem_noc = {
383*4882a593Smuzhiyun 	.nodes = gem_noc_nodes,
384*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(gem_noc_nodes),
385*4882a593Smuzhiyun 	.bcms = gem_noc_bcms,
386*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(gem_noc_bcms),
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static struct qcom_icc_bcm *ipa_virt_bcms[] = {
390*4882a593Smuzhiyun 	&bcm_ip0,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static struct qcom_icc_node *ipa_virt_nodes[] = {
394*4882a593Smuzhiyun 	[MASTER_IPA_CORE] = &ipa_core_master,
395*4882a593Smuzhiyun 	[SLAVE_IPA_CORE] = &ipa_core_slave,
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun static struct qcom_icc_desc sm8250_ipa_virt = {
399*4882a593Smuzhiyun 	.nodes = ipa_virt_nodes,
400*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(ipa_virt_nodes),
401*4882a593Smuzhiyun 	.bcms = ipa_virt_bcms,
402*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(ipa_virt_bcms),
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static struct qcom_icc_bcm *mc_virt_bcms[] = {
406*4882a593Smuzhiyun 	&bcm_acv,
407*4882a593Smuzhiyun 	&bcm_mc0,
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static struct qcom_icc_node *mc_virt_nodes[] = {
411*4882a593Smuzhiyun 	[MASTER_LLCC] = &llcc_mc,
412*4882a593Smuzhiyun 	[SLAVE_EBI_CH0] = &ebi,
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static struct qcom_icc_desc sm8250_mc_virt = {
416*4882a593Smuzhiyun 	.nodes = mc_virt_nodes,
417*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(mc_virt_nodes),
418*4882a593Smuzhiyun 	.bcms = mc_virt_bcms,
419*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(mc_virt_bcms),
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun static struct qcom_icc_bcm *mmss_noc_bcms[] = {
423*4882a593Smuzhiyun 	&bcm_mm0,
424*4882a593Smuzhiyun 	&bcm_mm1,
425*4882a593Smuzhiyun 	&bcm_mm2,
426*4882a593Smuzhiyun 	&bcm_mm3,
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun static struct qcom_icc_node *mmss_noc_nodes[] = {
430*4882a593Smuzhiyun 	[MASTER_CNOC_MNOC_CFG] = &qhm_mnoc_cfg,
431*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF] = &qnm_camnoc_hf,
432*4882a593Smuzhiyun 	[MASTER_CAMNOC_ICP] = &qnm_camnoc_icp,
433*4882a593Smuzhiyun 	[MASTER_CAMNOC_SF] = &qnm_camnoc_sf,
434*4882a593Smuzhiyun 	[MASTER_VIDEO_P0] = &qnm_video0,
435*4882a593Smuzhiyun 	[MASTER_VIDEO_P1] = &qnm_video1,
436*4882a593Smuzhiyun 	[MASTER_VIDEO_PROC] = &qnm_video_cvp,
437*4882a593Smuzhiyun 	[MASTER_MDP_PORT0] = &qxm_mdp0,
438*4882a593Smuzhiyun 	[MASTER_MDP_PORT1] = &qxm_mdp1,
439*4882a593Smuzhiyun 	[MASTER_ROTATOR] = &qxm_rot,
440*4882a593Smuzhiyun 	[SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf,
441*4882a593Smuzhiyun 	[SLAVE_MNOC_SF_MEM_NOC] = &qns_mem_noc_sf,
442*4882a593Smuzhiyun 	[SLAVE_SERVICE_MNOC] = &srvc_mnoc,
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun static struct qcom_icc_desc sm8250_mmss_noc = {
446*4882a593Smuzhiyun 	.nodes = mmss_noc_nodes,
447*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(mmss_noc_nodes),
448*4882a593Smuzhiyun 	.bcms = mmss_noc_bcms,
449*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(mmss_noc_bcms),
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun static struct qcom_icc_bcm *npu_noc_bcms[] = {
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static struct qcom_icc_node *npu_noc_nodes[] = {
456*4882a593Smuzhiyun 	[MASTER_NPU_SYS] = &amm_npu_sys,
457*4882a593Smuzhiyun 	[MASTER_NPU_CDP] = &amm_npu_sys_cdp_w,
458*4882a593Smuzhiyun 	[MASTER_NPU_NOC_CFG] = &qhm_cfg,
459*4882a593Smuzhiyun 	[SLAVE_NPU_CAL_DP0] = &qhs_cal_dp0,
460*4882a593Smuzhiyun 	[SLAVE_NPU_CAL_DP1] = &qhs_cal_dp1,
461*4882a593Smuzhiyun 	[SLAVE_NPU_CP] = &qhs_cp,
462*4882a593Smuzhiyun 	[SLAVE_NPU_INT_DMA_BWMON_CFG] = &qhs_dma_bwmon,
463*4882a593Smuzhiyun 	[SLAVE_NPU_DPM] = &qhs_dpm,
464*4882a593Smuzhiyun 	[SLAVE_ISENSE_CFG] = &qhs_isense,
465*4882a593Smuzhiyun 	[SLAVE_NPU_LLM_CFG] = &qhs_llm,
466*4882a593Smuzhiyun 	[SLAVE_NPU_TCM] = &qhs_tcm,
467*4882a593Smuzhiyun 	[SLAVE_NPU_COMPUTE_NOC] = &qns_npu_sys,
468*4882a593Smuzhiyun 	[SLAVE_SERVICE_NPU_NOC] = &srvc_noc,
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static struct qcom_icc_desc sm8250_npu_noc = {
472*4882a593Smuzhiyun 	.nodes = npu_noc_nodes,
473*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(npu_noc_nodes),
474*4882a593Smuzhiyun 	.bcms = npu_noc_bcms,
475*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(npu_noc_bcms),
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static struct qcom_icc_bcm *system_noc_bcms[] = {
479*4882a593Smuzhiyun 	&bcm_sn0,
480*4882a593Smuzhiyun 	&bcm_sn1,
481*4882a593Smuzhiyun 	&bcm_sn11,
482*4882a593Smuzhiyun 	&bcm_sn2,
483*4882a593Smuzhiyun 	&bcm_sn3,
484*4882a593Smuzhiyun 	&bcm_sn4,
485*4882a593Smuzhiyun 	&bcm_sn5,
486*4882a593Smuzhiyun 	&bcm_sn6,
487*4882a593Smuzhiyun 	&bcm_sn7,
488*4882a593Smuzhiyun 	&bcm_sn8,
489*4882a593Smuzhiyun 	&bcm_sn9,
490*4882a593Smuzhiyun };
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun static struct qcom_icc_node *system_noc_nodes[] = {
493*4882a593Smuzhiyun 	[MASTER_SNOC_CFG] = &qhm_snoc_cfg,
494*4882a593Smuzhiyun 	[A1NOC_SNOC_MAS] = &qnm_aggre1_noc,
495*4882a593Smuzhiyun 	[A2NOC_SNOC_MAS] = &qnm_aggre2_noc,
496*4882a593Smuzhiyun 	[MASTER_GEM_NOC_SNOC] = &qnm_gemnoc,
497*4882a593Smuzhiyun 	[MASTER_GEM_NOC_PCIE_SNOC] = &qnm_gemnoc_pcie,
498*4882a593Smuzhiyun 	[MASTER_PIMEM] = &qxm_pimem,
499*4882a593Smuzhiyun 	[MASTER_GIC] = &xm_gic,
500*4882a593Smuzhiyun 	[SLAVE_APPSS] = &qhs_apss,
501*4882a593Smuzhiyun 	[SNOC_CNOC_SLV] = &qns_cnoc,
502*4882a593Smuzhiyun 	[SLAVE_SNOC_GEM_NOC_GC] = &qns_gemnoc_gc,
503*4882a593Smuzhiyun 	[SLAVE_SNOC_GEM_NOC_SF] = &qns_gemnoc_sf,
504*4882a593Smuzhiyun 	[SLAVE_OCIMEM] = &qxs_imem,
505*4882a593Smuzhiyun 	[SLAVE_PIMEM] = &qxs_pimem,
506*4882a593Smuzhiyun 	[SLAVE_SERVICE_SNOC] = &srvc_snoc,
507*4882a593Smuzhiyun 	[SLAVE_PCIE_0] = &xs_pcie_0,
508*4882a593Smuzhiyun 	[SLAVE_PCIE_1] = &xs_pcie_1,
509*4882a593Smuzhiyun 	[SLAVE_PCIE_2] = &xs_pcie_modem,
510*4882a593Smuzhiyun 	[SLAVE_QDSS_STM] = &xs_qdss_stm,
511*4882a593Smuzhiyun 	[SLAVE_TCU] = &xs_sys_tcu_cfg,
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun static struct qcom_icc_desc sm8250_system_noc = {
515*4882a593Smuzhiyun 	.nodes = system_noc_nodes,
516*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(system_noc_nodes),
517*4882a593Smuzhiyun 	.bcms = system_noc_bcms,
518*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(system_noc_bcms),
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun 
qnoc_probe(struct platform_device * pdev)521*4882a593Smuzhiyun static int qnoc_probe(struct platform_device *pdev)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	const struct qcom_icc_desc *desc;
524*4882a593Smuzhiyun 	struct icc_onecell_data *data;
525*4882a593Smuzhiyun 	struct icc_provider *provider;
526*4882a593Smuzhiyun 	struct qcom_icc_node **qnodes;
527*4882a593Smuzhiyun 	struct qcom_icc_provider *qp;
528*4882a593Smuzhiyun 	struct icc_node *node;
529*4882a593Smuzhiyun 	size_t num_nodes, i;
530*4882a593Smuzhiyun 	int ret;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	desc = device_get_match_data(&pdev->dev);
533*4882a593Smuzhiyun 	if (!desc)
534*4882a593Smuzhiyun 		return -EINVAL;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	qnodes = desc->nodes;
537*4882a593Smuzhiyun 	num_nodes = desc->num_nodes;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	qp = devm_kzalloc(&pdev->dev, sizeof(*qp), GFP_KERNEL);
540*4882a593Smuzhiyun 	if (!qp)
541*4882a593Smuzhiyun 		return -ENOMEM;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	data = devm_kcalloc(&pdev->dev, num_nodes, sizeof(*node), GFP_KERNEL);
544*4882a593Smuzhiyun 	if (!data)
545*4882a593Smuzhiyun 		return -ENOMEM;
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	provider = &qp->provider;
548*4882a593Smuzhiyun 	provider->dev = &pdev->dev;
549*4882a593Smuzhiyun 	provider->set = qcom_icc_set;
550*4882a593Smuzhiyun 	provider->pre_aggregate = qcom_icc_pre_aggregate;
551*4882a593Smuzhiyun 	provider->aggregate = qcom_icc_aggregate;
552*4882a593Smuzhiyun 	provider->xlate = of_icc_xlate_onecell;
553*4882a593Smuzhiyun 	INIT_LIST_HEAD(&provider->nodes);
554*4882a593Smuzhiyun 	provider->data = data;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	qp->dev = &pdev->dev;
557*4882a593Smuzhiyun 	qp->bcms = desc->bcms;
558*4882a593Smuzhiyun 	qp->num_bcms = desc->num_bcms;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	qp->voter = of_bcm_voter_get(qp->dev, NULL);
561*4882a593Smuzhiyun 	if (IS_ERR(qp->voter))
562*4882a593Smuzhiyun 		return PTR_ERR(qp->voter);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	ret = icc_provider_add(provider);
565*4882a593Smuzhiyun 	if (ret) {
566*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error adding interconnect provider\n");
567*4882a593Smuzhiyun 		return ret;
568*4882a593Smuzhiyun 	}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	for (i = 0; i < qp->num_bcms; i++)
571*4882a593Smuzhiyun 		qcom_icc_bcm_init(qp->bcms[i], &pdev->dev);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	for (i = 0; i < num_nodes; i++) {
574*4882a593Smuzhiyun 		size_t j;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 		if (!qnodes[i])
577*4882a593Smuzhiyun 			continue;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 		node = icc_node_create(qnodes[i]->id);
580*4882a593Smuzhiyun 		if (IS_ERR(node)) {
581*4882a593Smuzhiyun 			ret = PTR_ERR(node);
582*4882a593Smuzhiyun 			goto err;
583*4882a593Smuzhiyun 		}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 		node->name = qnodes[i]->name;
586*4882a593Smuzhiyun 		node->data = qnodes[i];
587*4882a593Smuzhiyun 		icc_node_add(node, provider);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 		for (j = 0; j < qnodes[i]->num_links; j++)
590*4882a593Smuzhiyun 			icc_link_create(node, qnodes[i]->links[j]);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 		data->nodes[i] = node;
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 	data->num_nodes = num_nodes;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	platform_set_drvdata(pdev, qp);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	return 0;
599*4882a593Smuzhiyun err:
600*4882a593Smuzhiyun 	icc_nodes_remove(provider);
601*4882a593Smuzhiyun 	icc_provider_del(provider);
602*4882a593Smuzhiyun 	return ret;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
qnoc_remove(struct platform_device * pdev)605*4882a593Smuzhiyun static int qnoc_remove(struct platform_device *pdev)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	struct qcom_icc_provider *qp = platform_get_drvdata(pdev);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	icc_nodes_remove(&qp->provider);
610*4882a593Smuzhiyun 	return icc_provider_del(&qp->provider);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun static const struct of_device_id qnoc_of_match[] = {
614*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-aggre1-noc",
615*4882a593Smuzhiyun 	  .data = &sm8250_aggre1_noc},
616*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-aggre2-noc",
617*4882a593Smuzhiyun 	  .data = &sm8250_aggre2_noc},
618*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-compute-noc",
619*4882a593Smuzhiyun 	  .data = &sm8250_compute_noc},
620*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-config-noc",
621*4882a593Smuzhiyun 	  .data = &sm8250_config_noc},
622*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-dc-noc",
623*4882a593Smuzhiyun 	  .data = &sm8250_dc_noc},
624*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-gem-noc",
625*4882a593Smuzhiyun 	  .data = &sm8250_gem_noc},
626*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-ipa-virt",
627*4882a593Smuzhiyun 	  .data = &sm8250_ipa_virt},
628*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-mc-virt",
629*4882a593Smuzhiyun 	  .data = &sm8250_mc_virt},
630*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-mmss-noc",
631*4882a593Smuzhiyun 	  .data = &sm8250_mmss_noc},
632*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-npu-noc",
633*4882a593Smuzhiyun 	  .data = &sm8250_npu_noc},
634*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8250-system-noc",
635*4882a593Smuzhiyun 	  .data = &sm8250_system_noc},
636*4882a593Smuzhiyun 	{ }
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qnoc_of_match);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun static struct platform_driver qnoc_driver = {
641*4882a593Smuzhiyun 	.probe = qnoc_probe,
642*4882a593Smuzhiyun 	.remove = qnoc_remove,
643*4882a593Smuzhiyun 	.driver = {
644*4882a593Smuzhiyun 		.name = "qnoc-sm8250",
645*4882a593Smuzhiyun 		.of_match_table = qnoc_of_match,
646*4882a593Smuzhiyun 	},
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun module_platform_driver(qnoc_driver);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm SM8250 NoC driver");
651*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
652