xref: /OK3568_Linux_fs/kernel/drivers/interconnect/qcom/sm8150.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/interconnect.h>
9*4882a593Smuzhiyun #include <linux/interconnect-provider.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_platform.h>
12*4882a593Smuzhiyun #include <dt-bindings/interconnect/qcom,sm8150.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "bcm-voter.h"
15*4882a593Smuzhiyun #include "icc-rpmh.h"
16*4882a593Smuzhiyun #include "sm8150.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun DEFINE_QNODE(qhm_a1noc_cfg, SM8150_MASTER_A1NOC_CFG, 1, 4, SM8150_SLAVE_SERVICE_A1NOC);
19*4882a593Smuzhiyun DEFINE_QNODE(qhm_qup0, SM8150_MASTER_QUP_0, 1, 4, SM8150_A1NOC_SNOC_SLV);
20*4882a593Smuzhiyun DEFINE_QNODE(xm_emac, SM8150_MASTER_EMAC, 1, 8, SM8150_A1NOC_SNOC_SLV);
21*4882a593Smuzhiyun DEFINE_QNODE(xm_ufs_mem, SM8150_MASTER_UFS_MEM, 1, 8, SM8150_A1NOC_SNOC_SLV);
22*4882a593Smuzhiyun DEFINE_QNODE(xm_usb3_0, SM8150_MASTER_USB3, 1, 8, SM8150_A1NOC_SNOC_SLV);
23*4882a593Smuzhiyun DEFINE_QNODE(xm_usb3_1, SM8150_MASTER_USB3_1, 1, 8, SM8150_A1NOC_SNOC_SLV);
24*4882a593Smuzhiyun DEFINE_QNODE(qhm_a2noc_cfg, SM8150_MASTER_A2NOC_CFG, 1, 4, SM8150_SLAVE_SERVICE_A2NOC);
25*4882a593Smuzhiyun DEFINE_QNODE(qhm_qdss_bam, SM8150_MASTER_QDSS_BAM, 1, 4, SM8150_A2NOC_SNOC_SLV);
26*4882a593Smuzhiyun DEFINE_QNODE(qhm_qspi, SM8150_MASTER_QSPI, 1, 4, SM8150_A2NOC_SNOC_SLV);
27*4882a593Smuzhiyun DEFINE_QNODE(qhm_qup1, SM8150_MASTER_QUP_1, 1, 4, SM8150_A2NOC_SNOC_SLV);
28*4882a593Smuzhiyun DEFINE_QNODE(qhm_qup2, SM8150_MASTER_QUP_2, 1, 4, SM8150_A2NOC_SNOC_SLV);
29*4882a593Smuzhiyun DEFINE_QNODE(qhm_sensorss_ahb, SM8150_MASTER_SENSORS_AHB, 1, 4, SM8150_A2NOC_SNOC_SLV);
30*4882a593Smuzhiyun DEFINE_QNODE(qhm_tsif, SM8150_MASTER_TSIF, 1, 4, SM8150_A2NOC_SNOC_SLV);
31*4882a593Smuzhiyun DEFINE_QNODE(qnm_cnoc, SM8150_MASTER_CNOC_A2NOC, 1, 8, SM8150_A2NOC_SNOC_SLV);
32*4882a593Smuzhiyun DEFINE_QNODE(qxm_crypto, SM8150_MASTER_CRYPTO_CORE_0, 1, 8, SM8150_A2NOC_SNOC_SLV);
33*4882a593Smuzhiyun DEFINE_QNODE(qxm_ipa, SM8150_MASTER_IPA, 1, 8, SM8150_A2NOC_SNOC_SLV);
34*4882a593Smuzhiyun DEFINE_QNODE(xm_pcie3_0, SM8150_MASTER_PCIE, 1, 8, SM8150_SLAVE_ANOC_PCIE_GEM_NOC);
35*4882a593Smuzhiyun DEFINE_QNODE(xm_pcie3_1, SM8150_MASTER_PCIE_1, 1, 8, SM8150_SLAVE_ANOC_PCIE_GEM_NOC);
36*4882a593Smuzhiyun DEFINE_QNODE(xm_qdss_etr, SM8150_MASTER_QDSS_ETR, 1, 8, SM8150_A2NOC_SNOC_SLV);
37*4882a593Smuzhiyun DEFINE_QNODE(xm_sdc2, SM8150_MASTER_SDCC_2, 1, 8, SM8150_A2NOC_SNOC_SLV);
38*4882a593Smuzhiyun DEFINE_QNODE(xm_sdc4, SM8150_MASTER_SDCC_4, 1, 8, SM8150_A2NOC_SNOC_SLV);
39*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf0_uncomp, SM8150_MASTER_CAMNOC_HF0_UNCOMP, 1, 32, SM8150_SLAVE_CAMNOC_UNCOMP);
40*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf1_uncomp, SM8150_MASTER_CAMNOC_HF1_UNCOMP, 1, 32, SM8150_SLAVE_CAMNOC_UNCOMP);
41*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_sf_uncomp, SM8150_MASTER_CAMNOC_SF_UNCOMP, 1, 32, SM8150_SLAVE_CAMNOC_UNCOMP);
42*4882a593Smuzhiyun DEFINE_QNODE(qnm_npu, SM8150_MASTER_NPU, 1, 32, SM8150_SLAVE_CDSP_MEM_NOC);
43*4882a593Smuzhiyun DEFINE_QNODE(qhm_spdm, SM8150_MASTER_SPDM, 1, 4, SM8150_SLAVE_CNOC_A2NOC);
44*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc, SM8150_SNOC_CNOC_MAS, 1, 8, SM8150_SLAVE_TLMM_SOUTH, SM8150_SLAVE_CDSP_CFG, SM8150_SLAVE_SPSS_CFG, SM8150_SLAVE_CAMERA_CFG, SM8150_SLAVE_SDCC_4, SM8150_SLAVE_SDCC_2, SM8150_SLAVE_CNOC_MNOC_CFG, SM8150_SLAVE_EMAC_CFG, SM8150_SLAVE_UFS_MEM_CFG, SM8150_SLAVE_TLMM_EAST, SM8150_SLAVE_SSC_CFG, SM8150_SLAVE_SNOC_CFG, SM8150_SLAVE_NORTH_PHY_CFG, SM8150_SLAVE_QUP_0, SM8150_SLAVE_GLM, SM8150_SLAVE_PCIE_1_CFG, SM8150_SLAVE_A2NOC_CFG, SM8150_SLAVE_QDSS_CFG, SM8150_SLAVE_DISPLAY_CFG, SM8150_SLAVE_TCSR, SM8150_SLAVE_CNOC_DDRSS, SM8150_SLAVE_RBCPR_MMCX_CFG, SM8150_SLAVE_NPU_CFG, SM8150_SLAVE_PCIE_0_CFG, SM8150_SLAVE_GRAPHICS_3D_CFG, SM8150_SLAVE_VENUS_CFG, SM8150_SLAVE_TSIF, SM8150_SLAVE_IPA_CFG, SM8150_SLAVE_CLK_CTL, SM8150_SLAVE_AOP, SM8150_SLAVE_QUP_1, SM8150_SLAVE_AHB2PHY_SOUTH, SM8150_SLAVE_USB3_1, SM8150_SLAVE_SERVICE_CNOC, SM8150_SLAVE_UFS_CARD_CFG, SM8150_SLAVE_QUP_2, SM8150_SLAVE_RBCPR_CX_CFG, SM8150_SLAVE_TLMM_WEST, SM8150_SLAVE_A1NOC_CFG, SM8150_SLAVE_AOSS, SM8150_SLAVE_PRNG, SM8150_SLAVE_VSENSE_CTRL_CFG, SM8150_SLAVE_QSPI, SM8150_SLAVE_USB3, SM8150_SLAVE_SPDM_WRAPPER, SM8150_SLAVE_CRYPTO_0_CFG, SM8150_SLAVE_PIMEM_CFG, SM8150_SLAVE_TLMM_NORTH, SM8150_SLAVE_RBCPR_MX_CFG, SM8150_SLAVE_IMEM_CFG);
45*4882a593Smuzhiyun DEFINE_QNODE(xm_qdss_dap, SM8150_MASTER_QDSS_DAP, 1, 8, SM8150_SLAVE_TLMM_SOUTH, SM8150_SLAVE_CDSP_CFG, SM8150_SLAVE_SPSS_CFG, SM8150_SLAVE_CAMERA_CFG, SM8150_SLAVE_SDCC_4, SM8150_SLAVE_SDCC_2, SM8150_SLAVE_CNOC_MNOC_CFG, SM8150_SLAVE_EMAC_CFG, SM8150_SLAVE_UFS_MEM_CFG, SM8150_SLAVE_TLMM_EAST, SM8150_SLAVE_SSC_CFG, SM8150_SLAVE_SNOC_CFG, SM8150_SLAVE_NORTH_PHY_CFG, SM8150_SLAVE_QUP_0, SM8150_SLAVE_GLM, SM8150_SLAVE_PCIE_1_CFG, SM8150_SLAVE_A2NOC_CFG, SM8150_SLAVE_QDSS_CFG, SM8150_SLAVE_DISPLAY_CFG, SM8150_SLAVE_TCSR, SM8150_SLAVE_CNOC_DDRSS, SM8150_SLAVE_CNOC_A2NOC, SM8150_SLAVE_RBCPR_MMCX_CFG, SM8150_SLAVE_NPU_CFG, SM8150_SLAVE_PCIE_0_CFG, SM8150_SLAVE_GRAPHICS_3D_CFG, SM8150_SLAVE_VENUS_CFG, SM8150_SLAVE_TSIF, SM8150_SLAVE_IPA_CFG, SM8150_SLAVE_CLK_CTL, SM8150_SLAVE_AOP, SM8150_SLAVE_QUP_1, SM8150_SLAVE_AHB2PHY_SOUTH, SM8150_SLAVE_USB3_1, SM8150_SLAVE_SERVICE_CNOC, SM8150_SLAVE_UFS_CARD_CFG, SM8150_SLAVE_QUP_2, SM8150_SLAVE_RBCPR_CX_CFG, SM8150_SLAVE_TLMM_WEST, SM8150_SLAVE_A1NOC_CFG, SM8150_SLAVE_AOSS, SM8150_SLAVE_PRNG, SM8150_SLAVE_VSENSE_CTRL_CFG, SM8150_SLAVE_QSPI, SM8150_SLAVE_USB3, SM8150_SLAVE_SPDM_WRAPPER, SM8150_SLAVE_CRYPTO_0_CFG, SM8150_SLAVE_PIMEM_CFG, SM8150_SLAVE_TLMM_NORTH, SM8150_SLAVE_RBCPR_MX_CFG, SM8150_SLAVE_IMEM_CFG);
46*4882a593Smuzhiyun DEFINE_QNODE(qhm_cnoc_dc_noc, SM8150_MASTER_CNOC_DC_NOC, 1, 4, SM8150_SLAVE_GEM_NOC_CFG, SM8150_SLAVE_LLCC_CFG);
47*4882a593Smuzhiyun DEFINE_QNODE(acm_apps, SM8150_MASTER_AMPSS_M0, 2, 32, SM8150_SLAVE_ECC, SM8150_SLAVE_LLCC, SM8150_SLAVE_GEM_NOC_SNOC);
48*4882a593Smuzhiyun DEFINE_QNODE(acm_gpu_tcu, SM8150_MASTER_GPU_TCU, 1, 8, SM8150_SLAVE_LLCC, SM8150_SLAVE_GEM_NOC_SNOC);
49*4882a593Smuzhiyun DEFINE_QNODE(acm_sys_tcu, SM8150_MASTER_SYS_TCU, 1, 8, SM8150_SLAVE_LLCC, SM8150_SLAVE_GEM_NOC_SNOC);
50*4882a593Smuzhiyun DEFINE_QNODE(qhm_gemnoc_cfg, SM8150_MASTER_GEM_NOC_CFG, 1, 4, SM8150_SLAVE_SERVICE_GEM_NOC, SM8150_SLAVE_MSS_PROC_MS_MPU_CFG);
51*4882a593Smuzhiyun DEFINE_QNODE(qnm_cmpnoc, SM8150_MASTER_COMPUTE_NOC, 2, 32, SM8150_SLAVE_ECC, SM8150_SLAVE_LLCC, SM8150_SLAVE_GEM_NOC_SNOC);
52*4882a593Smuzhiyun DEFINE_QNODE(qnm_gpu, SM8150_MASTER_GRAPHICS_3D, 2, 32, SM8150_SLAVE_LLCC, SM8150_SLAVE_GEM_NOC_SNOC);
53*4882a593Smuzhiyun DEFINE_QNODE(qnm_mnoc_hf, SM8150_MASTER_MNOC_HF_MEM_NOC, 2, 32, SM8150_SLAVE_LLCC);
54*4882a593Smuzhiyun DEFINE_QNODE(qnm_mnoc_sf, SM8150_MASTER_MNOC_SF_MEM_NOC, 1, 32, SM8150_SLAVE_LLCC, SM8150_SLAVE_GEM_NOC_SNOC);
55*4882a593Smuzhiyun DEFINE_QNODE(qnm_pcie, SM8150_MASTER_GEM_NOC_PCIE_SNOC, 1, 16, SM8150_SLAVE_LLCC, SM8150_SLAVE_GEM_NOC_SNOC);
56*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc_gc, SM8150_MASTER_SNOC_GC_MEM_NOC, 1, 8, SM8150_SLAVE_LLCC);
57*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc_sf, SM8150_MASTER_SNOC_SF_MEM_NOC, 1, 16, SM8150_SLAVE_LLCC);
58*4882a593Smuzhiyun DEFINE_QNODE(qxm_ecc, SM8150_MASTER_ECC, 2, 32, SM8150_SLAVE_LLCC);
59*4882a593Smuzhiyun DEFINE_QNODE(ipa_core_master, SM8150_MASTER_IPA_CORE, 1, 8, SM8150_SLAVE_IPA_CORE);
60*4882a593Smuzhiyun DEFINE_QNODE(llcc_mc, SM8150_MASTER_LLCC, 4, 4, SM8150_SLAVE_EBI_CH0);
61*4882a593Smuzhiyun DEFINE_QNODE(qhm_mnoc_cfg, SM8150_MASTER_CNOC_MNOC_CFG, 1, 4, SM8150_SLAVE_SERVICE_MNOC);
62*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf0, SM8150_MASTER_CAMNOC_HF0, 1, 32, SM8150_SLAVE_MNOC_HF_MEM_NOC);
63*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf1, SM8150_MASTER_CAMNOC_HF1, 1, 32, SM8150_SLAVE_MNOC_HF_MEM_NOC);
64*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_sf, SM8150_MASTER_CAMNOC_SF, 1, 32, SM8150_SLAVE_MNOC_SF_MEM_NOC);
65*4882a593Smuzhiyun DEFINE_QNODE(qxm_mdp0, SM8150_MASTER_MDP_PORT0, 1, 32, SM8150_SLAVE_MNOC_HF_MEM_NOC);
66*4882a593Smuzhiyun DEFINE_QNODE(qxm_mdp1, SM8150_MASTER_MDP_PORT1, 1, 32, SM8150_SLAVE_MNOC_HF_MEM_NOC);
67*4882a593Smuzhiyun DEFINE_QNODE(qxm_rot, SM8150_MASTER_ROTATOR, 1, 32, SM8150_SLAVE_MNOC_SF_MEM_NOC);
68*4882a593Smuzhiyun DEFINE_QNODE(qxm_venus0, SM8150_MASTER_VIDEO_P0, 1, 32, SM8150_SLAVE_MNOC_SF_MEM_NOC);
69*4882a593Smuzhiyun DEFINE_QNODE(qxm_venus1, SM8150_MASTER_VIDEO_P1, 1, 32, SM8150_SLAVE_MNOC_SF_MEM_NOC);
70*4882a593Smuzhiyun DEFINE_QNODE(qxm_venus_arm9, SM8150_MASTER_VIDEO_PROC, 1, 8, SM8150_SLAVE_MNOC_SF_MEM_NOC);
71*4882a593Smuzhiyun DEFINE_QNODE(qhm_snoc_cfg, SM8150_MASTER_SNOC_CFG, 1, 4, SM8150_SLAVE_SERVICE_SNOC);
72*4882a593Smuzhiyun DEFINE_QNODE(qnm_aggre1_noc, SM8150_A1NOC_SNOC_MAS, 1, 16, SM8150_SLAVE_SNOC_GEM_NOC_SF, SM8150_SLAVE_PIMEM, SM8150_SLAVE_OCIMEM, SM8150_SLAVE_APPSS, SM8150_SNOC_CNOC_SLV, SM8150_SLAVE_QDSS_STM);
73*4882a593Smuzhiyun DEFINE_QNODE(qnm_aggre2_noc, SM8150_A2NOC_SNOC_MAS, 1, 16, SM8150_SLAVE_SNOC_GEM_NOC_SF, SM8150_SLAVE_PIMEM, SM8150_SLAVE_OCIMEM, SM8150_SLAVE_APPSS, SM8150_SNOC_CNOC_SLV, SM8150_SLAVE_PCIE_0, SM8150_SLAVE_PCIE_1, SM8150_SLAVE_TCU, SM8150_SLAVE_QDSS_STM);
74*4882a593Smuzhiyun DEFINE_QNODE(qnm_gemnoc, SM8150_MASTER_GEM_NOC_SNOC, 1, 8, SM8150_SLAVE_PIMEM, SM8150_SLAVE_OCIMEM, SM8150_SLAVE_APPSS, SM8150_SNOC_CNOC_SLV, SM8150_SLAVE_TCU, SM8150_SLAVE_QDSS_STM);
75*4882a593Smuzhiyun DEFINE_QNODE(qxm_pimem, SM8150_MASTER_PIMEM, 1, 8, SM8150_SLAVE_SNOC_GEM_NOC_GC, SM8150_SLAVE_OCIMEM);
76*4882a593Smuzhiyun DEFINE_QNODE(xm_gic, SM8150_MASTER_GIC, 1, 8, SM8150_SLAVE_SNOC_GEM_NOC_GC, SM8150_SLAVE_OCIMEM);
77*4882a593Smuzhiyun DEFINE_QNODE(qns_a1noc_snoc, SM8150_A1NOC_SNOC_SLV, 1, 16, SM8150_A1NOC_SNOC_MAS);
78*4882a593Smuzhiyun DEFINE_QNODE(srvc_aggre1_noc, SM8150_SLAVE_SERVICE_A1NOC, 1, 4);
79*4882a593Smuzhiyun DEFINE_QNODE(qns_a2noc_snoc, SM8150_A2NOC_SNOC_SLV, 1, 16, SM8150_A2NOC_SNOC_MAS);
80*4882a593Smuzhiyun DEFINE_QNODE(qns_pcie_mem_noc, SM8150_SLAVE_ANOC_PCIE_GEM_NOC, 1, 16, SM8150_MASTER_GEM_NOC_PCIE_SNOC);
81*4882a593Smuzhiyun DEFINE_QNODE(srvc_aggre2_noc, SM8150_SLAVE_SERVICE_A2NOC, 1, 4);
82*4882a593Smuzhiyun DEFINE_QNODE(qns_camnoc_uncomp, SM8150_SLAVE_CAMNOC_UNCOMP, 1, 32);
83*4882a593Smuzhiyun DEFINE_QNODE(qns_cdsp_mem_noc, SM8150_SLAVE_CDSP_MEM_NOC, 2, 32, SM8150_MASTER_COMPUTE_NOC);
84*4882a593Smuzhiyun DEFINE_QNODE(qhs_a1_noc_cfg, SM8150_SLAVE_A1NOC_CFG, 1, 4, SM8150_MASTER_A1NOC_CFG);
85*4882a593Smuzhiyun DEFINE_QNODE(qhs_a2_noc_cfg, SM8150_SLAVE_A2NOC_CFG, 1, 4, SM8150_MASTER_A2NOC_CFG);
86*4882a593Smuzhiyun DEFINE_QNODE(qhs_ahb2phy_south, SM8150_SLAVE_AHB2PHY_SOUTH, 1, 4);
87*4882a593Smuzhiyun DEFINE_QNODE(qhs_aop, SM8150_SLAVE_AOP, 1, 4);
88*4882a593Smuzhiyun DEFINE_QNODE(qhs_aoss, SM8150_SLAVE_AOSS, 1, 4);
89*4882a593Smuzhiyun DEFINE_QNODE(qhs_camera_cfg, SM8150_SLAVE_CAMERA_CFG, 1, 4);
90*4882a593Smuzhiyun DEFINE_QNODE(qhs_clk_ctl, SM8150_SLAVE_CLK_CTL, 1, 4);
91*4882a593Smuzhiyun DEFINE_QNODE(qhs_compute_dsp, SM8150_SLAVE_CDSP_CFG, 1, 4);
92*4882a593Smuzhiyun DEFINE_QNODE(qhs_cpr_cx, SM8150_SLAVE_RBCPR_CX_CFG, 1, 4);
93*4882a593Smuzhiyun DEFINE_QNODE(qhs_cpr_mmcx, SM8150_SLAVE_RBCPR_MMCX_CFG, 1, 4);
94*4882a593Smuzhiyun DEFINE_QNODE(qhs_cpr_mx, SM8150_SLAVE_RBCPR_MX_CFG, 1, 4);
95*4882a593Smuzhiyun DEFINE_QNODE(qhs_crypto0_cfg, SM8150_SLAVE_CRYPTO_0_CFG, 1, 4);
96*4882a593Smuzhiyun DEFINE_QNODE(qhs_ddrss_cfg, SM8150_SLAVE_CNOC_DDRSS, 1, 4, SM8150_MASTER_CNOC_DC_NOC);
97*4882a593Smuzhiyun DEFINE_QNODE(qhs_display_cfg, SM8150_SLAVE_DISPLAY_CFG, 1, 4);
98*4882a593Smuzhiyun DEFINE_QNODE(qhs_emac_cfg, SM8150_SLAVE_EMAC_CFG, 1, 4);
99*4882a593Smuzhiyun DEFINE_QNODE(qhs_glm, SM8150_SLAVE_GLM, 1, 4);
100*4882a593Smuzhiyun DEFINE_QNODE(qhs_gpuss_cfg, SM8150_SLAVE_GRAPHICS_3D_CFG, 1, 8);
101*4882a593Smuzhiyun DEFINE_QNODE(qhs_imem_cfg, SM8150_SLAVE_IMEM_CFG, 1, 4);
102*4882a593Smuzhiyun DEFINE_QNODE(qhs_ipa, SM8150_SLAVE_IPA_CFG, 1, 4);
103*4882a593Smuzhiyun DEFINE_QNODE(qhs_mnoc_cfg, SM8150_SLAVE_CNOC_MNOC_CFG, 1, 4, SM8150_MASTER_CNOC_MNOC_CFG);
104*4882a593Smuzhiyun DEFINE_QNODE(qhs_npu_cfg, SM8150_SLAVE_NPU_CFG, 1, 4);
105*4882a593Smuzhiyun DEFINE_QNODE(qhs_pcie0_cfg, SM8150_SLAVE_PCIE_0_CFG, 1, 4);
106*4882a593Smuzhiyun DEFINE_QNODE(qhs_pcie1_cfg, SM8150_SLAVE_PCIE_1_CFG, 1, 4);
107*4882a593Smuzhiyun DEFINE_QNODE(qhs_phy_refgen_north, SM8150_SLAVE_NORTH_PHY_CFG, 1, 4);
108*4882a593Smuzhiyun DEFINE_QNODE(qhs_pimem_cfg, SM8150_SLAVE_PIMEM_CFG, 1, 4);
109*4882a593Smuzhiyun DEFINE_QNODE(qhs_prng, SM8150_SLAVE_PRNG, 1, 4);
110*4882a593Smuzhiyun DEFINE_QNODE(qhs_qdss_cfg, SM8150_SLAVE_QDSS_CFG, 1, 4);
111*4882a593Smuzhiyun DEFINE_QNODE(qhs_qspi, SM8150_SLAVE_QSPI, 1, 4);
112*4882a593Smuzhiyun DEFINE_QNODE(qhs_qupv3_east, SM8150_SLAVE_QUP_2, 1, 4);
113*4882a593Smuzhiyun DEFINE_QNODE(qhs_qupv3_north, SM8150_SLAVE_QUP_1, 1, 4);
114*4882a593Smuzhiyun DEFINE_QNODE(qhs_qupv3_south, SM8150_SLAVE_QUP_0, 1, 4);
115*4882a593Smuzhiyun DEFINE_QNODE(qhs_sdc2, SM8150_SLAVE_SDCC_2, 1, 4);
116*4882a593Smuzhiyun DEFINE_QNODE(qhs_sdc4, SM8150_SLAVE_SDCC_4, 1, 4);
117*4882a593Smuzhiyun DEFINE_QNODE(qhs_snoc_cfg, SM8150_SLAVE_SNOC_CFG, 1, 4, SM8150_MASTER_SNOC_CFG);
118*4882a593Smuzhiyun DEFINE_QNODE(qhs_spdm, SM8150_SLAVE_SPDM_WRAPPER, 1, 4);
119*4882a593Smuzhiyun DEFINE_QNODE(qhs_spss_cfg, SM8150_SLAVE_SPSS_CFG, 1, 4);
120*4882a593Smuzhiyun DEFINE_QNODE(qhs_ssc_cfg, SM8150_SLAVE_SSC_CFG, 1, 4);
121*4882a593Smuzhiyun DEFINE_QNODE(qhs_tcsr, SM8150_SLAVE_TCSR, 1, 4);
122*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm_east, SM8150_SLAVE_TLMM_EAST, 1, 4);
123*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm_north, SM8150_SLAVE_TLMM_NORTH, 1, 4);
124*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm_south, SM8150_SLAVE_TLMM_SOUTH, 1, 4);
125*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm_west, SM8150_SLAVE_TLMM_WEST, 1, 4);
126*4882a593Smuzhiyun DEFINE_QNODE(qhs_tsif, SM8150_SLAVE_TSIF, 1, 4);
127*4882a593Smuzhiyun DEFINE_QNODE(qhs_ufs_card_cfg, SM8150_SLAVE_UFS_CARD_CFG, 1, 4);
128*4882a593Smuzhiyun DEFINE_QNODE(qhs_ufs_mem_cfg, SM8150_SLAVE_UFS_MEM_CFG, 1, 4);
129*4882a593Smuzhiyun DEFINE_QNODE(qhs_usb3_0, SM8150_SLAVE_USB3, 1, 4);
130*4882a593Smuzhiyun DEFINE_QNODE(qhs_usb3_1, SM8150_SLAVE_USB3_1, 1, 4);
131*4882a593Smuzhiyun DEFINE_QNODE(qhs_venus_cfg, SM8150_SLAVE_VENUS_CFG, 1, 4);
132*4882a593Smuzhiyun DEFINE_QNODE(qhs_vsense_ctrl_cfg, SM8150_SLAVE_VSENSE_CTRL_CFG, 1, 4);
133*4882a593Smuzhiyun DEFINE_QNODE(qns_cnoc_a2noc, SM8150_SLAVE_CNOC_A2NOC, 1, 8, SM8150_MASTER_CNOC_A2NOC);
134*4882a593Smuzhiyun DEFINE_QNODE(srvc_cnoc, SM8150_SLAVE_SERVICE_CNOC, 1, 4);
135*4882a593Smuzhiyun DEFINE_QNODE(qhs_llcc, SM8150_SLAVE_LLCC_CFG, 1, 4);
136*4882a593Smuzhiyun DEFINE_QNODE(qhs_memnoc, SM8150_SLAVE_GEM_NOC_CFG, 1, 4, SM8150_MASTER_GEM_NOC_CFG);
137*4882a593Smuzhiyun DEFINE_QNODE(qhs_mdsp_ms_mpu_cfg, SM8150_SLAVE_MSS_PROC_MS_MPU_CFG, 1, 4);
138*4882a593Smuzhiyun DEFINE_QNODE(qns_ecc, SM8150_SLAVE_ECC, 1, 32);
139*4882a593Smuzhiyun DEFINE_QNODE(qns_gem_noc_snoc, SM8150_SLAVE_GEM_NOC_SNOC, 1, 8, SM8150_MASTER_GEM_NOC_SNOC);
140*4882a593Smuzhiyun DEFINE_QNODE(qns_llcc, SM8150_SLAVE_LLCC, 4, 16, SM8150_MASTER_LLCC);
141*4882a593Smuzhiyun DEFINE_QNODE(srvc_gemnoc, SM8150_SLAVE_SERVICE_GEM_NOC, 1, 4);
142*4882a593Smuzhiyun DEFINE_QNODE(ipa_core_slave, SM8150_SLAVE_IPA_CORE, 1, 8);
143*4882a593Smuzhiyun DEFINE_QNODE(ebi, SM8150_SLAVE_EBI_CH0, 4, 4);
144*4882a593Smuzhiyun DEFINE_QNODE(qns2_mem_noc, SM8150_SLAVE_MNOC_SF_MEM_NOC, 1, 32, SM8150_MASTER_MNOC_SF_MEM_NOC);
145*4882a593Smuzhiyun DEFINE_QNODE(qns_mem_noc_hf, SM8150_SLAVE_MNOC_HF_MEM_NOC, 2, 32, SM8150_MASTER_MNOC_HF_MEM_NOC);
146*4882a593Smuzhiyun DEFINE_QNODE(srvc_mnoc, SM8150_SLAVE_SERVICE_MNOC, 1, 4);
147*4882a593Smuzhiyun DEFINE_QNODE(qhs_apss, SM8150_SLAVE_APPSS, 1, 8);
148*4882a593Smuzhiyun DEFINE_QNODE(qns_cnoc, SM8150_SNOC_CNOC_SLV, 1, 8, SM8150_SNOC_CNOC_MAS);
149*4882a593Smuzhiyun DEFINE_QNODE(qns_gemnoc_gc, SM8150_SLAVE_SNOC_GEM_NOC_GC, 1, 8, SM8150_MASTER_SNOC_GC_MEM_NOC);
150*4882a593Smuzhiyun DEFINE_QNODE(qns_gemnoc_sf, SM8150_SLAVE_SNOC_GEM_NOC_SF, 1, 16, SM8150_MASTER_SNOC_SF_MEM_NOC);
151*4882a593Smuzhiyun DEFINE_QNODE(qxs_imem, SM8150_SLAVE_OCIMEM, 1, 8);
152*4882a593Smuzhiyun DEFINE_QNODE(qxs_pimem, SM8150_SLAVE_PIMEM, 1, 8);
153*4882a593Smuzhiyun DEFINE_QNODE(srvc_snoc, SM8150_SLAVE_SERVICE_SNOC, 1, 4);
154*4882a593Smuzhiyun DEFINE_QNODE(xs_pcie_0, SM8150_SLAVE_PCIE_0, 1, 8);
155*4882a593Smuzhiyun DEFINE_QNODE(xs_pcie_1, SM8150_SLAVE_PCIE_1, 1, 8);
156*4882a593Smuzhiyun DEFINE_QNODE(xs_qdss_stm, SM8150_SLAVE_QDSS_STM, 1, 4);
157*4882a593Smuzhiyun DEFINE_QNODE(xs_sys_tcu_cfg, SM8150_SLAVE_TCU, 1, 8);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun DEFINE_QBCM(bcm_acv, "ACV", false, &ebi);
160*4882a593Smuzhiyun DEFINE_QBCM(bcm_mc0, "MC0", true, &ebi);
161*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh0, "SH0", true, &qns_llcc);
162*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm0, "MM0", true, &qns_mem_noc_hf);
163*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm1, "MM1", false, &qxm_camnoc_hf0_uncomp, &qxm_camnoc_hf1_uncomp, &qxm_camnoc_sf_uncomp, &qxm_camnoc_hf0, &qxm_camnoc_hf1, &qxm_mdp0, &qxm_mdp1);
164*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh2, "SH2", false, &qns_gem_noc_snoc);
165*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm2, "MM2", false, &qxm_camnoc_sf, &qns2_mem_noc);
166*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh3, "SH3", false, &acm_gpu_tcu, &acm_sys_tcu);
167*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm3, "MM3", false, &qxm_rot, &qxm_venus0, &qxm_venus1, &qxm_venus_arm9);
168*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh4, "SH4", false, &qnm_cmpnoc);
169*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh5, "SH5", false, &acm_apps);
170*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn0, "SN0", true, &qns_gemnoc_sf);
171*4882a593Smuzhiyun DEFINE_QBCM(bcm_co0, "CO0", false, &qns_cdsp_mem_noc);
172*4882a593Smuzhiyun DEFINE_QBCM(bcm_ce0, "CE0", false, &qxm_crypto);
173*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn1, "SN1", false, &qxs_imem);
174*4882a593Smuzhiyun DEFINE_QBCM(bcm_co1, "CO1", false, &qnm_npu);
175*4882a593Smuzhiyun DEFINE_QBCM(bcm_ip0, "IP0", false, &ipa_core_slave);
176*4882a593Smuzhiyun DEFINE_QBCM(bcm_cn0, "CN0", true, &qhm_spdm, &qnm_snoc, &qhs_a1_noc_cfg, &qhs_a2_noc_cfg, &qhs_ahb2phy_south, &qhs_aop, &qhs_aoss, &qhs_camera_cfg, &qhs_clk_ctl, &qhs_compute_dsp, &qhs_cpr_cx, &qhs_cpr_mmcx, &qhs_cpr_mx, &qhs_crypto0_cfg, &qhs_ddrss_cfg, &qhs_display_cfg, &qhs_emac_cfg, &qhs_glm, &qhs_gpuss_cfg, &qhs_imem_cfg, &qhs_ipa, &qhs_mnoc_cfg, &qhs_npu_cfg, &qhs_pcie0_cfg, &qhs_pcie1_cfg, &qhs_phy_refgen_north, &qhs_pimem_cfg, &qhs_prng, &qhs_qdss_cfg, &qhs_qspi, &qhs_qupv3_east, &qhs_qupv3_north, &qhs_qupv3_south, &qhs_sdc2, &qhs_sdc4, &qhs_snoc_cfg, &qhs_spdm, &qhs_spss_cfg, &qhs_ssc_cfg, &qhs_tcsr, &qhs_tlmm_east, &qhs_tlmm_north, &qhs_tlmm_south, &qhs_tlmm_west, &qhs_tsif, &qhs_ufs_card_cfg, &qhs_ufs_mem_cfg, &qhs_usb3_0, &qhs_usb3_1, &qhs_venus_cfg, &qhs_vsense_ctrl_cfg, &qns_cnoc_a2noc, &srvc_cnoc);
177*4882a593Smuzhiyun DEFINE_QBCM(bcm_qup0, "QUP0", false, &qhm_qup0, &qhm_qup1, &qhm_qup2);
178*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn2, "SN2", false, &qns_gemnoc_gc);
179*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn3, "SN3", false, &srvc_aggre1_noc, &srvc_aggre2_noc, &qns_cnoc);
180*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn4, "SN4", false, &qxs_pimem);
181*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn5, "SN5", false, &xs_qdss_stm);
182*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn8, "SN8", false, &xs_pcie_0, &xs_pcie_1);
183*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn9, "SN9", false, &qnm_aggre1_noc);
184*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn11, "SN11", false, &qnm_aggre2_noc);
185*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn12, "SN12", false, &qxm_pimem, &xm_gic);
186*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn14, "SN14", false, &qns_pcie_mem_noc);
187*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn15, "SN15", false, &qnm_gemnoc);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static struct qcom_icc_bcm *aggre1_noc_bcms[] = {
190*4882a593Smuzhiyun 	&bcm_qup0,
191*4882a593Smuzhiyun 	&bcm_sn3,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static struct qcom_icc_node *aggre1_noc_nodes[] = {
195*4882a593Smuzhiyun 	[MASTER_A1NOC_CFG] = &qhm_a1noc_cfg,
196*4882a593Smuzhiyun 	[MASTER_QUP_0] = &qhm_qup0,
197*4882a593Smuzhiyun 	[MASTER_EMAC] = &xm_emac,
198*4882a593Smuzhiyun 	[MASTER_UFS_MEM] = &xm_ufs_mem,
199*4882a593Smuzhiyun 	[MASTER_USB3] = &xm_usb3_0,
200*4882a593Smuzhiyun 	[MASTER_USB3_1] = &xm_usb3_1,
201*4882a593Smuzhiyun 	[A1NOC_SNOC_SLV] = &qns_a1noc_snoc,
202*4882a593Smuzhiyun 	[SLAVE_SERVICE_A1NOC] = &srvc_aggre1_noc,
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static struct qcom_icc_desc sm8150_aggre1_noc = {
206*4882a593Smuzhiyun 	.nodes = aggre1_noc_nodes,
207*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(aggre1_noc_nodes),
208*4882a593Smuzhiyun 	.bcms = aggre1_noc_bcms,
209*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(aggre1_noc_bcms),
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun static struct qcom_icc_bcm *aggre2_noc_bcms[] = {
213*4882a593Smuzhiyun 	&bcm_ce0,
214*4882a593Smuzhiyun 	&bcm_qup0,
215*4882a593Smuzhiyun 	&bcm_sn14,
216*4882a593Smuzhiyun 	&bcm_sn3,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static struct qcom_icc_node *aggre2_noc_nodes[] = {
220*4882a593Smuzhiyun 	[MASTER_A2NOC_CFG] = &qhm_a2noc_cfg,
221*4882a593Smuzhiyun 	[MASTER_QDSS_BAM] = &qhm_qdss_bam,
222*4882a593Smuzhiyun 	[MASTER_QSPI] = &qhm_qspi,
223*4882a593Smuzhiyun 	[MASTER_QUP_1] = &qhm_qup1,
224*4882a593Smuzhiyun 	[MASTER_QUP_2] = &qhm_qup2,
225*4882a593Smuzhiyun 	[MASTER_SENSORS_AHB] = &qhm_sensorss_ahb,
226*4882a593Smuzhiyun 	[MASTER_TSIF] = &qhm_tsif,
227*4882a593Smuzhiyun 	[MASTER_CNOC_A2NOC] = &qnm_cnoc,
228*4882a593Smuzhiyun 	[MASTER_CRYPTO_CORE_0] = &qxm_crypto,
229*4882a593Smuzhiyun 	[MASTER_IPA] = &qxm_ipa,
230*4882a593Smuzhiyun 	[MASTER_PCIE] = &xm_pcie3_0,
231*4882a593Smuzhiyun 	[MASTER_PCIE_1] = &xm_pcie3_1,
232*4882a593Smuzhiyun 	[MASTER_QDSS_ETR] = &xm_qdss_etr,
233*4882a593Smuzhiyun 	[MASTER_SDCC_2] = &xm_sdc2,
234*4882a593Smuzhiyun 	[MASTER_SDCC_4] = &xm_sdc4,
235*4882a593Smuzhiyun 	[A2NOC_SNOC_SLV] = &qns_a2noc_snoc,
236*4882a593Smuzhiyun 	[SLAVE_ANOC_PCIE_GEM_NOC] = &qns_pcie_mem_noc,
237*4882a593Smuzhiyun 	[SLAVE_SERVICE_A2NOC] = &srvc_aggre2_noc,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun static struct qcom_icc_desc sm8150_aggre2_noc = {
241*4882a593Smuzhiyun 	.nodes = aggre2_noc_nodes,
242*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(aggre2_noc_nodes),
243*4882a593Smuzhiyun 	.bcms = aggre2_noc_bcms,
244*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(aggre2_noc_bcms),
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static struct qcom_icc_bcm *camnoc_virt_bcms[] = {
248*4882a593Smuzhiyun 	&bcm_mm1,
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static struct qcom_icc_node *camnoc_virt_nodes[] = {
252*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF0_UNCOMP] = &qxm_camnoc_hf0_uncomp,
253*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF1_UNCOMP] = &qxm_camnoc_hf1_uncomp,
254*4882a593Smuzhiyun 	[MASTER_CAMNOC_SF_UNCOMP] = &qxm_camnoc_sf_uncomp,
255*4882a593Smuzhiyun 	[SLAVE_CAMNOC_UNCOMP] = &qns_camnoc_uncomp,
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static struct qcom_icc_desc sm8150_camnoc_virt = {
259*4882a593Smuzhiyun 	.nodes = camnoc_virt_nodes,
260*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(camnoc_virt_nodes),
261*4882a593Smuzhiyun 	.bcms = camnoc_virt_bcms,
262*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(camnoc_virt_bcms),
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static struct qcom_icc_bcm *compute_noc_bcms[] = {
266*4882a593Smuzhiyun 	&bcm_co0,
267*4882a593Smuzhiyun 	&bcm_co1,
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static struct qcom_icc_node *compute_noc_nodes[] = {
271*4882a593Smuzhiyun 	[MASTER_NPU] = &qnm_npu,
272*4882a593Smuzhiyun 	[SLAVE_CDSP_MEM_NOC] = &qns_cdsp_mem_noc,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static struct qcom_icc_desc sm8150_compute_noc = {
276*4882a593Smuzhiyun 	.nodes = compute_noc_nodes,
277*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(compute_noc_nodes),
278*4882a593Smuzhiyun 	.bcms = compute_noc_bcms,
279*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(compute_noc_bcms),
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun static struct qcom_icc_bcm *config_noc_bcms[] = {
283*4882a593Smuzhiyun 	&bcm_cn0,
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static struct qcom_icc_node *config_noc_nodes[] = {
287*4882a593Smuzhiyun 	[MASTER_SPDM] = &qhm_spdm,
288*4882a593Smuzhiyun 	[SNOC_CNOC_MAS] = &qnm_snoc,
289*4882a593Smuzhiyun 	[MASTER_QDSS_DAP] = &xm_qdss_dap,
290*4882a593Smuzhiyun 	[SLAVE_A1NOC_CFG] = &qhs_a1_noc_cfg,
291*4882a593Smuzhiyun 	[SLAVE_A2NOC_CFG] = &qhs_a2_noc_cfg,
292*4882a593Smuzhiyun 	[SLAVE_AHB2PHY_SOUTH] = &qhs_ahb2phy_south,
293*4882a593Smuzhiyun 	[SLAVE_AOP] = &qhs_aop,
294*4882a593Smuzhiyun 	[SLAVE_AOSS] = &qhs_aoss,
295*4882a593Smuzhiyun 	[SLAVE_CAMERA_CFG] = &qhs_camera_cfg,
296*4882a593Smuzhiyun 	[SLAVE_CLK_CTL] = &qhs_clk_ctl,
297*4882a593Smuzhiyun 	[SLAVE_CDSP_CFG] = &qhs_compute_dsp,
298*4882a593Smuzhiyun 	[SLAVE_RBCPR_CX_CFG] = &qhs_cpr_cx,
299*4882a593Smuzhiyun 	[SLAVE_RBCPR_MMCX_CFG] = &qhs_cpr_mmcx,
300*4882a593Smuzhiyun 	[SLAVE_RBCPR_MX_CFG] = &qhs_cpr_mx,
301*4882a593Smuzhiyun 	[SLAVE_CRYPTO_0_CFG] = &qhs_crypto0_cfg,
302*4882a593Smuzhiyun 	[SLAVE_CNOC_DDRSS] = &qhs_ddrss_cfg,
303*4882a593Smuzhiyun 	[SLAVE_DISPLAY_CFG] = &qhs_display_cfg,
304*4882a593Smuzhiyun 	[SLAVE_EMAC_CFG] = &qhs_emac_cfg,
305*4882a593Smuzhiyun 	[SLAVE_GLM] = &qhs_glm,
306*4882a593Smuzhiyun 	[SLAVE_GRAPHICS_3D_CFG] = &qhs_gpuss_cfg,
307*4882a593Smuzhiyun 	[SLAVE_IMEM_CFG] = &qhs_imem_cfg,
308*4882a593Smuzhiyun 	[SLAVE_IPA_CFG] = &qhs_ipa,
309*4882a593Smuzhiyun 	[SLAVE_CNOC_MNOC_CFG] = &qhs_mnoc_cfg,
310*4882a593Smuzhiyun 	[SLAVE_NPU_CFG] = &qhs_npu_cfg,
311*4882a593Smuzhiyun 	[SLAVE_PCIE_0_CFG] = &qhs_pcie0_cfg,
312*4882a593Smuzhiyun 	[SLAVE_PCIE_1_CFG] = &qhs_pcie1_cfg,
313*4882a593Smuzhiyun 	[SLAVE_NORTH_PHY_CFG] = &qhs_phy_refgen_north,
314*4882a593Smuzhiyun 	[SLAVE_PIMEM_CFG] = &qhs_pimem_cfg,
315*4882a593Smuzhiyun 	[SLAVE_PRNG] = &qhs_prng,
316*4882a593Smuzhiyun 	[SLAVE_QDSS_CFG] = &qhs_qdss_cfg,
317*4882a593Smuzhiyun 	[SLAVE_QSPI] = &qhs_qspi,
318*4882a593Smuzhiyun 	[SLAVE_QUP_2] = &qhs_qupv3_east,
319*4882a593Smuzhiyun 	[SLAVE_QUP_1] = &qhs_qupv3_north,
320*4882a593Smuzhiyun 	[SLAVE_QUP_0] = &qhs_qupv3_south,
321*4882a593Smuzhiyun 	[SLAVE_SDCC_2] = &qhs_sdc2,
322*4882a593Smuzhiyun 	[SLAVE_SDCC_4] = &qhs_sdc4,
323*4882a593Smuzhiyun 	[SLAVE_SNOC_CFG] = &qhs_snoc_cfg,
324*4882a593Smuzhiyun 	[SLAVE_SPDM_WRAPPER] = &qhs_spdm,
325*4882a593Smuzhiyun 	[SLAVE_SPSS_CFG] = &qhs_spss_cfg,
326*4882a593Smuzhiyun 	[SLAVE_SSC_CFG] = &qhs_ssc_cfg,
327*4882a593Smuzhiyun 	[SLAVE_TCSR] = &qhs_tcsr,
328*4882a593Smuzhiyun 	[SLAVE_TLMM_EAST] = &qhs_tlmm_east,
329*4882a593Smuzhiyun 	[SLAVE_TLMM_NORTH] = &qhs_tlmm_north,
330*4882a593Smuzhiyun 	[SLAVE_TLMM_SOUTH] = &qhs_tlmm_south,
331*4882a593Smuzhiyun 	[SLAVE_TLMM_WEST] = &qhs_tlmm_west,
332*4882a593Smuzhiyun 	[SLAVE_TSIF] = &qhs_tsif,
333*4882a593Smuzhiyun 	[SLAVE_UFS_CARD_CFG] = &qhs_ufs_card_cfg,
334*4882a593Smuzhiyun 	[SLAVE_UFS_MEM_CFG] = &qhs_ufs_mem_cfg,
335*4882a593Smuzhiyun 	[SLAVE_USB3] = &qhs_usb3_0,
336*4882a593Smuzhiyun 	[SLAVE_USB3_1] = &qhs_usb3_1,
337*4882a593Smuzhiyun 	[SLAVE_VENUS_CFG] = &qhs_venus_cfg,
338*4882a593Smuzhiyun 	[SLAVE_VSENSE_CTRL_CFG] = &qhs_vsense_ctrl_cfg,
339*4882a593Smuzhiyun 	[SLAVE_CNOC_A2NOC] = &qns_cnoc_a2noc,
340*4882a593Smuzhiyun 	[SLAVE_SERVICE_CNOC] = &srvc_cnoc,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun static struct qcom_icc_desc sm8150_config_noc = {
344*4882a593Smuzhiyun 	.nodes = config_noc_nodes,
345*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(config_noc_nodes),
346*4882a593Smuzhiyun 	.bcms = config_noc_bcms,
347*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(config_noc_bcms),
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun static struct qcom_icc_bcm *dc_noc_bcms[] = {
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static struct qcom_icc_node *dc_noc_nodes[] = {
354*4882a593Smuzhiyun 	[MASTER_CNOC_DC_NOC] = &qhm_cnoc_dc_noc,
355*4882a593Smuzhiyun 	[SLAVE_LLCC_CFG] = &qhs_llcc,
356*4882a593Smuzhiyun 	[SLAVE_GEM_NOC_CFG] = &qhs_memnoc,
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static struct qcom_icc_desc sm8150_dc_noc = {
360*4882a593Smuzhiyun 	.nodes = dc_noc_nodes,
361*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(dc_noc_nodes),
362*4882a593Smuzhiyun 	.bcms = dc_noc_bcms,
363*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(dc_noc_bcms),
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static struct qcom_icc_bcm *gem_noc_bcms[] = {
367*4882a593Smuzhiyun 	&bcm_sh0,
368*4882a593Smuzhiyun 	&bcm_sh2,
369*4882a593Smuzhiyun 	&bcm_sh3,
370*4882a593Smuzhiyun 	&bcm_sh4,
371*4882a593Smuzhiyun 	&bcm_sh5,
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun static struct qcom_icc_node *gem_noc_nodes[] = {
375*4882a593Smuzhiyun 	[MASTER_AMPSS_M0] = &acm_apps,
376*4882a593Smuzhiyun 	[MASTER_GPU_TCU] = &acm_gpu_tcu,
377*4882a593Smuzhiyun 	[MASTER_SYS_TCU] = &acm_sys_tcu,
378*4882a593Smuzhiyun 	[MASTER_GEM_NOC_CFG] = &qhm_gemnoc_cfg,
379*4882a593Smuzhiyun 	[MASTER_COMPUTE_NOC] = &qnm_cmpnoc,
380*4882a593Smuzhiyun 	[MASTER_GRAPHICS_3D] = &qnm_gpu,
381*4882a593Smuzhiyun 	[MASTER_MNOC_HF_MEM_NOC] = &qnm_mnoc_hf,
382*4882a593Smuzhiyun 	[MASTER_MNOC_SF_MEM_NOC] = &qnm_mnoc_sf,
383*4882a593Smuzhiyun 	[MASTER_GEM_NOC_PCIE_SNOC] = &qnm_pcie,
384*4882a593Smuzhiyun 	[MASTER_SNOC_GC_MEM_NOC] = &qnm_snoc_gc,
385*4882a593Smuzhiyun 	[MASTER_SNOC_SF_MEM_NOC] = &qnm_snoc_sf,
386*4882a593Smuzhiyun 	[MASTER_ECC] = &qxm_ecc,
387*4882a593Smuzhiyun 	[SLAVE_MSS_PROC_MS_MPU_CFG] = &qhs_mdsp_ms_mpu_cfg,
388*4882a593Smuzhiyun 	[SLAVE_ECC] = &qns_ecc,
389*4882a593Smuzhiyun 	[SLAVE_GEM_NOC_SNOC] = &qns_gem_noc_snoc,
390*4882a593Smuzhiyun 	[SLAVE_LLCC] = &qns_llcc,
391*4882a593Smuzhiyun 	[SLAVE_SERVICE_GEM_NOC] = &srvc_gemnoc,
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static struct qcom_icc_desc sm8150_gem_noc = {
395*4882a593Smuzhiyun 	.nodes = gem_noc_nodes,
396*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(gem_noc_nodes),
397*4882a593Smuzhiyun 	.bcms = gem_noc_bcms,
398*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(gem_noc_bcms),
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static struct qcom_icc_bcm *ipa_virt_bcms[] = {
402*4882a593Smuzhiyun 	&bcm_ip0,
403*4882a593Smuzhiyun };
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static struct qcom_icc_node *ipa_virt_nodes[] = {
406*4882a593Smuzhiyun 	[MASTER_IPA_CORE] = &ipa_core_master,
407*4882a593Smuzhiyun 	[SLAVE_IPA_CORE] = &ipa_core_slave,
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static struct qcom_icc_desc sm8150_ipa_virt = {
411*4882a593Smuzhiyun 	.nodes = ipa_virt_nodes,
412*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(ipa_virt_nodes),
413*4882a593Smuzhiyun 	.bcms = ipa_virt_bcms,
414*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(ipa_virt_bcms),
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun static struct qcom_icc_bcm *mc_virt_bcms[] = {
418*4882a593Smuzhiyun 	&bcm_acv,
419*4882a593Smuzhiyun 	&bcm_mc0,
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun static struct qcom_icc_node *mc_virt_nodes[] = {
423*4882a593Smuzhiyun 	[MASTER_LLCC] = &llcc_mc,
424*4882a593Smuzhiyun 	[SLAVE_EBI_CH0] = &ebi,
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static struct qcom_icc_desc sm8150_mc_virt = {
428*4882a593Smuzhiyun 	.nodes = mc_virt_nodes,
429*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(mc_virt_nodes),
430*4882a593Smuzhiyun 	.bcms = mc_virt_bcms,
431*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(mc_virt_bcms),
432*4882a593Smuzhiyun };
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun static struct qcom_icc_bcm *mmss_noc_bcms[] = {
435*4882a593Smuzhiyun 	&bcm_mm0,
436*4882a593Smuzhiyun 	&bcm_mm1,
437*4882a593Smuzhiyun 	&bcm_mm2,
438*4882a593Smuzhiyun 	&bcm_mm3,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun static struct qcom_icc_node *mmss_noc_nodes[] = {
442*4882a593Smuzhiyun 	[MASTER_CNOC_MNOC_CFG] = &qhm_mnoc_cfg,
443*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF0] = &qxm_camnoc_hf0,
444*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF1] = &qxm_camnoc_hf1,
445*4882a593Smuzhiyun 	[MASTER_CAMNOC_SF] = &qxm_camnoc_sf,
446*4882a593Smuzhiyun 	[MASTER_MDP_PORT0] = &qxm_mdp0,
447*4882a593Smuzhiyun 	[MASTER_MDP_PORT1] = &qxm_mdp1,
448*4882a593Smuzhiyun 	[MASTER_ROTATOR] = &qxm_rot,
449*4882a593Smuzhiyun 	[MASTER_VIDEO_P0] = &qxm_venus0,
450*4882a593Smuzhiyun 	[MASTER_VIDEO_P1] = &qxm_venus1,
451*4882a593Smuzhiyun 	[MASTER_VIDEO_PROC] = &qxm_venus_arm9,
452*4882a593Smuzhiyun 	[SLAVE_MNOC_SF_MEM_NOC] = &qns2_mem_noc,
453*4882a593Smuzhiyun 	[SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf,
454*4882a593Smuzhiyun 	[SLAVE_SERVICE_MNOC] = &srvc_mnoc,
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun static struct qcom_icc_desc sm8150_mmss_noc = {
458*4882a593Smuzhiyun 	.nodes = mmss_noc_nodes,
459*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(mmss_noc_nodes),
460*4882a593Smuzhiyun 	.bcms = mmss_noc_bcms,
461*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(mmss_noc_bcms),
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static struct qcom_icc_bcm *system_noc_bcms[] = {
465*4882a593Smuzhiyun 	&bcm_sn0,
466*4882a593Smuzhiyun 	&bcm_sn1,
467*4882a593Smuzhiyun 	&bcm_sn11,
468*4882a593Smuzhiyun 	&bcm_sn12,
469*4882a593Smuzhiyun 	&bcm_sn15,
470*4882a593Smuzhiyun 	&bcm_sn2,
471*4882a593Smuzhiyun 	&bcm_sn3,
472*4882a593Smuzhiyun 	&bcm_sn4,
473*4882a593Smuzhiyun 	&bcm_sn5,
474*4882a593Smuzhiyun 	&bcm_sn8,
475*4882a593Smuzhiyun 	&bcm_sn9,
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun static struct qcom_icc_node *system_noc_nodes[] = {
479*4882a593Smuzhiyun 	[MASTER_SNOC_CFG] = &qhm_snoc_cfg,
480*4882a593Smuzhiyun 	[A1NOC_SNOC_MAS] = &qnm_aggre1_noc,
481*4882a593Smuzhiyun 	[A2NOC_SNOC_MAS] = &qnm_aggre2_noc,
482*4882a593Smuzhiyun 	[MASTER_GEM_NOC_SNOC] = &qnm_gemnoc,
483*4882a593Smuzhiyun 	[MASTER_PIMEM] = &qxm_pimem,
484*4882a593Smuzhiyun 	[MASTER_GIC] = &xm_gic,
485*4882a593Smuzhiyun 	[SLAVE_APPSS] = &qhs_apss,
486*4882a593Smuzhiyun 	[SNOC_CNOC_SLV] = &qns_cnoc,
487*4882a593Smuzhiyun 	[SLAVE_SNOC_GEM_NOC_GC] = &qns_gemnoc_gc,
488*4882a593Smuzhiyun 	[SLAVE_SNOC_GEM_NOC_SF] = &qns_gemnoc_sf,
489*4882a593Smuzhiyun 	[SLAVE_OCIMEM] = &qxs_imem,
490*4882a593Smuzhiyun 	[SLAVE_PIMEM] = &qxs_pimem,
491*4882a593Smuzhiyun 	[SLAVE_SERVICE_SNOC] = &srvc_snoc,
492*4882a593Smuzhiyun 	[SLAVE_PCIE_0] = &xs_pcie_0,
493*4882a593Smuzhiyun 	[SLAVE_PCIE_1] = &xs_pcie_1,
494*4882a593Smuzhiyun 	[SLAVE_QDSS_STM] = &xs_qdss_stm,
495*4882a593Smuzhiyun 	[SLAVE_TCU] = &xs_sys_tcu_cfg,
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun static struct qcom_icc_desc sm8150_system_noc = {
499*4882a593Smuzhiyun 	.nodes = system_noc_nodes,
500*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(system_noc_nodes),
501*4882a593Smuzhiyun 	.bcms = system_noc_bcms,
502*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(system_noc_bcms),
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun 
qnoc_probe(struct platform_device * pdev)505*4882a593Smuzhiyun static int qnoc_probe(struct platform_device *pdev)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	const struct qcom_icc_desc *desc;
508*4882a593Smuzhiyun 	struct icc_onecell_data *data;
509*4882a593Smuzhiyun 	struct icc_provider *provider;
510*4882a593Smuzhiyun 	struct qcom_icc_node **qnodes;
511*4882a593Smuzhiyun 	struct qcom_icc_provider *qp;
512*4882a593Smuzhiyun 	struct icc_node *node;
513*4882a593Smuzhiyun 	size_t num_nodes, i;
514*4882a593Smuzhiyun 	int ret;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	desc = device_get_match_data(&pdev->dev);
517*4882a593Smuzhiyun 	if (!desc)
518*4882a593Smuzhiyun 		return -EINVAL;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	qnodes = desc->nodes;
521*4882a593Smuzhiyun 	num_nodes = desc->num_nodes;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	qp = devm_kzalloc(&pdev->dev, sizeof(*qp), GFP_KERNEL);
524*4882a593Smuzhiyun 	if (!qp)
525*4882a593Smuzhiyun 		return -ENOMEM;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	data = devm_kcalloc(&pdev->dev, num_nodes, sizeof(*node), GFP_KERNEL);
528*4882a593Smuzhiyun 	if (!data)
529*4882a593Smuzhiyun 		return -ENOMEM;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	provider = &qp->provider;
532*4882a593Smuzhiyun 	provider->dev = &pdev->dev;
533*4882a593Smuzhiyun 	provider->set = qcom_icc_set;
534*4882a593Smuzhiyun 	provider->pre_aggregate = qcom_icc_pre_aggregate;
535*4882a593Smuzhiyun 	provider->aggregate = qcom_icc_aggregate;
536*4882a593Smuzhiyun 	provider->xlate = of_icc_xlate_onecell;
537*4882a593Smuzhiyun 	INIT_LIST_HEAD(&provider->nodes);
538*4882a593Smuzhiyun 	provider->data = data;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	qp->dev = &pdev->dev;
541*4882a593Smuzhiyun 	qp->bcms = desc->bcms;
542*4882a593Smuzhiyun 	qp->num_bcms = desc->num_bcms;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	qp->voter = of_bcm_voter_get(qp->dev, NULL);
545*4882a593Smuzhiyun 	if (IS_ERR(qp->voter))
546*4882a593Smuzhiyun 		return PTR_ERR(qp->voter);
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	ret = icc_provider_add(provider);
549*4882a593Smuzhiyun 	if (ret) {
550*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error adding interconnect provider\n");
551*4882a593Smuzhiyun 		return ret;
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	for (i = 0; i < qp->num_bcms; i++)
555*4882a593Smuzhiyun 		qcom_icc_bcm_init(qp->bcms[i], &pdev->dev);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	for (i = 0; i < num_nodes; i++) {
558*4882a593Smuzhiyun 		size_t j;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 		if (!qnodes[i])
561*4882a593Smuzhiyun 			continue;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		node = icc_node_create(qnodes[i]->id);
564*4882a593Smuzhiyun 		if (IS_ERR(node)) {
565*4882a593Smuzhiyun 			ret = PTR_ERR(node);
566*4882a593Smuzhiyun 			goto err;
567*4882a593Smuzhiyun 		}
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		node->name = qnodes[i]->name;
570*4882a593Smuzhiyun 		node->data = qnodes[i];
571*4882a593Smuzhiyun 		icc_node_add(node, provider);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 		for (j = 0; j < qnodes[i]->num_links; j++)
574*4882a593Smuzhiyun 			icc_link_create(node, qnodes[i]->links[j]);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 		data->nodes[i] = node;
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 	data->num_nodes = num_nodes;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	platform_set_drvdata(pdev, qp);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	return 0;
583*4882a593Smuzhiyun err:
584*4882a593Smuzhiyun 	icc_nodes_remove(provider);
585*4882a593Smuzhiyun 	icc_provider_del(provider);
586*4882a593Smuzhiyun 	return ret;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
qnoc_remove(struct platform_device * pdev)589*4882a593Smuzhiyun static int qnoc_remove(struct platform_device *pdev)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun 	struct qcom_icc_provider *qp = platform_get_drvdata(pdev);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	icc_nodes_remove(&qp->provider);
594*4882a593Smuzhiyun 	return icc_provider_del(&qp->provider);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun static const struct of_device_id qnoc_of_match[] = {
598*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-aggre1-noc",
599*4882a593Smuzhiyun 	  .data = &sm8150_aggre1_noc},
600*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-aggre2-noc",
601*4882a593Smuzhiyun 	  .data = &sm8150_aggre2_noc},
602*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-camnoc-virt",
603*4882a593Smuzhiyun 	  .data = &sm8150_camnoc_virt},
604*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-compute-noc",
605*4882a593Smuzhiyun 	  .data = &sm8150_compute_noc},
606*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-config-noc",
607*4882a593Smuzhiyun 	  .data = &sm8150_config_noc},
608*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-dc-noc",
609*4882a593Smuzhiyun 	  .data = &sm8150_dc_noc},
610*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-gem-noc",
611*4882a593Smuzhiyun 	  .data = &sm8150_gem_noc},
612*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-ipa-virt",
613*4882a593Smuzhiyun 	  .data = &sm8150_ipa_virt},
614*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-mc-virt",
615*4882a593Smuzhiyun 	  .data = &sm8150_mc_virt},
616*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-mmss-noc",
617*4882a593Smuzhiyun 	  .data = &sm8150_mmss_noc},
618*4882a593Smuzhiyun 	{ .compatible = "qcom,sm8150-system-noc",
619*4882a593Smuzhiyun 	  .data = &sm8150_system_noc},
620*4882a593Smuzhiyun 	{ }
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qnoc_of_match);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static struct platform_driver qnoc_driver = {
625*4882a593Smuzhiyun 	.probe = qnoc_probe,
626*4882a593Smuzhiyun 	.remove = qnoc_remove,
627*4882a593Smuzhiyun 	.driver = {
628*4882a593Smuzhiyun 		.name = "qnoc-sm8150",
629*4882a593Smuzhiyun 		.of_match_table = qnoc_of_match,
630*4882a593Smuzhiyun 	},
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun module_platform_driver(qnoc_driver);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm SM8150 NoC driver");
635*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
636