xref: /OK3568_Linux_fs/kernel/drivers/interconnect/qcom/sdm845.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/device.h>
7*4882a593Smuzhiyun #include <linux/interconnect.h>
8*4882a593Smuzhiyun #include <linux/interconnect-provider.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <dt-bindings/interconnect/qcom,sdm845.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "bcm-voter.h"
15*4882a593Smuzhiyun #include "icc-rpmh.h"
16*4882a593Smuzhiyun #include "sdm845.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun DEFINE_QNODE(qhm_a1noc_cfg, SDM845_MASTER_A1NOC_CFG, 1, 4, SDM845_SLAVE_SERVICE_A1NOC);
19*4882a593Smuzhiyun DEFINE_QNODE(qhm_qup1, SDM845_MASTER_BLSP_1, 1, 4, SDM845_SLAVE_A1NOC_SNOC);
20*4882a593Smuzhiyun DEFINE_QNODE(qhm_tsif, SDM845_MASTER_TSIF, 1, 4, SDM845_SLAVE_A1NOC_SNOC);
21*4882a593Smuzhiyun DEFINE_QNODE(xm_sdc2, SDM845_MASTER_SDCC_2, 1, 8, SDM845_SLAVE_A1NOC_SNOC);
22*4882a593Smuzhiyun DEFINE_QNODE(xm_sdc4, SDM845_MASTER_SDCC_4, 1, 8, SDM845_SLAVE_A1NOC_SNOC);
23*4882a593Smuzhiyun DEFINE_QNODE(xm_ufs_card, SDM845_MASTER_UFS_CARD, 1, 8, SDM845_SLAVE_A1NOC_SNOC);
24*4882a593Smuzhiyun DEFINE_QNODE(xm_ufs_mem, SDM845_MASTER_UFS_MEM, 1, 8, SDM845_SLAVE_A1NOC_SNOC);
25*4882a593Smuzhiyun DEFINE_QNODE(xm_pcie_0, SDM845_MASTER_PCIE_0, 1, 8, SDM845_SLAVE_ANOC_PCIE_A1NOC_SNOC);
26*4882a593Smuzhiyun DEFINE_QNODE(qhm_a2noc_cfg, SDM845_MASTER_A2NOC_CFG, 1, 4, SDM845_SLAVE_SERVICE_A2NOC);
27*4882a593Smuzhiyun DEFINE_QNODE(qhm_qdss_bam, SDM845_MASTER_QDSS_BAM, 1, 4, SDM845_SLAVE_A2NOC_SNOC);
28*4882a593Smuzhiyun DEFINE_QNODE(qhm_qup2, SDM845_MASTER_BLSP_2, 1, 4, SDM845_SLAVE_A2NOC_SNOC);
29*4882a593Smuzhiyun DEFINE_QNODE(qnm_cnoc, SDM845_MASTER_CNOC_A2NOC, 1, 8, SDM845_SLAVE_A2NOC_SNOC);
30*4882a593Smuzhiyun DEFINE_QNODE(qxm_crypto, SDM845_MASTER_CRYPTO, 1, 8, SDM845_SLAVE_A2NOC_SNOC);
31*4882a593Smuzhiyun DEFINE_QNODE(qxm_ipa, SDM845_MASTER_IPA, 1, 8, SDM845_SLAVE_A2NOC_SNOC);
32*4882a593Smuzhiyun DEFINE_QNODE(xm_pcie3_1, SDM845_MASTER_PCIE_1, 1, 8, SDM845_SLAVE_ANOC_PCIE_SNOC);
33*4882a593Smuzhiyun DEFINE_QNODE(xm_qdss_etr, SDM845_MASTER_QDSS_ETR, 1, 8, SDM845_SLAVE_A2NOC_SNOC);
34*4882a593Smuzhiyun DEFINE_QNODE(xm_usb3_0, SDM845_MASTER_USB3_0, 1, 8, SDM845_SLAVE_A2NOC_SNOC);
35*4882a593Smuzhiyun DEFINE_QNODE(xm_usb3_1, SDM845_MASTER_USB3_1, 1, 8, SDM845_SLAVE_A2NOC_SNOC);
36*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf0_uncomp, SDM845_MASTER_CAMNOC_HF0_UNCOMP, 1, 32, SDM845_SLAVE_CAMNOC_UNCOMP);
37*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf1_uncomp, SDM845_MASTER_CAMNOC_HF1_UNCOMP, 1, 32, SDM845_SLAVE_CAMNOC_UNCOMP);
38*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_sf_uncomp, SDM845_MASTER_CAMNOC_SF_UNCOMP, 1, 32, SDM845_SLAVE_CAMNOC_UNCOMP);
39*4882a593Smuzhiyun DEFINE_QNODE(qhm_spdm, SDM845_MASTER_SPDM, 1, 4, SDM845_SLAVE_CNOC_A2NOC);
40*4882a593Smuzhiyun DEFINE_QNODE(qhm_tic, SDM845_MASTER_TIC, 1, 4, SDM845_SLAVE_A1NOC_CFG, SDM845_SLAVE_A2NOC_CFG, SDM845_SLAVE_AOP, SDM845_SLAVE_AOSS, SDM845_SLAVE_CAMERA_CFG, SDM845_SLAVE_CLK_CTL, SDM845_SLAVE_CDSP_CFG, SDM845_SLAVE_RBCPR_CX_CFG, SDM845_SLAVE_CRYPTO_0_CFG, SDM845_SLAVE_DCC_CFG, SDM845_SLAVE_CNOC_DDRSS, SDM845_SLAVE_DISPLAY_CFG, SDM845_SLAVE_GLM, SDM845_SLAVE_GFX3D_CFG, SDM845_SLAVE_IMEM_CFG, SDM845_SLAVE_IPA_CFG, SDM845_SLAVE_CNOC_MNOC_CFG, SDM845_SLAVE_PCIE_0_CFG, SDM845_SLAVE_PCIE_1_CFG, SDM845_SLAVE_PDM, SDM845_SLAVE_SOUTH_PHY_CFG, SDM845_SLAVE_PIMEM_CFG, SDM845_SLAVE_PRNG, SDM845_SLAVE_QDSS_CFG, SDM845_SLAVE_BLSP_2, SDM845_SLAVE_BLSP_1, SDM845_SLAVE_SDCC_2, SDM845_SLAVE_SDCC_4, SDM845_SLAVE_SNOC_CFG, SDM845_SLAVE_SPDM_WRAPPER, SDM845_SLAVE_SPSS_CFG, SDM845_SLAVE_TCSR, SDM845_SLAVE_TLMM_NORTH, SDM845_SLAVE_TLMM_SOUTH, SDM845_SLAVE_TSIF, SDM845_SLAVE_UFS_CARD_CFG, SDM845_SLAVE_UFS_MEM_CFG, SDM845_SLAVE_USB3_0, SDM845_SLAVE_USB3_1, SDM845_SLAVE_VENUS_CFG, SDM845_SLAVE_VSENSE_CTRL_CFG, SDM845_SLAVE_CNOC_A2NOC, SDM845_SLAVE_SERVICE_CNOC);
41*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc, SDM845_MASTER_SNOC_CNOC, 1, 8, SDM845_SLAVE_A1NOC_CFG, SDM845_SLAVE_A2NOC_CFG, SDM845_SLAVE_AOP, SDM845_SLAVE_AOSS, SDM845_SLAVE_CAMERA_CFG, SDM845_SLAVE_CLK_CTL, SDM845_SLAVE_CDSP_CFG, SDM845_SLAVE_RBCPR_CX_CFG, SDM845_SLAVE_CRYPTO_0_CFG, SDM845_SLAVE_DCC_CFG, SDM845_SLAVE_CNOC_DDRSS, SDM845_SLAVE_DISPLAY_CFG, SDM845_SLAVE_GLM, SDM845_SLAVE_GFX3D_CFG, SDM845_SLAVE_IMEM_CFG, SDM845_SLAVE_IPA_CFG, SDM845_SLAVE_CNOC_MNOC_CFG, SDM845_SLAVE_PCIE_0_CFG, SDM845_SLAVE_PCIE_1_CFG, SDM845_SLAVE_PDM, SDM845_SLAVE_SOUTH_PHY_CFG, SDM845_SLAVE_PIMEM_CFG, SDM845_SLAVE_PRNG, SDM845_SLAVE_QDSS_CFG, SDM845_SLAVE_BLSP_2, SDM845_SLAVE_BLSP_1, SDM845_SLAVE_SDCC_2, SDM845_SLAVE_SDCC_4, SDM845_SLAVE_SNOC_CFG, SDM845_SLAVE_SPDM_WRAPPER, SDM845_SLAVE_SPSS_CFG, SDM845_SLAVE_TCSR, SDM845_SLAVE_TLMM_NORTH, SDM845_SLAVE_TLMM_SOUTH, SDM845_SLAVE_TSIF, SDM845_SLAVE_UFS_CARD_CFG, SDM845_SLAVE_UFS_MEM_CFG, SDM845_SLAVE_USB3_0, SDM845_SLAVE_USB3_1, SDM845_SLAVE_VENUS_CFG, SDM845_SLAVE_VSENSE_CTRL_CFG, SDM845_SLAVE_SERVICE_CNOC);
42*4882a593Smuzhiyun DEFINE_QNODE(xm_qdss_dap, SDM845_MASTER_QDSS_DAP, 1, 8, SDM845_SLAVE_A1NOC_CFG, SDM845_SLAVE_A2NOC_CFG, SDM845_SLAVE_AOP, SDM845_SLAVE_AOSS, SDM845_SLAVE_CAMERA_CFG, SDM845_SLAVE_CLK_CTL, SDM845_SLAVE_CDSP_CFG, SDM845_SLAVE_RBCPR_CX_CFG, SDM845_SLAVE_CRYPTO_0_CFG, SDM845_SLAVE_DCC_CFG, SDM845_SLAVE_CNOC_DDRSS, SDM845_SLAVE_DISPLAY_CFG, SDM845_SLAVE_GLM, SDM845_SLAVE_GFX3D_CFG, SDM845_SLAVE_IMEM_CFG, SDM845_SLAVE_IPA_CFG, SDM845_SLAVE_CNOC_MNOC_CFG, SDM845_SLAVE_PCIE_0_CFG, SDM845_SLAVE_PCIE_1_CFG, SDM845_SLAVE_PDM, SDM845_SLAVE_SOUTH_PHY_CFG, SDM845_SLAVE_PIMEM_CFG, SDM845_SLAVE_PRNG, SDM845_SLAVE_QDSS_CFG, SDM845_SLAVE_BLSP_2, SDM845_SLAVE_BLSP_1, SDM845_SLAVE_SDCC_2, SDM845_SLAVE_SDCC_4, SDM845_SLAVE_SNOC_CFG, SDM845_SLAVE_SPDM_WRAPPER, SDM845_SLAVE_SPSS_CFG, SDM845_SLAVE_TCSR, SDM845_SLAVE_TLMM_NORTH, SDM845_SLAVE_TLMM_SOUTH, SDM845_SLAVE_TSIF, SDM845_SLAVE_UFS_CARD_CFG, SDM845_SLAVE_UFS_MEM_CFG, SDM845_SLAVE_USB3_0, SDM845_SLAVE_USB3_1, SDM845_SLAVE_VENUS_CFG, SDM845_SLAVE_VSENSE_CTRL_CFG, SDM845_SLAVE_CNOC_A2NOC, SDM845_SLAVE_SERVICE_CNOC);
43*4882a593Smuzhiyun DEFINE_QNODE(qhm_cnoc, SDM845_MASTER_CNOC_DC_NOC, 1, 4, SDM845_SLAVE_LLCC_CFG, SDM845_SLAVE_MEM_NOC_CFG);
44*4882a593Smuzhiyun DEFINE_QNODE(acm_l3, SDM845_MASTER_APPSS_PROC, 1, 16, SDM845_SLAVE_GNOC_SNOC, SDM845_SLAVE_GNOC_MEM_NOC, SDM845_SLAVE_SERVICE_GNOC);
45*4882a593Smuzhiyun DEFINE_QNODE(pm_gnoc_cfg, SDM845_MASTER_GNOC_CFG, 1, 4, SDM845_SLAVE_SERVICE_GNOC);
46*4882a593Smuzhiyun DEFINE_QNODE(llcc_mc, SDM845_MASTER_LLCC, 4, 4, SDM845_SLAVE_EBI1);
47*4882a593Smuzhiyun DEFINE_QNODE(acm_tcu, SDM845_MASTER_TCU_0, 1, 8, SDM845_SLAVE_MEM_NOC_GNOC, SDM845_SLAVE_LLCC, SDM845_SLAVE_MEM_NOC_SNOC);
48*4882a593Smuzhiyun DEFINE_QNODE(qhm_memnoc_cfg, SDM845_MASTER_MEM_NOC_CFG, 1, 4, SDM845_SLAVE_MSS_PROC_MS_MPU_CFG, SDM845_SLAVE_SERVICE_MEM_NOC);
49*4882a593Smuzhiyun DEFINE_QNODE(qnm_apps, SDM845_MASTER_GNOC_MEM_NOC, 2, 32, SDM845_SLAVE_LLCC);
50*4882a593Smuzhiyun DEFINE_QNODE(qnm_mnoc_hf, SDM845_MASTER_MNOC_HF_MEM_NOC, 2, 32, SDM845_SLAVE_MEM_NOC_GNOC, SDM845_SLAVE_LLCC);
51*4882a593Smuzhiyun DEFINE_QNODE(qnm_mnoc_sf, SDM845_MASTER_MNOC_SF_MEM_NOC, 1, 32, SDM845_SLAVE_MEM_NOC_GNOC, SDM845_SLAVE_LLCC, SDM845_SLAVE_MEM_NOC_SNOC);
52*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc_gc, SDM845_MASTER_SNOC_GC_MEM_NOC, 1, 8, SDM845_SLAVE_LLCC);
53*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc_sf, SDM845_MASTER_SNOC_SF_MEM_NOC, 1, 16, SDM845_SLAVE_MEM_NOC_GNOC, SDM845_SLAVE_LLCC);
54*4882a593Smuzhiyun DEFINE_QNODE(qxm_gpu, SDM845_MASTER_GFX3D, 2, 32, SDM845_SLAVE_MEM_NOC_GNOC, SDM845_SLAVE_LLCC, SDM845_SLAVE_MEM_NOC_SNOC);
55*4882a593Smuzhiyun DEFINE_QNODE(qhm_mnoc_cfg, SDM845_MASTER_CNOC_MNOC_CFG, 1, 4, SDM845_SLAVE_SERVICE_MNOC);
56*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf0, SDM845_MASTER_CAMNOC_HF0, 1, 32, SDM845_SLAVE_MNOC_HF_MEM_NOC);
57*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf1, SDM845_MASTER_CAMNOC_HF1, 1, 32, SDM845_SLAVE_MNOC_HF_MEM_NOC);
58*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_sf, SDM845_MASTER_CAMNOC_SF, 1, 32, SDM845_SLAVE_MNOC_SF_MEM_NOC);
59*4882a593Smuzhiyun DEFINE_QNODE(qxm_mdp0, SDM845_MASTER_MDP0, 1, 32, SDM845_SLAVE_MNOC_HF_MEM_NOC);
60*4882a593Smuzhiyun DEFINE_QNODE(qxm_mdp1, SDM845_MASTER_MDP1, 1, 32, SDM845_SLAVE_MNOC_HF_MEM_NOC);
61*4882a593Smuzhiyun DEFINE_QNODE(qxm_rot, SDM845_MASTER_ROTATOR, 1, 32, SDM845_SLAVE_MNOC_SF_MEM_NOC);
62*4882a593Smuzhiyun DEFINE_QNODE(qxm_venus0, SDM845_MASTER_VIDEO_P0, 1, 32, SDM845_SLAVE_MNOC_SF_MEM_NOC);
63*4882a593Smuzhiyun DEFINE_QNODE(qxm_venus1, SDM845_MASTER_VIDEO_P1, 1, 32, SDM845_SLAVE_MNOC_SF_MEM_NOC);
64*4882a593Smuzhiyun DEFINE_QNODE(qxm_venus_arm9, SDM845_MASTER_VIDEO_PROC, 1, 8, SDM845_SLAVE_MNOC_SF_MEM_NOC);
65*4882a593Smuzhiyun DEFINE_QNODE(qhm_snoc_cfg, SDM845_MASTER_SNOC_CFG, 1, 4, SDM845_SLAVE_SERVICE_SNOC);
66*4882a593Smuzhiyun DEFINE_QNODE(qnm_aggre1_noc, SDM845_MASTER_A1NOC_SNOC, 1, 16, SDM845_SLAVE_APPSS, SDM845_SLAVE_SNOC_CNOC, SDM845_SLAVE_SNOC_MEM_NOC_SF, SDM845_SLAVE_IMEM, SDM845_SLAVE_PIMEM, SDM845_SLAVE_QDSS_STM);
67*4882a593Smuzhiyun DEFINE_QNODE(qnm_aggre2_noc, SDM845_MASTER_A2NOC_SNOC, 1, 16, SDM845_SLAVE_APPSS, SDM845_SLAVE_SNOC_CNOC, SDM845_SLAVE_SNOC_MEM_NOC_SF, SDM845_SLAVE_IMEM, SDM845_SLAVE_PCIE_0, SDM845_SLAVE_PCIE_1, SDM845_SLAVE_PIMEM, SDM845_SLAVE_QDSS_STM, SDM845_SLAVE_TCU);
68*4882a593Smuzhiyun DEFINE_QNODE(qnm_gladiator_sodv, SDM845_MASTER_GNOC_SNOC, 1, 8, SDM845_SLAVE_APPSS, SDM845_SLAVE_SNOC_CNOC, SDM845_SLAVE_IMEM, SDM845_SLAVE_PCIE_0, SDM845_SLAVE_PCIE_1, SDM845_SLAVE_PIMEM, SDM845_SLAVE_QDSS_STM, SDM845_SLAVE_TCU);
69*4882a593Smuzhiyun DEFINE_QNODE(qnm_memnoc, SDM845_MASTER_MEM_NOC_SNOC, 1, 8, SDM845_SLAVE_APPSS, SDM845_SLAVE_SNOC_CNOC, SDM845_SLAVE_IMEM, SDM845_SLAVE_PIMEM, SDM845_SLAVE_QDSS_STM);
70*4882a593Smuzhiyun DEFINE_QNODE(qnm_pcie_anoc, SDM845_MASTER_ANOC_PCIE_SNOC, 1, 16, SDM845_SLAVE_APPSS, SDM845_SLAVE_SNOC_CNOC, SDM845_SLAVE_SNOC_MEM_NOC_SF, SDM845_SLAVE_IMEM, SDM845_SLAVE_QDSS_STM);
71*4882a593Smuzhiyun DEFINE_QNODE(qxm_pimem, SDM845_MASTER_PIMEM, 1, 8, SDM845_SLAVE_SNOC_MEM_NOC_GC, SDM845_SLAVE_IMEM);
72*4882a593Smuzhiyun DEFINE_QNODE(xm_gic, SDM845_MASTER_GIC, 1, 8, SDM845_SLAVE_SNOC_MEM_NOC_GC, SDM845_SLAVE_IMEM);
73*4882a593Smuzhiyun DEFINE_QNODE(qns_a1noc_snoc, SDM845_SLAVE_A1NOC_SNOC, 1, 16, SDM845_MASTER_A1NOC_SNOC);
74*4882a593Smuzhiyun DEFINE_QNODE(srvc_aggre1_noc, SDM845_SLAVE_SERVICE_A1NOC, 1, 4, 0);
75*4882a593Smuzhiyun DEFINE_QNODE(qns_pcie_a1noc_snoc, SDM845_SLAVE_ANOC_PCIE_A1NOC_SNOC, 1, 16, SDM845_MASTER_ANOC_PCIE_SNOC);
76*4882a593Smuzhiyun DEFINE_QNODE(qns_a2noc_snoc, SDM845_SLAVE_A2NOC_SNOC, 1, 16, SDM845_MASTER_A2NOC_SNOC);
77*4882a593Smuzhiyun DEFINE_QNODE(qns_pcie_snoc, SDM845_SLAVE_ANOC_PCIE_SNOC, 1, 16, SDM845_MASTER_ANOC_PCIE_SNOC);
78*4882a593Smuzhiyun DEFINE_QNODE(srvc_aggre2_noc, SDM845_SLAVE_SERVICE_A2NOC, 1, 4);
79*4882a593Smuzhiyun DEFINE_QNODE(qns_camnoc_uncomp, SDM845_SLAVE_CAMNOC_UNCOMP, 1, 32);
80*4882a593Smuzhiyun DEFINE_QNODE(qhs_a1_noc_cfg, SDM845_SLAVE_A1NOC_CFG, 1, 4, SDM845_MASTER_A1NOC_CFG);
81*4882a593Smuzhiyun DEFINE_QNODE(qhs_a2_noc_cfg, SDM845_SLAVE_A2NOC_CFG, 1, 4, SDM845_MASTER_A2NOC_CFG);
82*4882a593Smuzhiyun DEFINE_QNODE(qhs_aop, SDM845_SLAVE_AOP, 1, 4);
83*4882a593Smuzhiyun DEFINE_QNODE(qhs_aoss, SDM845_SLAVE_AOSS, 1, 4);
84*4882a593Smuzhiyun DEFINE_QNODE(qhs_camera_cfg, SDM845_SLAVE_CAMERA_CFG, 1, 4);
85*4882a593Smuzhiyun DEFINE_QNODE(qhs_clk_ctl, SDM845_SLAVE_CLK_CTL, 1, 4);
86*4882a593Smuzhiyun DEFINE_QNODE(qhs_compute_dsp_cfg, SDM845_SLAVE_CDSP_CFG, 1, 4);
87*4882a593Smuzhiyun DEFINE_QNODE(qhs_cpr_cx, SDM845_SLAVE_RBCPR_CX_CFG, 1, 4);
88*4882a593Smuzhiyun DEFINE_QNODE(qhs_crypto0_cfg, SDM845_SLAVE_CRYPTO_0_CFG, 1, 4);
89*4882a593Smuzhiyun DEFINE_QNODE(qhs_dcc_cfg, SDM845_SLAVE_DCC_CFG, 1, 4, SDM845_MASTER_CNOC_DC_NOC);
90*4882a593Smuzhiyun DEFINE_QNODE(qhs_ddrss_cfg, SDM845_SLAVE_CNOC_DDRSS, 1, 4);
91*4882a593Smuzhiyun DEFINE_QNODE(qhs_display_cfg, SDM845_SLAVE_DISPLAY_CFG, 1, 4);
92*4882a593Smuzhiyun DEFINE_QNODE(qhs_glm, SDM845_SLAVE_GLM, 1, 4);
93*4882a593Smuzhiyun DEFINE_QNODE(qhs_gpuss_cfg, SDM845_SLAVE_GFX3D_CFG, 1, 8);
94*4882a593Smuzhiyun DEFINE_QNODE(qhs_imem_cfg, SDM845_SLAVE_IMEM_CFG, 1, 4);
95*4882a593Smuzhiyun DEFINE_QNODE(qhs_ipa, SDM845_SLAVE_IPA_CFG, 1, 4);
96*4882a593Smuzhiyun DEFINE_QNODE(qhs_mnoc_cfg, SDM845_SLAVE_CNOC_MNOC_CFG, 1, 4, SDM845_MASTER_CNOC_MNOC_CFG);
97*4882a593Smuzhiyun DEFINE_QNODE(qhs_pcie0_cfg, SDM845_SLAVE_PCIE_0_CFG, 1, 4);
98*4882a593Smuzhiyun DEFINE_QNODE(qhs_pcie_gen3_cfg, SDM845_SLAVE_PCIE_1_CFG, 1, 4);
99*4882a593Smuzhiyun DEFINE_QNODE(qhs_pdm, SDM845_SLAVE_PDM, 1, 4);
100*4882a593Smuzhiyun DEFINE_QNODE(qhs_phy_refgen_south, SDM845_SLAVE_SOUTH_PHY_CFG, 1, 4);
101*4882a593Smuzhiyun DEFINE_QNODE(qhs_pimem_cfg, SDM845_SLAVE_PIMEM_CFG, 1, 4);
102*4882a593Smuzhiyun DEFINE_QNODE(qhs_prng, SDM845_SLAVE_PRNG, 1, 4);
103*4882a593Smuzhiyun DEFINE_QNODE(qhs_qdss_cfg, SDM845_SLAVE_QDSS_CFG, 1, 4);
104*4882a593Smuzhiyun DEFINE_QNODE(qhs_qupv3_north, SDM845_SLAVE_BLSP_2, 1, 4);
105*4882a593Smuzhiyun DEFINE_QNODE(qhs_qupv3_south, SDM845_SLAVE_BLSP_1, 1, 4);
106*4882a593Smuzhiyun DEFINE_QNODE(qhs_sdc2, SDM845_SLAVE_SDCC_2, 1, 4);
107*4882a593Smuzhiyun DEFINE_QNODE(qhs_sdc4, SDM845_SLAVE_SDCC_4, 1, 4);
108*4882a593Smuzhiyun DEFINE_QNODE(qhs_snoc_cfg, SDM845_SLAVE_SNOC_CFG, 1, 4, SDM845_MASTER_SNOC_CFG);
109*4882a593Smuzhiyun DEFINE_QNODE(qhs_spdm, SDM845_SLAVE_SPDM_WRAPPER, 1, 4);
110*4882a593Smuzhiyun DEFINE_QNODE(qhs_spss_cfg, SDM845_SLAVE_SPSS_CFG, 1, 4);
111*4882a593Smuzhiyun DEFINE_QNODE(qhs_tcsr, SDM845_SLAVE_TCSR, 1, 4);
112*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm_north, SDM845_SLAVE_TLMM_NORTH, 1, 4);
113*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm_south, SDM845_SLAVE_TLMM_SOUTH, 1, 4);
114*4882a593Smuzhiyun DEFINE_QNODE(qhs_tsif, SDM845_SLAVE_TSIF, 1, 4);
115*4882a593Smuzhiyun DEFINE_QNODE(qhs_ufs_card_cfg, SDM845_SLAVE_UFS_CARD_CFG, 1, 4);
116*4882a593Smuzhiyun DEFINE_QNODE(qhs_ufs_mem_cfg, SDM845_SLAVE_UFS_MEM_CFG, 1, 4);
117*4882a593Smuzhiyun DEFINE_QNODE(qhs_usb3_0, SDM845_SLAVE_USB3_0, 1, 4);
118*4882a593Smuzhiyun DEFINE_QNODE(qhs_usb3_1, SDM845_SLAVE_USB3_1, 1, 4);
119*4882a593Smuzhiyun DEFINE_QNODE(qhs_venus_cfg, SDM845_SLAVE_VENUS_CFG, 1, 4);
120*4882a593Smuzhiyun DEFINE_QNODE(qhs_vsense_ctrl_cfg, SDM845_SLAVE_VSENSE_CTRL_CFG, 1, 4);
121*4882a593Smuzhiyun DEFINE_QNODE(qns_cnoc_a2noc, SDM845_SLAVE_CNOC_A2NOC, 1, 8, SDM845_MASTER_CNOC_A2NOC);
122*4882a593Smuzhiyun DEFINE_QNODE(srvc_cnoc, SDM845_SLAVE_SERVICE_CNOC, 1, 4);
123*4882a593Smuzhiyun DEFINE_QNODE(qhs_llcc, SDM845_SLAVE_LLCC_CFG, 1, 4);
124*4882a593Smuzhiyun DEFINE_QNODE(qhs_memnoc, SDM845_SLAVE_MEM_NOC_CFG, 1, 4, SDM845_MASTER_MEM_NOC_CFG);
125*4882a593Smuzhiyun DEFINE_QNODE(qns_gladiator_sodv, SDM845_SLAVE_GNOC_SNOC, 1, 8, SDM845_MASTER_GNOC_SNOC);
126*4882a593Smuzhiyun DEFINE_QNODE(qns_gnoc_memnoc, SDM845_SLAVE_GNOC_MEM_NOC, 2, 32, SDM845_MASTER_GNOC_MEM_NOC);
127*4882a593Smuzhiyun DEFINE_QNODE(srvc_gnoc, SDM845_SLAVE_SERVICE_GNOC, 1, 4);
128*4882a593Smuzhiyun DEFINE_QNODE(ebi, SDM845_SLAVE_EBI1, 4, 4);
129*4882a593Smuzhiyun DEFINE_QNODE(qhs_mdsp_ms_mpu_cfg, SDM845_SLAVE_MSS_PROC_MS_MPU_CFG, 1, 4);
130*4882a593Smuzhiyun DEFINE_QNODE(qns_apps_io, SDM845_SLAVE_MEM_NOC_GNOC, 1, 32);
131*4882a593Smuzhiyun DEFINE_QNODE(qns_llcc, SDM845_SLAVE_LLCC, 4, 16, SDM845_MASTER_LLCC);
132*4882a593Smuzhiyun DEFINE_QNODE(qns_memnoc_snoc, SDM845_SLAVE_MEM_NOC_SNOC, 1, 8, SDM845_MASTER_MEM_NOC_SNOC);
133*4882a593Smuzhiyun DEFINE_QNODE(srvc_memnoc, SDM845_SLAVE_SERVICE_MEM_NOC, 1, 4);
134*4882a593Smuzhiyun DEFINE_QNODE(qns2_mem_noc, SDM845_SLAVE_MNOC_SF_MEM_NOC, 1, 32, SDM845_MASTER_MNOC_SF_MEM_NOC);
135*4882a593Smuzhiyun DEFINE_QNODE(qns_mem_noc_hf, SDM845_SLAVE_MNOC_HF_MEM_NOC, 2, 32, SDM845_MASTER_MNOC_HF_MEM_NOC);
136*4882a593Smuzhiyun DEFINE_QNODE(srvc_mnoc, SDM845_SLAVE_SERVICE_MNOC, 1, 4);
137*4882a593Smuzhiyun DEFINE_QNODE(qhs_apss, SDM845_SLAVE_APPSS, 1, 8);
138*4882a593Smuzhiyun DEFINE_QNODE(qns_cnoc, SDM845_SLAVE_SNOC_CNOC, 1, 8, SDM845_MASTER_SNOC_CNOC);
139*4882a593Smuzhiyun DEFINE_QNODE(qns_memnoc_gc, SDM845_SLAVE_SNOC_MEM_NOC_GC, 1, 8, SDM845_MASTER_SNOC_GC_MEM_NOC);
140*4882a593Smuzhiyun DEFINE_QNODE(qns_memnoc_sf, SDM845_SLAVE_SNOC_MEM_NOC_SF, 1, 16, SDM845_MASTER_SNOC_SF_MEM_NOC);
141*4882a593Smuzhiyun DEFINE_QNODE(qxs_imem, SDM845_SLAVE_IMEM, 1, 8);
142*4882a593Smuzhiyun DEFINE_QNODE(qxs_pcie, SDM845_SLAVE_PCIE_0, 1, 8);
143*4882a593Smuzhiyun DEFINE_QNODE(qxs_pcie_gen3, SDM845_SLAVE_PCIE_1, 1, 8);
144*4882a593Smuzhiyun DEFINE_QNODE(qxs_pimem, SDM845_SLAVE_PIMEM, 1, 8);
145*4882a593Smuzhiyun DEFINE_QNODE(srvc_snoc, SDM845_SLAVE_SERVICE_SNOC, 1, 4);
146*4882a593Smuzhiyun DEFINE_QNODE(xs_qdss_stm, SDM845_SLAVE_QDSS_STM, 1, 4);
147*4882a593Smuzhiyun DEFINE_QNODE(xs_sys_tcu_cfg, SDM845_SLAVE_TCU, 1, 8);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun DEFINE_QBCM(bcm_acv, "ACV", false, &ebi);
150*4882a593Smuzhiyun DEFINE_QBCM(bcm_mc0, "MC0", true, &ebi);
151*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh0, "SH0", true, &qns_llcc);
152*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm0, "MM0", false, &qns_mem_noc_hf);
153*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh1, "SH1", false, &qns_apps_io);
154*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm1, "MM1", true, &qxm_camnoc_hf0_uncomp, &qxm_camnoc_hf1_uncomp, &qxm_camnoc_sf_uncomp, &qxm_camnoc_hf0, &qxm_camnoc_hf1, &qxm_mdp0, &qxm_mdp1);
155*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh2, "SH2", false, &qns_memnoc_snoc);
156*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm2, "MM2", false, &qns2_mem_noc);
157*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh3, "SH3", false, &acm_tcu);
158*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm3, "MM3", false, &qxm_camnoc_sf, &qxm_rot, &qxm_venus0, &qxm_venus1, &qxm_venus_arm9);
159*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh5, "SH5", false, &qnm_apps);
160*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn0, "SN0", true, &qns_memnoc_sf);
161*4882a593Smuzhiyun DEFINE_QBCM(bcm_ce0, "CE0", false, &qxm_crypto);
162*4882a593Smuzhiyun DEFINE_QBCM(bcm_cn0, "CN0", false, &qhm_spdm, &qhm_tic, &qnm_snoc, &xm_qdss_dap, &qhs_a1_noc_cfg, &qhs_a2_noc_cfg, &qhs_aop, &qhs_aoss, &qhs_camera_cfg, &qhs_clk_ctl, &qhs_compute_dsp_cfg, &qhs_cpr_cx, &qhs_crypto0_cfg, &qhs_dcc_cfg, &qhs_ddrss_cfg, &qhs_display_cfg, &qhs_glm, &qhs_gpuss_cfg, &qhs_imem_cfg, &qhs_ipa, &qhs_mnoc_cfg, &qhs_pcie0_cfg, &qhs_pcie_gen3_cfg, &qhs_pdm, &qhs_phy_refgen_south, &qhs_pimem_cfg, &qhs_prng, &qhs_qdss_cfg, &qhs_qupv3_north, &qhs_qupv3_south, &qhs_sdc2, &qhs_sdc4, &qhs_snoc_cfg, &qhs_spdm, &qhs_spss_cfg, &qhs_tcsr, &qhs_tlmm_north, &qhs_tlmm_south, &qhs_tsif, &qhs_ufs_card_cfg, &qhs_ufs_mem_cfg, &qhs_usb3_0, &qhs_usb3_1, &qhs_venus_cfg, &qhs_vsense_ctrl_cfg, &qns_cnoc_a2noc, &srvc_cnoc);
163*4882a593Smuzhiyun DEFINE_QBCM(bcm_qup0, "QUP0", false, &qhm_qup1, &qhm_qup2);
164*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn1, "SN1", false, &qxs_imem);
165*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn2, "SN2", false, &qns_memnoc_gc);
166*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn3, "SN3", false, &qns_cnoc);
167*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn4, "SN4", false, &qxm_pimem);
168*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn5, "SN5", false, &xs_qdss_stm);
169*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn6, "SN6", false, &qhs_apss, &srvc_snoc, &xs_sys_tcu_cfg);
170*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn7, "SN7", false, &qxs_pcie);
171*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn8, "SN8", false, &qxs_pcie_gen3);
172*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn9, "SN9", false, &srvc_aggre1_noc, &qnm_aggre1_noc);
173*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn11, "SN11", false, &srvc_aggre2_noc, &qnm_aggre2_noc);
174*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn12, "SN12", false, &qnm_gladiator_sodv, &xm_gic);
175*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn14, "SN14", false, &qnm_pcie_anoc);
176*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn15, "SN15", false, &qnm_memnoc);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static struct qcom_icc_bcm *aggre1_noc_bcms[] = {
179*4882a593Smuzhiyun 	&bcm_sn9,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static struct qcom_icc_node *aggre1_noc_nodes[] = {
183*4882a593Smuzhiyun 	[MASTER_A1NOC_CFG] = &qhm_a1noc_cfg,
184*4882a593Smuzhiyun 	[MASTER_TSIF] = &qhm_tsif,
185*4882a593Smuzhiyun 	[MASTER_SDCC_2] = &xm_sdc2,
186*4882a593Smuzhiyun 	[MASTER_SDCC_4] = &xm_sdc4,
187*4882a593Smuzhiyun 	[MASTER_UFS_CARD] = &xm_ufs_card,
188*4882a593Smuzhiyun 	[MASTER_UFS_MEM] = &xm_ufs_mem,
189*4882a593Smuzhiyun 	[MASTER_PCIE_0] = &xm_pcie_0,
190*4882a593Smuzhiyun 	[SLAVE_A1NOC_SNOC] = &qns_a1noc_snoc,
191*4882a593Smuzhiyun 	[SLAVE_SERVICE_A1NOC] = &srvc_aggre1_noc,
192*4882a593Smuzhiyun 	[SLAVE_ANOC_PCIE_A1NOC_SNOC] = &qns_pcie_a1noc_snoc,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun static const struct qcom_icc_desc sdm845_aggre1_noc = {
196*4882a593Smuzhiyun 	.nodes = aggre1_noc_nodes,
197*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(aggre1_noc_nodes),
198*4882a593Smuzhiyun 	.bcms = aggre1_noc_bcms,
199*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(aggre1_noc_bcms),
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static struct qcom_icc_bcm *aggre2_noc_bcms[] = {
203*4882a593Smuzhiyun 	&bcm_ce0,
204*4882a593Smuzhiyun 	&bcm_sn11,
205*4882a593Smuzhiyun 	&bcm_qup0,
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static struct qcom_icc_node *aggre2_noc_nodes[] = {
209*4882a593Smuzhiyun 	[MASTER_A2NOC_CFG] = &qhm_a2noc_cfg,
210*4882a593Smuzhiyun 	[MASTER_QDSS_BAM] = &qhm_qdss_bam,
211*4882a593Smuzhiyun 	[MASTER_CNOC_A2NOC] = &qnm_cnoc,
212*4882a593Smuzhiyun 	[MASTER_CRYPTO] = &qxm_crypto,
213*4882a593Smuzhiyun 	[MASTER_IPA] = &qxm_ipa,
214*4882a593Smuzhiyun 	[MASTER_PCIE_1] = &xm_pcie3_1,
215*4882a593Smuzhiyun 	[MASTER_QDSS_ETR] = &xm_qdss_etr,
216*4882a593Smuzhiyun 	[MASTER_USB3_0] = &xm_usb3_0,
217*4882a593Smuzhiyun 	[MASTER_USB3_1] = &xm_usb3_1,
218*4882a593Smuzhiyun 	[SLAVE_A2NOC_SNOC] = &qns_a2noc_snoc,
219*4882a593Smuzhiyun 	[SLAVE_ANOC_PCIE_SNOC] = &qns_pcie_snoc,
220*4882a593Smuzhiyun 	[SLAVE_SERVICE_A2NOC] = &srvc_aggre2_noc,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static const struct qcom_icc_desc sdm845_aggre2_noc = {
224*4882a593Smuzhiyun 	.nodes = aggre2_noc_nodes,
225*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(aggre2_noc_nodes),
226*4882a593Smuzhiyun 	.bcms = aggre2_noc_bcms,
227*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(aggre2_noc_bcms),
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static struct qcom_icc_bcm *config_noc_bcms[] = {
231*4882a593Smuzhiyun 	&bcm_cn0,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static struct qcom_icc_node *config_noc_nodes[] = {
235*4882a593Smuzhiyun 	[MASTER_SPDM] = &qhm_spdm,
236*4882a593Smuzhiyun 	[MASTER_TIC] = &qhm_tic,
237*4882a593Smuzhiyun 	[MASTER_SNOC_CNOC] = &qnm_snoc,
238*4882a593Smuzhiyun 	[MASTER_QDSS_DAP] = &xm_qdss_dap,
239*4882a593Smuzhiyun 	[SLAVE_A1NOC_CFG] = &qhs_a1_noc_cfg,
240*4882a593Smuzhiyun 	[SLAVE_A2NOC_CFG] = &qhs_a2_noc_cfg,
241*4882a593Smuzhiyun 	[SLAVE_AOP] = &qhs_aop,
242*4882a593Smuzhiyun 	[SLAVE_AOSS] = &qhs_aoss,
243*4882a593Smuzhiyun 	[SLAVE_CAMERA_CFG] = &qhs_camera_cfg,
244*4882a593Smuzhiyun 	[SLAVE_CLK_CTL] = &qhs_clk_ctl,
245*4882a593Smuzhiyun 	[SLAVE_CDSP_CFG] = &qhs_compute_dsp_cfg,
246*4882a593Smuzhiyun 	[SLAVE_RBCPR_CX_CFG] = &qhs_cpr_cx,
247*4882a593Smuzhiyun 	[SLAVE_CRYPTO_0_CFG] = &qhs_crypto0_cfg,
248*4882a593Smuzhiyun 	[SLAVE_DCC_CFG] = &qhs_dcc_cfg,
249*4882a593Smuzhiyun 	[SLAVE_CNOC_DDRSS] = &qhs_ddrss_cfg,
250*4882a593Smuzhiyun 	[SLAVE_DISPLAY_CFG] = &qhs_display_cfg,
251*4882a593Smuzhiyun 	[SLAVE_GLM] = &qhs_glm,
252*4882a593Smuzhiyun 	[SLAVE_GFX3D_CFG] = &qhs_gpuss_cfg,
253*4882a593Smuzhiyun 	[SLAVE_IMEM_CFG] = &qhs_imem_cfg,
254*4882a593Smuzhiyun 	[SLAVE_IPA_CFG] = &qhs_ipa,
255*4882a593Smuzhiyun 	[SLAVE_CNOC_MNOC_CFG] = &qhs_mnoc_cfg,
256*4882a593Smuzhiyun 	[SLAVE_PCIE_0_CFG] = &qhs_pcie0_cfg,
257*4882a593Smuzhiyun 	[SLAVE_PCIE_1_CFG] = &qhs_pcie_gen3_cfg,
258*4882a593Smuzhiyun 	[SLAVE_PDM] = &qhs_pdm,
259*4882a593Smuzhiyun 	[SLAVE_SOUTH_PHY_CFG] = &qhs_phy_refgen_south,
260*4882a593Smuzhiyun 	[SLAVE_PIMEM_CFG] = &qhs_pimem_cfg,
261*4882a593Smuzhiyun 	[SLAVE_PRNG] = &qhs_prng,
262*4882a593Smuzhiyun 	[SLAVE_QDSS_CFG] = &qhs_qdss_cfg,
263*4882a593Smuzhiyun 	[SLAVE_BLSP_2] = &qhs_qupv3_north,
264*4882a593Smuzhiyun 	[SLAVE_BLSP_1] = &qhs_qupv3_south,
265*4882a593Smuzhiyun 	[SLAVE_SDCC_2] = &qhs_sdc2,
266*4882a593Smuzhiyun 	[SLAVE_SDCC_4] = &qhs_sdc4,
267*4882a593Smuzhiyun 	[SLAVE_SNOC_CFG] = &qhs_snoc_cfg,
268*4882a593Smuzhiyun 	[SLAVE_SPDM_WRAPPER] = &qhs_spdm,
269*4882a593Smuzhiyun 	[SLAVE_SPSS_CFG] = &qhs_spss_cfg,
270*4882a593Smuzhiyun 	[SLAVE_TCSR] = &qhs_tcsr,
271*4882a593Smuzhiyun 	[SLAVE_TLMM_NORTH] = &qhs_tlmm_north,
272*4882a593Smuzhiyun 	[SLAVE_TLMM_SOUTH] = &qhs_tlmm_south,
273*4882a593Smuzhiyun 	[SLAVE_TSIF] = &qhs_tsif,
274*4882a593Smuzhiyun 	[SLAVE_UFS_CARD_CFG] = &qhs_ufs_card_cfg,
275*4882a593Smuzhiyun 	[SLAVE_UFS_MEM_CFG] = &qhs_ufs_mem_cfg,
276*4882a593Smuzhiyun 	[SLAVE_USB3_0] = &qhs_usb3_0,
277*4882a593Smuzhiyun 	[SLAVE_USB3_1] = &qhs_usb3_1,
278*4882a593Smuzhiyun 	[SLAVE_VENUS_CFG] = &qhs_venus_cfg,
279*4882a593Smuzhiyun 	[SLAVE_VSENSE_CTRL_CFG] = &qhs_vsense_ctrl_cfg,
280*4882a593Smuzhiyun 	[SLAVE_CNOC_A2NOC] = &qns_cnoc_a2noc,
281*4882a593Smuzhiyun 	[SLAVE_SERVICE_CNOC] = &srvc_cnoc,
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const struct qcom_icc_desc sdm845_config_noc = {
285*4882a593Smuzhiyun 	.nodes = config_noc_nodes,
286*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(config_noc_nodes),
287*4882a593Smuzhiyun 	.bcms = config_noc_bcms,
288*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(config_noc_bcms),
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun static struct qcom_icc_bcm *dc_noc_bcms[] = {
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static struct qcom_icc_node *dc_noc_nodes[] = {
295*4882a593Smuzhiyun 	[MASTER_CNOC_DC_NOC] = &qhm_cnoc,
296*4882a593Smuzhiyun 	[SLAVE_LLCC_CFG] = &qhs_llcc,
297*4882a593Smuzhiyun 	[SLAVE_MEM_NOC_CFG] = &qhs_memnoc,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static const struct qcom_icc_desc sdm845_dc_noc = {
301*4882a593Smuzhiyun 	.nodes = dc_noc_nodes,
302*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(dc_noc_nodes),
303*4882a593Smuzhiyun 	.bcms = dc_noc_bcms,
304*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(dc_noc_bcms),
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static struct qcom_icc_bcm *gladiator_noc_bcms[] = {
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun static struct qcom_icc_node *gladiator_noc_nodes[] = {
311*4882a593Smuzhiyun 	[MASTER_APPSS_PROC] = &acm_l3,
312*4882a593Smuzhiyun 	[MASTER_GNOC_CFG] = &pm_gnoc_cfg,
313*4882a593Smuzhiyun 	[SLAVE_GNOC_SNOC] = &qns_gladiator_sodv,
314*4882a593Smuzhiyun 	[SLAVE_GNOC_MEM_NOC] = &qns_gnoc_memnoc,
315*4882a593Smuzhiyun 	[SLAVE_SERVICE_GNOC] = &srvc_gnoc,
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static const struct qcom_icc_desc sdm845_gladiator_noc = {
319*4882a593Smuzhiyun 	.nodes = gladiator_noc_nodes,
320*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(gladiator_noc_nodes),
321*4882a593Smuzhiyun 	.bcms = gladiator_noc_bcms,
322*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(gladiator_noc_bcms),
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static struct qcom_icc_bcm *mem_noc_bcms[] = {
326*4882a593Smuzhiyun 	&bcm_mc0,
327*4882a593Smuzhiyun 	&bcm_acv,
328*4882a593Smuzhiyun 	&bcm_sh0,
329*4882a593Smuzhiyun 	&bcm_sh1,
330*4882a593Smuzhiyun 	&bcm_sh2,
331*4882a593Smuzhiyun 	&bcm_sh3,
332*4882a593Smuzhiyun 	&bcm_sh5,
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun static struct qcom_icc_node *mem_noc_nodes[] = {
336*4882a593Smuzhiyun 	[MASTER_TCU_0] = &acm_tcu,
337*4882a593Smuzhiyun 	[MASTER_MEM_NOC_CFG] = &qhm_memnoc_cfg,
338*4882a593Smuzhiyun 	[MASTER_GNOC_MEM_NOC] = &qnm_apps,
339*4882a593Smuzhiyun 	[MASTER_MNOC_HF_MEM_NOC] = &qnm_mnoc_hf,
340*4882a593Smuzhiyun 	[MASTER_MNOC_SF_MEM_NOC] = &qnm_mnoc_sf,
341*4882a593Smuzhiyun 	[MASTER_SNOC_GC_MEM_NOC] = &qnm_snoc_gc,
342*4882a593Smuzhiyun 	[MASTER_SNOC_SF_MEM_NOC] = &qnm_snoc_sf,
343*4882a593Smuzhiyun 	[MASTER_GFX3D] = &qxm_gpu,
344*4882a593Smuzhiyun 	[SLAVE_MSS_PROC_MS_MPU_CFG] = &qhs_mdsp_ms_mpu_cfg,
345*4882a593Smuzhiyun 	[SLAVE_MEM_NOC_GNOC] = &qns_apps_io,
346*4882a593Smuzhiyun 	[SLAVE_LLCC] = &qns_llcc,
347*4882a593Smuzhiyun 	[SLAVE_MEM_NOC_SNOC] = &qns_memnoc_snoc,
348*4882a593Smuzhiyun 	[SLAVE_SERVICE_MEM_NOC] = &srvc_memnoc,
349*4882a593Smuzhiyun 	[MASTER_LLCC] = &llcc_mc,
350*4882a593Smuzhiyun 	[SLAVE_EBI1] = &ebi,
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun static const struct qcom_icc_desc sdm845_mem_noc = {
354*4882a593Smuzhiyun 	.nodes = mem_noc_nodes,
355*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(mem_noc_nodes),
356*4882a593Smuzhiyun 	.bcms = mem_noc_bcms,
357*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(mem_noc_bcms),
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun static struct qcom_icc_bcm *mmss_noc_bcms[] = {
361*4882a593Smuzhiyun 	&bcm_mm0,
362*4882a593Smuzhiyun 	&bcm_mm1,
363*4882a593Smuzhiyun 	&bcm_mm2,
364*4882a593Smuzhiyun 	&bcm_mm3,
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static struct qcom_icc_node *mmss_noc_nodes[] = {
368*4882a593Smuzhiyun 	[MASTER_CNOC_MNOC_CFG] = &qhm_mnoc_cfg,
369*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF0] = &qxm_camnoc_hf0,
370*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF1] = &qxm_camnoc_hf1,
371*4882a593Smuzhiyun 	[MASTER_CAMNOC_SF] = &qxm_camnoc_sf,
372*4882a593Smuzhiyun 	[MASTER_MDP0] = &qxm_mdp0,
373*4882a593Smuzhiyun 	[MASTER_MDP1] = &qxm_mdp1,
374*4882a593Smuzhiyun 	[MASTER_ROTATOR] = &qxm_rot,
375*4882a593Smuzhiyun 	[MASTER_VIDEO_P0] = &qxm_venus0,
376*4882a593Smuzhiyun 	[MASTER_VIDEO_P1] = &qxm_venus1,
377*4882a593Smuzhiyun 	[MASTER_VIDEO_PROC] = &qxm_venus_arm9,
378*4882a593Smuzhiyun 	[SLAVE_MNOC_SF_MEM_NOC] = &qns2_mem_noc,
379*4882a593Smuzhiyun 	[SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf,
380*4882a593Smuzhiyun 	[SLAVE_SERVICE_MNOC] = &srvc_mnoc,
381*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF0_UNCOMP] = &qxm_camnoc_hf0_uncomp,
382*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF1_UNCOMP] = &qxm_camnoc_hf1_uncomp,
383*4882a593Smuzhiyun 	[MASTER_CAMNOC_SF_UNCOMP] = &qxm_camnoc_sf_uncomp,
384*4882a593Smuzhiyun 	[SLAVE_CAMNOC_UNCOMP] = &qns_camnoc_uncomp,
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun static const struct qcom_icc_desc sdm845_mmss_noc = {
388*4882a593Smuzhiyun 	.nodes = mmss_noc_nodes,
389*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(mmss_noc_nodes),
390*4882a593Smuzhiyun 	.bcms = mmss_noc_bcms,
391*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(mmss_noc_bcms),
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun static struct qcom_icc_bcm *system_noc_bcms[] = {
395*4882a593Smuzhiyun 	&bcm_sn0,
396*4882a593Smuzhiyun 	&bcm_sn1,
397*4882a593Smuzhiyun 	&bcm_sn2,
398*4882a593Smuzhiyun 	&bcm_sn3,
399*4882a593Smuzhiyun 	&bcm_sn4,
400*4882a593Smuzhiyun 	&bcm_sn5,
401*4882a593Smuzhiyun 	&bcm_sn6,
402*4882a593Smuzhiyun 	&bcm_sn7,
403*4882a593Smuzhiyun 	&bcm_sn8,
404*4882a593Smuzhiyun 	&bcm_sn9,
405*4882a593Smuzhiyun 	&bcm_sn11,
406*4882a593Smuzhiyun 	&bcm_sn12,
407*4882a593Smuzhiyun 	&bcm_sn14,
408*4882a593Smuzhiyun 	&bcm_sn15,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static struct qcom_icc_node *system_noc_nodes[] = {
412*4882a593Smuzhiyun 	[MASTER_SNOC_CFG] = &qhm_snoc_cfg,
413*4882a593Smuzhiyun 	[MASTER_A1NOC_SNOC] = &qnm_aggre1_noc,
414*4882a593Smuzhiyun 	[MASTER_A2NOC_SNOC] = &qnm_aggre2_noc,
415*4882a593Smuzhiyun 	[MASTER_GNOC_SNOC] = &qnm_gladiator_sodv,
416*4882a593Smuzhiyun 	[MASTER_MEM_NOC_SNOC] = &qnm_memnoc,
417*4882a593Smuzhiyun 	[MASTER_ANOC_PCIE_SNOC] = &qnm_pcie_anoc,
418*4882a593Smuzhiyun 	[MASTER_PIMEM] = &qxm_pimem,
419*4882a593Smuzhiyun 	[MASTER_GIC] = &xm_gic,
420*4882a593Smuzhiyun 	[SLAVE_APPSS] = &qhs_apss,
421*4882a593Smuzhiyun 	[SLAVE_SNOC_CNOC] = &qns_cnoc,
422*4882a593Smuzhiyun 	[SLAVE_SNOC_MEM_NOC_GC] = &qns_memnoc_gc,
423*4882a593Smuzhiyun 	[SLAVE_SNOC_MEM_NOC_SF] = &qns_memnoc_sf,
424*4882a593Smuzhiyun 	[SLAVE_IMEM] = &qxs_imem,
425*4882a593Smuzhiyun 	[SLAVE_PCIE_0] = &qxs_pcie,
426*4882a593Smuzhiyun 	[SLAVE_PCIE_1] = &qxs_pcie_gen3,
427*4882a593Smuzhiyun 	[SLAVE_PIMEM] = &qxs_pimem,
428*4882a593Smuzhiyun 	[SLAVE_SERVICE_SNOC] = &srvc_snoc,
429*4882a593Smuzhiyun 	[SLAVE_QDSS_STM] = &xs_qdss_stm,
430*4882a593Smuzhiyun 	[SLAVE_TCU] = &xs_sys_tcu_cfg,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static const struct qcom_icc_desc sdm845_system_noc = {
434*4882a593Smuzhiyun 	.nodes = system_noc_nodes,
435*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(system_noc_nodes),
436*4882a593Smuzhiyun 	.bcms = system_noc_bcms,
437*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(system_noc_bcms),
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
qnoc_probe(struct platform_device * pdev)440*4882a593Smuzhiyun static int qnoc_probe(struct platform_device *pdev)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	const struct qcom_icc_desc *desc;
443*4882a593Smuzhiyun 	struct icc_onecell_data *data;
444*4882a593Smuzhiyun 	struct icc_provider *provider;
445*4882a593Smuzhiyun 	struct qcom_icc_node **qnodes;
446*4882a593Smuzhiyun 	struct qcom_icc_provider *qp;
447*4882a593Smuzhiyun 	struct icc_node *node;
448*4882a593Smuzhiyun 	size_t num_nodes, i;
449*4882a593Smuzhiyun 	int ret;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	desc = device_get_match_data(&pdev->dev);
452*4882a593Smuzhiyun 	if (!desc)
453*4882a593Smuzhiyun 		return -EINVAL;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	qnodes = desc->nodes;
456*4882a593Smuzhiyun 	num_nodes = desc->num_nodes;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	qp = devm_kzalloc(&pdev->dev, sizeof(*qp), GFP_KERNEL);
459*4882a593Smuzhiyun 	if (!qp)
460*4882a593Smuzhiyun 		return -ENOMEM;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	data = devm_kzalloc(&pdev->dev, struct_size(data, nodes, num_nodes),
463*4882a593Smuzhiyun 			    GFP_KERNEL);
464*4882a593Smuzhiyun 	if (!data)
465*4882a593Smuzhiyun 		return -ENOMEM;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	provider = &qp->provider;
468*4882a593Smuzhiyun 	provider->dev = &pdev->dev;
469*4882a593Smuzhiyun 	provider->set = qcom_icc_set;
470*4882a593Smuzhiyun 	provider->pre_aggregate = qcom_icc_pre_aggregate;
471*4882a593Smuzhiyun 	provider->aggregate = qcom_icc_aggregate;
472*4882a593Smuzhiyun 	provider->xlate_extended = qcom_icc_xlate_extended;
473*4882a593Smuzhiyun 	INIT_LIST_HEAD(&provider->nodes);
474*4882a593Smuzhiyun 	provider->data = data;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	qp->dev = &pdev->dev;
477*4882a593Smuzhiyun 	qp->bcms = desc->bcms;
478*4882a593Smuzhiyun 	qp->num_bcms = desc->num_bcms;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	qp->voter = of_bcm_voter_get(qp->dev, NULL);
481*4882a593Smuzhiyun 	if (IS_ERR(qp->voter)) {
482*4882a593Smuzhiyun 		dev_err(&pdev->dev, "bcm_voter err:%ld\n", PTR_ERR(qp->voter));
483*4882a593Smuzhiyun 		return PTR_ERR(qp->voter);
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	ret = icc_provider_add(provider);
487*4882a593Smuzhiyun 	if (ret) {
488*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error adding interconnect provider\n");
489*4882a593Smuzhiyun 		return ret;
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	for (i = 0; i < qp->num_bcms; i++)
493*4882a593Smuzhiyun 		qcom_icc_bcm_init(qp->bcms[i], &pdev->dev);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	for (i = 0; i < num_nodes; i++) {
496*4882a593Smuzhiyun 		size_t j;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 		if (!qnodes[i])
499*4882a593Smuzhiyun 			continue;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 		node = icc_node_create(qnodes[i]->id);
502*4882a593Smuzhiyun 		if (IS_ERR(node)) {
503*4882a593Smuzhiyun 			ret = PTR_ERR(node);
504*4882a593Smuzhiyun 			goto err;
505*4882a593Smuzhiyun 		}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 		node->name = qnodes[i]->name;
508*4882a593Smuzhiyun 		node->data = qnodes[i];
509*4882a593Smuzhiyun 		icc_node_add(node, provider);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 		for (j = 0; j < qnodes[i]->num_links; j++)
512*4882a593Smuzhiyun 			icc_link_create(node, qnodes[i]->links[j]);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		data->nodes[i] = node;
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 	data->num_nodes = num_nodes;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	platform_set_drvdata(pdev, qp);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	return 0;
521*4882a593Smuzhiyun err:
522*4882a593Smuzhiyun 	icc_nodes_remove(provider);
523*4882a593Smuzhiyun 	icc_provider_del(provider);
524*4882a593Smuzhiyun 	return ret;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
qnoc_remove(struct platform_device * pdev)527*4882a593Smuzhiyun static int qnoc_remove(struct platform_device *pdev)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct qcom_icc_provider *qp = platform_get_drvdata(pdev);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	icc_nodes_remove(&qp->provider);
532*4882a593Smuzhiyun 	return icc_provider_del(&qp->provider);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun static const struct of_device_id qnoc_of_match[] = {
536*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-aggre1-noc",
537*4882a593Smuzhiyun 	  .data = &sdm845_aggre1_noc},
538*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-aggre2-noc",
539*4882a593Smuzhiyun 	  .data = &sdm845_aggre2_noc},
540*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-config-noc",
541*4882a593Smuzhiyun 	  .data = &sdm845_config_noc},
542*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-dc-noc",
543*4882a593Smuzhiyun 	  .data = &sdm845_dc_noc},
544*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-gladiator-noc",
545*4882a593Smuzhiyun 	  .data = &sdm845_gladiator_noc},
546*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-mem-noc",
547*4882a593Smuzhiyun 	  .data = &sdm845_mem_noc},
548*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-mmss-noc",
549*4882a593Smuzhiyun 	  .data = &sdm845_mmss_noc},
550*4882a593Smuzhiyun 	{ .compatible = "qcom,sdm845-system-noc",
551*4882a593Smuzhiyun 	  .data = &sdm845_system_noc},
552*4882a593Smuzhiyun 	{ }
553*4882a593Smuzhiyun };
554*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qnoc_of_match);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun static struct platform_driver qnoc_driver = {
557*4882a593Smuzhiyun 	.probe = qnoc_probe,
558*4882a593Smuzhiyun 	.remove = qnoc_remove,
559*4882a593Smuzhiyun 	.driver = {
560*4882a593Smuzhiyun 		.name = "qnoc-sdm845",
561*4882a593Smuzhiyun 		.of_match_table = qnoc_of_match,
562*4882a593Smuzhiyun 		.sync_state = icc_sync_state,
563*4882a593Smuzhiyun 	},
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun module_platform_driver(qnoc_driver);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun MODULE_AUTHOR("David Dai <daidavid1@codeaurora.org>");
568*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm sdm845 NoC driver");
569*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
570