xref: /OK3568_Linux_fs/kernel/drivers/interconnect/qcom/sc7180.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/interconnect.h>
9*4882a593Smuzhiyun #include <linux/interconnect-provider.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_platform.h>
12*4882a593Smuzhiyun #include <dt-bindings/interconnect/qcom,sc7180.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "bcm-voter.h"
15*4882a593Smuzhiyun #include "icc-rpmh.h"
16*4882a593Smuzhiyun #include "sc7180.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun DEFINE_QNODE(qhm_a1noc_cfg, SC7180_MASTER_A1NOC_CFG, 1, 4, SC7180_SLAVE_SERVICE_A1NOC);
19*4882a593Smuzhiyun DEFINE_QNODE(qhm_qspi, SC7180_MASTER_QSPI, 1, 4, SC7180_SLAVE_A1NOC_SNOC);
20*4882a593Smuzhiyun DEFINE_QNODE(qhm_qup_0, SC7180_MASTER_QUP_0, 1, 4, SC7180_SLAVE_A1NOC_SNOC);
21*4882a593Smuzhiyun DEFINE_QNODE(xm_sdc2, SC7180_MASTER_SDCC_2, 1, 8, SC7180_SLAVE_A1NOC_SNOC);
22*4882a593Smuzhiyun DEFINE_QNODE(xm_emmc, SC7180_MASTER_EMMC, 1, 8, SC7180_SLAVE_A1NOC_SNOC);
23*4882a593Smuzhiyun DEFINE_QNODE(xm_ufs_mem, SC7180_MASTER_UFS_MEM, 1, 8, SC7180_SLAVE_A1NOC_SNOC);
24*4882a593Smuzhiyun DEFINE_QNODE(qhm_a2noc_cfg, SC7180_MASTER_A2NOC_CFG, 1, 4, SC7180_SLAVE_SERVICE_A2NOC);
25*4882a593Smuzhiyun DEFINE_QNODE(qhm_qdss_bam, SC7180_MASTER_QDSS_BAM, 1, 4, SC7180_SLAVE_A2NOC_SNOC);
26*4882a593Smuzhiyun DEFINE_QNODE(qhm_qup_1, SC7180_MASTER_QUP_1, 1, 4, SC7180_SLAVE_A2NOC_SNOC);
27*4882a593Smuzhiyun DEFINE_QNODE(qxm_crypto, SC7180_MASTER_CRYPTO, 1, 8, SC7180_SLAVE_A2NOC_SNOC);
28*4882a593Smuzhiyun DEFINE_QNODE(qxm_ipa, SC7180_MASTER_IPA, 1, 8, SC7180_SLAVE_A2NOC_SNOC);
29*4882a593Smuzhiyun DEFINE_QNODE(xm_qdss_etr, SC7180_MASTER_QDSS_ETR, 1, 8, SC7180_SLAVE_A2NOC_SNOC);
30*4882a593Smuzhiyun DEFINE_QNODE(qhm_usb3, SC7180_MASTER_USB3, 1, 8, SC7180_SLAVE_A2NOC_SNOC);
31*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf0_uncomp, SC7180_MASTER_CAMNOC_HF0_UNCOMP, 1, 32, SC7180_SLAVE_CAMNOC_UNCOMP);
32*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf1_uncomp, SC7180_MASTER_CAMNOC_HF1_UNCOMP, 1, 32, SC7180_SLAVE_CAMNOC_UNCOMP);
33*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_sf_uncomp, SC7180_MASTER_CAMNOC_SF_UNCOMP, 1, 32, SC7180_SLAVE_CAMNOC_UNCOMP);
34*4882a593Smuzhiyun DEFINE_QNODE(qnm_npu, SC7180_MASTER_NPU, 2, 32, SC7180_SLAVE_CDSP_GEM_NOC);
35*4882a593Smuzhiyun DEFINE_QNODE(qxm_npu_dsp, SC7180_MASTER_NPU_PROC, 1, 8, SC7180_SLAVE_CDSP_GEM_NOC);
36*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc, SC7180_MASTER_SNOC_CNOC, 1, 8, SC7180_SLAVE_A1NOC_CFG, SC7180_SLAVE_A2NOC_CFG, SC7180_SLAVE_AHB2PHY_SOUTH, SC7180_SLAVE_AHB2PHY_CENTER, SC7180_SLAVE_AOP, SC7180_SLAVE_AOSS, SC7180_SLAVE_BOOT_ROM, SC7180_SLAVE_CAMERA_CFG, SC7180_SLAVE_CAMERA_NRT_THROTTLE_CFG, SC7180_SLAVE_CAMERA_RT_THROTTLE_CFG, SC7180_SLAVE_CLK_CTL, SC7180_SLAVE_RBCPR_CX_CFG, SC7180_SLAVE_RBCPR_MX_CFG, SC7180_SLAVE_CRYPTO_0_CFG, SC7180_SLAVE_DCC_CFG, SC7180_SLAVE_CNOC_DDRSS, SC7180_SLAVE_DISPLAY_CFG, SC7180_SLAVE_DISPLAY_RT_THROTTLE_CFG, SC7180_SLAVE_DISPLAY_THROTTLE_CFG, SC7180_SLAVE_EMMC_CFG, SC7180_SLAVE_GLM,
37*4882a593Smuzhiyun 		SC7180_SLAVE_GFX3D_CFG, SC7180_SLAVE_IMEM_CFG, SC7180_SLAVE_IPA_CFG, SC7180_SLAVE_CNOC_MNOC_CFG, SC7180_SLAVE_CNOC_MSS, SC7180_SLAVE_NPU_CFG, SC7180_SLAVE_NPU_DMA_BWMON_CFG, SC7180_SLAVE_NPU_PROC_BWMON_CFG, SC7180_SLAVE_PDM, SC7180_SLAVE_PIMEM_CFG, SC7180_SLAVE_PRNG, SC7180_SLAVE_QDSS_CFG, SC7180_SLAVE_QM_CFG, SC7180_SLAVE_QM_MPU_CFG, SC7180_SLAVE_QSPI_0, SC7180_SLAVE_QUP_0, SC7180_SLAVE_QUP_1, SC7180_SLAVE_SDCC_2, SC7180_SLAVE_SECURITY, SC7180_SLAVE_SNOC_CFG, SC7180_SLAVE_TCSR, SC7180_SLAVE_TLMM_WEST, SC7180_SLAVE_TLMM_NORTH, SC7180_SLAVE_TLMM_SOUTH, SC7180_SLAVE_UFS_MEM_CFG, SC7180_SLAVE_USB3, SC7180_SLAVE_VENUS_CFG, SC7180_SLAVE_VENUS_THROTTLE_CFG, SC7180_SLAVE_VSENSE_CTRL_CFG, SC7180_SLAVE_SERVICE_CNOC);
38*4882a593Smuzhiyun DEFINE_QNODE(xm_qdss_dap, SC7180_MASTER_QDSS_DAP, 1, 8, SC7180_SLAVE_A1NOC_CFG, SC7180_SLAVE_A2NOC_CFG, SC7180_SLAVE_AHB2PHY_SOUTH, SC7180_SLAVE_AHB2PHY_CENTER, SC7180_SLAVE_AOP, SC7180_SLAVE_AOSS, SC7180_SLAVE_BOOT_ROM, SC7180_SLAVE_CAMERA_CFG, SC7180_SLAVE_CAMERA_NRT_THROTTLE_CFG, SC7180_SLAVE_CAMERA_RT_THROTTLE_CFG, SC7180_SLAVE_CLK_CTL, SC7180_SLAVE_RBCPR_CX_CFG, SC7180_SLAVE_RBCPR_MX_CFG, SC7180_SLAVE_CRYPTO_0_CFG, SC7180_SLAVE_DCC_CFG, SC7180_SLAVE_CNOC_DDRSS, SC7180_SLAVE_DISPLAY_CFG, SC7180_SLAVE_DISPLAY_RT_THROTTLE_CFG, SC7180_SLAVE_DISPLAY_THROTTLE_CFG, SC7180_SLAVE_EMMC_CFG, SC7180_SLAVE_GLM, SC7180_SLAVE_GFX3D_CFG, SC7180_SLAVE_IMEM_CFG, SC7180_SLAVE_IPA_CFG, SC7180_SLAVE_CNOC_MNOC_CFG, SC7180_SLAVE_CNOC_MSS, SC7180_SLAVE_NPU_CFG, SC7180_SLAVE_NPU_DMA_BWMON_CFG,
39*4882a593Smuzhiyun SC7180_SLAVE_NPU_PROC_BWMON_CFG, SC7180_SLAVE_PDM, SC7180_SLAVE_PIMEM_CFG, SC7180_SLAVE_PRNG, SC7180_SLAVE_QDSS_CFG, SC7180_SLAVE_QM_CFG, SC7180_SLAVE_QM_MPU_CFG, SC7180_SLAVE_QSPI_0, SC7180_SLAVE_QUP_0, SC7180_SLAVE_QUP_1, SC7180_SLAVE_SDCC_2, SC7180_SLAVE_SECURITY, SC7180_SLAVE_SNOC_CFG, SC7180_SLAVE_TCSR, SC7180_SLAVE_TLMM_WEST, SC7180_SLAVE_TLMM_NORTH, SC7180_SLAVE_TLMM_SOUTH, SC7180_SLAVE_UFS_MEM_CFG, SC7180_SLAVE_USB3, SC7180_SLAVE_VENUS_CFG, SC7180_SLAVE_VENUS_THROTTLE_CFG, SC7180_SLAVE_VSENSE_CTRL_CFG, SC7180_SLAVE_SERVICE_CNOC);
40*4882a593Smuzhiyun DEFINE_QNODE(qhm_cnoc_dc_noc, SC7180_MASTER_CNOC_DC_NOC, 1, 4, SC7180_SLAVE_GEM_NOC_CFG, SC7180_SLAVE_LLCC_CFG);
41*4882a593Smuzhiyun DEFINE_QNODE(acm_apps0, SC7180_MASTER_APPSS_PROC, 1, 16, SC7180_SLAVE_GEM_NOC_SNOC, SC7180_SLAVE_LLCC);
42*4882a593Smuzhiyun DEFINE_QNODE(acm_sys_tcu, SC7180_MASTER_SYS_TCU, 1, 8, SC7180_SLAVE_GEM_NOC_SNOC, SC7180_SLAVE_LLCC);
43*4882a593Smuzhiyun DEFINE_QNODE(qhm_gemnoc_cfg, SC7180_MASTER_GEM_NOC_CFG, 1, 4, SC7180_SLAVE_MSS_PROC_MS_MPU_CFG, SC7180_SLAVE_SERVICE_GEM_NOC);
44*4882a593Smuzhiyun DEFINE_QNODE(qnm_cmpnoc, SC7180_MASTER_COMPUTE_NOC, 1, 32, SC7180_SLAVE_GEM_NOC_SNOC, SC7180_SLAVE_LLCC);
45*4882a593Smuzhiyun DEFINE_QNODE(qnm_mnoc_hf, SC7180_MASTER_MNOC_HF_MEM_NOC, 1, 32, SC7180_SLAVE_LLCC);
46*4882a593Smuzhiyun DEFINE_QNODE(qnm_mnoc_sf, SC7180_MASTER_MNOC_SF_MEM_NOC, 1, 32, SC7180_SLAVE_GEM_NOC_SNOC, SC7180_SLAVE_LLCC);
47*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc_gc, SC7180_MASTER_SNOC_GC_MEM_NOC, 1, 8, SC7180_SLAVE_LLCC);
48*4882a593Smuzhiyun DEFINE_QNODE(qnm_snoc_sf, SC7180_MASTER_SNOC_SF_MEM_NOC, 1, 16, SC7180_SLAVE_LLCC);
49*4882a593Smuzhiyun DEFINE_QNODE(qxm_gpu, SC7180_MASTER_GFX3D, 2, 32, SC7180_SLAVE_GEM_NOC_SNOC, SC7180_SLAVE_LLCC);
50*4882a593Smuzhiyun DEFINE_QNODE(llcc_mc, SC7180_MASTER_LLCC, 2, 4, SC7180_SLAVE_EBI1);
51*4882a593Smuzhiyun DEFINE_QNODE(qhm_mnoc_cfg, SC7180_MASTER_CNOC_MNOC_CFG, 1, 4, SC7180_SLAVE_SERVICE_MNOC);
52*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf0, SC7180_MASTER_CAMNOC_HF0, 2, 32, SC7180_SLAVE_MNOC_HF_MEM_NOC);
53*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_hf1, SC7180_MASTER_CAMNOC_HF1, 2, 32, SC7180_SLAVE_MNOC_HF_MEM_NOC);
54*4882a593Smuzhiyun DEFINE_QNODE(qxm_camnoc_sf, SC7180_MASTER_CAMNOC_SF, 1, 32, SC7180_SLAVE_MNOC_SF_MEM_NOC);
55*4882a593Smuzhiyun DEFINE_QNODE(qxm_mdp0, SC7180_MASTER_MDP0, 1, 32, SC7180_SLAVE_MNOC_HF_MEM_NOC);
56*4882a593Smuzhiyun DEFINE_QNODE(qxm_rot, SC7180_MASTER_ROTATOR, 1, 16, SC7180_SLAVE_MNOC_SF_MEM_NOC);
57*4882a593Smuzhiyun DEFINE_QNODE(qxm_venus0, SC7180_MASTER_VIDEO_P0, 1, 32, SC7180_SLAVE_MNOC_SF_MEM_NOC);
58*4882a593Smuzhiyun DEFINE_QNODE(qxm_venus_arm9, SC7180_MASTER_VIDEO_PROC, 1, 8, SC7180_SLAVE_MNOC_SF_MEM_NOC);
59*4882a593Smuzhiyun DEFINE_QNODE(amm_npu_sys, SC7180_MASTER_NPU_SYS, 2, 32, SC7180_SLAVE_NPU_COMPUTE_NOC);
60*4882a593Smuzhiyun DEFINE_QNODE(qhm_npu_cfg, SC7180_MASTER_NPU_NOC_CFG, 1, 4, SC7180_SLAVE_NPU_CAL_DP0, SC7180_SLAVE_NPU_CP, SC7180_SLAVE_NPU_INT_DMA_BWMON_CFG, SC7180_SLAVE_NPU_DPM, SC7180_SLAVE_ISENSE_CFG, SC7180_SLAVE_NPU_LLM_CFG, SC7180_SLAVE_NPU_TCM, SC7180_SLAVE_SERVICE_NPU_NOC);
61*4882a593Smuzhiyun DEFINE_QNODE(qup_core_master_1, SC7180_MASTER_QUP_CORE_0, 1, 4, SC7180_SLAVE_QUP_CORE_0);
62*4882a593Smuzhiyun DEFINE_QNODE(qup_core_master_2, SC7180_MASTER_QUP_CORE_1, 1, 4, SC7180_SLAVE_QUP_CORE_1);
63*4882a593Smuzhiyun DEFINE_QNODE(qhm_snoc_cfg, SC7180_MASTER_SNOC_CFG, 1, 4, SC7180_SLAVE_SERVICE_SNOC);
64*4882a593Smuzhiyun DEFINE_QNODE(qnm_aggre1_noc, SC7180_MASTER_A1NOC_SNOC, 1, 16, SC7180_SLAVE_APPSS, SC7180_SLAVE_SNOC_CNOC, SC7180_SLAVE_SNOC_GEM_NOC_SF, SC7180_SLAVE_IMEM, SC7180_SLAVE_PIMEM, SC7180_SLAVE_QDSS_STM);
65*4882a593Smuzhiyun DEFINE_QNODE(qnm_aggre2_noc, SC7180_MASTER_A2NOC_SNOC, 1, 16, SC7180_SLAVE_APPSS, SC7180_SLAVE_SNOC_CNOC, SC7180_SLAVE_SNOC_GEM_NOC_SF, SC7180_SLAVE_IMEM, SC7180_SLAVE_PIMEM, SC7180_SLAVE_QDSS_STM, SC7180_SLAVE_TCU);
66*4882a593Smuzhiyun DEFINE_QNODE(qnm_gemnoc, SC7180_MASTER_GEM_NOC_SNOC, 1, 8, SC7180_SLAVE_APPSS, SC7180_SLAVE_SNOC_CNOC, SC7180_SLAVE_IMEM, SC7180_SLAVE_PIMEM, SC7180_SLAVE_QDSS_STM, SC7180_SLAVE_TCU);
67*4882a593Smuzhiyun DEFINE_QNODE(qxm_pimem, SC7180_MASTER_PIMEM, 1, 8, SC7180_SLAVE_SNOC_GEM_NOC_GC, SC7180_SLAVE_IMEM);
68*4882a593Smuzhiyun DEFINE_QNODE(qns_a1noc_snoc, SC7180_SLAVE_A1NOC_SNOC, 1, 16, SC7180_MASTER_A1NOC_SNOC);
69*4882a593Smuzhiyun DEFINE_QNODE(srvc_aggre1_noc, SC7180_SLAVE_SERVICE_A1NOC, 1, 4);
70*4882a593Smuzhiyun DEFINE_QNODE(qns_a2noc_snoc, SC7180_SLAVE_A2NOC_SNOC, 1, 16, SC7180_MASTER_A2NOC_SNOC);
71*4882a593Smuzhiyun DEFINE_QNODE(srvc_aggre2_noc, SC7180_SLAVE_SERVICE_A2NOC, 1, 4);
72*4882a593Smuzhiyun DEFINE_QNODE(qns_camnoc_uncomp, SC7180_SLAVE_CAMNOC_UNCOMP, 1, 32);
73*4882a593Smuzhiyun DEFINE_QNODE(qns_cdsp_gemnoc, SC7180_SLAVE_CDSP_GEM_NOC, 1, 32, SC7180_MASTER_COMPUTE_NOC);
74*4882a593Smuzhiyun DEFINE_QNODE(qhs_a1_noc_cfg, SC7180_SLAVE_A1NOC_CFG, 1, 4, SC7180_MASTER_A1NOC_CFG);
75*4882a593Smuzhiyun DEFINE_QNODE(qhs_a2_noc_cfg, SC7180_SLAVE_A2NOC_CFG, 1, 4, SC7180_MASTER_A2NOC_CFG);
76*4882a593Smuzhiyun DEFINE_QNODE(qhs_ahb2phy0, SC7180_SLAVE_AHB2PHY_SOUTH, 1, 4);
77*4882a593Smuzhiyun DEFINE_QNODE(qhs_ahb2phy2, SC7180_SLAVE_AHB2PHY_CENTER, 1, 4);
78*4882a593Smuzhiyun DEFINE_QNODE(qhs_aop, SC7180_SLAVE_AOP, 1, 4);
79*4882a593Smuzhiyun DEFINE_QNODE(qhs_aoss, SC7180_SLAVE_AOSS, 1, 4);
80*4882a593Smuzhiyun DEFINE_QNODE(qhs_boot_rom, SC7180_SLAVE_BOOT_ROM, 1, 4);
81*4882a593Smuzhiyun DEFINE_QNODE(qhs_camera_cfg, SC7180_SLAVE_CAMERA_CFG, 1, 4);
82*4882a593Smuzhiyun DEFINE_QNODE(qhs_camera_nrt_throttle_cfg, SC7180_SLAVE_CAMERA_NRT_THROTTLE_CFG, 1, 4);
83*4882a593Smuzhiyun DEFINE_QNODE(qhs_camera_rt_throttle_cfg, SC7180_SLAVE_CAMERA_RT_THROTTLE_CFG, 1, 4);
84*4882a593Smuzhiyun DEFINE_QNODE(qhs_clk_ctl, SC7180_SLAVE_CLK_CTL, 1, 4);
85*4882a593Smuzhiyun DEFINE_QNODE(qhs_cpr_cx, SC7180_SLAVE_RBCPR_CX_CFG, 1, 4);
86*4882a593Smuzhiyun DEFINE_QNODE(qhs_cpr_mx, SC7180_SLAVE_RBCPR_MX_CFG, 1, 4);
87*4882a593Smuzhiyun DEFINE_QNODE(qhs_crypto0_cfg, SC7180_SLAVE_CRYPTO_0_CFG, 1, 4);
88*4882a593Smuzhiyun DEFINE_QNODE(qhs_dcc_cfg, SC7180_SLAVE_DCC_CFG, 1, 4);
89*4882a593Smuzhiyun DEFINE_QNODE(qhs_ddrss_cfg, SC7180_SLAVE_CNOC_DDRSS, 1, 4, SC7180_MASTER_CNOC_DC_NOC);
90*4882a593Smuzhiyun DEFINE_QNODE(qhs_display_cfg, SC7180_SLAVE_DISPLAY_CFG, 1, 4);
91*4882a593Smuzhiyun DEFINE_QNODE(qhs_display_rt_throttle_cfg, SC7180_SLAVE_DISPLAY_RT_THROTTLE_CFG, 1, 4);
92*4882a593Smuzhiyun DEFINE_QNODE(qhs_display_throttle_cfg, SC7180_SLAVE_DISPLAY_THROTTLE_CFG, 1, 4);
93*4882a593Smuzhiyun DEFINE_QNODE(qhs_emmc_cfg, SC7180_SLAVE_EMMC_CFG, 1, 4);
94*4882a593Smuzhiyun DEFINE_QNODE(qhs_glm, SC7180_SLAVE_GLM, 1, 4);
95*4882a593Smuzhiyun DEFINE_QNODE(qhs_gpuss_cfg, SC7180_SLAVE_GFX3D_CFG, 1, 8);
96*4882a593Smuzhiyun DEFINE_QNODE(qhs_imem_cfg, SC7180_SLAVE_IMEM_CFG, 1, 4);
97*4882a593Smuzhiyun DEFINE_QNODE(qhs_ipa, SC7180_SLAVE_IPA_CFG, 1, 4);
98*4882a593Smuzhiyun DEFINE_QNODE(qhs_mnoc_cfg, SC7180_SLAVE_CNOC_MNOC_CFG, 1, 4, SC7180_MASTER_CNOC_MNOC_CFG);
99*4882a593Smuzhiyun DEFINE_QNODE(qhs_mss_cfg, SC7180_SLAVE_CNOC_MSS, 1, 4);
100*4882a593Smuzhiyun DEFINE_QNODE(qhs_npu_cfg, SC7180_SLAVE_NPU_CFG, 1, 4, SC7180_MASTER_NPU_NOC_CFG);
101*4882a593Smuzhiyun DEFINE_QNODE(qhs_npu_dma_throttle_cfg, SC7180_SLAVE_NPU_DMA_BWMON_CFG, 1, 4);
102*4882a593Smuzhiyun DEFINE_QNODE(qhs_npu_dsp_throttle_cfg, SC7180_SLAVE_NPU_PROC_BWMON_CFG, 1, 4);
103*4882a593Smuzhiyun DEFINE_QNODE(qhs_pdm, SC7180_SLAVE_PDM, 1, 4);
104*4882a593Smuzhiyun DEFINE_QNODE(qhs_pimem_cfg, SC7180_SLAVE_PIMEM_CFG, 1, 4);
105*4882a593Smuzhiyun DEFINE_QNODE(qhs_prng, SC7180_SLAVE_PRNG, 1, 4);
106*4882a593Smuzhiyun DEFINE_QNODE(qhs_qdss_cfg, SC7180_SLAVE_QDSS_CFG, 1, 4);
107*4882a593Smuzhiyun DEFINE_QNODE(qhs_qm_cfg, SC7180_SLAVE_QM_CFG, 1, 4);
108*4882a593Smuzhiyun DEFINE_QNODE(qhs_qm_mpu_cfg, SC7180_SLAVE_QM_MPU_CFG, 1, 4);
109*4882a593Smuzhiyun DEFINE_QNODE(qhs_qspi, SC7180_SLAVE_QSPI_0, 1, 4);
110*4882a593Smuzhiyun DEFINE_QNODE(qhs_qup0, SC7180_SLAVE_QUP_0, 1, 4);
111*4882a593Smuzhiyun DEFINE_QNODE(qhs_qup1, SC7180_SLAVE_QUP_1, 1, 4);
112*4882a593Smuzhiyun DEFINE_QNODE(qhs_sdc2, SC7180_SLAVE_SDCC_2, 1, 4);
113*4882a593Smuzhiyun DEFINE_QNODE(qhs_security, SC7180_SLAVE_SECURITY, 1, 4);
114*4882a593Smuzhiyun DEFINE_QNODE(qhs_snoc_cfg, SC7180_SLAVE_SNOC_CFG, 1, 4, SC7180_MASTER_SNOC_CFG);
115*4882a593Smuzhiyun DEFINE_QNODE(qhs_tcsr, SC7180_SLAVE_TCSR, 1, 4);
116*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm_1, SC7180_SLAVE_TLMM_WEST, 1, 4);
117*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm_2, SC7180_SLAVE_TLMM_NORTH, 1, 4);
118*4882a593Smuzhiyun DEFINE_QNODE(qhs_tlmm_3, SC7180_SLAVE_TLMM_SOUTH, 1, 4);
119*4882a593Smuzhiyun DEFINE_QNODE(qhs_ufs_mem_cfg, SC7180_SLAVE_UFS_MEM_CFG, 1, 4);
120*4882a593Smuzhiyun DEFINE_QNODE(qhs_usb3, SC7180_SLAVE_USB3, 1, 4);
121*4882a593Smuzhiyun DEFINE_QNODE(qhs_venus_cfg, SC7180_SLAVE_VENUS_CFG, 1, 4);
122*4882a593Smuzhiyun DEFINE_QNODE(qhs_venus_throttle_cfg, SC7180_SLAVE_VENUS_THROTTLE_CFG, 1, 4);
123*4882a593Smuzhiyun DEFINE_QNODE(qhs_vsense_ctrl_cfg, SC7180_SLAVE_VSENSE_CTRL_CFG, 1, 4);
124*4882a593Smuzhiyun DEFINE_QNODE(srvc_cnoc, SC7180_SLAVE_SERVICE_CNOC, 1, 4);
125*4882a593Smuzhiyun DEFINE_QNODE(qhs_gemnoc, SC7180_SLAVE_GEM_NOC_CFG, 1, 4, SC7180_MASTER_GEM_NOC_CFG);
126*4882a593Smuzhiyun DEFINE_QNODE(qhs_llcc, SC7180_SLAVE_LLCC_CFG, 1, 4);
127*4882a593Smuzhiyun DEFINE_QNODE(qhs_mdsp_ms_mpu_cfg, SC7180_SLAVE_MSS_PROC_MS_MPU_CFG, 1, 4);
128*4882a593Smuzhiyun DEFINE_QNODE(qns_gem_noc_snoc, SC7180_SLAVE_GEM_NOC_SNOC, 1, 8, SC7180_MASTER_GEM_NOC_SNOC);
129*4882a593Smuzhiyun DEFINE_QNODE(qns_llcc, SC7180_SLAVE_LLCC, 1, 16, SC7180_MASTER_LLCC);
130*4882a593Smuzhiyun DEFINE_QNODE(srvc_gemnoc, SC7180_SLAVE_SERVICE_GEM_NOC, 1, 4);
131*4882a593Smuzhiyun DEFINE_QNODE(ebi, SC7180_SLAVE_EBI1, 2, 4);
132*4882a593Smuzhiyun DEFINE_QNODE(qns_mem_noc_hf, SC7180_SLAVE_MNOC_HF_MEM_NOC, 1, 32, SC7180_MASTER_MNOC_HF_MEM_NOC);
133*4882a593Smuzhiyun DEFINE_QNODE(qns_mem_noc_sf, SC7180_SLAVE_MNOC_SF_MEM_NOC, 1, 32, SC7180_MASTER_MNOC_SF_MEM_NOC);
134*4882a593Smuzhiyun DEFINE_QNODE(srvc_mnoc, SC7180_SLAVE_SERVICE_MNOC, 1, 4);
135*4882a593Smuzhiyun DEFINE_QNODE(qhs_cal_dp0, SC7180_SLAVE_NPU_CAL_DP0, 1, 4);
136*4882a593Smuzhiyun DEFINE_QNODE(qhs_cp, SC7180_SLAVE_NPU_CP, 1, 4);
137*4882a593Smuzhiyun DEFINE_QNODE(qhs_dma_bwmon, SC7180_SLAVE_NPU_INT_DMA_BWMON_CFG, 1, 4);
138*4882a593Smuzhiyun DEFINE_QNODE(qhs_dpm, SC7180_SLAVE_NPU_DPM, 1, 4);
139*4882a593Smuzhiyun DEFINE_QNODE(qhs_isense, SC7180_SLAVE_ISENSE_CFG, 1, 4);
140*4882a593Smuzhiyun DEFINE_QNODE(qhs_llm, SC7180_SLAVE_NPU_LLM_CFG, 1, 4);
141*4882a593Smuzhiyun DEFINE_QNODE(qhs_tcm, SC7180_SLAVE_NPU_TCM, 1, 4);
142*4882a593Smuzhiyun DEFINE_QNODE(qns_npu_sys, SC7180_SLAVE_NPU_COMPUTE_NOC, 2, 32);
143*4882a593Smuzhiyun DEFINE_QNODE(srvc_noc, SC7180_SLAVE_SERVICE_NPU_NOC, 1, 4);
144*4882a593Smuzhiyun DEFINE_QNODE(qup_core_slave_1, SC7180_SLAVE_QUP_CORE_0, 1, 4);
145*4882a593Smuzhiyun DEFINE_QNODE(qup_core_slave_2, SC7180_SLAVE_QUP_CORE_1, 1, 4);
146*4882a593Smuzhiyun DEFINE_QNODE(qhs_apss, SC7180_SLAVE_APPSS, 1, 8);
147*4882a593Smuzhiyun DEFINE_QNODE(qns_cnoc, SC7180_SLAVE_SNOC_CNOC, 1, 8, SC7180_MASTER_SNOC_CNOC);
148*4882a593Smuzhiyun DEFINE_QNODE(qns_gemnoc_gc, SC7180_SLAVE_SNOC_GEM_NOC_GC, 1, 8, SC7180_MASTER_SNOC_GC_MEM_NOC);
149*4882a593Smuzhiyun DEFINE_QNODE(qns_gemnoc_sf, SC7180_SLAVE_SNOC_GEM_NOC_SF, 1, 16, SC7180_MASTER_SNOC_SF_MEM_NOC);
150*4882a593Smuzhiyun DEFINE_QNODE(qxs_imem, SC7180_SLAVE_IMEM, 1, 8);
151*4882a593Smuzhiyun DEFINE_QNODE(qxs_pimem, SC7180_SLAVE_PIMEM, 1, 8);
152*4882a593Smuzhiyun DEFINE_QNODE(srvc_snoc, SC7180_SLAVE_SERVICE_SNOC, 1, 4);
153*4882a593Smuzhiyun DEFINE_QNODE(xs_qdss_stm, SC7180_SLAVE_QDSS_STM, 1, 4);
154*4882a593Smuzhiyun DEFINE_QNODE(xs_sys_tcu_cfg, SC7180_SLAVE_TCU, 1, 8);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun DEFINE_QBCM(bcm_acv, "ACV", false, &ebi);
157*4882a593Smuzhiyun DEFINE_QBCM(bcm_mc0, "MC0", true, &ebi);
158*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh0, "SH0", true, &qns_llcc);
159*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm0, "MM0", false, &qns_mem_noc_hf);
160*4882a593Smuzhiyun DEFINE_QBCM(bcm_ce0, "CE0", false, &qxm_crypto);
161*4882a593Smuzhiyun DEFINE_QBCM(bcm_cn0, "CN0", true, &qnm_snoc, &xm_qdss_dap, &qhs_a1_noc_cfg, &qhs_a2_noc_cfg, &qhs_ahb2phy0, &qhs_aop, &qhs_aoss, &qhs_boot_rom, &qhs_camera_cfg, &qhs_camera_nrt_throttle_cfg, &qhs_camera_rt_throttle_cfg, &qhs_clk_ctl, &qhs_cpr_cx, &qhs_cpr_mx, &qhs_crypto0_cfg, &qhs_dcc_cfg, &qhs_ddrss_cfg, &qhs_display_cfg, &qhs_display_rt_throttle_cfg, &qhs_display_throttle_cfg, &qhs_glm, &qhs_gpuss_cfg, &qhs_imem_cfg, &qhs_ipa, &qhs_mnoc_cfg, &qhs_mss_cfg, &qhs_npu_cfg, &qhs_npu_dma_throttle_cfg, &qhs_npu_dsp_throttle_cfg, &qhs_pimem_cfg, &qhs_prng, &qhs_qdss_cfg, &qhs_qm_cfg, &qhs_qm_mpu_cfg, &qhs_qup0, &qhs_qup1, &qhs_security, &qhs_snoc_cfg, &qhs_tcsr, &qhs_tlmm_1, &qhs_tlmm_2, &qhs_tlmm_3, &qhs_ufs_mem_cfg, &qhs_usb3, &qhs_venus_cfg, &qhs_venus_throttle_cfg, &qhs_vsense_ctrl_cfg, &srvc_cnoc);
162*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm1, "MM1", false, &qxm_camnoc_hf0_uncomp, &qxm_camnoc_hf1_uncomp, &qxm_camnoc_sf_uncomp, &qhm_mnoc_cfg, &qxm_mdp0, &qxm_rot, &qxm_venus0, &qxm_venus_arm9);
163*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh2, "SH2", false, &acm_sys_tcu);
164*4882a593Smuzhiyun DEFINE_QBCM(bcm_mm2, "MM2", false, &qns_mem_noc_sf);
165*4882a593Smuzhiyun DEFINE_QBCM(bcm_qup0, "QUP0", false, &qup_core_master_1, &qup_core_master_2);
166*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh3, "SH3", false, &qnm_cmpnoc);
167*4882a593Smuzhiyun DEFINE_QBCM(bcm_sh4, "SH4", false, &acm_apps0);
168*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn0, "SN0", true, &qns_gemnoc_sf);
169*4882a593Smuzhiyun DEFINE_QBCM(bcm_co0, "CO0", false, &qns_cdsp_gemnoc);
170*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn1, "SN1", false, &qxs_imem);
171*4882a593Smuzhiyun DEFINE_QBCM(bcm_cn1, "CN1", false, &qhm_qspi, &xm_sdc2, &xm_emmc, &qhs_ahb2phy2, &qhs_emmc_cfg, &qhs_pdm, &qhs_qspi, &qhs_sdc2);
172*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn2, "SN2", false, &qxm_pimem, &qns_gemnoc_gc);
173*4882a593Smuzhiyun DEFINE_QBCM(bcm_co2, "CO2", false, &qnm_npu);
174*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn3, "SN3", false, &qxs_pimem);
175*4882a593Smuzhiyun DEFINE_QBCM(bcm_co3, "CO3", false, &qxm_npu_dsp);
176*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn4, "SN4", false, &xs_qdss_stm);
177*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn7, "SN7", false, &qnm_aggre1_noc);
178*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn9, "SN9", false, &qnm_aggre2_noc);
179*4882a593Smuzhiyun DEFINE_QBCM(bcm_sn12, "SN12", false, &qnm_gemnoc);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static struct qcom_icc_bcm *aggre1_noc_bcms[] = {
182*4882a593Smuzhiyun 	&bcm_cn1,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static struct qcom_icc_node *aggre1_noc_nodes[] = {
186*4882a593Smuzhiyun 	[MASTER_A1NOC_CFG] = &qhm_a1noc_cfg,
187*4882a593Smuzhiyun 	[MASTER_QSPI] = &qhm_qspi,
188*4882a593Smuzhiyun 	[MASTER_QUP_0] = &qhm_qup_0,
189*4882a593Smuzhiyun 	[MASTER_SDCC_2] = &xm_sdc2,
190*4882a593Smuzhiyun 	[MASTER_EMMC] = &xm_emmc,
191*4882a593Smuzhiyun 	[MASTER_UFS_MEM] = &xm_ufs_mem,
192*4882a593Smuzhiyun 	[SLAVE_A1NOC_SNOC] = &qns_a1noc_snoc,
193*4882a593Smuzhiyun 	[SLAVE_SERVICE_A1NOC] = &srvc_aggre1_noc,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_aggre1_noc = {
197*4882a593Smuzhiyun 	.nodes = aggre1_noc_nodes,
198*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(aggre1_noc_nodes),
199*4882a593Smuzhiyun 	.bcms = aggre1_noc_bcms,
200*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(aggre1_noc_bcms),
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static struct qcom_icc_bcm *aggre2_noc_bcms[] = {
204*4882a593Smuzhiyun 	&bcm_ce0,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static struct qcom_icc_node *aggre2_noc_nodes[] = {
208*4882a593Smuzhiyun 	[MASTER_A2NOC_CFG] = &qhm_a2noc_cfg,
209*4882a593Smuzhiyun 	[MASTER_QDSS_BAM] = &qhm_qdss_bam,
210*4882a593Smuzhiyun 	[MASTER_QUP_1] = &qhm_qup_1,
211*4882a593Smuzhiyun 	[MASTER_USB3] = &qhm_usb3,
212*4882a593Smuzhiyun 	[MASTER_CRYPTO] = &qxm_crypto,
213*4882a593Smuzhiyun 	[MASTER_IPA] = &qxm_ipa,
214*4882a593Smuzhiyun 	[MASTER_QDSS_ETR] = &xm_qdss_etr,
215*4882a593Smuzhiyun 	[SLAVE_A2NOC_SNOC] = &qns_a2noc_snoc,
216*4882a593Smuzhiyun 	[SLAVE_SERVICE_A2NOC] = &srvc_aggre2_noc,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_aggre2_noc = {
220*4882a593Smuzhiyun 	.nodes = aggre2_noc_nodes,
221*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(aggre2_noc_nodes),
222*4882a593Smuzhiyun 	.bcms = aggre2_noc_bcms,
223*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(aggre2_noc_bcms),
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static struct qcom_icc_bcm *camnoc_virt_bcms[] = {
227*4882a593Smuzhiyun 	&bcm_mm1,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static struct qcom_icc_node *camnoc_virt_nodes[] = {
231*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF0_UNCOMP] = &qxm_camnoc_hf0_uncomp,
232*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF1_UNCOMP] = &qxm_camnoc_hf1_uncomp,
233*4882a593Smuzhiyun 	[MASTER_CAMNOC_SF_UNCOMP] = &qxm_camnoc_sf_uncomp,
234*4882a593Smuzhiyun 	[SLAVE_CAMNOC_UNCOMP] = &qns_camnoc_uncomp,
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_camnoc_virt = {
238*4882a593Smuzhiyun 	.nodes = camnoc_virt_nodes,
239*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(camnoc_virt_nodes),
240*4882a593Smuzhiyun 	.bcms = camnoc_virt_bcms,
241*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(camnoc_virt_bcms),
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static struct qcom_icc_bcm *compute_noc_bcms[] = {
245*4882a593Smuzhiyun 	&bcm_co0,
246*4882a593Smuzhiyun 	&bcm_co2,
247*4882a593Smuzhiyun 	&bcm_co3,
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static struct qcom_icc_node *compute_noc_nodes[] = {
251*4882a593Smuzhiyun 	[MASTER_NPU] = &qnm_npu,
252*4882a593Smuzhiyun 	[MASTER_NPU_PROC] = &qxm_npu_dsp,
253*4882a593Smuzhiyun 	[SLAVE_CDSP_GEM_NOC] = &qns_cdsp_gemnoc,
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_compute_noc = {
257*4882a593Smuzhiyun 	.nodes = compute_noc_nodes,
258*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(compute_noc_nodes),
259*4882a593Smuzhiyun 	.bcms = compute_noc_bcms,
260*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(compute_noc_bcms),
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static struct qcom_icc_bcm *config_noc_bcms[] = {
264*4882a593Smuzhiyun 	&bcm_cn0,
265*4882a593Smuzhiyun 	&bcm_cn1,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun static struct qcom_icc_node *config_noc_nodes[] = {
269*4882a593Smuzhiyun 	[MASTER_SNOC_CNOC] = &qnm_snoc,
270*4882a593Smuzhiyun 	[MASTER_QDSS_DAP] = &xm_qdss_dap,
271*4882a593Smuzhiyun 	[SLAVE_A1NOC_CFG] = &qhs_a1_noc_cfg,
272*4882a593Smuzhiyun 	[SLAVE_A2NOC_CFG] = &qhs_a2_noc_cfg,
273*4882a593Smuzhiyun 	[SLAVE_AHB2PHY_SOUTH] = &qhs_ahb2phy0,
274*4882a593Smuzhiyun 	[SLAVE_AHB2PHY_CENTER] = &qhs_ahb2phy2,
275*4882a593Smuzhiyun 	[SLAVE_AOP] = &qhs_aop,
276*4882a593Smuzhiyun 	[SLAVE_AOSS] = &qhs_aoss,
277*4882a593Smuzhiyun 	[SLAVE_BOOT_ROM] = &qhs_boot_rom,
278*4882a593Smuzhiyun 	[SLAVE_CAMERA_CFG] = &qhs_camera_cfg,
279*4882a593Smuzhiyun 	[SLAVE_CAMERA_NRT_THROTTLE_CFG] = &qhs_camera_nrt_throttle_cfg,
280*4882a593Smuzhiyun 	[SLAVE_CAMERA_RT_THROTTLE_CFG] = &qhs_camera_rt_throttle_cfg,
281*4882a593Smuzhiyun 	[SLAVE_CLK_CTL] = &qhs_clk_ctl,
282*4882a593Smuzhiyun 	[SLAVE_RBCPR_CX_CFG] = &qhs_cpr_cx,
283*4882a593Smuzhiyun 	[SLAVE_RBCPR_MX_CFG] = &qhs_cpr_mx,
284*4882a593Smuzhiyun 	[SLAVE_CRYPTO_0_CFG] = &qhs_crypto0_cfg,
285*4882a593Smuzhiyun 	[SLAVE_DCC_CFG] = &qhs_dcc_cfg,
286*4882a593Smuzhiyun 	[SLAVE_CNOC_DDRSS] = &qhs_ddrss_cfg,
287*4882a593Smuzhiyun 	[SLAVE_DISPLAY_CFG] = &qhs_display_cfg,
288*4882a593Smuzhiyun 	[SLAVE_DISPLAY_RT_THROTTLE_CFG] = &qhs_display_rt_throttle_cfg,
289*4882a593Smuzhiyun 	[SLAVE_DISPLAY_THROTTLE_CFG] = &qhs_display_throttle_cfg,
290*4882a593Smuzhiyun 	[SLAVE_EMMC_CFG] = &qhs_emmc_cfg,
291*4882a593Smuzhiyun 	[SLAVE_GLM] = &qhs_glm,
292*4882a593Smuzhiyun 	[SLAVE_GFX3D_CFG] = &qhs_gpuss_cfg,
293*4882a593Smuzhiyun 	[SLAVE_IMEM_CFG] = &qhs_imem_cfg,
294*4882a593Smuzhiyun 	[SLAVE_IPA_CFG] = &qhs_ipa,
295*4882a593Smuzhiyun 	[SLAVE_CNOC_MNOC_CFG] = &qhs_mnoc_cfg,
296*4882a593Smuzhiyun 	[SLAVE_CNOC_MSS] = &qhs_mss_cfg,
297*4882a593Smuzhiyun 	[SLAVE_NPU_CFG] = &qhs_npu_cfg,
298*4882a593Smuzhiyun 	[SLAVE_NPU_DMA_BWMON_CFG] = &qhs_npu_dma_throttle_cfg,
299*4882a593Smuzhiyun 	[SLAVE_NPU_PROC_BWMON_CFG] = &qhs_npu_dsp_throttle_cfg,
300*4882a593Smuzhiyun 	[SLAVE_PDM] = &qhs_pdm,
301*4882a593Smuzhiyun 	[SLAVE_PIMEM_CFG] = &qhs_pimem_cfg,
302*4882a593Smuzhiyun 	[SLAVE_PRNG] = &qhs_prng,
303*4882a593Smuzhiyun 	[SLAVE_QDSS_CFG] = &qhs_qdss_cfg,
304*4882a593Smuzhiyun 	[SLAVE_QM_CFG] = &qhs_qm_cfg,
305*4882a593Smuzhiyun 	[SLAVE_QM_MPU_CFG] = &qhs_qm_mpu_cfg,
306*4882a593Smuzhiyun 	[SLAVE_QSPI_0] = &qhs_qspi,
307*4882a593Smuzhiyun 	[SLAVE_QUP_0] = &qhs_qup0,
308*4882a593Smuzhiyun 	[SLAVE_QUP_1] = &qhs_qup1,
309*4882a593Smuzhiyun 	[SLAVE_SDCC_2] = &qhs_sdc2,
310*4882a593Smuzhiyun 	[SLAVE_SECURITY] = &qhs_security,
311*4882a593Smuzhiyun 	[SLAVE_SNOC_CFG] = &qhs_snoc_cfg,
312*4882a593Smuzhiyun 	[SLAVE_TCSR] = &qhs_tcsr,
313*4882a593Smuzhiyun 	[SLAVE_TLMM_WEST] = &qhs_tlmm_1,
314*4882a593Smuzhiyun 	[SLAVE_TLMM_NORTH] = &qhs_tlmm_2,
315*4882a593Smuzhiyun 	[SLAVE_TLMM_SOUTH] = &qhs_tlmm_3,
316*4882a593Smuzhiyun 	[SLAVE_UFS_MEM_CFG] = &qhs_ufs_mem_cfg,
317*4882a593Smuzhiyun 	[SLAVE_USB3] = &qhs_usb3,
318*4882a593Smuzhiyun 	[SLAVE_VENUS_CFG] = &qhs_venus_cfg,
319*4882a593Smuzhiyun 	[SLAVE_VENUS_THROTTLE_CFG] = &qhs_venus_throttle_cfg,
320*4882a593Smuzhiyun 	[SLAVE_VSENSE_CTRL_CFG] = &qhs_vsense_ctrl_cfg,
321*4882a593Smuzhiyun 	[SLAVE_SERVICE_CNOC] = &srvc_cnoc,
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_config_noc = {
325*4882a593Smuzhiyun 	.nodes = config_noc_nodes,
326*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(config_noc_nodes),
327*4882a593Smuzhiyun 	.bcms = config_noc_bcms,
328*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(config_noc_bcms),
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun static struct qcom_icc_node *dc_noc_nodes[] = {
332*4882a593Smuzhiyun 	[MASTER_CNOC_DC_NOC] = &qhm_cnoc_dc_noc,
333*4882a593Smuzhiyun 	[SLAVE_GEM_NOC_CFG] = &qhs_gemnoc,
334*4882a593Smuzhiyun 	[SLAVE_LLCC_CFG] = &qhs_llcc,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_dc_noc = {
338*4882a593Smuzhiyun 	.nodes = dc_noc_nodes,
339*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(dc_noc_nodes),
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static struct qcom_icc_bcm *gem_noc_bcms[] = {
343*4882a593Smuzhiyun 	&bcm_sh0,
344*4882a593Smuzhiyun 	&bcm_sh2,
345*4882a593Smuzhiyun 	&bcm_sh3,
346*4882a593Smuzhiyun 	&bcm_sh4,
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static struct qcom_icc_node *gem_noc_nodes[] = {
350*4882a593Smuzhiyun 	[MASTER_APPSS_PROC] = &acm_apps0,
351*4882a593Smuzhiyun 	[MASTER_SYS_TCU] = &acm_sys_tcu,
352*4882a593Smuzhiyun 	[MASTER_GEM_NOC_CFG] = &qhm_gemnoc_cfg,
353*4882a593Smuzhiyun 	[MASTER_COMPUTE_NOC] = &qnm_cmpnoc,
354*4882a593Smuzhiyun 	[MASTER_MNOC_HF_MEM_NOC] = &qnm_mnoc_hf,
355*4882a593Smuzhiyun 	[MASTER_MNOC_SF_MEM_NOC] = &qnm_mnoc_sf,
356*4882a593Smuzhiyun 	[MASTER_SNOC_GC_MEM_NOC] = &qnm_snoc_gc,
357*4882a593Smuzhiyun 	[MASTER_SNOC_SF_MEM_NOC] = &qnm_snoc_sf,
358*4882a593Smuzhiyun 	[MASTER_GFX3D] = &qxm_gpu,
359*4882a593Smuzhiyun 	[SLAVE_MSS_PROC_MS_MPU_CFG] = &qhs_mdsp_ms_mpu_cfg,
360*4882a593Smuzhiyun 	[SLAVE_GEM_NOC_SNOC] = &qns_gem_noc_snoc,
361*4882a593Smuzhiyun 	[SLAVE_LLCC] = &qns_llcc,
362*4882a593Smuzhiyun 	[SLAVE_SERVICE_GEM_NOC] = &srvc_gemnoc,
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_gem_noc = {
366*4882a593Smuzhiyun 	.nodes = gem_noc_nodes,
367*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(gem_noc_nodes),
368*4882a593Smuzhiyun 	.bcms = gem_noc_bcms,
369*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(gem_noc_bcms),
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun static struct qcom_icc_bcm *mc_virt_bcms[] = {
373*4882a593Smuzhiyun 	&bcm_acv,
374*4882a593Smuzhiyun 	&bcm_mc0,
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun static struct qcom_icc_node *mc_virt_nodes[] = {
378*4882a593Smuzhiyun 	[MASTER_LLCC] = &llcc_mc,
379*4882a593Smuzhiyun 	[SLAVE_EBI1] = &ebi,
380*4882a593Smuzhiyun };
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_mc_virt = {
383*4882a593Smuzhiyun 	.nodes = mc_virt_nodes,
384*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(mc_virt_nodes),
385*4882a593Smuzhiyun 	.bcms = mc_virt_bcms,
386*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(mc_virt_bcms),
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun static struct qcom_icc_bcm *mmss_noc_bcms[] = {
390*4882a593Smuzhiyun 	&bcm_mm0,
391*4882a593Smuzhiyun 	&bcm_mm1,
392*4882a593Smuzhiyun 	&bcm_mm2,
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun static struct qcom_icc_node *mmss_noc_nodes[] = {
396*4882a593Smuzhiyun 	[MASTER_CNOC_MNOC_CFG] = &qhm_mnoc_cfg,
397*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF0] = &qxm_camnoc_hf0,
398*4882a593Smuzhiyun 	[MASTER_CAMNOC_HF1] = &qxm_camnoc_hf1,
399*4882a593Smuzhiyun 	[MASTER_CAMNOC_SF] = &qxm_camnoc_sf,
400*4882a593Smuzhiyun 	[MASTER_MDP0] = &qxm_mdp0,
401*4882a593Smuzhiyun 	[MASTER_ROTATOR] = &qxm_rot,
402*4882a593Smuzhiyun 	[MASTER_VIDEO_P0] = &qxm_venus0,
403*4882a593Smuzhiyun 	[MASTER_VIDEO_PROC] = &qxm_venus_arm9,
404*4882a593Smuzhiyun 	[SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf,
405*4882a593Smuzhiyun 	[SLAVE_MNOC_SF_MEM_NOC] = &qns_mem_noc_sf,
406*4882a593Smuzhiyun 	[SLAVE_SERVICE_MNOC] = &srvc_mnoc,
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_mmss_noc = {
410*4882a593Smuzhiyun 	.nodes = mmss_noc_nodes,
411*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(mmss_noc_nodes),
412*4882a593Smuzhiyun 	.bcms = mmss_noc_bcms,
413*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(mmss_noc_bcms),
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun static struct qcom_icc_node *npu_noc_nodes[] = {
417*4882a593Smuzhiyun 	[MASTER_NPU_SYS] = &amm_npu_sys,
418*4882a593Smuzhiyun 	[MASTER_NPU_NOC_CFG] = &qhm_npu_cfg,
419*4882a593Smuzhiyun 	[SLAVE_NPU_CAL_DP0] = &qhs_cal_dp0,
420*4882a593Smuzhiyun 	[SLAVE_NPU_CP] = &qhs_cp,
421*4882a593Smuzhiyun 	[SLAVE_NPU_INT_DMA_BWMON_CFG] = &qhs_dma_bwmon,
422*4882a593Smuzhiyun 	[SLAVE_NPU_DPM] = &qhs_dpm,
423*4882a593Smuzhiyun 	[SLAVE_ISENSE_CFG] = &qhs_isense,
424*4882a593Smuzhiyun 	[SLAVE_NPU_LLM_CFG] = &qhs_llm,
425*4882a593Smuzhiyun 	[SLAVE_NPU_TCM] = &qhs_tcm,
426*4882a593Smuzhiyun 	[SLAVE_NPU_COMPUTE_NOC] = &qns_npu_sys,
427*4882a593Smuzhiyun 	[SLAVE_SERVICE_NPU_NOC] = &srvc_noc,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_npu_noc = {
431*4882a593Smuzhiyun 	.nodes = npu_noc_nodes,
432*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(npu_noc_nodes),
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun static struct qcom_icc_bcm *qup_virt_bcms[] = {
436*4882a593Smuzhiyun 	&bcm_qup0,
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun static struct qcom_icc_node *qup_virt_nodes[] = {
440*4882a593Smuzhiyun 	[MASTER_QUP_CORE_0] = &qup_core_master_1,
441*4882a593Smuzhiyun 	[MASTER_QUP_CORE_1] = &qup_core_master_2,
442*4882a593Smuzhiyun 	[SLAVE_QUP_CORE_0] = &qup_core_slave_1,
443*4882a593Smuzhiyun 	[SLAVE_QUP_CORE_1] = &qup_core_slave_2,
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_qup_virt = {
447*4882a593Smuzhiyun 	.nodes = qup_virt_nodes,
448*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(qup_virt_nodes),
449*4882a593Smuzhiyun 	.bcms = qup_virt_bcms,
450*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(qup_virt_bcms),
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun static struct qcom_icc_bcm *system_noc_bcms[] = {
454*4882a593Smuzhiyun 	&bcm_sn0,
455*4882a593Smuzhiyun 	&bcm_sn1,
456*4882a593Smuzhiyun 	&bcm_sn2,
457*4882a593Smuzhiyun 	&bcm_sn3,
458*4882a593Smuzhiyun 	&bcm_sn4,
459*4882a593Smuzhiyun 	&bcm_sn7,
460*4882a593Smuzhiyun 	&bcm_sn9,
461*4882a593Smuzhiyun 	&bcm_sn12,
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static struct qcom_icc_node *system_noc_nodes[] = {
465*4882a593Smuzhiyun 	[MASTER_SNOC_CFG] = &qhm_snoc_cfg,
466*4882a593Smuzhiyun 	[MASTER_A1NOC_SNOC] = &qnm_aggre1_noc,
467*4882a593Smuzhiyun 	[MASTER_A2NOC_SNOC] = &qnm_aggre2_noc,
468*4882a593Smuzhiyun 	[MASTER_GEM_NOC_SNOC] = &qnm_gemnoc,
469*4882a593Smuzhiyun 	[MASTER_PIMEM] = &qxm_pimem,
470*4882a593Smuzhiyun 	[SLAVE_APPSS] = &qhs_apss,
471*4882a593Smuzhiyun 	[SLAVE_SNOC_CNOC] = &qns_cnoc,
472*4882a593Smuzhiyun 	[SLAVE_SNOC_GEM_NOC_GC] = &qns_gemnoc_gc,
473*4882a593Smuzhiyun 	[SLAVE_SNOC_GEM_NOC_SF] = &qns_gemnoc_sf,
474*4882a593Smuzhiyun 	[SLAVE_IMEM] = &qxs_imem,
475*4882a593Smuzhiyun 	[SLAVE_PIMEM] = &qxs_pimem,
476*4882a593Smuzhiyun 	[SLAVE_SERVICE_SNOC] = &srvc_snoc,
477*4882a593Smuzhiyun 	[SLAVE_QDSS_STM] = &xs_qdss_stm,
478*4882a593Smuzhiyun 	[SLAVE_TCU] = &xs_sys_tcu_cfg,
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun static struct qcom_icc_desc sc7180_system_noc = {
482*4882a593Smuzhiyun 	.nodes = system_noc_nodes,
483*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(system_noc_nodes),
484*4882a593Smuzhiyun 	.bcms = system_noc_bcms,
485*4882a593Smuzhiyun 	.num_bcms = ARRAY_SIZE(system_noc_bcms),
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun 
qnoc_probe(struct platform_device * pdev)488*4882a593Smuzhiyun static int qnoc_probe(struct platform_device *pdev)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	const struct qcom_icc_desc *desc;
491*4882a593Smuzhiyun 	struct icc_onecell_data *data;
492*4882a593Smuzhiyun 	struct icc_provider *provider;
493*4882a593Smuzhiyun 	struct qcom_icc_node **qnodes;
494*4882a593Smuzhiyun 	struct qcom_icc_provider *qp;
495*4882a593Smuzhiyun 	struct icc_node *node;
496*4882a593Smuzhiyun 	size_t num_nodes, i;
497*4882a593Smuzhiyun 	int ret;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	desc = device_get_match_data(&pdev->dev);
500*4882a593Smuzhiyun 	if (!desc)
501*4882a593Smuzhiyun 		return -EINVAL;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	qnodes = desc->nodes;
504*4882a593Smuzhiyun 	num_nodes = desc->num_nodes;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	qp = devm_kzalloc(&pdev->dev, sizeof(*qp), GFP_KERNEL);
507*4882a593Smuzhiyun 	if (!qp)
508*4882a593Smuzhiyun 		return -ENOMEM;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	data = devm_kcalloc(&pdev->dev, num_nodes, sizeof(*node), GFP_KERNEL);
511*4882a593Smuzhiyun 	if (!data)
512*4882a593Smuzhiyun 		return -ENOMEM;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	provider = &qp->provider;
515*4882a593Smuzhiyun 	provider->dev = &pdev->dev;
516*4882a593Smuzhiyun 	provider->set = qcom_icc_set;
517*4882a593Smuzhiyun 	provider->pre_aggregate = qcom_icc_pre_aggregate;
518*4882a593Smuzhiyun 	provider->aggregate = qcom_icc_aggregate;
519*4882a593Smuzhiyun 	provider->xlate_extended = qcom_icc_xlate_extended;
520*4882a593Smuzhiyun 	INIT_LIST_HEAD(&provider->nodes);
521*4882a593Smuzhiyun 	provider->data = data;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	qp->dev = &pdev->dev;
524*4882a593Smuzhiyun 	qp->bcms = desc->bcms;
525*4882a593Smuzhiyun 	qp->num_bcms = desc->num_bcms;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	qp->voter = of_bcm_voter_get(qp->dev, NULL);
528*4882a593Smuzhiyun 	if (IS_ERR(qp->voter))
529*4882a593Smuzhiyun 		return PTR_ERR(qp->voter);
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	ret = icc_provider_add(provider);
532*4882a593Smuzhiyun 	if (ret) {
533*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error adding interconnect provider\n");
534*4882a593Smuzhiyun 		return ret;
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	for (i = 0; i < qp->num_bcms; i++)
538*4882a593Smuzhiyun 		qcom_icc_bcm_init(qp->bcms[i], &pdev->dev);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	for (i = 0; i < num_nodes; i++) {
541*4882a593Smuzhiyun 		size_t j;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 		if (!qnodes[i])
544*4882a593Smuzhiyun 			continue;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 		node = icc_node_create(qnodes[i]->id);
547*4882a593Smuzhiyun 		if (IS_ERR(node)) {
548*4882a593Smuzhiyun 			ret = PTR_ERR(node);
549*4882a593Smuzhiyun 			goto err;
550*4882a593Smuzhiyun 		}
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 		node->name = qnodes[i]->name;
553*4882a593Smuzhiyun 		node->data = qnodes[i];
554*4882a593Smuzhiyun 		icc_node_add(node, provider);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		for (j = 0; j < qnodes[i]->num_links; j++)
557*4882a593Smuzhiyun 			icc_link_create(node, qnodes[i]->links[j]);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 		data->nodes[i] = node;
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 	data->num_nodes = num_nodes;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	platform_set_drvdata(pdev, qp);
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	return 0;
566*4882a593Smuzhiyun err:
567*4882a593Smuzhiyun 	icc_nodes_remove(provider);
568*4882a593Smuzhiyun 	icc_provider_del(provider);
569*4882a593Smuzhiyun 	return ret;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
qnoc_remove(struct platform_device * pdev)572*4882a593Smuzhiyun static int qnoc_remove(struct platform_device *pdev)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun 	struct qcom_icc_provider *qp = platform_get_drvdata(pdev);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	icc_nodes_remove(&qp->provider);
577*4882a593Smuzhiyun 	return icc_provider_del(&qp->provider);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun static const struct of_device_id qnoc_of_match[] = {
581*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-aggre1-noc",
582*4882a593Smuzhiyun 	  .data = &sc7180_aggre1_noc},
583*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-aggre2-noc",
584*4882a593Smuzhiyun 	  .data = &sc7180_aggre2_noc},
585*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-camnoc-virt",
586*4882a593Smuzhiyun 	  .data = &sc7180_camnoc_virt},
587*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-compute-noc",
588*4882a593Smuzhiyun 	  .data = &sc7180_compute_noc},
589*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-config-noc",
590*4882a593Smuzhiyun 	  .data = &sc7180_config_noc},
591*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-dc-noc",
592*4882a593Smuzhiyun 	  .data = &sc7180_dc_noc},
593*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-gem-noc",
594*4882a593Smuzhiyun 	  .data = &sc7180_gem_noc},
595*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-mc-virt",
596*4882a593Smuzhiyun 	  .data = &sc7180_mc_virt},
597*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-mmss-noc",
598*4882a593Smuzhiyun 	  .data = &sc7180_mmss_noc},
599*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-npu-noc",
600*4882a593Smuzhiyun 	  .data = &sc7180_npu_noc},
601*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-qup-virt",
602*4882a593Smuzhiyun 	  .data = &sc7180_qup_virt},
603*4882a593Smuzhiyun 	{ .compatible = "qcom,sc7180-system-noc",
604*4882a593Smuzhiyun 	  .data = &sc7180_system_noc},
605*4882a593Smuzhiyun 	{ }
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qnoc_of_match);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun static struct platform_driver qnoc_driver = {
610*4882a593Smuzhiyun 	.probe = qnoc_probe,
611*4882a593Smuzhiyun 	.remove = qnoc_remove,
612*4882a593Smuzhiyun 	.driver = {
613*4882a593Smuzhiyun 		.name = "qnoc-sc7180",
614*4882a593Smuzhiyun 		.of_match_table = qnoc_of_match,
615*4882a593Smuzhiyun 		.sync_state = icc_sync_state,
616*4882a593Smuzhiyun 	},
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun module_platform_driver(qnoc_driver);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm SC7180 NoC driver");
621*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
622