1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2019 Linaro Ltd
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <dt-bindings/interconnect/qcom,qcs404.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/interconnect-provider.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "smd-rpm.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define RPM_BUS_MASTER_REQ 0x73616d62
20*4882a593Smuzhiyun #define RPM_BUS_SLAVE_REQ 0x766c7362
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun enum {
23*4882a593Smuzhiyun QCS404_MASTER_AMPSS_M0 = 1,
24*4882a593Smuzhiyun QCS404_MASTER_GRAPHICS_3D,
25*4882a593Smuzhiyun QCS404_MASTER_MDP_PORT0,
26*4882a593Smuzhiyun QCS404_SNOC_BIMC_1_MAS,
27*4882a593Smuzhiyun QCS404_MASTER_TCU_0,
28*4882a593Smuzhiyun QCS404_MASTER_SPDM,
29*4882a593Smuzhiyun QCS404_MASTER_BLSP_1,
30*4882a593Smuzhiyun QCS404_MASTER_BLSP_2,
31*4882a593Smuzhiyun QCS404_MASTER_XM_USB_HS1,
32*4882a593Smuzhiyun QCS404_MASTER_CRYPTO_CORE0,
33*4882a593Smuzhiyun QCS404_MASTER_SDCC_1,
34*4882a593Smuzhiyun QCS404_MASTER_SDCC_2,
35*4882a593Smuzhiyun QCS404_SNOC_PNOC_MAS,
36*4882a593Smuzhiyun QCS404_MASTER_QPIC,
37*4882a593Smuzhiyun QCS404_MASTER_QDSS_BAM,
38*4882a593Smuzhiyun QCS404_BIMC_SNOC_MAS,
39*4882a593Smuzhiyun QCS404_PNOC_SNOC_MAS,
40*4882a593Smuzhiyun QCS404_MASTER_QDSS_ETR,
41*4882a593Smuzhiyun QCS404_MASTER_EMAC,
42*4882a593Smuzhiyun QCS404_MASTER_PCIE,
43*4882a593Smuzhiyun QCS404_MASTER_USB3,
44*4882a593Smuzhiyun QCS404_PNOC_INT_0,
45*4882a593Smuzhiyun QCS404_PNOC_INT_2,
46*4882a593Smuzhiyun QCS404_PNOC_INT_3,
47*4882a593Smuzhiyun QCS404_PNOC_SLV_0,
48*4882a593Smuzhiyun QCS404_PNOC_SLV_1,
49*4882a593Smuzhiyun QCS404_PNOC_SLV_2,
50*4882a593Smuzhiyun QCS404_PNOC_SLV_3,
51*4882a593Smuzhiyun QCS404_PNOC_SLV_4,
52*4882a593Smuzhiyun QCS404_PNOC_SLV_6,
53*4882a593Smuzhiyun QCS404_PNOC_SLV_7,
54*4882a593Smuzhiyun QCS404_PNOC_SLV_8,
55*4882a593Smuzhiyun QCS404_PNOC_SLV_9,
56*4882a593Smuzhiyun QCS404_PNOC_SLV_10,
57*4882a593Smuzhiyun QCS404_PNOC_SLV_11,
58*4882a593Smuzhiyun QCS404_SNOC_QDSS_INT,
59*4882a593Smuzhiyun QCS404_SNOC_INT_0,
60*4882a593Smuzhiyun QCS404_SNOC_INT_1,
61*4882a593Smuzhiyun QCS404_SNOC_INT_2,
62*4882a593Smuzhiyun QCS404_SLAVE_EBI_CH0,
63*4882a593Smuzhiyun QCS404_BIMC_SNOC_SLV,
64*4882a593Smuzhiyun QCS404_SLAVE_SPDM_WRAPPER,
65*4882a593Smuzhiyun QCS404_SLAVE_PDM,
66*4882a593Smuzhiyun QCS404_SLAVE_PRNG,
67*4882a593Smuzhiyun QCS404_SLAVE_TCSR,
68*4882a593Smuzhiyun QCS404_SLAVE_SNOC_CFG,
69*4882a593Smuzhiyun QCS404_SLAVE_MESSAGE_RAM,
70*4882a593Smuzhiyun QCS404_SLAVE_DISPLAY_CFG,
71*4882a593Smuzhiyun QCS404_SLAVE_GRAPHICS_3D_CFG,
72*4882a593Smuzhiyun QCS404_SLAVE_BLSP_1,
73*4882a593Smuzhiyun QCS404_SLAVE_TLMM_NORTH,
74*4882a593Smuzhiyun QCS404_SLAVE_PCIE_1,
75*4882a593Smuzhiyun QCS404_SLAVE_EMAC_CFG,
76*4882a593Smuzhiyun QCS404_SLAVE_BLSP_2,
77*4882a593Smuzhiyun QCS404_SLAVE_TLMM_EAST,
78*4882a593Smuzhiyun QCS404_SLAVE_TCU,
79*4882a593Smuzhiyun QCS404_SLAVE_PMIC_ARB,
80*4882a593Smuzhiyun QCS404_SLAVE_SDCC_1,
81*4882a593Smuzhiyun QCS404_SLAVE_SDCC_2,
82*4882a593Smuzhiyun QCS404_SLAVE_TLMM_SOUTH,
83*4882a593Smuzhiyun QCS404_SLAVE_USB_HS,
84*4882a593Smuzhiyun QCS404_SLAVE_USB3,
85*4882a593Smuzhiyun QCS404_SLAVE_CRYPTO_0_CFG,
86*4882a593Smuzhiyun QCS404_PNOC_SNOC_SLV,
87*4882a593Smuzhiyun QCS404_SLAVE_APPSS,
88*4882a593Smuzhiyun QCS404_SLAVE_WCSS,
89*4882a593Smuzhiyun QCS404_SNOC_BIMC_1_SLV,
90*4882a593Smuzhiyun QCS404_SLAVE_OCIMEM,
91*4882a593Smuzhiyun QCS404_SNOC_PNOC_SLV,
92*4882a593Smuzhiyun QCS404_SLAVE_QDSS_STM,
93*4882a593Smuzhiyun QCS404_SLAVE_CATS_128,
94*4882a593Smuzhiyun QCS404_SLAVE_OCMEM_64,
95*4882a593Smuzhiyun QCS404_SLAVE_LPASS,
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define to_qcom_provider(_provider) \
99*4882a593Smuzhiyun container_of(_provider, struct qcom_icc_provider, provider)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun static const struct clk_bulk_data bus_clocks[] = {
102*4882a593Smuzhiyun { .id = "bus" },
103*4882a593Smuzhiyun { .id = "bus_a" },
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /**
107*4882a593Smuzhiyun * struct qcom_icc_provider - Qualcomm specific interconnect provider
108*4882a593Smuzhiyun * @provider: generic interconnect provider
109*4882a593Smuzhiyun * @bus_clks: the clk_bulk_data table of bus clocks
110*4882a593Smuzhiyun * @num_clks: the total number of clk_bulk_data entries
111*4882a593Smuzhiyun */
112*4882a593Smuzhiyun struct qcom_icc_provider {
113*4882a593Smuzhiyun struct icc_provider provider;
114*4882a593Smuzhiyun struct clk_bulk_data *bus_clks;
115*4882a593Smuzhiyun int num_clks;
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define QCS404_MAX_LINKS 12
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /**
121*4882a593Smuzhiyun * struct qcom_icc_node - Qualcomm specific interconnect nodes
122*4882a593Smuzhiyun * @name: the node name used in debugfs
123*4882a593Smuzhiyun * @id: a unique node identifier
124*4882a593Smuzhiyun * @links: an array of nodes where we can go next while traversing
125*4882a593Smuzhiyun * @num_links: the total number of @links
126*4882a593Smuzhiyun * @buswidth: width of the interconnect between a node and the bus (bytes)
127*4882a593Smuzhiyun * @mas_rpm_id: RPM id for devices that are bus masters
128*4882a593Smuzhiyun * @slv_rpm_id: RPM id for devices that are bus slaves
129*4882a593Smuzhiyun * @rate: current bus clock rate in Hz
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun struct qcom_icc_node {
132*4882a593Smuzhiyun unsigned char *name;
133*4882a593Smuzhiyun u16 id;
134*4882a593Smuzhiyun u16 links[QCS404_MAX_LINKS];
135*4882a593Smuzhiyun u16 num_links;
136*4882a593Smuzhiyun u16 buswidth;
137*4882a593Smuzhiyun int mas_rpm_id;
138*4882a593Smuzhiyun int slv_rpm_id;
139*4882a593Smuzhiyun u64 rate;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun struct qcom_icc_desc {
143*4882a593Smuzhiyun struct qcom_icc_node **nodes;
144*4882a593Smuzhiyun size_t num_nodes;
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun #define DEFINE_QNODE(_name, _id, _buswidth, _mas_rpm_id, _slv_rpm_id, \
148*4882a593Smuzhiyun ...) \
149*4882a593Smuzhiyun static struct qcom_icc_node _name = { \
150*4882a593Smuzhiyun .name = #_name, \
151*4882a593Smuzhiyun .id = _id, \
152*4882a593Smuzhiyun .buswidth = _buswidth, \
153*4882a593Smuzhiyun .mas_rpm_id = _mas_rpm_id, \
154*4882a593Smuzhiyun .slv_rpm_id = _slv_rpm_id, \
155*4882a593Smuzhiyun .num_links = ARRAY_SIZE(((int[]){ __VA_ARGS__ })), \
156*4882a593Smuzhiyun .links = { __VA_ARGS__ }, \
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun DEFINE_QNODE(mas_apps_proc, QCS404_MASTER_AMPSS_M0, 8, 0, -1, QCS404_SLAVE_EBI_CH0, QCS404_BIMC_SNOC_SLV);
160*4882a593Smuzhiyun DEFINE_QNODE(mas_oxili, QCS404_MASTER_GRAPHICS_3D, 8, -1, -1, QCS404_SLAVE_EBI_CH0, QCS404_BIMC_SNOC_SLV);
161*4882a593Smuzhiyun DEFINE_QNODE(mas_mdp, QCS404_MASTER_MDP_PORT0, 8, -1, -1, QCS404_SLAVE_EBI_CH0, QCS404_BIMC_SNOC_SLV);
162*4882a593Smuzhiyun DEFINE_QNODE(mas_snoc_bimc_1, QCS404_SNOC_BIMC_1_MAS, 8, 76, -1, QCS404_SLAVE_EBI_CH0);
163*4882a593Smuzhiyun DEFINE_QNODE(mas_tcu_0, QCS404_MASTER_TCU_0, 8, -1, -1, QCS404_SLAVE_EBI_CH0, QCS404_BIMC_SNOC_SLV);
164*4882a593Smuzhiyun DEFINE_QNODE(mas_spdm, QCS404_MASTER_SPDM, 4, -1, -1, QCS404_PNOC_INT_3);
165*4882a593Smuzhiyun DEFINE_QNODE(mas_blsp_1, QCS404_MASTER_BLSP_1, 4, 41, -1, QCS404_PNOC_INT_3);
166*4882a593Smuzhiyun DEFINE_QNODE(mas_blsp_2, QCS404_MASTER_BLSP_2, 4, 39, -1, QCS404_PNOC_INT_3);
167*4882a593Smuzhiyun DEFINE_QNODE(mas_xi_usb_hs1, QCS404_MASTER_XM_USB_HS1, 8, 138, -1, QCS404_PNOC_INT_0);
168*4882a593Smuzhiyun DEFINE_QNODE(mas_crypto, QCS404_MASTER_CRYPTO_CORE0, 8, 23, -1, QCS404_PNOC_SNOC_SLV, QCS404_PNOC_INT_2);
169*4882a593Smuzhiyun DEFINE_QNODE(mas_sdcc_1, QCS404_MASTER_SDCC_1, 8, 33, -1, QCS404_PNOC_INT_0);
170*4882a593Smuzhiyun DEFINE_QNODE(mas_sdcc_2, QCS404_MASTER_SDCC_2, 8, 35, -1, QCS404_PNOC_INT_0);
171*4882a593Smuzhiyun DEFINE_QNODE(mas_snoc_pcnoc, QCS404_SNOC_PNOC_MAS, 8, 77, -1, QCS404_PNOC_INT_2);
172*4882a593Smuzhiyun DEFINE_QNODE(mas_qpic, QCS404_MASTER_QPIC, 4, -1, -1, QCS404_PNOC_INT_0);
173*4882a593Smuzhiyun DEFINE_QNODE(mas_qdss_bam, QCS404_MASTER_QDSS_BAM, 4, -1, -1, QCS404_SNOC_QDSS_INT);
174*4882a593Smuzhiyun DEFINE_QNODE(mas_bimc_snoc, QCS404_BIMC_SNOC_MAS, 8, 21, -1, QCS404_SLAVE_OCMEM_64, QCS404_SLAVE_CATS_128, QCS404_SNOC_INT_0, QCS404_SNOC_INT_1);
175*4882a593Smuzhiyun DEFINE_QNODE(mas_pcnoc_snoc, QCS404_PNOC_SNOC_MAS, 8, 29, -1, QCS404_SNOC_BIMC_1_SLV, QCS404_SNOC_INT_2, QCS404_SNOC_INT_0);
176*4882a593Smuzhiyun DEFINE_QNODE(mas_qdss_etr, QCS404_MASTER_QDSS_ETR, 8, -1, -1, QCS404_SNOC_QDSS_INT);
177*4882a593Smuzhiyun DEFINE_QNODE(mas_emac, QCS404_MASTER_EMAC, 8, -1, -1, QCS404_SNOC_BIMC_1_SLV, QCS404_SNOC_INT_1);
178*4882a593Smuzhiyun DEFINE_QNODE(mas_pcie, QCS404_MASTER_PCIE, 8, -1, -1, QCS404_SNOC_BIMC_1_SLV, QCS404_SNOC_INT_1);
179*4882a593Smuzhiyun DEFINE_QNODE(mas_usb3, QCS404_MASTER_USB3, 8, -1, -1, QCS404_SNOC_BIMC_1_SLV, QCS404_SNOC_INT_1);
180*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_int_0, QCS404_PNOC_INT_0, 8, 85, 114, QCS404_PNOC_SNOC_SLV, QCS404_PNOC_INT_2);
181*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_int_2, QCS404_PNOC_INT_2, 8, 124, 184, QCS404_PNOC_SLV_10, QCS404_SLAVE_TCU, QCS404_PNOC_SLV_11, QCS404_PNOC_SLV_2, QCS404_PNOC_SLV_3, QCS404_PNOC_SLV_0, QCS404_PNOC_SLV_1, QCS404_PNOC_SLV_6, QCS404_PNOC_SLV_7, QCS404_PNOC_SLV_4, QCS404_PNOC_SLV_8, QCS404_PNOC_SLV_9);
182*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_int_3, QCS404_PNOC_INT_3, 8, 125, 185, QCS404_PNOC_SNOC_SLV);
183*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_0, QCS404_PNOC_SLV_0, 4, 89, 118, QCS404_SLAVE_PRNG, QCS404_SLAVE_SPDM_WRAPPER, QCS404_SLAVE_PDM);
184*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_1, QCS404_PNOC_SLV_1, 4, 90, 119, QCS404_SLAVE_TCSR);
185*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_2, QCS404_PNOC_SLV_2, 4, -1, -1, QCS404_SLAVE_GRAPHICS_3D_CFG);
186*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_3, QCS404_PNOC_SLV_3, 4, 92, 121, QCS404_SLAVE_MESSAGE_RAM);
187*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_4, QCS404_PNOC_SLV_4, 4, 93, 122, QCS404_SLAVE_SNOC_CFG);
188*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_6, QCS404_PNOC_SLV_6, 4, 94, 123, QCS404_SLAVE_BLSP_1, QCS404_SLAVE_TLMM_NORTH, QCS404_SLAVE_EMAC_CFG);
189*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_7, QCS404_PNOC_SLV_7, 4, 95, 124, QCS404_SLAVE_TLMM_SOUTH, QCS404_SLAVE_DISPLAY_CFG, QCS404_SLAVE_SDCC_1, QCS404_SLAVE_PCIE_1, QCS404_SLAVE_SDCC_2);
190*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_8, QCS404_PNOC_SLV_8, 4, 96, 125, QCS404_SLAVE_CRYPTO_0_CFG);
191*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_9, QCS404_PNOC_SLV_9, 4, 97, 126, QCS404_SLAVE_BLSP_2, QCS404_SLAVE_TLMM_EAST, QCS404_SLAVE_PMIC_ARB);
192*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_10, QCS404_PNOC_SLV_10, 4, 157, -1, QCS404_SLAVE_USB_HS);
193*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_11, QCS404_PNOC_SLV_11, 4, 158, 246, QCS404_SLAVE_USB3);
194*4882a593Smuzhiyun DEFINE_QNODE(qdss_int, QCS404_SNOC_QDSS_INT, 8, -1, -1, QCS404_SNOC_BIMC_1_SLV, QCS404_SNOC_INT_1);
195*4882a593Smuzhiyun DEFINE_QNODE(snoc_int_0, QCS404_SNOC_INT_0, 8, 99, 130, QCS404_SLAVE_LPASS, QCS404_SLAVE_APPSS, QCS404_SLAVE_WCSS);
196*4882a593Smuzhiyun DEFINE_QNODE(snoc_int_1, QCS404_SNOC_INT_1, 8, 100, 131, QCS404_SNOC_PNOC_SLV, QCS404_SNOC_INT_2);
197*4882a593Smuzhiyun DEFINE_QNODE(snoc_int_2, QCS404_SNOC_INT_2, 8, 134, 197, QCS404_SLAVE_QDSS_STM, QCS404_SLAVE_OCIMEM);
198*4882a593Smuzhiyun DEFINE_QNODE(slv_ebi, QCS404_SLAVE_EBI_CH0, 8, -1, 0, 0);
199*4882a593Smuzhiyun DEFINE_QNODE(slv_bimc_snoc, QCS404_BIMC_SNOC_SLV, 8, -1, 2, QCS404_BIMC_SNOC_MAS);
200*4882a593Smuzhiyun DEFINE_QNODE(slv_spdm, QCS404_SLAVE_SPDM_WRAPPER, 4, -1, -1, 0);
201*4882a593Smuzhiyun DEFINE_QNODE(slv_pdm, QCS404_SLAVE_PDM, 4, -1, 41, 0);
202*4882a593Smuzhiyun DEFINE_QNODE(slv_prng, QCS404_SLAVE_PRNG, 4, -1, 44, 0);
203*4882a593Smuzhiyun DEFINE_QNODE(slv_tcsr, QCS404_SLAVE_TCSR, 4, -1, 50, 0);
204*4882a593Smuzhiyun DEFINE_QNODE(slv_snoc_cfg, QCS404_SLAVE_SNOC_CFG, 4, -1, 70, 0);
205*4882a593Smuzhiyun DEFINE_QNODE(slv_message_ram, QCS404_SLAVE_MESSAGE_RAM, 4, -1, 55, 0);
206*4882a593Smuzhiyun DEFINE_QNODE(slv_disp_ss_cfg, QCS404_SLAVE_DISPLAY_CFG, 4, -1, -1, 0);
207*4882a593Smuzhiyun DEFINE_QNODE(slv_gpu_cfg, QCS404_SLAVE_GRAPHICS_3D_CFG, 4, -1, -1, 0);
208*4882a593Smuzhiyun DEFINE_QNODE(slv_blsp_1, QCS404_SLAVE_BLSP_1, 4, -1, 39, 0);
209*4882a593Smuzhiyun DEFINE_QNODE(slv_tlmm_north, QCS404_SLAVE_TLMM_NORTH, 4, -1, 214, 0);
210*4882a593Smuzhiyun DEFINE_QNODE(slv_pcie, QCS404_SLAVE_PCIE_1, 4, -1, -1, 0);
211*4882a593Smuzhiyun DEFINE_QNODE(slv_ethernet, QCS404_SLAVE_EMAC_CFG, 4, -1, -1, 0);
212*4882a593Smuzhiyun DEFINE_QNODE(slv_blsp_2, QCS404_SLAVE_BLSP_2, 4, -1, 37, 0);
213*4882a593Smuzhiyun DEFINE_QNODE(slv_tlmm_east, QCS404_SLAVE_TLMM_EAST, 4, -1, 213, 0);
214*4882a593Smuzhiyun DEFINE_QNODE(slv_tcu, QCS404_SLAVE_TCU, 8, -1, -1, 0);
215*4882a593Smuzhiyun DEFINE_QNODE(slv_pmic_arb, QCS404_SLAVE_PMIC_ARB, 4, -1, 59, 0);
216*4882a593Smuzhiyun DEFINE_QNODE(slv_sdcc_1, QCS404_SLAVE_SDCC_1, 4, -1, 31, 0);
217*4882a593Smuzhiyun DEFINE_QNODE(slv_sdcc_2, QCS404_SLAVE_SDCC_2, 4, -1, 33, 0);
218*4882a593Smuzhiyun DEFINE_QNODE(slv_tlmm_south, QCS404_SLAVE_TLMM_SOUTH, 4, -1, -1, 0);
219*4882a593Smuzhiyun DEFINE_QNODE(slv_usb_hs, QCS404_SLAVE_USB_HS, 4, -1, 40, 0);
220*4882a593Smuzhiyun DEFINE_QNODE(slv_usb3, QCS404_SLAVE_USB3, 4, -1, 22, 0);
221*4882a593Smuzhiyun DEFINE_QNODE(slv_crypto_0_cfg, QCS404_SLAVE_CRYPTO_0_CFG, 4, -1, 52, 0);
222*4882a593Smuzhiyun DEFINE_QNODE(slv_pcnoc_snoc, QCS404_PNOC_SNOC_SLV, 8, -1, 45, QCS404_PNOC_SNOC_MAS);
223*4882a593Smuzhiyun DEFINE_QNODE(slv_kpss_ahb, QCS404_SLAVE_APPSS, 4, -1, -1, 0);
224*4882a593Smuzhiyun DEFINE_QNODE(slv_wcss, QCS404_SLAVE_WCSS, 4, -1, 23, 0);
225*4882a593Smuzhiyun DEFINE_QNODE(slv_snoc_bimc_1, QCS404_SNOC_BIMC_1_SLV, 8, -1, 104, QCS404_SNOC_BIMC_1_MAS);
226*4882a593Smuzhiyun DEFINE_QNODE(slv_imem, QCS404_SLAVE_OCIMEM, 8, -1, 26, 0);
227*4882a593Smuzhiyun DEFINE_QNODE(slv_snoc_pcnoc, QCS404_SNOC_PNOC_SLV, 8, -1, 28, QCS404_SNOC_PNOC_MAS);
228*4882a593Smuzhiyun DEFINE_QNODE(slv_qdss_stm, QCS404_SLAVE_QDSS_STM, 4, -1, 30, 0);
229*4882a593Smuzhiyun DEFINE_QNODE(slv_cats_0, QCS404_SLAVE_CATS_128, 16, -1, -1, 0);
230*4882a593Smuzhiyun DEFINE_QNODE(slv_cats_1, QCS404_SLAVE_OCMEM_64, 8, -1, -1, 0);
231*4882a593Smuzhiyun DEFINE_QNODE(slv_lpass, QCS404_SLAVE_LPASS, 4, -1, -1, 0);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun static struct qcom_icc_node *qcs404_bimc_nodes[] = {
234*4882a593Smuzhiyun [MASTER_AMPSS_M0] = &mas_apps_proc,
235*4882a593Smuzhiyun [MASTER_OXILI] = &mas_oxili,
236*4882a593Smuzhiyun [MASTER_MDP_PORT0] = &mas_mdp,
237*4882a593Smuzhiyun [MASTER_SNOC_BIMC_1] = &mas_snoc_bimc_1,
238*4882a593Smuzhiyun [MASTER_TCU_0] = &mas_tcu_0,
239*4882a593Smuzhiyun [SLAVE_EBI_CH0] = &slv_ebi,
240*4882a593Smuzhiyun [SLAVE_BIMC_SNOC] = &slv_bimc_snoc,
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun static struct qcom_icc_desc qcs404_bimc = {
244*4882a593Smuzhiyun .nodes = qcs404_bimc_nodes,
245*4882a593Smuzhiyun .num_nodes = ARRAY_SIZE(qcs404_bimc_nodes),
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun static struct qcom_icc_node *qcs404_pcnoc_nodes[] = {
249*4882a593Smuzhiyun [MASTER_SPDM] = &mas_spdm,
250*4882a593Smuzhiyun [MASTER_BLSP_1] = &mas_blsp_1,
251*4882a593Smuzhiyun [MASTER_BLSP_2] = &mas_blsp_2,
252*4882a593Smuzhiyun [MASTER_XI_USB_HS1] = &mas_xi_usb_hs1,
253*4882a593Smuzhiyun [MASTER_CRYPT0] = &mas_crypto,
254*4882a593Smuzhiyun [MASTER_SDCC_1] = &mas_sdcc_1,
255*4882a593Smuzhiyun [MASTER_SDCC_2] = &mas_sdcc_2,
256*4882a593Smuzhiyun [MASTER_SNOC_PCNOC] = &mas_snoc_pcnoc,
257*4882a593Smuzhiyun [MASTER_QPIC] = &mas_qpic,
258*4882a593Smuzhiyun [PCNOC_INT_0] = &pcnoc_int_0,
259*4882a593Smuzhiyun [PCNOC_INT_2] = &pcnoc_int_2,
260*4882a593Smuzhiyun [PCNOC_INT_3] = &pcnoc_int_3,
261*4882a593Smuzhiyun [PCNOC_S_0] = &pcnoc_s_0,
262*4882a593Smuzhiyun [PCNOC_S_1] = &pcnoc_s_1,
263*4882a593Smuzhiyun [PCNOC_S_2] = &pcnoc_s_2,
264*4882a593Smuzhiyun [PCNOC_S_3] = &pcnoc_s_3,
265*4882a593Smuzhiyun [PCNOC_S_4] = &pcnoc_s_4,
266*4882a593Smuzhiyun [PCNOC_S_6] = &pcnoc_s_6,
267*4882a593Smuzhiyun [PCNOC_S_7] = &pcnoc_s_7,
268*4882a593Smuzhiyun [PCNOC_S_8] = &pcnoc_s_8,
269*4882a593Smuzhiyun [PCNOC_S_9] = &pcnoc_s_9,
270*4882a593Smuzhiyun [PCNOC_S_10] = &pcnoc_s_10,
271*4882a593Smuzhiyun [PCNOC_S_11] = &pcnoc_s_11,
272*4882a593Smuzhiyun [SLAVE_SPDM] = &slv_spdm,
273*4882a593Smuzhiyun [SLAVE_PDM] = &slv_pdm,
274*4882a593Smuzhiyun [SLAVE_PRNG] = &slv_prng,
275*4882a593Smuzhiyun [SLAVE_TCSR] = &slv_tcsr,
276*4882a593Smuzhiyun [SLAVE_SNOC_CFG] = &slv_snoc_cfg,
277*4882a593Smuzhiyun [SLAVE_MESSAGE_RAM] = &slv_message_ram,
278*4882a593Smuzhiyun [SLAVE_DISP_SS_CFG] = &slv_disp_ss_cfg,
279*4882a593Smuzhiyun [SLAVE_GPU_CFG] = &slv_gpu_cfg,
280*4882a593Smuzhiyun [SLAVE_BLSP_1] = &slv_blsp_1,
281*4882a593Smuzhiyun [SLAVE_BLSP_2] = &slv_blsp_2,
282*4882a593Smuzhiyun [SLAVE_TLMM_NORTH] = &slv_tlmm_north,
283*4882a593Smuzhiyun [SLAVE_PCIE] = &slv_pcie,
284*4882a593Smuzhiyun [SLAVE_ETHERNET] = &slv_ethernet,
285*4882a593Smuzhiyun [SLAVE_TLMM_EAST] = &slv_tlmm_east,
286*4882a593Smuzhiyun [SLAVE_TCU] = &slv_tcu,
287*4882a593Smuzhiyun [SLAVE_PMIC_ARB] = &slv_pmic_arb,
288*4882a593Smuzhiyun [SLAVE_SDCC_1] = &slv_sdcc_1,
289*4882a593Smuzhiyun [SLAVE_SDCC_2] = &slv_sdcc_2,
290*4882a593Smuzhiyun [SLAVE_TLMM_SOUTH] = &slv_tlmm_south,
291*4882a593Smuzhiyun [SLAVE_USB_HS] = &slv_usb_hs,
292*4882a593Smuzhiyun [SLAVE_USB3] = &slv_usb3,
293*4882a593Smuzhiyun [SLAVE_CRYPTO_0_CFG] = &slv_crypto_0_cfg,
294*4882a593Smuzhiyun [SLAVE_PCNOC_SNOC] = &slv_pcnoc_snoc,
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun static struct qcom_icc_desc qcs404_pcnoc = {
298*4882a593Smuzhiyun .nodes = qcs404_pcnoc_nodes,
299*4882a593Smuzhiyun .num_nodes = ARRAY_SIZE(qcs404_pcnoc_nodes),
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun static struct qcom_icc_node *qcs404_snoc_nodes[] = {
303*4882a593Smuzhiyun [MASTER_QDSS_BAM] = &mas_qdss_bam,
304*4882a593Smuzhiyun [MASTER_BIMC_SNOC] = &mas_bimc_snoc,
305*4882a593Smuzhiyun [MASTER_PCNOC_SNOC] = &mas_pcnoc_snoc,
306*4882a593Smuzhiyun [MASTER_QDSS_ETR] = &mas_qdss_etr,
307*4882a593Smuzhiyun [MASTER_EMAC] = &mas_emac,
308*4882a593Smuzhiyun [MASTER_PCIE] = &mas_pcie,
309*4882a593Smuzhiyun [MASTER_USB3] = &mas_usb3,
310*4882a593Smuzhiyun [QDSS_INT] = &qdss_int,
311*4882a593Smuzhiyun [SNOC_INT_0] = &snoc_int_0,
312*4882a593Smuzhiyun [SNOC_INT_1] = &snoc_int_1,
313*4882a593Smuzhiyun [SNOC_INT_2] = &snoc_int_2,
314*4882a593Smuzhiyun [SLAVE_KPSS_AHB] = &slv_kpss_ahb,
315*4882a593Smuzhiyun [SLAVE_WCSS] = &slv_wcss,
316*4882a593Smuzhiyun [SLAVE_SNOC_BIMC_1] = &slv_snoc_bimc_1,
317*4882a593Smuzhiyun [SLAVE_IMEM] = &slv_imem,
318*4882a593Smuzhiyun [SLAVE_SNOC_PCNOC] = &slv_snoc_pcnoc,
319*4882a593Smuzhiyun [SLAVE_QDSS_STM] = &slv_qdss_stm,
320*4882a593Smuzhiyun [SLAVE_CATS_0] = &slv_cats_0,
321*4882a593Smuzhiyun [SLAVE_CATS_1] = &slv_cats_1,
322*4882a593Smuzhiyun [SLAVE_LPASS] = &slv_lpass,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static struct qcom_icc_desc qcs404_snoc = {
326*4882a593Smuzhiyun .nodes = qcs404_snoc_nodes,
327*4882a593Smuzhiyun .num_nodes = ARRAY_SIZE(qcs404_snoc_nodes),
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
qcom_icc_set(struct icc_node * src,struct icc_node * dst)330*4882a593Smuzhiyun static int qcom_icc_set(struct icc_node *src, struct icc_node *dst)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct qcom_icc_provider *qp;
333*4882a593Smuzhiyun struct qcom_icc_node *qn;
334*4882a593Smuzhiyun struct icc_provider *provider;
335*4882a593Smuzhiyun struct icc_node *n;
336*4882a593Smuzhiyun u64 sum_bw;
337*4882a593Smuzhiyun u64 max_peak_bw;
338*4882a593Smuzhiyun u64 rate;
339*4882a593Smuzhiyun u32 agg_avg = 0;
340*4882a593Smuzhiyun u32 agg_peak = 0;
341*4882a593Smuzhiyun int ret, i;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun qn = src->data;
344*4882a593Smuzhiyun provider = src->provider;
345*4882a593Smuzhiyun qp = to_qcom_provider(provider);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun list_for_each_entry(n, &provider->nodes, node_list)
348*4882a593Smuzhiyun provider->aggregate(n, 0, n->avg_bw, n->peak_bw,
349*4882a593Smuzhiyun &agg_avg, &agg_peak);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun sum_bw = icc_units_to_bps(agg_avg);
352*4882a593Smuzhiyun max_peak_bw = icc_units_to_bps(agg_peak);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* send bandwidth request message to the RPM processor */
355*4882a593Smuzhiyun if (qn->mas_rpm_id != -1) {
356*4882a593Smuzhiyun ret = qcom_icc_rpm_smd_send(QCOM_SMD_RPM_ACTIVE_STATE,
357*4882a593Smuzhiyun RPM_BUS_MASTER_REQ,
358*4882a593Smuzhiyun qn->mas_rpm_id,
359*4882a593Smuzhiyun sum_bw);
360*4882a593Smuzhiyun if (ret) {
361*4882a593Smuzhiyun pr_err("qcom_icc_rpm_smd_send mas %d error %d\n",
362*4882a593Smuzhiyun qn->mas_rpm_id, ret);
363*4882a593Smuzhiyun return ret;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (qn->slv_rpm_id != -1) {
368*4882a593Smuzhiyun ret = qcom_icc_rpm_smd_send(QCOM_SMD_RPM_ACTIVE_STATE,
369*4882a593Smuzhiyun RPM_BUS_SLAVE_REQ,
370*4882a593Smuzhiyun qn->slv_rpm_id,
371*4882a593Smuzhiyun sum_bw);
372*4882a593Smuzhiyun if (ret) {
373*4882a593Smuzhiyun pr_err("qcom_icc_rpm_smd_send slv error %d\n",
374*4882a593Smuzhiyun ret);
375*4882a593Smuzhiyun return ret;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun rate = max(sum_bw, max_peak_bw);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun do_div(rate, qn->buswidth);
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (qn->rate == rate)
384*4882a593Smuzhiyun return 0;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun for (i = 0; i < qp->num_clks; i++) {
387*4882a593Smuzhiyun ret = clk_set_rate(qp->bus_clks[i].clk, rate);
388*4882a593Smuzhiyun if (ret) {
389*4882a593Smuzhiyun pr_err("%s clk_set_rate error: %d\n",
390*4882a593Smuzhiyun qp->bus_clks[i].id, ret);
391*4882a593Smuzhiyun return ret;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun qn->rate = rate;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
qnoc_probe(struct platform_device * pdev)400*4882a593Smuzhiyun static int qnoc_probe(struct platform_device *pdev)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct device *dev = &pdev->dev;
403*4882a593Smuzhiyun const struct qcom_icc_desc *desc;
404*4882a593Smuzhiyun struct icc_onecell_data *data;
405*4882a593Smuzhiyun struct icc_provider *provider;
406*4882a593Smuzhiyun struct qcom_icc_node **qnodes;
407*4882a593Smuzhiyun struct qcom_icc_provider *qp;
408*4882a593Smuzhiyun struct icc_node *node;
409*4882a593Smuzhiyun size_t num_nodes, i;
410*4882a593Smuzhiyun int ret;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* wait for the RPM proxy */
413*4882a593Smuzhiyun if (!qcom_icc_rpm_smd_available())
414*4882a593Smuzhiyun return -EPROBE_DEFER;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun desc = of_device_get_match_data(dev);
417*4882a593Smuzhiyun if (!desc)
418*4882a593Smuzhiyun return -EINVAL;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun qnodes = desc->nodes;
421*4882a593Smuzhiyun num_nodes = desc->num_nodes;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun qp = devm_kzalloc(dev, sizeof(*qp), GFP_KERNEL);
424*4882a593Smuzhiyun if (!qp)
425*4882a593Smuzhiyun return -ENOMEM;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun data = devm_kzalloc(dev, struct_size(data, nodes, num_nodes),
428*4882a593Smuzhiyun GFP_KERNEL);
429*4882a593Smuzhiyun if (!data)
430*4882a593Smuzhiyun return -ENOMEM;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun qp->bus_clks = devm_kmemdup(dev, bus_clocks, sizeof(bus_clocks),
433*4882a593Smuzhiyun GFP_KERNEL);
434*4882a593Smuzhiyun if (!qp->bus_clks)
435*4882a593Smuzhiyun return -ENOMEM;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun qp->num_clks = ARRAY_SIZE(bus_clocks);
438*4882a593Smuzhiyun ret = devm_clk_bulk_get(dev, qp->num_clks, qp->bus_clks);
439*4882a593Smuzhiyun if (ret)
440*4882a593Smuzhiyun return ret;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(qp->num_clks, qp->bus_clks);
443*4882a593Smuzhiyun if (ret)
444*4882a593Smuzhiyun return ret;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun provider = &qp->provider;
447*4882a593Smuzhiyun INIT_LIST_HEAD(&provider->nodes);
448*4882a593Smuzhiyun provider->dev = dev;
449*4882a593Smuzhiyun provider->set = qcom_icc_set;
450*4882a593Smuzhiyun provider->aggregate = icc_std_aggregate;
451*4882a593Smuzhiyun provider->xlate = of_icc_xlate_onecell;
452*4882a593Smuzhiyun provider->data = data;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun ret = icc_provider_add(provider);
455*4882a593Smuzhiyun if (ret) {
456*4882a593Smuzhiyun dev_err(dev, "error adding interconnect provider: %d\n", ret);
457*4882a593Smuzhiyun clk_bulk_disable_unprepare(qp->num_clks, qp->bus_clks);
458*4882a593Smuzhiyun return ret;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun for (i = 0; i < num_nodes; i++) {
462*4882a593Smuzhiyun size_t j;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun node = icc_node_create(qnodes[i]->id);
465*4882a593Smuzhiyun if (IS_ERR(node)) {
466*4882a593Smuzhiyun ret = PTR_ERR(node);
467*4882a593Smuzhiyun goto err;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun node->name = qnodes[i]->name;
471*4882a593Smuzhiyun node->data = qnodes[i];
472*4882a593Smuzhiyun icc_node_add(node, provider);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun dev_dbg(dev, "registered node %s\n", node->name);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* populate links */
477*4882a593Smuzhiyun for (j = 0; j < qnodes[i]->num_links; j++)
478*4882a593Smuzhiyun icc_link_create(node, qnodes[i]->links[j]);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun data->nodes[i] = node;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun data->num_nodes = num_nodes;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun platform_set_drvdata(pdev, qp);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun err:
488*4882a593Smuzhiyun icc_nodes_remove(provider);
489*4882a593Smuzhiyun clk_bulk_disable_unprepare(qp->num_clks, qp->bus_clks);
490*4882a593Smuzhiyun icc_provider_del(provider);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return ret;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
qnoc_remove(struct platform_device * pdev)495*4882a593Smuzhiyun static int qnoc_remove(struct platform_device *pdev)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct qcom_icc_provider *qp = platform_get_drvdata(pdev);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun icc_nodes_remove(&qp->provider);
500*4882a593Smuzhiyun clk_bulk_disable_unprepare(qp->num_clks, qp->bus_clks);
501*4882a593Smuzhiyun return icc_provider_del(&qp->provider);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static const struct of_device_id qcs404_noc_of_match[] = {
505*4882a593Smuzhiyun { .compatible = "qcom,qcs404-bimc", .data = &qcs404_bimc },
506*4882a593Smuzhiyun { .compatible = "qcom,qcs404-pcnoc", .data = &qcs404_pcnoc },
507*4882a593Smuzhiyun { .compatible = "qcom,qcs404-snoc", .data = &qcs404_snoc },
508*4882a593Smuzhiyun { },
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, qcs404_noc_of_match);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static struct platform_driver qcs404_noc_driver = {
513*4882a593Smuzhiyun .probe = qnoc_probe,
514*4882a593Smuzhiyun .remove = qnoc_remove,
515*4882a593Smuzhiyun .driver = {
516*4882a593Smuzhiyun .name = "qnoc-qcs404",
517*4882a593Smuzhiyun .of_match_table = qcs404_noc_of_match,
518*4882a593Smuzhiyun },
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun module_platform_driver(qcs404_noc_driver);
521*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm QCS404 NoC driver");
522*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
523