xref: /OK3568_Linux_fs/kernel/drivers/interconnect/qcom/msm8974.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2019 Brian Masney <masneyb@onstation.org>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based on MSM bus code from downstream MSM kernel sources.
6*4882a593Smuzhiyun  * Copyright (c) 2012-2013 The Linux Foundation. All rights reserved.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on qcs404.c
9*4882a593Smuzhiyun  * Copyright (C) 2019 Linaro Ltd
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Here's a rough representation that shows the various buses that form the
12*4882a593Smuzhiyun  * Network On Chip (NOC) for the msm8974:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *                         Multimedia Subsystem (MMSS)
15*4882a593Smuzhiyun  *         |----------+-----------------------------------+-----------|
16*4882a593Smuzhiyun  *                    |                                   |
17*4882a593Smuzhiyun  *                    |                                   |
18*4882a593Smuzhiyun  *        Config      |                     Bus Interface | Memory Controller
19*4882a593Smuzhiyun  *       |------------+-+-----------|        |------------+-+-----------|
20*4882a593Smuzhiyun  *                      |                                   |
21*4882a593Smuzhiyun  *                      |                                   |
22*4882a593Smuzhiyun  *                      |             System                |
23*4882a593Smuzhiyun  *     |--------------+-+---------------------------------+-+-------------|
24*4882a593Smuzhiyun  *                    |                                   |
25*4882a593Smuzhiyun  *                    |                                   |
26*4882a593Smuzhiyun  *        Peripheral  |                           On Chip | Memory (OCMEM)
27*4882a593Smuzhiyun  *       |------------+-------------|        |------------+-------------|
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <dt-bindings/interconnect/qcom,msm8974.h>
31*4882a593Smuzhiyun #include <linux/clk.h>
32*4882a593Smuzhiyun #include <linux/device.h>
33*4882a593Smuzhiyun #include <linux/interconnect-provider.h>
34*4882a593Smuzhiyun #include <linux/io.h>
35*4882a593Smuzhiyun #include <linux/module.h>
36*4882a593Smuzhiyun #include <linux/of_device.h>
37*4882a593Smuzhiyun #include <linux/of_platform.h>
38*4882a593Smuzhiyun #include <linux/platform_device.h>
39*4882a593Smuzhiyun #include <linux/slab.h>
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #include "smd-rpm.h"
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun enum {
44*4882a593Smuzhiyun 	MSM8974_BIMC_MAS_AMPSS_M0 = 1,
45*4882a593Smuzhiyun 	MSM8974_BIMC_MAS_AMPSS_M1,
46*4882a593Smuzhiyun 	MSM8974_BIMC_MAS_MSS_PROC,
47*4882a593Smuzhiyun 	MSM8974_BIMC_TO_MNOC,
48*4882a593Smuzhiyun 	MSM8974_BIMC_TO_SNOC,
49*4882a593Smuzhiyun 	MSM8974_BIMC_SLV_EBI_CH0,
50*4882a593Smuzhiyun 	MSM8974_BIMC_SLV_AMPSS_L2,
51*4882a593Smuzhiyun 	MSM8974_CNOC_MAS_RPM_INST,
52*4882a593Smuzhiyun 	MSM8974_CNOC_MAS_RPM_DATA,
53*4882a593Smuzhiyun 	MSM8974_CNOC_MAS_RPM_SYS,
54*4882a593Smuzhiyun 	MSM8974_CNOC_MAS_DEHR,
55*4882a593Smuzhiyun 	MSM8974_CNOC_MAS_QDSS_DAP,
56*4882a593Smuzhiyun 	MSM8974_CNOC_MAS_SPDM,
57*4882a593Smuzhiyun 	MSM8974_CNOC_MAS_TIC,
58*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_CLK_CTL,
59*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_CNOC_MSS,
60*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_SECURITY,
61*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_TCSR,
62*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_TLMM,
63*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_CRYPTO_0_CFG,
64*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_CRYPTO_1_CFG,
65*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_IMEM_CFG,
66*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_MESSAGE_RAM,
67*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_BIMC_CFG,
68*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_BOOT_ROM,
69*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_PMIC_ARB,
70*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_SPDM_WRAPPER,
71*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_DEHR_CFG,
72*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_MPM,
73*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_QDSS_CFG,
74*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_RBCPR_CFG,
75*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_RBCPR_QDSS_APU_CFG,
76*4882a593Smuzhiyun 	MSM8974_CNOC_TO_SNOC,
77*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_CNOC_ONOC_CFG,
78*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_CNOC_MNOC_MMSS_CFG,
79*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_CNOC_MNOC_CFG,
80*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_PNOC_CFG,
81*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_SNOC_MPU_CFG,
82*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_SNOC_CFG,
83*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_EBI1_DLL_CFG,
84*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_PHY_APU_CFG,
85*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_EBI1_PHY_CFG,
86*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_RPM,
87*4882a593Smuzhiyun 	MSM8974_CNOC_SLV_SERVICE_CNOC,
88*4882a593Smuzhiyun 	MSM8974_MNOC_MAS_GRAPHICS_3D,
89*4882a593Smuzhiyun 	MSM8974_MNOC_MAS_JPEG,
90*4882a593Smuzhiyun 	MSM8974_MNOC_MAS_MDP_PORT0,
91*4882a593Smuzhiyun 	MSM8974_MNOC_MAS_VIDEO_P0,
92*4882a593Smuzhiyun 	MSM8974_MNOC_MAS_VIDEO_P1,
93*4882a593Smuzhiyun 	MSM8974_MNOC_MAS_VFE,
94*4882a593Smuzhiyun 	MSM8974_MNOC_TO_CNOC,
95*4882a593Smuzhiyun 	MSM8974_MNOC_TO_BIMC,
96*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_CAMERA_CFG,
97*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_DISPLAY_CFG,
98*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_OCMEM_CFG,
99*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_CPR_CFG,
100*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_CPR_XPU_CFG,
101*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_MISC_CFG,
102*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_MISC_XPU_CFG,
103*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_VENUS_CFG,
104*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_GRAPHICS_3D_CFG,
105*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_MMSS_CLK_CFG,
106*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_MMSS_CLK_XPU_CFG,
107*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_MNOC_MPU_CFG,
108*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_ONOC_MPU_CFG,
109*4882a593Smuzhiyun 	MSM8974_MNOC_SLV_SERVICE_MNOC,
110*4882a593Smuzhiyun 	MSM8974_OCMEM_NOC_TO_OCMEM_VNOC,
111*4882a593Smuzhiyun 	MSM8974_OCMEM_MAS_JPEG_OCMEM,
112*4882a593Smuzhiyun 	MSM8974_OCMEM_MAS_MDP_OCMEM,
113*4882a593Smuzhiyun 	MSM8974_OCMEM_MAS_VIDEO_P0_OCMEM,
114*4882a593Smuzhiyun 	MSM8974_OCMEM_MAS_VIDEO_P1_OCMEM,
115*4882a593Smuzhiyun 	MSM8974_OCMEM_MAS_VFE_OCMEM,
116*4882a593Smuzhiyun 	MSM8974_OCMEM_MAS_CNOC_ONOC_CFG,
117*4882a593Smuzhiyun 	MSM8974_OCMEM_SLV_SERVICE_ONOC,
118*4882a593Smuzhiyun 	MSM8974_OCMEM_VNOC_TO_SNOC,
119*4882a593Smuzhiyun 	MSM8974_OCMEM_VNOC_TO_OCMEM_NOC,
120*4882a593Smuzhiyun 	MSM8974_OCMEM_VNOC_MAS_GFX3D,
121*4882a593Smuzhiyun 	MSM8974_OCMEM_SLV_OCMEM,
122*4882a593Smuzhiyun 	MSM8974_PNOC_MAS_PNOC_CFG,
123*4882a593Smuzhiyun 	MSM8974_PNOC_MAS_SDCC_1,
124*4882a593Smuzhiyun 	MSM8974_PNOC_MAS_SDCC_3,
125*4882a593Smuzhiyun 	MSM8974_PNOC_MAS_SDCC_4,
126*4882a593Smuzhiyun 	MSM8974_PNOC_MAS_SDCC_2,
127*4882a593Smuzhiyun 	MSM8974_PNOC_MAS_TSIF,
128*4882a593Smuzhiyun 	MSM8974_PNOC_MAS_BAM_DMA,
129*4882a593Smuzhiyun 	MSM8974_PNOC_MAS_BLSP_2,
130*4882a593Smuzhiyun 	MSM8974_PNOC_MAS_USB_HSIC,
131*4882a593Smuzhiyun 	MSM8974_PNOC_MAS_BLSP_1,
132*4882a593Smuzhiyun 	MSM8974_PNOC_MAS_USB_HS,
133*4882a593Smuzhiyun 	MSM8974_PNOC_TO_SNOC,
134*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_SDCC_1,
135*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_SDCC_3,
136*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_SDCC_2,
137*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_SDCC_4,
138*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_TSIF,
139*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_BAM_DMA,
140*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_BLSP_2,
141*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_USB_HSIC,
142*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_BLSP_1,
143*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_USB_HS,
144*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_PDM,
145*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_PERIPH_APU_CFG,
146*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_PNOC_MPU_CFG,
147*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_PRNG,
148*4882a593Smuzhiyun 	MSM8974_PNOC_SLV_SERVICE_PNOC,
149*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_LPASS_AHB,
150*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_QDSS_BAM,
151*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_SNOC_CFG,
152*4882a593Smuzhiyun 	MSM8974_SNOC_TO_BIMC,
153*4882a593Smuzhiyun 	MSM8974_SNOC_TO_CNOC,
154*4882a593Smuzhiyun 	MSM8974_SNOC_TO_PNOC,
155*4882a593Smuzhiyun 	MSM8974_SNOC_TO_OCMEM_VNOC,
156*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_CRYPTO_CORE0,
157*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_CRYPTO_CORE1,
158*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_LPASS_PROC,
159*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_MSS,
160*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_MSS_NAV,
161*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_OCMEM_DMA,
162*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_WCSS,
163*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_QDSS_ETR,
164*4882a593Smuzhiyun 	MSM8974_SNOC_MAS_USB3,
165*4882a593Smuzhiyun 	MSM8974_SNOC_SLV_AMPSS,
166*4882a593Smuzhiyun 	MSM8974_SNOC_SLV_LPASS,
167*4882a593Smuzhiyun 	MSM8974_SNOC_SLV_USB3,
168*4882a593Smuzhiyun 	MSM8974_SNOC_SLV_WCSS,
169*4882a593Smuzhiyun 	MSM8974_SNOC_SLV_OCIMEM,
170*4882a593Smuzhiyun 	MSM8974_SNOC_SLV_SNOC_OCMEM,
171*4882a593Smuzhiyun 	MSM8974_SNOC_SLV_SERVICE_SNOC,
172*4882a593Smuzhiyun 	MSM8974_SNOC_SLV_QDSS_STM,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define RPM_BUS_MASTER_REQ	0x73616d62
176*4882a593Smuzhiyun #define RPM_BUS_SLAVE_REQ	0x766c7362
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define to_msm8974_icc_provider(_provider) \
179*4882a593Smuzhiyun 	container_of(_provider, struct msm8974_icc_provider, provider)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static const struct clk_bulk_data msm8974_icc_bus_clocks[] = {
182*4882a593Smuzhiyun 	{ .id = "bus" },
183*4882a593Smuzhiyun 	{ .id = "bus_a" },
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /**
187*4882a593Smuzhiyun  * struct msm8974_icc_provider - Qualcomm specific interconnect provider
188*4882a593Smuzhiyun  * @provider: generic interconnect provider
189*4882a593Smuzhiyun  * @bus_clks: the clk_bulk_data table of bus clocks
190*4882a593Smuzhiyun  * @num_clks: the total number of clk_bulk_data entries
191*4882a593Smuzhiyun  */
192*4882a593Smuzhiyun struct msm8974_icc_provider {
193*4882a593Smuzhiyun 	struct icc_provider provider;
194*4882a593Smuzhiyun 	struct clk_bulk_data *bus_clks;
195*4882a593Smuzhiyun 	int num_clks;
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define MSM8974_ICC_MAX_LINKS	3
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /**
201*4882a593Smuzhiyun  * struct msm8974_icc_node - Qualcomm specific interconnect nodes
202*4882a593Smuzhiyun  * @name: the node name used in debugfs
203*4882a593Smuzhiyun  * @id: a unique node identifier
204*4882a593Smuzhiyun  * @links: an array of nodes where we can go next while traversing
205*4882a593Smuzhiyun  * @num_links: the total number of @links
206*4882a593Smuzhiyun  * @buswidth: width of the interconnect between a node and the bus (bytes)
207*4882a593Smuzhiyun  * @mas_rpm_id:	RPM ID for devices that are bus masters
208*4882a593Smuzhiyun  * @slv_rpm_id:	RPM ID for devices that are bus slaves
209*4882a593Smuzhiyun  * @rate: current bus clock rate in Hz
210*4882a593Smuzhiyun  */
211*4882a593Smuzhiyun struct msm8974_icc_node {
212*4882a593Smuzhiyun 	unsigned char *name;
213*4882a593Smuzhiyun 	u16 id;
214*4882a593Smuzhiyun 	u16 links[MSM8974_ICC_MAX_LINKS];
215*4882a593Smuzhiyun 	u16 num_links;
216*4882a593Smuzhiyun 	u16 buswidth;
217*4882a593Smuzhiyun 	int mas_rpm_id;
218*4882a593Smuzhiyun 	int slv_rpm_id;
219*4882a593Smuzhiyun 	u64 rate;
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun struct msm8974_icc_desc {
223*4882a593Smuzhiyun 	struct msm8974_icc_node **nodes;
224*4882a593Smuzhiyun 	size_t num_nodes;
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define DEFINE_QNODE(_name, _id, _buswidth, _mas_rpm_id, _slv_rpm_id,	\
228*4882a593Smuzhiyun 		     ...)						\
229*4882a593Smuzhiyun 		static struct msm8974_icc_node _name = {		\
230*4882a593Smuzhiyun 		.name = #_name,						\
231*4882a593Smuzhiyun 		.id = _id,						\
232*4882a593Smuzhiyun 		.buswidth = _buswidth,					\
233*4882a593Smuzhiyun 		.mas_rpm_id = _mas_rpm_id,				\
234*4882a593Smuzhiyun 		.slv_rpm_id = _slv_rpm_id,				\
235*4882a593Smuzhiyun 		.num_links = ARRAY_SIZE(((int[]){ __VA_ARGS__ })),	\
236*4882a593Smuzhiyun 		.links = { __VA_ARGS__ },				\
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun DEFINE_QNODE(mas_ampss_m0, MSM8974_BIMC_MAS_AMPSS_M0, 8, 0, -1);
240*4882a593Smuzhiyun DEFINE_QNODE(mas_ampss_m1, MSM8974_BIMC_MAS_AMPSS_M1, 8, 0, -1);
241*4882a593Smuzhiyun DEFINE_QNODE(mas_mss_proc, MSM8974_BIMC_MAS_MSS_PROC, 8, 1, -1);
242*4882a593Smuzhiyun DEFINE_QNODE(bimc_to_mnoc, MSM8974_BIMC_TO_MNOC, 8, 2, -1, MSM8974_BIMC_SLV_EBI_CH0);
243*4882a593Smuzhiyun DEFINE_QNODE(bimc_to_snoc, MSM8974_BIMC_TO_SNOC, 8, 3, 2, MSM8974_SNOC_TO_BIMC, MSM8974_BIMC_SLV_EBI_CH0, MSM8974_BIMC_MAS_AMPSS_M0);
244*4882a593Smuzhiyun DEFINE_QNODE(slv_ebi_ch0, MSM8974_BIMC_SLV_EBI_CH0, 8, -1, 0);
245*4882a593Smuzhiyun DEFINE_QNODE(slv_ampss_l2, MSM8974_BIMC_SLV_AMPSS_L2, 8, -1, 1);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static struct msm8974_icc_node *msm8974_bimc_nodes[] = {
248*4882a593Smuzhiyun 	[BIMC_MAS_AMPSS_M0] = &mas_ampss_m0,
249*4882a593Smuzhiyun 	[BIMC_MAS_AMPSS_M1] = &mas_ampss_m1,
250*4882a593Smuzhiyun 	[BIMC_MAS_MSS_PROC] = &mas_mss_proc,
251*4882a593Smuzhiyun 	[BIMC_TO_MNOC] = &bimc_to_mnoc,
252*4882a593Smuzhiyun 	[BIMC_TO_SNOC] = &bimc_to_snoc,
253*4882a593Smuzhiyun 	[BIMC_SLV_EBI_CH0] = &slv_ebi_ch0,
254*4882a593Smuzhiyun 	[BIMC_SLV_AMPSS_L2] = &slv_ampss_l2,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static struct msm8974_icc_desc msm8974_bimc = {
258*4882a593Smuzhiyun 	.nodes = msm8974_bimc_nodes,
259*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(msm8974_bimc_nodes),
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun DEFINE_QNODE(mas_rpm_inst, MSM8974_CNOC_MAS_RPM_INST, 8, 45, -1);
263*4882a593Smuzhiyun DEFINE_QNODE(mas_rpm_data, MSM8974_CNOC_MAS_RPM_DATA, 8, 46, -1);
264*4882a593Smuzhiyun DEFINE_QNODE(mas_rpm_sys, MSM8974_CNOC_MAS_RPM_SYS, 8, 47, -1);
265*4882a593Smuzhiyun DEFINE_QNODE(mas_dehr, MSM8974_CNOC_MAS_DEHR, 8, 48, -1);
266*4882a593Smuzhiyun DEFINE_QNODE(mas_qdss_dap, MSM8974_CNOC_MAS_QDSS_DAP, 8, 49, -1);
267*4882a593Smuzhiyun DEFINE_QNODE(mas_spdm, MSM8974_CNOC_MAS_SPDM, 8, 50, -1);
268*4882a593Smuzhiyun DEFINE_QNODE(mas_tic, MSM8974_CNOC_MAS_TIC, 8, 51, -1);
269*4882a593Smuzhiyun DEFINE_QNODE(slv_clk_ctl, MSM8974_CNOC_SLV_CLK_CTL, 8, -1, 47);
270*4882a593Smuzhiyun DEFINE_QNODE(slv_cnoc_mss, MSM8974_CNOC_SLV_CNOC_MSS, 8, -1, 48);
271*4882a593Smuzhiyun DEFINE_QNODE(slv_security, MSM8974_CNOC_SLV_SECURITY, 8, -1, 49);
272*4882a593Smuzhiyun DEFINE_QNODE(slv_tcsr, MSM8974_CNOC_SLV_TCSR, 8, -1, 50);
273*4882a593Smuzhiyun DEFINE_QNODE(slv_tlmm, MSM8974_CNOC_SLV_TLMM, 8, -1, 51);
274*4882a593Smuzhiyun DEFINE_QNODE(slv_crypto_0_cfg, MSM8974_CNOC_SLV_CRYPTO_0_CFG, 8, -1, 52);
275*4882a593Smuzhiyun DEFINE_QNODE(slv_crypto_1_cfg, MSM8974_CNOC_SLV_CRYPTO_1_CFG, 8, -1, 53);
276*4882a593Smuzhiyun DEFINE_QNODE(slv_imem_cfg, MSM8974_CNOC_SLV_IMEM_CFG, 8, -1, 54);
277*4882a593Smuzhiyun DEFINE_QNODE(slv_message_ram, MSM8974_CNOC_SLV_MESSAGE_RAM, 8, -1, 55);
278*4882a593Smuzhiyun DEFINE_QNODE(slv_bimc_cfg, MSM8974_CNOC_SLV_BIMC_CFG, 8, -1, 56);
279*4882a593Smuzhiyun DEFINE_QNODE(slv_boot_rom, MSM8974_CNOC_SLV_BOOT_ROM, 8, -1, 57);
280*4882a593Smuzhiyun DEFINE_QNODE(slv_pmic_arb, MSM8974_CNOC_SLV_PMIC_ARB, 8, -1, 59);
281*4882a593Smuzhiyun DEFINE_QNODE(slv_spdm_wrapper, MSM8974_CNOC_SLV_SPDM_WRAPPER, 8, -1, 60);
282*4882a593Smuzhiyun DEFINE_QNODE(slv_dehr_cfg, MSM8974_CNOC_SLV_DEHR_CFG, 8, -1, 61);
283*4882a593Smuzhiyun DEFINE_QNODE(slv_mpm, MSM8974_CNOC_SLV_MPM, 8, -1, 62);
284*4882a593Smuzhiyun DEFINE_QNODE(slv_qdss_cfg, MSM8974_CNOC_SLV_QDSS_CFG, 8, -1, 63);
285*4882a593Smuzhiyun DEFINE_QNODE(slv_rbcpr_cfg, MSM8974_CNOC_SLV_RBCPR_CFG, 8, -1, 64);
286*4882a593Smuzhiyun DEFINE_QNODE(slv_rbcpr_qdss_apu_cfg, MSM8974_CNOC_SLV_RBCPR_QDSS_APU_CFG, 8, -1, 65);
287*4882a593Smuzhiyun DEFINE_QNODE(cnoc_to_snoc, MSM8974_CNOC_TO_SNOC, 8, 52, 75);
288*4882a593Smuzhiyun DEFINE_QNODE(slv_cnoc_onoc_cfg, MSM8974_CNOC_SLV_CNOC_ONOC_CFG, 8, -1, 68);
289*4882a593Smuzhiyun DEFINE_QNODE(slv_cnoc_mnoc_mmss_cfg, MSM8974_CNOC_SLV_CNOC_MNOC_MMSS_CFG, 8, -1, 58);
290*4882a593Smuzhiyun DEFINE_QNODE(slv_cnoc_mnoc_cfg, MSM8974_CNOC_SLV_CNOC_MNOC_CFG, 8, -1, 66);
291*4882a593Smuzhiyun DEFINE_QNODE(slv_pnoc_cfg, MSM8974_CNOC_SLV_PNOC_CFG, 8, -1, 69);
292*4882a593Smuzhiyun DEFINE_QNODE(slv_snoc_mpu_cfg, MSM8974_CNOC_SLV_SNOC_MPU_CFG, 8, -1, 67);
293*4882a593Smuzhiyun DEFINE_QNODE(slv_snoc_cfg, MSM8974_CNOC_SLV_SNOC_CFG, 8, -1, 70);
294*4882a593Smuzhiyun DEFINE_QNODE(slv_ebi1_dll_cfg, MSM8974_CNOC_SLV_EBI1_DLL_CFG, 8, -1, 71);
295*4882a593Smuzhiyun DEFINE_QNODE(slv_phy_apu_cfg, MSM8974_CNOC_SLV_PHY_APU_CFG, 8, -1, 72);
296*4882a593Smuzhiyun DEFINE_QNODE(slv_ebi1_phy_cfg, MSM8974_CNOC_SLV_EBI1_PHY_CFG, 8, -1, 73);
297*4882a593Smuzhiyun DEFINE_QNODE(slv_rpm, MSM8974_CNOC_SLV_RPM, 8, -1, 74);
298*4882a593Smuzhiyun DEFINE_QNODE(slv_service_cnoc, MSM8974_CNOC_SLV_SERVICE_CNOC, 8, -1, 76);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static struct msm8974_icc_node *msm8974_cnoc_nodes[] = {
301*4882a593Smuzhiyun 	[CNOC_MAS_RPM_INST] = &mas_rpm_inst,
302*4882a593Smuzhiyun 	[CNOC_MAS_RPM_DATA] = &mas_rpm_data,
303*4882a593Smuzhiyun 	[CNOC_MAS_RPM_SYS] = &mas_rpm_sys,
304*4882a593Smuzhiyun 	[CNOC_MAS_DEHR] = &mas_dehr,
305*4882a593Smuzhiyun 	[CNOC_MAS_QDSS_DAP] = &mas_qdss_dap,
306*4882a593Smuzhiyun 	[CNOC_MAS_SPDM] = &mas_spdm,
307*4882a593Smuzhiyun 	[CNOC_MAS_TIC] = &mas_tic,
308*4882a593Smuzhiyun 	[CNOC_SLV_CLK_CTL] = &slv_clk_ctl,
309*4882a593Smuzhiyun 	[CNOC_SLV_CNOC_MSS] = &slv_cnoc_mss,
310*4882a593Smuzhiyun 	[CNOC_SLV_SECURITY] = &slv_security,
311*4882a593Smuzhiyun 	[CNOC_SLV_TCSR] = &slv_tcsr,
312*4882a593Smuzhiyun 	[CNOC_SLV_TLMM] = &slv_tlmm,
313*4882a593Smuzhiyun 	[CNOC_SLV_CRYPTO_0_CFG] = &slv_crypto_0_cfg,
314*4882a593Smuzhiyun 	[CNOC_SLV_CRYPTO_1_CFG] = &slv_crypto_1_cfg,
315*4882a593Smuzhiyun 	[CNOC_SLV_IMEM_CFG] = &slv_imem_cfg,
316*4882a593Smuzhiyun 	[CNOC_SLV_MESSAGE_RAM] = &slv_message_ram,
317*4882a593Smuzhiyun 	[CNOC_SLV_BIMC_CFG] = &slv_bimc_cfg,
318*4882a593Smuzhiyun 	[CNOC_SLV_BOOT_ROM] = &slv_boot_rom,
319*4882a593Smuzhiyun 	[CNOC_SLV_PMIC_ARB] = &slv_pmic_arb,
320*4882a593Smuzhiyun 	[CNOC_SLV_SPDM_WRAPPER] = &slv_spdm_wrapper,
321*4882a593Smuzhiyun 	[CNOC_SLV_DEHR_CFG] = &slv_dehr_cfg,
322*4882a593Smuzhiyun 	[CNOC_SLV_MPM] = &slv_mpm,
323*4882a593Smuzhiyun 	[CNOC_SLV_QDSS_CFG] = &slv_qdss_cfg,
324*4882a593Smuzhiyun 	[CNOC_SLV_RBCPR_CFG] = &slv_rbcpr_cfg,
325*4882a593Smuzhiyun 	[CNOC_SLV_RBCPR_QDSS_APU_CFG] = &slv_rbcpr_qdss_apu_cfg,
326*4882a593Smuzhiyun 	[CNOC_TO_SNOC] = &cnoc_to_snoc,
327*4882a593Smuzhiyun 	[CNOC_SLV_CNOC_ONOC_CFG] = &slv_cnoc_onoc_cfg,
328*4882a593Smuzhiyun 	[CNOC_SLV_CNOC_MNOC_MMSS_CFG] = &slv_cnoc_mnoc_mmss_cfg,
329*4882a593Smuzhiyun 	[CNOC_SLV_CNOC_MNOC_CFG] = &slv_cnoc_mnoc_cfg,
330*4882a593Smuzhiyun 	[CNOC_SLV_PNOC_CFG] = &slv_pnoc_cfg,
331*4882a593Smuzhiyun 	[CNOC_SLV_SNOC_MPU_CFG] = &slv_snoc_mpu_cfg,
332*4882a593Smuzhiyun 	[CNOC_SLV_SNOC_CFG] = &slv_snoc_cfg,
333*4882a593Smuzhiyun 	[CNOC_SLV_EBI1_DLL_CFG] = &slv_ebi1_dll_cfg,
334*4882a593Smuzhiyun 	[CNOC_SLV_PHY_APU_CFG] = &slv_phy_apu_cfg,
335*4882a593Smuzhiyun 	[CNOC_SLV_EBI1_PHY_CFG] = &slv_ebi1_phy_cfg,
336*4882a593Smuzhiyun 	[CNOC_SLV_RPM] = &slv_rpm,
337*4882a593Smuzhiyun 	[CNOC_SLV_SERVICE_CNOC] = &slv_service_cnoc,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static struct msm8974_icc_desc msm8974_cnoc = {
341*4882a593Smuzhiyun 	.nodes = msm8974_cnoc_nodes,
342*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(msm8974_cnoc_nodes),
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun DEFINE_QNODE(mas_graphics_3d, MSM8974_MNOC_MAS_GRAPHICS_3D, 16, 6, -1, MSM8974_MNOC_TO_BIMC);
346*4882a593Smuzhiyun DEFINE_QNODE(mas_jpeg, MSM8974_MNOC_MAS_JPEG, 16, 7, -1, MSM8974_MNOC_TO_BIMC);
347*4882a593Smuzhiyun DEFINE_QNODE(mas_mdp_port0, MSM8974_MNOC_MAS_MDP_PORT0, 16, 8, -1, MSM8974_MNOC_TO_BIMC);
348*4882a593Smuzhiyun DEFINE_QNODE(mas_video_p0, MSM8974_MNOC_MAS_VIDEO_P0, 16, 9, -1);
349*4882a593Smuzhiyun DEFINE_QNODE(mas_video_p1, MSM8974_MNOC_MAS_VIDEO_P1, 16, 10, -1);
350*4882a593Smuzhiyun DEFINE_QNODE(mas_vfe, MSM8974_MNOC_MAS_VFE, 16, 11, -1, MSM8974_MNOC_TO_BIMC);
351*4882a593Smuzhiyun DEFINE_QNODE(mnoc_to_cnoc, MSM8974_MNOC_TO_CNOC, 16, 4, -1);
352*4882a593Smuzhiyun DEFINE_QNODE(mnoc_to_bimc, MSM8974_MNOC_TO_BIMC, 16, -1, 16, MSM8974_BIMC_TO_MNOC);
353*4882a593Smuzhiyun DEFINE_QNODE(slv_camera_cfg, MSM8974_MNOC_SLV_CAMERA_CFG, 16, -1, 3);
354*4882a593Smuzhiyun DEFINE_QNODE(slv_display_cfg, MSM8974_MNOC_SLV_DISPLAY_CFG, 16, -1, 4);
355*4882a593Smuzhiyun DEFINE_QNODE(slv_ocmem_cfg, MSM8974_MNOC_SLV_OCMEM_CFG, 16, -1, 5);
356*4882a593Smuzhiyun DEFINE_QNODE(slv_cpr_cfg, MSM8974_MNOC_SLV_CPR_CFG, 16, -1, 6);
357*4882a593Smuzhiyun DEFINE_QNODE(slv_cpr_xpu_cfg, MSM8974_MNOC_SLV_CPR_XPU_CFG, 16, -1, 7);
358*4882a593Smuzhiyun DEFINE_QNODE(slv_misc_cfg, MSM8974_MNOC_SLV_MISC_CFG, 16, -1, 8);
359*4882a593Smuzhiyun DEFINE_QNODE(slv_misc_xpu_cfg, MSM8974_MNOC_SLV_MISC_XPU_CFG, 16, -1, 9);
360*4882a593Smuzhiyun DEFINE_QNODE(slv_venus_cfg, MSM8974_MNOC_SLV_VENUS_CFG, 16, -1, 10);
361*4882a593Smuzhiyun DEFINE_QNODE(slv_graphics_3d_cfg, MSM8974_MNOC_SLV_GRAPHICS_3D_CFG, 16, -1, 11);
362*4882a593Smuzhiyun DEFINE_QNODE(slv_mmss_clk_cfg, MSM8974_MNOC_SLV_MMSS_CLK_CFG, 16, -1, 12);
363*4882a593Smuzhiyun DEFINE_QNODE(slv_mmss_clk_xpu_cfg, MSM8974_MNOC_SLV_MMSS_CLK_XPU_CFG, 16, -1, 13);
364*4882a593Smuzhiyun DEFINE_QNODE(slv_mnoc_mpu_cfg, MSM8974_MNOC_SLV_MNOC_MPU_CFG, 16, -1, 14);
365*4882a593Smuzhiyun DEFINE_QNODE(slv_onoc_mpu_cfg, MSM8974_MNOC_SLV_ONOC_MPU_CFG, 16, -1, 15);
366*4882a593Smuzhiyun DEFINE_QNODE(slv_service_mnoc, MSM8974_MNOC_SLV_SERVICE_MNOC, 16, -1, 17);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static struct msm8974_icc_node *msm8974_mnoc_nodes[] = {
369*4882a593Smuzhiyun 	[MNOC_MAS_GRAPHICS_3D] = &mas_graphics_3d,
370*4882a593Smuzhiyun 	[MNOC_MAS_JPEG] = &mas_jpeg,
371*4882a593Smuzhiyun 	[MNOC_MAS_MDP_PORT0] = &mas_mdp_port0,
372*4882a593Smuzhiyun 	[MNOC_MAS_VIDEO_P0] = &mas_video_p0,
373*4882a593Smuzhiyun 	[MNOC_MAS_VIDEO_P1] = &mas_video_p1,
374*4882a593Smuzhiyun 	[MNOC_MAS_VFE] = &mas_vfe,
375*4882a593Smuzhiyun 	[MNOC_TO_CNOC] = &mnoc_to_cnoc,
376*4882a593Smuzhiyun 	[MNOC_TO_BIMC] = &mnoc_to_bimc,
377*4882a593Smuzhiyun 	[MNOC_SLV_CAMERA_CFG] = &slv_camera_cfg,
378*4882a593Smuzhiyun 	[MNOC_SLV_DISPLAY_CFG] = &slv_display_cfg,
379*4882a593Smuzhiyun 	[MNOC_SLV_OCMEM_CFG] = &slv_ocmem_cfg,
380*4882a593Smuzhiyun 	[MNOC_SLV_CPR_CFG] = &slv_cpr_cfg,
381*4882a593Smuzhiyun 	[MNOC_SLV_CPR_XPU_CFG] = &slv_cpr_xpu_cfg,
382*4882a593Smuzhiyun 	[MNOC_SLV_MISC_CFG] = &slv_misc_cfg,
383*4882a593Smuzhiyun 	[MNOC_SLV_MISC_XPU_CFG] = &slv_misc_xpu_cfg,
384*4882a593Smuzhiyun 	[MNOC_SLV_VENUS_CFG] = &slv_venus_cfg,
385*4882a593Smuzhiyun 	[MNOC_SLV_GRAPHICS_3D_CFG] = &slv_graphics_3d_cfg,
386*4882a593Smuzhiyun 	[MNOC_SLV_MMSS_CLK_CFG] = &slv_mmss_clk_cfg,
387*4882a593Smuzhiyun 	[MNOC_SLV_MMSS_CLK_XPU_CFG] = &slv_mmss_clk_xpu_cfg,
388*4882a593Smuzhiyun 	[MNOC_SLV_MNOC_MPU_CFG] = &slv_mnoc_mpu_cfg,
389*4882a593Smuzhiyun 	[MNOC_SLV_ONOC_MPU_CFG] = &slv_onoc_mpu_cfg,
390*4882a593Smuzhiyun 	[MNOC_SLV_SERVICE_MNOC] = &slv_service_mnoc,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static struct msm8974_icc_desc msm8974_mnoc = {
394*4882a593Smuzhiyun 	.nodes = msm8974_mnoc_nodes,
395*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(msm8974_mnoc_nodes),
396*4882a593Smuzhiyun };
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun DEFINE_QNODE(ocmem_noc_to_ocmem_vnoc, MSM8974_OCMEM_NOC_TO_OCMEM_VNOC, 16, 54, 78, MSM8974_OCMEM_SLV_OCMEM);
399*4882a593Smuzhiyun DEFINE_QNODE(mas_jpeg_ocmem, MSM8974_OCMEM_MAS_JPEG_OCMEM, 16, 13, -1);
400*4882a593Smuzhiyun DEFINE_QNODE(mas_mdp_ocmem, MSM8974_OCMEM_MAS_MDP_OCMEM, 16, 14, -1);
401*4882a593Smuzhiyun DEFINE_QNODE(mas_video_p0_ocmem, MSM8974_OCMEM_MAS_VIDEO_P0_OCMEM, 16, 15, -1);
402*4882a593Smuzhiyun DEFINE_QNODE(mas_video_p1_ocmem, MSM8974_OCMEM_MAS_VIDEO_P1_OCMEM, 16, 16, -1);
403*4882a593Smuzhiyun DEFINE_QNODE(mas_vfe_ocmem, MSM8974_OCMEM_MAS_VFE_OCMEM, 16, 17, -1);
404*4882a593Smuzhiyun DEFINE_QNODE(mas_cnoc_onoc_cfg, MSM8974_OCMEM_MAS_CNOC_ONOC_CFG, 16, 12, -1);
405*4882a593Smuzhiyun DEFINE_QNODE(slv_service_onoc, MSM8974_OCMEM_SLV_SERVICE_ONOC, 16, -1, 19);
406*4882a593Smuzhiyun DEFINE_QNODE(slv_ocmem, MSM8974_OCMEM_SLV_OCMEM, 16, -1, 18);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun /* Virtual NoC is needed for connection to OCMEM */
409*4882a593Smuzhiyun DEFINE_QNODE(ocmem_vnoc_to_onoc, MSM8974_OCMEM_VNOC_TO_OCMEM_NOC, 16, 56, 79, MSM8974_OCMEM_NOC_TO_OCMEM_VNOC);
410*4882a593Smuzhiyun DEFINE_QNODE(ocmem_vnoc_to_snoc, MSM8974_OCMEM_VNOC_TO_SNOC, 8, 57, 80);
411*4882a593Smuzhiyun DEFINE_QNODE(mas_v_ocmem_gfx3d, MSM8974_OCMEM_VNOC_MAS_GFX3D, 8, 55, -1, MSM8974_OCMEM_VNOC_TO_OCMEM_NOC);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun static struct msm8974_icc_node *msm8974_onoc_nodes[] = {
414*4882a593Smuzhiyun 	[OCMEM_NOC_TO_OCMEM_VNOC] = &ocmem_noc_to_ocmem_vnoc,
415*4882a593Smuzhiyun 	[OCMEM_MAS_JPEG_OCMEM] = &mas_jpeg_ocmem,
416*4882a593Smuzhiyun 	[OCMEM_MAS_MDP_OCMEM] = &mas_mdp_ocmem,
417*4882a593Smuzhiyun 	[OCMEM_MAS_VIDEO_P0_OCMEM] = &mas_video_p0_ocmem,
418*4882a593Smuzhiyun 	[OCMEM_MAS_VIDEO_P1_OCMEM] = &mas_video_p1_ocmem,
419*4882a593Smuzhiyun 	[OCMEM_MAS_VFE_OCMEM] = &mas_vfe_ocmem,
420*4882a593Smuzhiyun 	[OCMEM_MAS_CNOC_ONOC_CFG] = &mas_cnoc_onoc_cfg,
421*4882a593Smuzhiyun 	[OCMEM_SLV_SERVICE_ONOC] = &slv_service_onoc,
422*4882a593Smuzhiyun 	[OCMEM_VNOC_TO_SNOC] = &ocmem_vnoc_to_snoc,
423*4882a593Smuzhiyun 	[OCMEM_VNOC_TO_OCMEM_NOC] = &ocmem_vnoc_to_onoc,
424*4882a593Smuzhiyun 	[OCMEM_VNOC_MAS_GFX3D] = &mas_v_ocmem_gfx3d,
425*4882a593Smuzhiyun 	[OCMEM_SLV_OCMEM] = &slv_ocmem,
426*4882a593Smuzhiyun };
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun static struct msm8974_icc_desc msm8974_onoc = {
429*4882a593Smuzhiyun 	.nodes = msm8974_onoc_nodes,
430*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(msm8974_onoc_nodes),
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun DEFINE_QNODE(mas_pnoc_cfg, MSM8974_PNOC_MAS_PNOC_CFG, 8, 43, -1);
434*4882a593Smuzhiyun DEFINE_QNODE(mas_sdcc_1, MSM8974_PNOC_MAS_SDCC_1, 8, 33, -1, MSM8974_PNOC_TO_SNOC);
435*4882a593Smuzhiyun DEFINE_QNODE(mas_sdcc_3, MSM8974_PNOC_MAS_SDCC_3, 8, 34, -1, MSM8974_PNOC_TO_SNOC);
436*4882a593Smuzhiyun DEFINE_QNODE(mas_sdcc_4, MSM8974_PNOC_MAS_SDCC_4, 8, 36, -1, MSM8974_PNOC_TO_SNOC);
437*4882a593Smuzhiyun DEFINE_QNODE(mas_sdcc_2, MSM8974_PNOC_MAS_SDCC_2, 8, 35, -1, MSM8974_PNOC_TO_SNOC);
438*4882a593Smuzhiyun DEFINE_QNODE(mas_tsif, MSM8974_PNOC_MAS_TSIF, 8, 37, -1, MSM8974_PNOC_TO_SNOC);
439*4882a593Smuzhiyun DEFINE_QNODE(mas_bam_dma, MSM8974_PNOC_MAS_BAM_DMA, 8, 38, -1);
440*4882a593Smuzhiyun DEFINE_QNODE(mas_blsp_2, MSM8974_PNOC_MAS_BLSP_2, 8, 39, -1, MSM8974_PNOC_TO_SNOC);
441*4882a593Smuzhiyun DEFINE_QNODE(mas_usb_hsic, MSM8974_PNOC_MAS_USB_HSIC, 8, 40, -1, MSM8974_PNOC_TO_SNOC);
442*4882a593Smuzhiyun DEFINE_QNODE(mas_blsp_1, MSM8974_PNOC_MAS_BLSP_1, 8, 41, -1, MSM8974_PNOC_TO_SNOC);
443*4882a593Smuzhiyun DEFINE_QNODE(mas_usb_hs, MSM8974_PNOC_MAS_USB_HS, 8, 42, -1, MSM8974_PNOC_TO_SNOC);
444*4882a593Smuzhiyun DEFINE_QNODE(pnoc_to_snoc, MSM8974_PNOC_TO_SNOC, 8, 44, 45, MSM8974_SNOC_TO_PNOC, MSM8974_PNOC_SLV_PRNG);
445*4882a593Smuzhiyun DEFINE_QNODE(slv_sdcc_1, MSM8974_PNOC_SLV_SDCC_1, 8, -1, 31);
446*4882a593Smuzhiyun DEFINE_QNODE(slv_sdcc_3, MSM8974_PNOC_SLV_SDCC_3, 8, -1, 32);
447*4882a593Smuzhiyun DEFINE_QNODE(slv_sdcc_2, MSM8974_PNOC_SLV_SDCC_2, 8, -1, 33);
448*4882a593Smuzhiyun DEFINE_QNODE(slv_sdcc_4, MSM8974_PNOC_SLV_SDCC_4, 8, -1, 34);
449*4882a593Smuzhiyun DEFINE_QNODE(slv_tsif, MSM8974_PNOC_SLV_TSIF, 8, -1, 35);
450*4882a593Smuzhiyun DEFINE_QNODE(slv_bam_dma, MSM8974_PNOC_SLV_BAM_DMA, 8, -1, 36);
451*4882a593Smuzhiyun DEFINE_QNODE(slv_blsp_2, MSM8974_PNOC_SLV_BLSP_2, 8, -1, 37);
452*4882a593Smuzhiyun DEFINE_QNODE(slv_usb_hsic, MSM8974_PNOC_SLV_USB_HSIC, 8, -1, 38);
453*4882a593Smuzhiyun DEFINE_QNODE(slv_blsp_1, MSM8974_PNOC_SLV_BLSP_1, 8, -1, 39);
454*4882a593Smuzhiyun DEFINE_QNODE(slv_usb_hs, MSM8974_PNOC_SLV_USB_HS, 8, -1, 40);
455*4882a593Smuzhiyun DEFINE_QNODE(slv_pdm, MSM8974_PNOC_SLV_PDM, 8, -1, 41);
456*4882a593Smuzhiyun DEFINE_QNODE(slv_periph_apu_cfg, MSM8974_PNOC_SLV_PERIPH_APU_CFG, 8, -1, 42);
457*4882a593Smuzhiyun DEFINE_QNODE(slv_pnoc_mpu_cfg, MSM8974_PNOC_SLV_PNOC_MPU_CFG, 8, -1, 43);
458*4882a593Smuzhiyun DEFINE_QNODE(slv_prng, MSM8974_PNOC_SLV_PRNG, 8, -1, 44, MSM8974_PNOC_TO_SNOC);
459*4882a593Smuzhiyun DEFINE_QNODE(slv_service_pnoc, MSM8974_PNOC_SLV_SERVICE_PNOC, 8, -1, 46);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun static struct msm8974_icc_node *msm8974_pnoc_nodes[] = {
462*4882a593Smuzhiyun 	[PNOC_MAS_PNOC_CFG] = &mas_pnoc_cfg,
463*4882a593Smuzhiyun 	[PNOC_MAS_SDCC_1] = &mas_sdcc_1,
464*4882a593Smuzhiyun 	[PNOC_MAS_SDCC_3] = &mas_sdcc_3,
465*4882a593Smuzhiyun 	[PNOC_MAS_SDCC_4] = &mas_sdcc_4,
466*4882a593Smuzhiyun 	[PNOC_MAS_SDCC_2] = &mas_sdcc_2,
467*4882a593Smuzhiyun 	[PNOC_MAS_TSIF] = &mas_tsif,
468*4882a593Smuzhiyun 	[PNOC_MAS_BAM_DMA] = &mas_bam_dma,
469*4882a593Smuzhiyun 	[PNOC_MAS_BLSP_2] = &mas_blsp_2,
470*4882a593Smuzhiyun 	[PNOC_MAS_USB_HSIC] = &mas_usb_hsic,
471*4882a593Smuzhiyun 	[PNOC_MAS_BLSP_1] = &mas_blsp_1,
472*4882a593Smuzhiyun 	[PNOC_MAS_USB_HS] = &mas_usb_hs,
473*4882a593Smuzhiyun 	[PNOC_TO_SNOC] = &pnoc_to_snoc,
474*4882a593Smuzhiyun 	[PNOC_SLV_SDCC_1] = &slv_sdcc_1,
475*4882a593Smuzhiyun 	[PNOC_SLV_SDCC_3] = &slv_sdcc_3,
476*4882a593Smuzhiyun 	[PNOC_SLV_SDCC_2] = &slv_sdcc_2,
477*4882a593Smuzhiyun 	[PNOC_SLV_SDCC_4] = &slv_sdcc_4,
478*4882a593Smuzhiyun 	[PNOC_SLV_TSIF] = &slv_tsif,
479*4882a593Smuzhiyun 	[PNOC_SLV_BAM_DMA] = &slv_bam_dma,
480*4882a593Smuzhiyun 	[PNOC_SLV_BLSP_2] = &slv_blsp_2,
481*4882a593Smuzhiyun 	[PNOC_SLV_USB_HSIC] = &slv_usb_hsic,
482*4882a593Smuzhiyun 	[PNOC_SLV_BLSP_1] = &slv_blsp_1,
483*4882a593Smuzhiyun 	[PNOC_SLV_USB_HS] = &slv_usb_hs,
484*4882a593Smuzhiyun 	[PNOC_SLV_PDM] = &slv_pdm,
485*4882a593Smuzhiyun 	[PNOC_SLV_PERIPH_APU_CFG] = &slv_periph_apu_cfg,
486*4882a593Smuzhiyun 	[PNOC_SLV_PNOC_MPU_CFG] = &slv_pnoc_mpu_cfg,
487*4882a593Smuzhiyun 	[PNOC_SLV_PRNG] = &slv_prng,
488*4882a593Smuzhiyun 	[PNOC_SLV_SERVICE_PNOC] = &slv_service_pnoc,
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun static struct msm8974_icc_desc msm8974_pnoc = {
492*4882a593Smuzhiyun 	.nodes = msm8974_pnoc_nodes,
493*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(msm8974_pnoc_nodes),
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun DEFINE_QNODE(mas_lpass_ahb, MSM8974_SNOC_MAS_LPASS_AHB, 8, 18, -1);
497*4882a593Smuzhiyun DEFINE_QNODE(mas_qdss_bam, MSM8974_SNOC_MAS_QDSS_BAM, 8, 19, -1);
498*4882a593Smuzhiyun DEFINE_QNODE(mas_snoc_cfg, MSM8974_SNOC_MAS_SNOC_CFG, 8, 20, -1);
499*4882a593Smuzhiyun DEFINE_QNODE(snoc_to_bimc, MSM8974_SNOC_TO_BIMC, 8, 21, 24, MSM8974_BIMC_TO_SNOC);
500*4882a593Smuzhiyun DEFINE_QNODE(snoc_to_cnoc, MSM8974_SNOC_TO_CNOC, 8, 22, 25);
501*4882a593Smuzhiyun DEFINE_QNODE(snoc_to_pnoc, MSM8974_SNOC_TO_PNOC, 8, 29, 28, MSM8974_PNOC_TO_SNOC);
502*4882a593Smuzhiyun DEFINE_QNODE(snoc_to_ocmem_vnoc, MSM8974_SNOC_TO_OCMEM_VNOC, 8, 53, 77, MSM8974_OCMEM_VNOC_TO_OCMEM_NOC);
503*4882a593Smuzhiyun DEFINE_QNODE(mas_crypto_core0, MSM8974_SNOC_MAS_CRYPTO_CORE0, 8, 23, -1, MSM8974_SNOC_TO_BIMC);
504*4882a593Smuzhiyun DEFINE_QNODE(mas_crypto_core1, MSM8974_SNOC_MAS_CRYPTO_CORE1, 8, 24, -1);
505*4882a593Smuzhiyun DEFINE_QNODE(mas_lpass_proc, MSM8974_SNOC_MAS_LPASS_PROC, 8, 25, -1, MSM8974_SNOC_TO_OCMEM_VNOC);
506*4882a593Smuzhiyun DEFINE_QNODE(mas_mss, MSM8974_SNOC_MAS_MSS, 8, 26, -1);
507*4882a593Smuzhiyun DEFINE_QNODE(mas_mss_nav, MSM8974_SNOC_MAS_MSS_NAV, 8, 27, -1);
508*4882a593Smuzhiyun DEFINE_QNODE(mas_ocmem_dma, MSM8974_SNOC_MAS_OCMEM_DMA, 8, 28, -1);
509*4882a593Smuzhiyun DEFINE_QNODE(mas_wcss, MSM8974_SNOC_MAS_WCSS, 8, 30, -1);
510*4882a593Smuzhiyun DEFINE_QNODE(mas_qdss_etr, MSM8974_SNOC_MAS_QDSS_ETR, 8, 31, -1);
511*4882a593Smuzhiyun DEFINE_QNODE(mas_usb3, MSM8974_SNOC_MAS_USB3, 8, 32, -1, MSM8974_SNOC_TO_BIMC);
512*4882a593Smuzhiyun DEFINE_QNODE(slv_ampss, MSM8974_SNOC_SLV_AMPSS, 8, -1, 20);
513*4882a593Smuzhiyun DEFINE_QNODE(slv_lpass, MSM8974_SNOC_SLV_LPASS, 8, -1, 21);
514*4882a593Smuzhiyun DEFINE_QNODE(slv_usb3, MSM8974_SNOC_SLV_USB3, 8, -1, 22);
515*4882a593Smuzhiyun DEFINE_QNODE(slv_wcss, MSM8974_SNOC_SLV_WCSS, 8, -1, 23);
516*4882a593Smuzhiyun DEFINE_QNODE(slv_ocimem, MSM8974_SNOC_SLV_OCIMEM, 8, -1, 26);
517*4882a593Smuzhiyun DEFINE_QNODE(slv_snoc_ocmem, MSM8974_SNOC_SLV_SNOC_OCMEM, 8, -1, 27);
518*4882a593Smuzhiyun DEFINE_QNODE(slv_service_snoc, MSM8974_SNOC_SLV_SERVICE_SNOC, 8, -1, 29);
519*4882a593Smuzhiyun DEFINE_QNODE(slv_qdss_stm, MSM8974_SNOC_SLV_QDSS_STM, 8, -1, 30);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun static struct msm8974_icc_node *msm8974_snoc_nodes[] = {
522*4882a593Smuzhiyun 	[SNOC_MAS_LPASS_AHB] = &mas_lpass_ahb,
523*4882a593Smuzhiyun 	[SNOC_MAS_QDSS_BAM] = &mas_qdss_bam,
524*4882a593Smuzhiyun 	[SNOC_MAS_SNOC_CFG] = &mas_snoc_cfg,
525*4882a593Smuzhiyun 	[SNOC_TO_BIMC] = &snoc_to_bimc,
526*4882a593Smuzhiyun 	[SNOC_TO_CNOC] = &snoc_to_cnoc,
527*4882a593Smuzhiyun 	[SNOC_TO_PNOC] = &snoc_to_pnoc,
528*4882a593Smuzhiyun 	[SNOC_TO_OCMEM_VNOC] = &snoc_to_ocmem_vnoc,
529*4882a593Smuzhiyun 	[SNOC_MAS_CRYPTO_CORE0] = &mas_crypto_core0,
530*4882a593Smuzhiyun 	[SNOC_MAS_CRYPTO_CORE1] = &mas_crypto_core1,
531*4882a593Smuzhiyun 	[SNOC_MAS_LPASS_PROC] = &mas_lpass_proc,
532*4882a593Smuzhiyun 	[SNOC_MAS_MSS] = &mas_mss,
533*4882a593Smuzhiyun 	[SNOC_MAS_MSS_NAV] = &mas_mss_nav,
534*4882a593Smuzhiyun 	[SNOC_MAS_OCMEM_DMA] = &mas_ocmem_dma,
535*4882a593Smuzhiyun 	[SNOC_MAS_WCSS] = &mas_wcss,
536*4882a593Smuzhiyun 	[SNOC_MAS_QDSS_ETR] = &mas_qdss_etr,
537*4882a593Smuzhiyun 	[SNOC_MAS_USB3] = &mas_usb3,
538*4882a593Smuzhiyun 	[SNOC_SLV_AMPSS] = &slv_ampss,
539*4882a593Smuzhiyun 	[SNOC_SLV_LPASS] = &slv_lpass,
540*4882a593Smuzhiyun 	[SNOC_SLV_USB3] = &slv_usb3,
541*4882a593Smuzhiyun 	[SNOC_SLV_WCSS] = &slv_wcss,
542*4882a593Smuzhiyun 	[SNOC_SLV_OCIMEM] = &slv_ocimem,
543*4882a593Smuzhiyun 	[SNOC_SLV_SNOC_OCMEM] = &slv_snoc_ocmem,
544*4882a593Smuzhiyun 	[SNOC_SLV_SERVICE_SNOC] = &slv_service_snoc,
545*4882a593Smuzhiyun 	[SNOC_SLV_QDSS_STM] = &slv_qdss_stm,
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun static struct msm8974_icc_desc msm8974_snoc = {
549*4882a593Smuzhiyun 	.nodes = msm8974_snoc_nodes,
550*4882a593Smuzhiyun 	.num_nodes = ARRAY_SIZE(msm8974_snoc_nodes),
551*4882a593Smuzhiyun };
552*4882a593Smuzhiyun 
msm8974_icc_rpm_smd_send(struct device * dev,int rsc_type,char * name,int id,u64 val)553*4882a593Smuzhiyun static void msm8974_icc_rpm_smd_send(struct device *dev, int rsc_type,
554*4882a593Smuzhiyun 				     char *name, int id, u64 val)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	int ret;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	if (id == -1)
559*4882a593Smuzhiyun 		return;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/*
562*4882a593Smuzhiyun 	 * Setting the bandwidth requests for some nodes fails and this same
563*4882a593Smuzhiyun 	 * behavior occurs on the downstream MSM 3.4 kernel sources based on
564*4882a593Smuzhiyun 	 * errors like this in that kernel:
565*4882a593Smuzhiyun 	 *
566*4882a593Smuzhiyun 	 *   msm_rpm_get_error_from_ack(): RPM NACK Unsupported resource
567*4882a593Smuzhiyun 	 *   AXI: msm_bus_rpm_req(): RPM: Ack failed
568*4882a593Smuzhiyun 	 *   AXI: msm_bus_rpm_commit_arb(): RPM: Req fail: mas:32, bw:240000000
569*4882a593Smuzhiyun 	 *
570*4882a593Smuzhiyun 	 * Since there's no publicly available documentation for this hardware,
571*4882a593Smuzhiyun 	 * and the bandwidth for some nodes in the path can be set properly,
572*4882a593Smuzhiyun 	 * let's not return an error.
573*4882a593Smuzhiyun 	 */
574*4882a593Smuzhiyun 	ret = qcom_icc_rpm_smd_send(QCOM_SMD_RPM_ACTIVE_STATE, rsc_type, id,
575*4882a593Smuzhiyun 				    val);
576*4882a593Smuzhiyun 	if (ret)
577*4882a593Smuzhiyun 		dev_dbg(dev, "Cannot set bandwidth for node %s (%d): %d\n",
578*4882a593Smuzhiyun 			name, id, ret);
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun 
msm8974_icc_set(struct icc_node * src,struct icc_node * dst)581*4882a593Smuzhiyun static int msm8974_icc_set(struct icc_node *src, struct icc_node *dst)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	struct msm8974_icc_node *src_qn, *dst_qn;
584*4882a593Smuzhiyun 	struct msm8974_icc_provider *qp;
585*4882a593Smuzhiyun 	u64 sum_bw, max_peak_bw, rate;
586*4882a593Smuzhiyun 	u32 agg_avg = 0, agg_peak = 0;
587*4882a593Smuzhiyun 	struct icc_provider *provider;
588*4882a593Smuzhiyun 	struct icc_node *n;
589*4882a593Smuzhiyun 	int ret, i;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	src_qn = src->data;
592*4882a593Smuzhiyun 	dst_qn = dst->data;
593*4882a593Smuzhiyun 	provider = src->provider;
594*4882a593Smuzhiyun 	qp = to_msm8974_icc_provider(provider);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	list_for_each_entry(n, &provider->nodes, node_list)
597*4882a593Smuzhiyun 		provider->aggregate(n, 0, n->avg_bw, n->peak_bw,
598*4882a593Smuzhiyun 				    &agg_avg, &agg_peak);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	sum_bw = icc_units_to_bps(agg_avg);
601*4882a593Smuzhiyun 	max_peak_bw = icc_units_to_bps(agg_peak);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/* Set bandwidth on source node */
604*4882a593Smuzhiyun 	msm8974_icc_rpm_smd_send(provider->dev, RPM_BUS_MASTER_REQ,
605*4882a593Smuzhiyun 				 src_qn->name, src_qn->mas_rpm_id, sum_bw);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	msm8974_icc_rpm_smd_send(provider->dev, RPM_BUS_SLAVE_REQ,
608*4882a593Smuzhiyun 				 src_qn->name, src_qn->slv_rpm_id, sum_bw);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* Set bandwidth on destination node */
611*4882a593Smuzhiyun 	msm8974_icc_rpm_smd_send(provider->dev, RPM_BUS_MASTER_REQ,
612*4882a593Smuzhiyun 				 dst_qn->name, dst_qn->mas_rpm_id, sum_bw);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	msm8974_icc_rpm_smd_send(provider->dev, RPM_BUS_SLAVE_REQ,
615*4882a593Smuzhiyun 				 dst_qn->name, dst_qn->slv_rpm_id, sum_bw);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	rate = max(sum_bw, max_peak_bw);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	do_div(rate, src_qn->buswidth);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	rate = min_t(u32, rate, INT_MAX);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	if (src_qn->rate == rate)
624*4882a593Smuzhiyun 		return 0;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	for (i = 0; i < qp->num_clks; i++) {
627*4882a593Smuzhiyun 		ret = clk_set_rate(qp->bus_clks[i].clk, rate);
628*4882a593Smuzhiyun 		if (ret) {
629*4882a593Smuzhiyun 			dev_err(provider->dev, "%s clk_set_rate error: %d\n",
630*4882a593Smuzhiyun 				qp->bus_clks[i].id, ret);
631*4882a593Smuzhiyun 			ret = 0;
632*4882a593Smuzhiyun 		}
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	src_qn->rate = rate;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	return 0;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
msm8974_get_bw(struct icc_node * node,u32 * avg,u32 * peak)640*4882a593Smuzhiyun static int msm8974_get_bw(struct icc_node *node, u32 *avg, u32 *peak)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	*avg = 0;
643*4882a593Smuzhiyun 	*peak = 0;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
msm8974_icc_probe(struct platform_device * pdev)648*4882a593Smuzhiyun static int msm8974_icc_probe(struct platform_device *pdev)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	const struct msm8974_icc_desc *desc;
651*4882a593Smuzhiyun 	struct msm8974_icc_node **qnodes;
652*4882a593Smuzhiyun 	struct msm8974_icc_provider *qp;
653*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
654*4882a593Smuzhiyun 	struct icc_onecell_data *data;
655*4882a593Smuzhiyun 	struct icc_provider *provider;
656*4882a593Smuzhiyun 	struct icc_node *node;
657*4882a593Smuzhiyun 	size_t num_nodes, i;
658*4882a593Smuzhiyun 	int ret;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* wait for the RPM proxy */
661*4882a593Smuzhiyun 	if (!qcom_icc_rpm_smd_available())
662*4882a593Smuzhiyun 		return -EPROBE_DEFER;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	desc = of_device_get_match_data(dev);
665*4882a593Smuzhiyun 	if (!desc)
666*4882a593Smuzhiyun 		return -EINVAL;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	qnodes = desc->nodes;
669*4882a593Smuzhiyun 	num_nodes = desc->num_nodes;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	qp = devm_kzalloc(dev, sizeof(*qp), GFP_KERNEL);
672*4882a593Smuzhiyun 	if (!qp)
673*4882a593Smuzhiyun 		return -ENOMEM;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	data = devm_kzalloc(dev, struct_size(data, nodes, num_nodes),
676*4882a593Smuzhiyun 			    GFP_KERNEL);
677*4882a593Smuzhiyun 	if (!data)
678*4882a593Smuzhiyun 		return -ENOMEM;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	qp->bus_clks = devm_kmemdup(dev, msm8974_icc_bus_clocks,
681*4882a593Smuzhiyun 				    sizeof(msm8974_icc_bus_clocks), GFP_KERNEL);
682*4882a593Smuzhiyun 	if (!qp->bus_clks)
683*4882a593Smuzhiyun 		return -ENOMEM;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	qp->num_clks = ARRAY_SIZE(msm8974_icc_bus_clocks);
686*4882a593Smuzhiyun 	ret = devm_clk_bulk_get(dev, qp->num_clks, qp->bus_clks);
687*4882a593Smuzhiyun 	if (ret)
688*4882a593Smuzhiyun 		return ret;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	ret = clk_bulk_prepare_enable(qp->num_clks, qp->bus_clks);
691*4882a593Smuzhiyun 	if (ret)
692*4882a593Smuzhiyun 		return ret;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	provider = &qp->provider;
695*4882a593Smuzhiyun 	INIT_LIST_HEAD(&provider->nodes);
696*4882a593Smuzhiyun 	provider->dev = dev;
697*4882a593Smuzhiyun 	provider->set = msm8974_icc_set;
698*4882a593Smuzhiyun 	provider->aggregate = icc_std_aggregate;
699*4882a593Smuzhiyun 	provider->xlate = of_icc_xlate_onecell;
700*4882a593Smuzhiyun 	provider->data = data;
701*4882a593Smuzhiyun 	provider->get_bw = msm8974_get_bw;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	ret = icc_provider_add(provider);
704*4882a593Smuzhiyun 	if (ret) {
705*4882a593Smuzhiyun 		dev_err(dev, "error adding interconnect provider: %d\n", ret);
706*4882a593Smuzhiyun 		goto err_disable_clks;
707*4882a593Smuzhiyun 	}
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	for (i = 0; i < num_nodes; i++) {
710*4882a593Smuzhiyun 		size_t j;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 		node = icc_node_create(qnodes[i]->id);
713*4882a593Smuzhiyun 		if (IS_ERR(node)) {
714*4882a593Smuzhiyun 			ret = PTR_ERR(node);
715*4882a593Smuzhiyun 			goto err_del_icc;
716*4882a593Smuzhiyun 		}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 		node->name = qnodes[i]->name;
719*4882a593Smuzhiyun 		node->data = qnodes[i];
720*4882a593Smuzhiyun 		icc_node_add(node, provider);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 		dev_dbg(dev, "registered node %s\n", node->name);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 		/* populate links */
725*4882a593Smuzhiyun 		for (j = 0; j < qnodes[i]->num_links; j++)
726*4882a593Smuzhiyun 			icc_link_create(node, qnodes[i]->links[j]);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 		data->nodes[i] = node;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 	data->num_nodes = num_nodes;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	platform_set_drvdata(pdev, qp);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	return 0;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun err_del_icc:
737*4882a593Smuzhiyun 	icc_nodes_remove(provider);
738*4882a593Smuzhiyun 	icc_provider_del(provider);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun err_disable_clks:
741*4882a593Smuzhiyun 	clk_bulk_disable_unprepare(qp->num_clks, qp->bus_clks);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	return ret;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
msm8974_icc_remove(struct platform_device * pdev)746*4882a593Smuzhiyun static int msm8974_icc_remove(struct platform_device *pdev)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	struct msm8974_icc_provider *qp = platform_get_drvdata(pdev);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	icc_nodes_remove(&qp->provider);
751*4882a593Smuzhiyun 	clk_bulk_disable_unprepare(qp->num_clks, qp->bus_clks);
752*4882a593Smuzhiyun 	return icc_provider_del(&qp->provider);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun static const struct of_device_id msm8974_noc_of_match[] = {
756*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8974-bimc", .data = &msm8974_bimc},
757*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8974-cnoc", .data = &msm8974_cnoc},
758*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8974-mmssnoc", .data = &msm8974_mnoc},
759*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8974-ocmemnoc", .data = &msm8974_onoc},
760*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8974-pnoc", .data = &msm8974_pnoc},
761*4882a593Smuzhiyun 	{ .compatible = "qcom,msm8974-snoc", .data = &msm8974_snoc},
762*4882a593Smuzhiyun 	{ },
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, msm8974_noc_of_match);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun static struct platform_driver msm8974_noc_driver = {
767*4882a593Smuzhiyun 	.probe = msm8974_icc_probe,
768*4882a593Smuzhiyun 	.remove = msm8974_icc_remove,
769*4882a593Smuzhiyun 	.driver = {
770*4882a593Smuzhiyun 		.name = "qnoc-msm8974",
771*4882a593Smuzhiyun 		.of_match_table = msm8974_noc_of_match,
772*4882a593Smuzhiyun 		.sync_state = icc_sync_state,
773*4882a593Smuzhiyun 	},
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun module_platform_driver(msm8974_noc_driver);
776*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm MSM8974 NoC driver");
777*4882a593Smuzhiyun MODULE_AUTHOR("Brian Masney <masneyb@onstation.org>");
778*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
779