1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2018-2020 Linaro Ltd
4*4882a593Smuzhiyun * Author: Georgi Djakov <georgi.djakov@linaro.org>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/interconnect-provider.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <dt-bindings/interconnect/qcom,msm8916.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "smd-rpm.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define RPM_BUS_MASTER_REQ 0x73616d62
20*4882a593Smuzhiyun #define RPM_BUS_SLAVE_REQ 0x766c7362
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun enum {
23*4882a593Smuzhiyun MSM8916_BIMC_SNOC_MAS = 1,
24*4882a593Smuzhiyun MSM8916_BIMC_SNOC_SLV,
25*4882a593Smuzhiyun MSM8916_MASTER_AMPSS_M0,
26*4882a593Smuzhiyun MSM8916_MASTER_LPASS,
27*4882a593Smuzhiyun MSM8916_MASTER_BLSP_1,
28*4882a593Smuzhiyun MSM8916_MASTER_DEHR,
29*4882a593Smuzhiyun MSM8916_MASTER_GRAPHICS_3D,
30*4882a593Smuzhiyun MSM8916_MASTER_JPEG,
31*4882a593Smuzhiyun MSM8916_MASTER_MDP_PORT0,
32*4882a593Smuzhiyun MSM8916_MASTER_CRYPTO_CORE0,
33*4882a593Smuzhiyun MSM8916_MASTER_SDCC_1,
34*4882a593Smuzhiyun MSM8916_MASTER_SDCC_2,
35*4882a593Smuzhiyun MSM8916_MASTER_QDSS_BAM,
36*4882a593Smuzhiyun MSM8916_MASTER_QDSS_ETR,
37*4882a593Smuzhiyun MSM8916_MASTER_SNOC_CFG,
38*4882a593Smuzhiyun MSM8916_MASTER_SPDM,
39*4882a593Smuzhiyun MSM8916_MASTER_TCU0,
40*4882a593Smuzhiyun MSM8916_MASTER_TCU1,
41*4882a593Smuzhiyun MSM8916_MASTER_USB_HS,
42*4882a593Smuzhiyun MSM8916_MASTER_VFE,
43*4882a593Smuzhiyun MSM8916_MASTER_VIDEO_P0,
44*4882a593Smuzhiyun MSM8916_SNOC_MM_INT_0,
45*4882a593Smuzhiyun MSM8916_SNOC_MM_INT_1,
46*4882a593Smuzhiyun MSM8916_SNOC_MM_INT_2,
47*4882a593Smuzhiyun MSM8916_SNOC_MM_INT_BIMC,
48*4882a593Smuzhiyun MSM8916_PNOC_INT_0,
49*4882a593Smuzhiyun MSM8916_PNOC_INT_1,
50*4882a593Smuzhiyun MSM8916_PNOC_MAS_0,
51*4882a593Smuzhiyun MSM8916_PNOC_MAS_1,
52*4882a593Smuzhiyun MSM8916_PNOC_SLV_0,
53*4882a593Smuzhiyun MSM8916_PNOC_SLV_1,
54*4882a593Smuzhiyun MSM8916_PNOC_SLV_2,
55*4882a593Smuzhiyun MSM8916_PNOC_SLV_3,
56*4882a593Smuzhiyun MSM8916_PNOC_SLV_4,
57*4882a593Smuzhiyun MSM8916_PNOC_SLV_8,
58*4882a593Smuzhiyun MSM8916_PNOC_SLV_9,
59*4882a593Smuzhiyun MSM8916_PNOC_SNOC_MAS,
60*4882a593Smuzhiyun MSM8916_PNOC_SNOC_SLV,
61*4882a593Smuzhiyun MSM8916_SNOC_QDSS_INT,
62*4882a593Smuzhiyun MSM8916_SLAVE_AMPSS_L2,
63*4882a593Smuzhiyun MSM8916_SLAVE_APSS,
64*4882a593Smuzhiyun MSM8916_SLAVE_LPASS,
65*4882a593Smuzhiyun MSM8916_SLAVE_BIMC_CFG,
66*4882a593Smuzhiyun MSM8916_SLAVE_BLSP_1,
67*4882a593Smuzhiyun MSM8916_SLAVE_BOOT_ROM,
68*4882a593Smuzhiyun MSM8916_SLAVE_CAMERA_CFG,
69*4882a593Smuzhiyun MSM8916_SLAVE_CATS_128,
70*4882a593Smuzhiyun MSM8916_SLAVE_OCMEM_64,
71*4882a593Smuzhiyun MSM8916_SLAVE_CLK_CTL,
72*4882a593Smuzhiyun MSM8916_SLAVE_CRYPTO_0_CFG,
73*4882a593Smuzhiyun MSM8916_SLAVE_DEHR_CFG,
74*4882a593Smuzhiyun MSM8916_SLAVE_DISPLAY_CFG,
75*4882a593Smuzhiyun MSM8916_SLAVE_EBI_CH0,
76*4882a593Smuzhiyun MSM8916_SLAVE_GRAPHICS_3D_CFG,
77*4882a593Smuzhiyun MSM8916_SLAVE_IMEM_CFG,
78*4882a593Smuzhiyun MSM8916_SLAVE_IMEM,
79*4882a593Smuzhiyun MSM8916_SLAVE_MPM,
80*4882a593Smuzhiyun MSM8916_SLAVE_MSG_RAM,
81*4882a593Smuzhiyun MSM8916_SLAVE_MSS,
82*4882a593Smuzhiyun MSM8916_SLAVE_PDM,
83*4882a593Smuzhiyun MSM8916_SLAVE_PMIC_ARB,
84*4882a593Smuzhiyun MSM8916_SLAVE_PNOC_CFG,
85*4882a593Smuzhiyun MSM8916_SLAVE_PRNG,
86*4882a593Smuzhiyun MSM8916_SLAVE_QDSS_CFG,
87*4882a593Smuzhiyun MSM8916_SLAVE_QDSS_STM,
88*4882a593Smuzhiyun MSM8916_SLAVE_RBCPR_CFG,
89*4882a593Smuzhiyun MSM8916_SLAVE_SDCC_1,
90*4882a593Smuzhiyun MSM8916_SLAVE_SDCC_2,
91*4882a593Smuzhiyun MSM8916_SLAVE_SECURITY,
92*4882a593Smuzhiyun MSM8916_SLAVE_SNOC_CFG,
93*4882a593Smuzhiyun MSM8916_SLAVE_SPDM,
94*4882a593Smuzhiyun MSM8916_SLAVE_SRVC_SNOC,
95*4882a593Smuzhiyun MSM8916_SLAVE_TCSR,
96*4882a593Smuzhiyun MSM8916_SLAVE_TLMM,
97*4882a593Smuzhiyun MSM8916_SLAVE_USB_HS,
98*4882a593Smuzhiyun MSM8916_SLAVE_VENUS_CFG,
99*4882a593Smuzhiyun MSM8916_SNOC_BIMC_0_MAS,
100*4882a593Smuzhiyun MSM8916_SNOC_BIMC_0_SLV,
101*4882a593Smuzhiyun MSM8916_SNOC_BIMC_1_MAS,
102*4882a593Smuzhiyun MSM8916_SNOC_BIMC_1_SLV,
103*4882a593Smuzhiyun MSM8916_SNOC_INT_0,
104*4882a593Smuzhiyun MSM8916_SNOC_INT_1,
105*4882a593Smuzhiyun MSM8916_SNOC_INT_BIMC,
106*4882a593Smuzhiyun MSM8916_SNOC_PNOC_MAS,
107*4882a593Smuzhiyun MSM8916_SNOC_PNOC_SLV,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define to_msm8916_provider(_provider) \
111*4882a593Smuzhiyun container_of(_provider, struct msm8916_icc_provider, provider)
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const struct clk_bulk_data msm8916_bus_clocks[] = {
114*4882a593Smuzhiyun { .id = "bus" },
115*4882a593Smuzhiyun { .id = "bus_a" },
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /**
119*4882a593Smuzhiyun * struct msm8916_icc_provider - Qualcomm specific interconnect provider
120*4882a593Smuzhiyun * @provider: generic interconnect provider
121*4882a593Smuzhiyun * @bus_clks: the clk_bulk_data table of bus clocks
122*4882a593Smuzhiyun * @num_clks: the total number of clk_bulk_data entries
123*4882a593Smuzhiyun */
124*4882a593Smuzhiyun struct msm8916_icc_provider {
125*4882a593Smuzhiyun struct icc_provider provider;
126*4882a593Smuzhiyun struct clk_bulk_data *bus_clks;
127*4882a593Smuzhiyun int num_clks;
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define MSM8916_MAX_LINKS 8
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /**
133*4882a593Smuzhiyun * struct msm8916_icc_node - Qualcomm specific interconnect nodes
134*4882a593Smuzhiyun * @name: the node name used in debugfs
135*4882a593Smuzhiyun * @id: a unique node identifier
136*4882a593Smuzhiyun * @links: an array of nodes where we can go next while traversing
137*4882a593Smuzhiyun * @num_links: the total number of @links
138*4882a593Smuzhiyun * @buswidth: width of the interconnect between a node and the bus (bytes)
139*4882a593Smuzhiyun * @mas_rpm_id: RPM ID for devices that are bus masters
140*4882a593Smuzhiyun * @slv_rpm_id: RPM ID for devices that are bus slaves
141*4882a593Smuzhiyun * @rate: current bus clock rate in Hz
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun struct msm8916_icc_node {
144*4882a593Smuzhiyun unsigned char *name;
145*4882a593Smuzhiyun u16 id;
146*4882a593Smuzhiyun u16 links[MSM8916_MAX_LINKS];
147*4882a593Smuzhiyun u16 num_links;
148*4882a593Smuzhiyun u16 buswidth;
149*4882a593Smuzhiyun int mas_rpm_id;
150*4882a593Smuzhiyun int slv_rpm_id;
151*4882a593Smuzhiyun u64 rate;
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun struct msm8916_icc_desc {
155*4882a593Smuzhiyun struct msm8916_icc_node **nodes;
156*4882a593Smuzhiyun size_t num_nodes;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define DEFINE_QNODE(_name, _id, _buswidth, _mas_rpm_id, _slv_rpm_id, \
160*4882a593Smuzhiyun ...) \
161*4882a593Smuzhiyun static struct msm8916_icc_node _name = { \
162*4882a593Smuzhiyun .name = #_name, \
163*4882a593Smuzhiyun .id = _id, \
164*4882a593Smuzhiyun .buswidth = _buswidth, \
165*4882a593Smuzhiyun .mas_rpm_id = _mas_rpm_id, \
166*4882a593Smuzhiyun .slv_rpm_id = _slv_rpm_id, \
167*4882a593Smuzhiyun .num_links = ARRAY_SIZE(((int[]){ __VA_ARGS__ })), \
168*4882a593Smuzhiyun .links = { __VA_ARGS__ }, \
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun DEFINE_QNODE(bimc_snoc_mas, MSM8916_BIMC_SNOC_MAS, 8, -1, -1, MSM8916_BIMC_SNOC_SLV);
172*4882a593Smuzhiyun DEFINE_QNODE(bimc_snoc_slv, MSM8916_BIMC_SNOC_SLV, 8, -1, -1, MSM8916_SNOC_INT_0, MSM8916_SNOC_INT_1);
173*4882a593Smuzhiyun DEFINE_QNODE(mas_apss, MSM8916_MASTER_AMPSS_M0, 8, -1, -1, MSM8916_SLAVE_EBI_CH0, MSM8916_BIMC_SNOC_MAS, MSM8916_SLAVE_AMPSS_L2);
174*4882a593Smuzhiyun DEFINE_QNODE(mas_audio, MSM8916_MASTER_LPASS, 4, -1, -1, MSM8916_PNOC_MAS_0);
175*4882a593Smuzhiyun DEFINE_QNODE(mas_blsp_1, MSM8916_MASTER_BLSP_1, 4, -1, -1, MSM8916_PNOC_MAS_1);
176*4882a593Smuzhiyun DEFINE_QNODE(mas_dehr, MSM8916_MASTER_DEHR, 4, -1, -1, MSM8916_PNOC_MAS_0);
177*4882a593Smuzhiyun DEFINE_QNODE(mas_gfx, MSM8916_MASTER_GRAPHICS_3D, 8, -1, -1, MSM8916_SLAVE_EBI_CH0, MSM8916_BIMC_SNOC_MAS, MSM8916_SLAVE_AMPSS_L2);
178*4882a593Smuzhiyun DEFINE_QNODE(mas_jpeg, MSM8916_MASTER_JPEG, 16, -1, -1, MSM8916_SNOC_MM_INT_0, MSM8916_SNOC_MM_INT_2);
179*4882a593Smuzhiyun DEFINE_QNODE(mas_mdp, MSM8916_MASTER_MDP_PORT0, 16, -1, -1, MSM8916_SNOC_MM_INT_0, MSM8916_SNOC_MM_INT_2);
180*4882a593Smuzhiyun DEFINE_QNODE(mas_pcnoc_crypto_0, MSM8916_MASTER_CRYPTO_CORE0, 8, -1, -1, MSM8916_PNOC_INT_1);
181*4882a593Smuzhiyun DEFINE_QNODE(mas_pcnoc_sdcc_1, MSM8916_MASTER_SDCC_1, 8, -1, -1, MSM8916_PNOC_INT_1);
182*4882a593Smuzhiyun DEFINE_QNODE(mas_pcnoc_sdcc_2, MSM8916_MASTER_SDCC_2, 8, -1, -1, MSM8916_PNOC_INT_1);
183*4882a593Smuzhiyun DEFINE_QNODE(mas_qdss_bam, MSM8916_MASTER_QDSS_BAM, 8, -1, -1, MSM8916_SNOC_QDSS_INT);
184*4882a593Smuzhiyun DEFINE_QNODE(mas_qdss_etr, MSM8916_MASTER_QDSS_ETR, 8, -1, -1, MSM8916_SNOC_QDSS_INT);
185*4882a593Smuzhiyun DEFINE_QNODE(mas_snoc_cfg, MSM8916_MASTER_SNOC_CFG, 4, -1, -1, MSM8916_SNOC_QDSS_INT);
186*4882a593Smuzhiyun DEFINE_QNODE(mas_spdm, MSM8916_MASTER_SPDM, 4, -1, -1, MSM8916_PNOC_MAS_0);
187*4882a593Smuzhiyun DEFINE_QNODE(mas_tcu0, MSM8916_MASTER_TCU0, 8, -1, -1, MSM8916_SLAVE_EBI_CH0, MSM8916_BIMC_SNOC_MAS, MSM8916_SLAVE_AMPSS_L2);
188*4882a593Smuzhiyun DEFINE_QNODE(mas_tcu1, MSM8916_MASTER_TCU1, 8, -1, -1, MSM8916_SLAVE_EBI_CH0, MSM8916_BIMC_SNOC_MAS, MSM8916_SLAVE_AMPSS_L2);
189*4882a593Smuzhiyun DEFINE_QNODE(mas_usb_hs, MSM8916_MASTER_USB_HS, 4, -1, -1, MSM8916_PNOC_MAS_1);
190*4882a593Smuzhiyun DEFINE_QNODE(mas_vfe, MSM8916_MASTER_VFE, 16, -1, -1, MSM8916_SNOC_MM_INT_1, MSM8916_SNOC_MM_INT_2);
191*4882a593Smuzhiyun DEFINE_QNODE(mas_video, MSM8916_MASTER_VIDEO_P0, 16, -1, -1, MSM8916_SNOC_MM_INT_0, MSM8916_SNOC_MM_INT_2);
192*4882a593Smuzhiyun DEFINE_QNODE(mm_int_0, MSM8916_SNOC_MM_INT_0, 16, -1, -1, MSM8916_SNOC_MM_INT_BIMC);
193*4882a593Smuzhiyun DEFINE_QNODE(mm_int_1, MSM8916_SNOC_MM_INT_1, 16, -1, -1, MSM8916_SNOC_MM_INT_BIMC);
194*4882a593Smuzhiyun DEFINE_QNODE(mm_int_2, MSM8916_SNOC_MM_INT_2, 16, -1, -1, MSM8916_SNOC_INT_0);
195*4882a593Smuzhiyun DEFINE_QNODE(mm_int_bimc, MSM8916_SNOC_MM_INT_BIMC, 16, -1, -1, MSM8916_SNOC_BIMC_1_MAS);
196*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_int_0, MSM8916_PNOC_INT_0, 8, -1, -1, MSM8916_PNOC_SNOC_MAS, MSM8916_PNOC_SLV_0, MSM8916_PNOC_SLV_1, MSM8916_PNOC_SLV_2, MSM8916_PNOC_SLV_3, MSM8916_PNOC_SLV_4, MSM8916_PNOC_SLV_8, MSM8916_PNOC_SLV_9);
197*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_int_1, MSM8916_PNOC_INT_1, 8, -1, -1, MSM8916_PNOC_SNOC_MAS);
198*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_m_0, MSM8916_PNOC_MAS_0, 8, -1, -1, MSM8916_PNOC_INT_0);
199*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_m_1, MSM8916_PNOC_MAS_1, 8, -1, -1, MSM8916_PNOC_SNOC_MAS);
200*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_0, MSM8916_PNOC_SLV_0, 4, -1, -1, MSM8916_SLAVE_CLK_CTL, MSM8916_SLAVE_TLMM, MSM8916_SLAVE_TCSR, MSM8916_SLAVE_SECURITY, MSM8916_SLAVE_MSS);
201*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_1, MSM8916_PNOC_SLV_1, 4, -1, -1, MSM8916_SLAVE_IMEM_CFG, MSM8916_SLAVE_CRYPTO_0_CFG, MSM8916_SLAVE_MSG_RAM, MSM8916_SLAVE_PDM, MSM8916_SLAVE_PRNG);
202*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_2, MSM8916_PNOC_SLV_2, 4, -1, -1, MSM8916_SLAVE_SPDM, MSM8916_SLAVE_BOOT_ROM, MSM8916_SLAVE_BIMC_CFG, MSM8916_SLAVE_PNOC_CFG, MSM8916_SLAVE_PMIC_ARB);
203*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_3, MSM8916_PNOC_SLV_3, 4, -1, -1, MSM8916_SLAVE_MPM, MSM8916_SLAVE_SNOC_CFG, MSM8916_SLAVE_RBCPR_CFG, MSM8916_SLAVE_QDSS_CFG, MSM8916_SLAVE_DEHR_CFG);
204*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_4, MSM8916_PNOC_SLV_4, 4, -1, -1, MSM8916_SLAVE_VENUS_CFG, MSM8916_SLAVE_CAMERA_CFG, MSM8916_SLAVE_DISPLAY_CFG);
205*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_8, MSM8916_PNOC_SLV_8, 4, -1, -1, MSM8916_SLAVE_USB_HS, MSM8916_SLAVE_SDCC_1, MSM8916_SLAVE_BLSP_1);
206*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_s_9, MSM8916_PNOC_SLV_9, 4, -1, -1, MSM8916_SLAVE_SDCC_2, MSM8916_SLAVE_LPASS, MSM8916_SLAVE_GRAPHICS_3D_CFG);
207*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_snoc_mas, MSM8916_PNOC_SNOC_MAS, 8, 29, -1, MSM8916_PNOC_SNOC_SLV);
208*4882a593Smuzhiyun DEFINE_QNODE(pcnoc_snoc_slv, MSM8916_PNOC_SNOC_SLV, 8, -1, 45, MSM8916_SNOC_INT_0, MSM8916_SNOC_INT_BIMC, MSM8916_SNOC_INT_1);
209*4882a593Smuzhiyun DEFINE_QNODE(qdss_int, MSM8916_SNOC_QDSS_INT, 8, -1, -1, MSM8916_SNOC_INT_0, MSM8916_SNOC_INT_BIMC);
210*4882a593Smuzhiyun DEFINE_QNODE(slv_apps_l2, MSM8916_SLAVE_AMPSS_L2, 8, -1, -1, 0);
211*4882a593Smuzhiyun DEFINE_QNODE(slv_apss, MSM8916_SLAVE_APSS, 4, -1, -1, 0);
212*4882a593Smuzhiyun DEFINE_QNODE(slv_audio, MSM8916_SLAVE_LPASS, 4, -1, -1, 0);
213*4882a593Smuzhiyun DEFINE_QNODE(slv_bimc_cfg, MSM8916_SLAVE_BIMC_CFG, 4, -1, -1, 0);
214*4882a593Smuzhiyun DEFINE_QNODE(slv_blsp_1, MSM8916_SLAVE_BLSP_1, 4, -1, -1, 0);
215*4882a593Smuzhiyun DEFINE_QNODE(slv_boot_rom, MSM8916_SLAVE_BOOT_ROM, 4, -1, -1, 0);
216*4882a593Smuzhiyun DEFINE_QNODE(slv_camera_cfg, MSM8916_SLAVE_CAMERA_CFG, 4, -1, -1, 0);
217*4882a593Smuzhiyun DEFINE_QNODE(slv_cats_0, MSM8916_SLAVE_CATS_128, 16, -1, -1, 0);
218*4882a593Smuzhiyun DEFINE_QNODE(slv_cats_1, MSM8916_SLAVE_OCMEM_64, 8, -1, -1, 0);
219*4882a593Smuzhiyun DEFINE_QNODE(slv_clk_ctl, MSM8916_SLAVE_CLK_CTL, 4, -1, -1, 0);
220*4882a593Smuzhiyun DEFINE_QNODE(slv_crypto_0_cfg, MSM8916_SLAVE_CRYPTO_0_CFG, 4, -1, -1, 0);
221*4882a593Smuzhiyun DEFINE_QNODE(slv_dehr_cfg, MSM8916_SLAVE_DEHR_CFG, 4, -1, -1, 0);
222*4882a593Smuzhiyun DEFINE_QNODE(slv_display_cfg, MSM8916_SLAVE_DISPLAY_CFG, 4, -1, -1, 0);
223*4882a593Smuzhiyun DEFINE_QNODE(slv_ebi_ch0, MSM8916_SLAVE_EBI_CH0, 8, -1, 0, 0);
224*4882a593Smuzhiyun DEFINE_QNODE(slv_gfx_cfg, MSM8916_SLAVE_GRAPHICS_3D_CFG, 4, -1, -1, 0);
225*4882a593Smuzhiyun DEFINE_QNODE(slv_imem_cfg, MSM8916_SLAVE_IMEM_CFG, 4, -1, -1, 0);
226*4882a593Smuzhiyun DEFINE_QNODE(slv_imem, MSM8916_SLAVE_IMEM, 8, -1, 26, 0);
227*4882a593Smuzhiyun DEFINE_QNODE(slv_mpm, MSM8916_SLAVE_MPM, 4, -1, -1, 0);
228*4882a593Smuzhiyun DEFINE_QNODE(slv_msg_ram, MSM8916_SLAVE_MSG_RAM, 4, -1, -1, 0);
229*4882a593Smuzhiyun DEFINE_QNODE(slv_mss, MSM8916_SLAVE_MSS, 4, -1, -1, 0);
230*4882a593Smuzhiyun DEFINE_QNODE(slv_pdm, MSM8916_SLAVE_PDM, 4, -1, -1, 0);
231*4882a593Smuzhiyun DEFINE_QNODE(slv_pmic_arb, MSM8916_SLAVE_PMIC_ARB, 4, -1, -1, 0);
232*4882a593Smuzhiyun DEFINE_QNODE(slv_pcnoc_cfg, MSM8916_SLAVE_PNOC_CFG, 4, -1, -1, 0);
233*4882a593Smuzhiyun DEFINE_QNODE(slv_prng, MSM8916_SLAVE_PRNG, 4, -1, -1, 0);
234*4882a593Smuzhiyun DEFINE_QNODE(slv_qdss_cfg, MSM8916_SLAVE_QDSS_CFG, 4, -1, -1, 0);
235*4882a593Smuzhiyun DEFINE_QNODE(slv_qdss_stm, MSM8916_SLAVE_QDSS_STM, 4, -1, 30, 0);
236*4882a593Smuzhiyun DEFINE_QNODE(slv_rbcpr_cfg, MSM8916_SLAVE_RBCPR_CFG, 4, -1, -1, 0);
237*4882a593Smuzhiyun DEFINE_QNODE(slv_sdcc_1, MSM8916_SLAVE_SDCC_1, 4, -1, -1, 0);
238*4882a593Smuzhiyun DEFINE_QNODE(slv_sdcc_2, MSM8916_SLAVE_SDCC_2, 4, -1, -1, 0);
239*4882a593Smuzhiyun DEFINE_QNODE(slv_security, MSM8916_SLAVE_SECURITY, 4, -1, -1, 0);
240*4882a593Smuzhiyun DEFINE_QNODE(slv_snoc_cfg, MSM8916_SLAVE_SNOC_CFG, 4, -1, -1, 0);
241*4882a593Smuzhiyun DEFINE_QNODE(slv_spdm, MSM8916_SLAVE_SPDM, 4, -1, -1, 0);
242*4882a593Smuzhiyun DEFINE_QNODE(slv_srvc_snoc, MSM8916_SLAVE_SRVC_SNOC, 8, -1, -1, 0);
243*4882a593Smuzhiyun DEFINE_QNODE(slv_tcsr, MSM8916_SLAVE_TCSR, 4, -1, -1, 0);
244*4882a593Smuzhiyun DEFINE_QNODE(slv_tlmm, MSM8916_SLAVE_TLMM, 4, -1, -1, 0);
245*4882a593Smuzhiyun DEFINE_QNODE(slv_usb_hs, MSM8916_SLAVE_USB_HS, 4, -1, -1, 0);
246*4882a593Smuzhiyun DEFINE_QNODE(slv_venus_cfg, MSM8916_SLAVE_VENUS_CFG, 4, -1, -1, 0);
247*4882a593Smuzhiyun DEFINE_QNODE(snoc_bimc_0_mas, MSM8916_SNOC_BIMC_0_MAS, 8, 3, -1, MSM8916_SNOC_BIMC_0_SLV);
248*4882a593Smuzhiyun DEFINE_QNODE(snoc_bimc_0_slv, MSM8916_SNOC_BIMC_0_SLV, 8, -1, 24, MSM8916_SLAVE_EBI_CH0);
249*4882a593Smuzhiyun DEFINE_QNODE(snoc_bimc_1_mas, MSM8916_SNOC_BIMC_1_MAS, 16, -1, -1, MSM8916_SNOC_BIMC_1_SLV);
250*4882a593Smuzhiyun DEFINE_QNODE(snoc_bimc_1_slv, MSM8916_SNOC_BIMC_1_SLV, 8, -1, -1, MSM8916_SLAVE_EBI_CH0);
251*4882a593Smuzhiyun DEFINE_QNODE(snoc_int_0, MSM8916_SNOC_INT_0, 8, 99, 130, MSM8916_SLAVE_QDSS_STM, MSM8916_SLAVE_IMEM, MSM8916_SNOC_PNOC_MAS);
252*4882a593Smuzhiyun DEFINE_QNODE(snoc_int_1, MSM8916_SNOC_INT_1, 8, -1, -1, MSM8916_SLAVE_APSS, MSM8916_SLAVE_CATS_128, MSM8916_SLAVE_OCMEM_64);
253*4882a593Smuzhiyun DEFINE_QNODE(snoc_int_bimc, MSM8916_SNOC_INT_BIMC, 8, 101, 132, MSM8916_SNOC_BIMC_0_MAS);
254*4882a593Smuzhiyun DEFINE_QNODE(snoc_pcnoc_mas, MSM8916_SNOC_PNOC_MAS, 8, -1, -1, MSM8916_SNOC_PNOC_SLV);
255*4882a593Smuzhiyun DEFINE_QNODE(snoc_pcnoc_slv, MSM8916_SNOC_PNOC_SLV, 8, -1, -1, MSM8916_PNOC_INT_0);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun static struct msm8916_icc_node *msm8916_snoc_nodes[] = {
258*4882a593Smuzhiyun [BIMC_SNOC_SLV] = &bimc_snoc_slv,
259*4882a593Smuzhiyun [MASTER_JPEG] = &mas_jpeg,
260*4882a593Smuzhiyun [MASTER_MDP_PORT0] = &mas_mdp,
261*4882a593Smuzhiyun [MASTER_QDSS_BAM] = &mas_qdss_bam,
262*4882a593Smuzhiyun [MASTER_QDSS_ETR] = &mas_qdss_etr,
263*4882a593Smuzhiyun [MASTER_SNOC_CFG] = &mas_snoc_cfg,
264*4882a593Smuzhiyun [MASTER_VFE] = &mas_vfe,
265*4882a593Smuzhiyun [MASTER_VIDEO_P0] = &mas_video,
266*4882a593Smuzhiyun [SNOC_MM_INT_0] = &mm_int_0,
267*4882a593Smuzhiyun [SNOC_MM_INT_1] = &mm_int_1,
268*4882a593Smuzhiyun [SNOC_MM_INT_2] = &mm_int_2,
269*4882a593Smuzhiyun [SNOC_MM_INT_BIMC] = &mm_int_bimc,
270*4882a593Smuzhiyun [PCNOC_SNOC_SLV] = &pcnoc_snoc_slv,
271*4882a593Smuzhiyun [SLAVE_APSS] = &slv_apss,
272*4882a593Smuzhiyun [SLAVE_CATS_128] = &slv_cats_0,
273*4882a593Smuzhiyun [SLAVE_OCMEM_64] = &slv_cats_1,
274*4882a593Smuzhiyun [SLAVE_IMEM] = &slv_imem,
275*4882a593Smuzhiyun [SLAVE_QDSS_STM] = &slv_qdss_stm,
276*4882a593Smuzhiyun [SLAVE_SRVC_SNOC] = &slv_srvc_snoc,
277*4882a593Smuzhiyun [SNOC_BIMC_0_MAS] = &snoc_bimc_0_mas,
278*4882a593Smuzhiyun [SNOC_BIMC_1_MAS] = &snoc_bimc_1_mas,
279*4882a593Smuzhiyun [SNOC_INT_0] = &snoc_int_0,
280*4882a593Smuzhiyun [SNOC_INT_1] = &snoc_int_1,
281*4882a593Smuzhiyun [SNOC_INT_BIMC] = &snoc_int_bimc,
282*4882a593Smuzhiyun [SNOC_PCNOC_MAS] = &snoc_pcnoc_mas,
283*4882a593Smuzhiyun [SNOC_QDSS_INT] = &qdss_int,
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static struct msm8916_icc_desc msm8916_snoc = {
287*4882a593Smuzhiyun .nodes = msm8916_snoc_nodes,
288*4882a593Smuzhiyun .num_nodes = ARRAY_SIZE(msm8916_snoc_nodes),
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static struct msm8916_icc_node *msm8916_bimc_nodes[] = {
292*4882a593Smuzhiyun [BIMC_SNOC_MAS] = &bimc_snoc_mas,
293*4882a593Smuzhiyun [MASTER_AMPSS_M0] = &mas_apss,
294*4882a593Smuzhiyun [MASTER_GRAPHICS_3D] = &mas_gfx,
295*4882a593Smuzhiyun [MASTER_TCU0] = &mas_tcu0,
296*4882a593Smuzhiyun [MASTER_TCU1] = &mas_tcu1,
297*4882a593Smuzhiyun [SLAVE_AMPSS_L2] = &slv_apps_l2,
298*4882a593Smuzhiyun [SLAVE_EBI_CH0] = &slv_ebi_ch0,
299*4882a593Smuzhiyun [SNOC_BIMC_0_SLV] = &snoc_bimc_0_slv,
300*4882a593Smuzhiyun [SNOC_BIMC_1_SLV] = &snoc_bimc_1_slv,
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static struct msm8916_icc_desc msm8916_bimc = {
304*4882a593Smuzhiyun .nodes = msm8916_bimc_nodes,
305*4882a593Smuzhiyun .num_nodes = ARRAY_SIZE(msm8916_bimc_nodes),
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static struct msm8916_icc_node *msm8916_pcnoc_nodes[] = {
309*4882a593Smuzhiyun [MASTER_BLSP_1] = &mas_blsp_1,
310*4882a593Smuzhiyun [MASTER_DEHR] = &mas_dehr,
311*4882a593Smuzhiyun [MASTER_LPASS] = &mas_audio,
312*4882a593Smuzhiyun [MASTER_CRYPTO_CORE0] = &mas_pcnoc_crypto_0,
313*4882a593Smuzhiyun [MASTER_SDCC_1] = &mas_pcnoc_sdcc_1,
314*4882a593Smuzhiyun [MASTER_SDCC_2] = &mas_pcnoc_sdcc_2,
315*4882a593Smuzhiyun [MASTER_SPDM] = &mas_spdm,
316*4882a593Smuzhiyun [MASTER_USB_HS] = &mas_usb_hs,
317*4882a593Smuzhiyun [PCNOC_INT_0] = &pcnoc_int_0,
318*4882a593Smuzhiyun [PCNOC_INT_1] = &pcnoc_int_1,
319*4882a593Smuzhiyun [PCNOC_MAS_0] = &pcnoc_m_0,
320*4882a593Smuzhiyun [PCNOC_MAS_1] = &pcnoc_m_1,
321*4882a593Smuzhiyun [PCNOC_SLV_0] = &pcnoc_s_0,
322*4882a593Smuzhiyun [PCNOC_SLV_1] = &pcnoc_s_1,
323*4882a593Smuzhiyun [PCNOC_SLV_2] = &pcnoc_s_2,
324*4882a593Smuzhiyun [PCNOC_SLV_3] = &pcnoc_s_3,
325*4882a593Smuzhiyun [PCNOC_SLV_4] = &pcnoc_s_4,
326*4882a593Smuzhiyun [PCNOC_SLV_8] = &pcnoc_s_8,
327*4882a593Smuzhiyun [PCNOC_SLV_9] = &pcnoc_s_9,
328*4882a593Smuzhiyun [PCNOC_SNOC_MAS] = &pcnoc_snoc_mas,
329*4882a593Smuzhiyun [SLAVE_BIMC_CFG] = &slv_bimc_cfg,
330*4882a593Smuzhiyun [SLAVE_BLSP_1] = &slv_blsp_1,
331*4882a593Smuzhiyun [SLAVE_BOOT_ROM] = &slv_boot_rom,
332*4882a593Smuzhiyun [SLAVE_CAMERA_CFG] = &slv_camera_cfg,
333*4882a593Smuzhiyun [SLAVE_CLK_CTL] = &slv_clk_ctl,
334*4882a593Smuzhiyun [SLAVE_CRYPTO_0_CFG] = &slv_crypto_0_cfg,
335*4882a593Smuzhiyun [SLAVE_DEHR_CFG] = &slv_dehr_cfg,
336*4882a593Smuzhiyun [SLAVE_DISPLAY_CFG] = &slv_display_cfg,
337*4882a593Smuzhiyun [SLAVE_GRAPHICS_3D_CFG] = &slv_gfx_cfg,
338*4882a593Smuzhiyun [SLAVE_IMEM_CFG] = &slv_imem_cfg,
339*4882a593Smuzhiyun [SLAVE_LPASS] = &slv_audio,
340*4882a593Smuzhiyun [SLAVE_MPM] = &slv_mpm,
341*4882a593Smuzhiyun [SLAVE_MSG_RAM] = &slv_msg_ram,
342*4882a593Smuzhiyun [SLAVE_MSS] = &slv_mss,
343*4882a593Smuzhiyun [SLAVE_PDM] = &slv_pdm,
344*4882a593Smuzhiyun [SLAVE_PMIC_ARB] = &slv_pmic_arb,
345*4882a593Smuzhiyun [SLAVE_PCNOC_CFG] = &slv_pcnoc_cfg,
346*4882a593Smuzhiyun [SLAVE_PRNG] = &slv_prng,
347*4882a593Smuzhiyun [SLAVE_QDSS_CFG] = &slv_qdss_cfg,
348*4882a593Smuzhiyun [SLAVE_RBCPR_CFG] = &slv_rbcpr_cfg,
349*4882a593Smuzhiyun [SLAVE_SDCC_1] = &slv_sdcc_1,
350*4882a593Smuzhiyun [SLAVE_SDCC_2] = &slv_sdcc_2,
351*4882a593Smuzhiyun [SLAVE_SECURITY] = &slv_security,
352*4882a593Smuzhiyun [SLAVE_SNOC_CFG] = &slv_snoc_cfg,
353*4882a593Smuzhiyun [SLAVE_SPDM] = &slv_spdm,
354*4882a593Smuzhiyun [SLAVE_TCSR] = &slv_tcsr,
355*4882a593Smuzhiyun [SLAVE_TLMM] = &slv_tlmm,
356*4882a593Smuzhiyun [SLAVE_USB_HS] = &slv_usb_hs,
357*4882a593Smuzhiyun [SLAVE_VENUS_CFG] = &slv_venus_cfg,
358*4882a593Smuzhiyun [SNOC_PCNOC_SLV] = &snoc_pcnoc_slv,
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun static struct msm8916_icc_desc msm8916_pcnoc = {
362*4882a593Smuzhiyun .nodes = msm8916_pcnoc_nodes,
363*4882a593Smuzhiyun .num_nodes = ARRAY_SIZE(msm8916_pcnoc_nodes),
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun
msm8916_icc_set(struct icc_node * src,struct icc_node * dst)366*4882a593Smuzhiyun static int msm8916_icc_set(struct icc_node *src, struct icc_node *dst)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct msm8916_icc_provider *qp;
369*4882a593Smuzhiyun struct msm8916_icc_node *qn;
370*4882a593Smuzhiyun u64 sum_bw, max_peak_bw, rate;
371*4882a593Smuzhiyun u32 agg_avg = 0, agg_peak = 0;
372*4882a593Smuzhiyun struct icc_provider *provider;
373*4882a593Smuzhiyun struct icc_node *n;
374*4882a593Smuzhiyun int ret, i;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun qn = src->data;
377*4882a593Smuzhiyun provider = src->provider;
378*4882a593Smuzhiyun qp = to_msm8916_provider(provider);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun list_for_each_entry(n, &provider->nodes, node_list)
381*4882a593Smuzhiyun provider->aggregate(n, 0, n->avg_bw, n->peak_bw,
382*4882a593Smuzhiyun &agg_avg, &agg_peak);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun sum_bw = icc_units_to_bps(agg_avg);
385*4882a593Smuzhiyun max_peak_bw = icc_units_to_bps(agg_peak);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* send bandwidth request message to the RPM processor */
388*4882a593Smuzhiyun if (qn->mas_rpm_id != -1) {
389*4882a593Smuzhiyun ret = qcom_icc_rpm_smd_send(QCOM_SMD_RPM_ACTIVE_STATE,
390*4882a593Smuzhiyun RPM_BUS_MASTER_REQ,
391*4882a593Smuzhiyun qn->mas_rpm_id,
392*4882a593Smuzhiyun sum_bw);
393*4882a593Smuzhiyun if (ret) {
394*4882a593Smuzhiyun pr_err("qcom_icc_rpm_smd_send mas %d error %d\n",
395*4882a593Smuzhiyun qn->mas_rpm_id, ret);
396*4882a593Smuzhiyun return ret;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (qn->slv_rpm_id != -1) {
401*4882a593Smuzhiyun ret = qcom_icc_rpm_smd_send(QCOM_SMD_RPM_ACTIVE_STATE,
402*4882a593Smuzhiyun RPM_BUS_SLAVE_REQ,
403*4882a593Smuzhiyun qn->slv_rpm_id,
404*4882a593Smuzhiyun sum_bw);
405*4882a593Smuzhiyun if (ret) {
406*4882a593Smuzhiyun pr_err("qcom_icc_rpm_smd_send slv error %d\n",
407*4882a593Smuzhiyun ret);
408*4882a593Smuzhiyun return ret;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun rate = max(sum_bw, max_peak_bw);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun do_div(rate, qn->buswidth);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (qn->rate == rate)
417*4882a593Smuzhiyun return 0;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun for (i = 0; i < qp->num_clks; i++) {
420*4882a593Smuzhiyun ret = clk_set_rate(qp->bus_clks[i].clk, rate);
421*4882a593Smuzhiyun if (ret) {
422*4882a593Smuzhiyun pr_err("%s clk_set_rate error: %d\n",
423*4882a593Smuzhiyun qp->bus_clks[i].id, ret);
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun qn->rate = rate;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
msm8916_qnoc_probe(struct platform_device * pdev)433*4882a593Smuzhiyun static int msm8916_qnoc_probe(struct platform_device *pdev)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun const struct msm8916_icc_desc *desc;
436*4882a593Smuzhiyun struct msm8916_icc_node **qnodes;
437*4882a593Smuzhiyun struct msm8916_icc_provider *qp;
438*4882a593Smuzhiyun struct device *dev = &pdev->dev;
439*4882a593Smuzhiyun struct icc_onecell_data *data;
440*4882a593Smuzhiyun struct icc_provider *provider;
441*4882a593Smuzhiyun struct icc_node *node;
442*4882a593Smuzhiyun size_t num_nodes, i;
443*4882a593Smuzhiyun int ret;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* wait for the RPM proxy */
446*4882a593Smuzhiyun if (!qcom_icc_rpm_smd_available())
447*4882a593Smuzhiyun return -EPROBE_DEFER;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun desc = of_device_get_match_data(dev);
450*4882a593Smuzhiyun if (!desc)
451*4882a593Smuzhiyun return -EINVAL;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun qnodes = desc->nodes;
454*4882a593Smuzhiyun num_nodes = desc->num_nodes;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun qp = devm_kzalloc(dev, sizeof(*qp), GFP_KERNEL);
457*4882a593Smuzhiyun if (!qp)
458*4882a593Smuzhiyun return -ENOMEM;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun data = devm_kzalloc(dev, struct_size(data, nodes, num_nodes),
461*4882a593Smuzhiyun GFP_KERNEL);
462*4882a593Smuzhiyun if (!data)
463*4882a593Smuzhiyun return -ENOMEM;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun qp->bus_clks = devm_kmemdup(dev, msm8916_bus_clocks,
466*4882a593Smuzhiyun sizeof(msm8916_bus_clocks), GFP_KERNEL);
467*4882a593Smuzhiyun if (!qp->bus_clks)
468*4882a593Smuzhiyun return -ENOMEM;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun qp->num_clks = ARRAY_SIZE(msm8916_bus_clocks);
471*4882a593Smuzhiyun ret = devm_clk_bulk_get(dev, qp->num_clks, qp->bus_clks);
472*4882a593Smuzhiyun if (ret)
473*4882a593Smuzhiyun return ret;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(qp->num_clks, qp->bus_clks);
476*4882a593Smuzhiyun if (ret)
477*4882a593Smuzhiyun return ret;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun provider = &qp->provider;
480*4882a593Smuzhiyun INIT_LIST_HEAD(&provider->nodes);
481*4882a593Smuzhiyun provider->dev = dev;
482*4882a593Smuzhiyun provider->set = msm8916_icc_set;
483*4882a593Smuzhiyun provider->aggregate = icc_std_aggregate;
484*4882a593Smuzhiyun provider->xlate = of_icc_xlate_onecell;
485*4882a593Smuzhiyun provider->data = data;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun ret = icc_provider_add(provider);
488*4882a593Smuzhiyun if (ret) {
489*4882a593Smuzhiyun dev_err(dev, "error adding interconnect provider: %d\n", ret);
490*4882a593Smuzhiyun clk_bulk_disable_unprepare(qp->num_clks, qp->bus_clks);
491*4882a593Smuzhiyun return ret;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun for (i = 0; i < num_nodes; i++) {
495*4882a593Smuzhiyun size_t j;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun node = icc_node_create(qnodes[i]->id);
498*4882a593Smuzhiyun if (IS_ERR(node)) {
499*4882a593Smuzhiyun ret = PTR_ERR(node);
500*4882a593Smuzhiyun goto err;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun node->name = qnodes[i]->name;
504*4882a593Smuzhiyun node->data = qnodes[i];
505*4882a593Smuzhiyun icc_node_add(node, provider);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun for (j = 0; j < qnodes[i]->num_links; j++)
508*4882a593Smuzhiyun icc_link_create(node, qnodes[i]->links[j]);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun data->nodes[i] = node;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun data->num_nodes = num_nodes;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun platform_set_drvdata(pdev, qp);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun return 0;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun err:
519*4882a593Smuzhiyun icc_nodes_remove(provider);
520*4882a593Smuzhiyun icc_provider_del(provider);
521*4882a593Smuzhiyun clk_bulk_disable_unprepare(qp->num_clks, qp->bus_clks);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun return ret;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
msm8916_qnoc_remove(struct platform_device * pdev)526*4882a593Smuzhiyun static int msm8916_qnoc_remove(struct platform_device *pdev)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun struct msm8916_icc_provider *qp = platform_get_drvdata(pdev);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun icc_nodes_remove(&qp->provider);
531*4882a593Smuzhiyun clk_bulk_disable_unprepare(qp->num_clks, qp->bus_clks);
532*4882a593Smuzhiyun return icc_provider_del(&qp->provider);
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun static const struct of_device_id msm8916_noc_of_match[] = {
536*4882a593Smuzhiyun { .compatible = "qcom,msm8916-bimc", .data = &msm8916_bimc },
537*4882a593Smuzhiyun { .compatible = "qcom,msm8916-pcnoc", .data = &msm8916_pcnoc },
538*4882a593Smuzhiyun { .compatible = "qcom,msm8916-snoc", .data = &msm8916_snoc },
539*4882a593Smuzhiyun { }
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, msm8916_noc_of_match);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun static struct platform_driver msm8916_noc_driver = {
544*4882a593Smuzhiyun .probe = msm8916_qnoc_probe,
545*4882a593Smuzhiyun .remove = msm8916_qnoc_remove,
546*4882a593Smuzhiyun .driver = {
547*4882a593Smuzhiyun .name = "qnoc-msm8916",
548*4882a593Smuzhiyun .of_match_table = msm8916_noc_of_match,
549*4882a593Smuzhiyun },
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun module_platform_driver(msm8916_noc_driver);
552*4882a593Smuzhiyun MODULE_AUTHOR("Georgi Djakov <georgi.djakov@linaro.org>");
553*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm MSM8916 NoC driver");
554*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
555