xref: /OK3568_Linux_fs/kernel/drivers/input/touchscreen/hideep.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2012-2017 Hideep, Inc.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/of.h>
8*4882a593Smuzhiyun #include <linux/firmware.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
11*4882a593Smuzhiyun #include <linux/i2c.h>
12*4882a593Smuzhiyun #include <linux/acpi.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <linux/sysfs.h>
16*4882a593Smuzhiyun #include <linux/input.h>
17*4882a593Smuzhiyun #include <linux/input/mt.h>
18*4882a593Smuzhiyun #include <linux/input/touchscreen.h>
19*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
20*4882a593Smuzhiyun #include <asm/unaligned.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define HIDEEP_TS_NAME			"HiDeep Touchscreen"
23*4882a593Smuzhiyun #define HIDEEP_I2C_NAME			"hideep_ts"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define HIDEEP_MT_MAX			10
26*4882a593Smuzhiyun #define HIDEEP_KEY_MAX			3
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* count(2) + touch data(100) + key data(6) */
29*4882a593Smuzhiyun #define HIDEEP_MAX_EVENT		108UL
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define HIDEEP_TOUCH_EVENT_INDEX	2
32*4882a593Smuzhiyun #define HIDEEP_KEY_EVENT_INDEX		102
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Touch & key event */
35*4882a593Smuzhiyun #define HIDEEP_EVENT_ADDR		0x240
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* command list */
38*4882a593Smuzhiyun #define HIDEEP_RESET_CMD		0x9800
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* event bit */
41*4882a593Smuzhiyun #define HIDEEP_MT_RELEASED		BIT(4)
42*4882a593Smuzhiyun #define HIDEEP_KEY_PRESSED		BIT(7)
43*4882a593Smuzhiyun #define HIDEEP_KEY_FIRST_PRESSED	BIT(8)
44*4882a593Smuzhiyun #define HIDEEP_KEY_PRESSED_MASK		(HIDEEP_KEY_PRESSED | \
45*4882a593Smuzhiyun 					 HIDEEP_KEY_FIRST_PRESSED)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define HIDEEP_KEY_IDX_MASK		0x0f
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* For NVM */
50*4882a593Smuzhiyun #define HIDEEP_YRAM_BASE		0x40000000
51*4882a593Smuzhiyun #define HIDEEP_PERIPHERAL_BASE		0x50000000
52*4882a593Smuzhiyun #define HIDEEP_ESI_BASE			(HIDEEP_PERIPHERAL_BASE + 0x00000000)
53*4882a593Smuzhiyun #define HIDEEP_FLASH_BASE		(HIDEEP_PERIPHERAL_BASE + 0x01000000)
54*4882a593Smuzhiyun #define HIDEEP_SYSCON_BASE		(HIDEEP_PERIPHERAL_BASE + 0x02000000)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define HIDEEP_SYSCON_MOD_CON		(HIDEEP_SYSCON_BASE + 0x0000)
57*4882a593Smuzhiyun #define HIDEEP_SYSCON_SPC_CON		(HIDEEP_SYSCON_BASE + 0x0004)
58*4882a593Smuzhiyun #define HIDEEP_SYSCON_CLK_CON		(HIDEEP_SYSCON_BASE + 0x0008)
59*4882a593Smuzhiyun #define HIDEEP_SYSCON_CLK_ENA		(HIDEEP_SYSCON_BASE + 0x000C)
60*4882a593Smuzhiyun #define HIDEEP_SYSCON_RST_CON		(HIDEEP_SYSCON_BASE + 0x0010)
61*4882a593Smuzhiyun #define HIDEEP_SYSCON_WDT_CON		(HIDEEP_SYSCON_BASE + 0x0014)
62*4882a593Smuzhiyun #define HIDEEP_SYSCON_WDT_CNT		(HIDEEP_SYSCON_BASE + 0x0018)
63*4882a593Smuzhiyun #define HIDEEP_SYSCON_PWR_CON		(HIDEEP_SYSCON_BASE + 0x0020)
64*4882a593Smuzhiyun #define HIDEEP_SYSCON_PGM_ID		(HIDEEP_SYSCON_BASE + 0x00F4)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define HIDEEP_FLASH_CON		(HIDEEP_FLASH_BASE + 0x0000)
67*4882a593Smuzhiyun #define HIDEEP_FLASH_STA		(HIDEEP_FLASH_BASE + 0x0004)
68*4882a593Smuzhiyun #define HIDEEP_FLASH_CFG		(HIDEEP_FLASH_BASE + 0x0008)
69*4882a593Smuzhiyun #define HIDEEP_FLASH_TIM		(HIDEEP_FLASH_BASE + 0x000C)
70*4882a593Smuzhiyun #define HIDEEP_FLASH_CACHE_CFG		(HIDEEP_FLASH_BASE + 0x0010)
71*4882a593Smuzhiyun #define HIDEEP_FLASH_PIO_SIG		(HIDEEP_FLASH_BASE + 0x400000)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define HIDEEP_ESI_TX_INVALID		(HIDEEP_ESI_BASE + 0x0008)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define HIDEEP_PERASE			0x00040000
76*4882a593Smuzhiyun #define HIDEEP_WRONLY			0x00100000
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define HIDEEP_NVM_MASK_OFS		0x0000000C
79*4882a593Smuzhiyun #define HIDEEP_NVM_DEFAULT_PAGE		0
80*4882a593Smuzhiyun #define HIDEEP_NVM_SFR_WPAGE		1
81*4882a593Smuzhiyun #define HIDEEP_NVM_SFR_RPAGE		2
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define HIDEEP_PIO_SIG			0x00400000
84*4882a593Smuzhiyun #define HIDEEP_PROT_MODE		0x03400000
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define HIDEEP_NVM_PAGE_SIZE		128
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define HIDEEP_DWZ_INFO			0x000002C0
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun struct hideep_event {
91*4882a593Smuzhiyun 	__le16 x;
92*4882a593Smuzhiyun 	__le16 y;
93*4882a593Smuzhiyun 	__le16 z;
94*4882a593Smuzhiyun 	u8 w;
95*4882a593Smuzhiyun 	u8 flag;
96*4882a593Smuzhiyun 	u8 type;
97*4882a593Smuzhiyun 	u8 index;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun struct dwz_info {
101*4882a593Smuzhiyun 	__be32 code_start;
102*4882a593Smuzhiyun 	u8 code_crc[12];
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	__be32 c_code_start;
105*4882a593Smuzhiyun 	__be16 gen_ver;
106*4882a593Smuzhiyun 	__be16 c_code_len;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	__be32 vr_start;
109*4882a593Smuzhiyun 	__be16 rsv0;
110*4882a593Smuzhiyun 	__be16 vr_len;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	__be32 ft_start;
113*4882a593Smuzhiyun 	__be16 vr_version;
114*4882a593Smuzhiyun 	__be16 ft_len;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	__be16 core_ver;
117*4882a593Smuzhiyun 	__be16 boot_ver;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	__be16 release_ver;
120*4882a593Smuzhiyun 	__be16 custom_ver;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	u8 factory_id;
123*4882a593Smuzhiyun 	u8 panel_type;
124*4882a593Smuzhiyun 	u8 model_name[6];
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	__be16 extra_option;
127*4882a593Smuzhiyun 	__be16 product_code;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	__be16 vendor_id;
130*4882a593Smuzhiyun 	__be16 product_id;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun struct pgm_packet {
134*4882a593Smuzhiyun 	struct {
135*4882a593Smuzhiyun 		u8 unused[3];
136*4882a593Smuzhiyun 		u8 len;
137*4882a593Smuzhiyun 		__be32 addr;
138*4882a593Smuzhiyun 	} header;
139*4882a593Smuzhiyun 	__be32 payload[HIDEEP_NVM_PAGE_SIZE / sizeof(__be32)];
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define HIDEEP_XFER_BUF_SIZE	sizeof(struct pgm_packet)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun struct hideep_ts {
145*4882a593Smuzhiyun 	struct i2c_client *client;
146*4882a593Smuzhiyun 	struct input_dev *input_dev;
147*4882a593Smuzhiyun 	struct regmap *reg;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	struct touchscreen_properties prop;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	struct regulator *vcc_vdd;
154*4882a593Smuzhiyun 	struct regulator *vcc_vid;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	struct mutex dev_mutex;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	u32 tch_count;
159*4882a593Smuzhiyun 	u32 lpm_count;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/*
162*4882a593Smuzhiyun 	 * Data buffer to read packet from the device (contacts and key
163*4882a593Smuzhiyun 	 * states). We align it on double-word boundary to keep word-sized
164*4882a593Smuzhiyun 	 * fields in contact data and double-word-sized fields in program
165*4882a593Smuzhiyun 	 * packet aligned.
166*4882a593Smuzhiyun 	 */
167*4882a593Smuzhiyun 	u8 xfer_buf[HIDEEP_XFER_BUF_SIZE] __aligned(4);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	int key_num;
170*4882a593Smuzhiyun 	u32 key_codes[HIDEEP_KEY_MAX];
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	struct dwz_info dwz_info;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	unsigned int fw_size;
175*4882a593Smuzhiyun 	u32 nvm_mask;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
hideep_pgm_w_mem(struct hideep_ts * ts,u32 addr,const __be32 * data,size_t count)178*4882a593Smuzhiyun static int hideep_pgm_w_mem(struct hideep_ts *ts, u32 addr,
179*4882a593Smuzhiyun 			    const __be32 *data, size_t count)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct pgm_packet *packet = (void *)ts->xfer_buf;
182*4882a593Smuzhiyun 	size_t len = count * sizeof(*data);
183*4882a593Smuzhiyun 	struct i2c_msg msg = {
184*4882a593Smuzhiyun 		.addr	= ts->client->addr,
185*4882a593Smuzhiyun 		.len	= len + sizeof(packet->header.len) +
186*4882a593Smuzhiyun 				sizeof(packet->header.addr),
187*4882a593Smuzhiyun 		.buf	= &packet->header.len,
188*4882a593Smuzhiyun 	};
189*4882a593Smuzhiyun 	int ret;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (len > HIDEEP_NVM_PAGE_SIZE)
192*4882a593Smuzhiyun 		return -EINVAL;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	packet->header.len = 0x80 | (count - 1);
195*4882a593Smuzhiyun 	packet->header.addr = cpu_to_be32(addr);
196*4882a593Smuzhiyun 	memcpy(packet->payload, data, len);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	ret = i2c_transfer(ts->client->adapter, &msg, 1);
199*4882a593Smuzhiyun 	if (ret != 1)
200*4882a593Smuzhiyun 		return ret < 0 ? ret : -EIO;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
hideep_pgm_r_mem(struct hideep_ts * ts,u32 addr,__be32 * data,size_t count)205*4882a593Smuzhiyun static int hideep_pgm_r_mem(struct hideep_ts *ts, u32 addr,
206*4882a593Smuzhiyun 			    __be32 *data, size_t count)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct pgm_packet *packet = (void *)ts->xfer_buf;
209*4882a593Smuzhiyun 	size_t len = count * sizeof(*data);
210*4882a593Smuzhiyun 	struct i2c_msg msg[] = {
211*4882a593Smuzhiyun 		{
212*4882a593Smuzhiyun 			.addr	= ts->client->addr,
213*4882a593Smuzhiyun 			.len	= sizeof(packet->header.len) +
214*4882a593Smuzhiyun 					sizeof(packet->header.addr),
215*4882a593Smuzhiyun 			.buf	= &packet->header.len,
216*4882a593Smuzhiyun 		},
217*4882a593Smuzhiyun 		{
218*4882a593Smuzhiyun 			.addr	= ts->client->addr,
219*4882a593Smuzhiyun 			.flags	= I2C_M_RD,
220*4882a593Smuzhiyun 			.len	= len,
221*4882a593Smuzhiyun 			.buf	= (u8 *)data,
222*4882a593Smuzhiyun 		},
223*4882a593Smuzhiyun 	};
224*4882a593Smuzhiyun 	int ret;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (len > HIDEEP_NVM_PAGE_SIZE)
227*4882a593Smuzhiyun 		return -EINVAL;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	packet->header.len = count - 1;
230*4882a593Smuzhiyun 	packet->header.addr = cpu_to_be32(addr);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	ret = i2c_transfer(ts->client->adapter, msg, ARRAY_SIZE(msg));
233*4882a593Smuzhiyun 	if (ret != ARRAY_SIZE(msg))
234*4882a593Smuzhiyun 		return ret < 0 ? ret : -EIO;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
hideep_pgm_r_reg(struct hideep_ts * ts,u32 addr,u32 * val)239*4882a593Smuzhiyun static int hideep_pgm_r_reg(struct hideep_ts *ts, u32 addr, u32 *val)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	__be32 data;
242*4882a593Smuzhiyun 	int error;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	error = hideep_pgm_r_mem(ts, addr, &data, 1);
245*4882a593Smuzhiyun 	if (error) {
246*4882a593Smuzhiyun 		dev_err(&ts->client->dev,
247*4882a593Smuzhiyun 			"read of register %#08x failed: %d\n",
248*4882a593Smuzhiyun 			addr, error);
249*4882a593Smuzhiyun 		return error;
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	*val = be32_to_cpu(data);
253*4882a593Smuzhiyun 	return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
hideep_pgm_w_reg(struct hideep_ts * ts,u32 addr,u32 val)256*4882a593Smuzhiyun static int hideep_pgm_w_reg(struct hideep_ts *ts, u32 addr, u32 val)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	__be32 data = cpu_to_be32(val);
259*4882a593Smuzhiyun 	int error;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	error = hideep_pgm_w_mem(ts, addr, &data, 1);
262*4882a593Smuzhiyun 	if (error) {
263*4882a593Smuzhiyun 		dev_err(&ts->client->dev,
264*4882a593Smuzhiyun 			"write to register %#08x (%#08x) failed: %d\n",
265*4882a593Smuzhiyun 			addr, val, error);
266*4882a593Smuzhiyun 		return error;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	return 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define SW_RESET_IN_PGM(clk)					\
273*4882a593Smuzhiyun {								\
274*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_SYSCON_WDT_CNT, (clk));	\
275*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_SYSCON_WDT_CON, 0x03);	\
276*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_SYSCON_WDT_CON, 0x01);	\
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define SET_FLASH_PIO(ce)					\
280*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_FLASH_CON,			\
281*4882a593Smuzhiyun 			 0x01 | ((ce) << 1))
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun #define SET_PIO_SIG(x, y)					\
284*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_FLASH_PIO_SIG + (x), (y))
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define SET_FLASH_HWCONTROL()					\
287*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_FLASH_CON, 0x00)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define NVM_W_SFR(x, y)						\
290*4882a593Smuzhiyun {								\
291*4882a593Smuzhiyun 	SET_FLASH_PIO(1);					\
292*4882a593Smuzhiyun 	SET_PIO_SIG(x, y);					\
293*4882a593Smuzhiyun 	SET_FLASH_PIO(0);					\
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
hideep_pgm_set(struct hideep_ts * ts)296*4882a593Smuzhiyun static void hideep_pgm_set(struct hideep_ts *ts)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_SYSCON_WDT_CON, 0x00);
299*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_SYSCON_SPC_CON, 0x00);
300*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_SYSCON_CLK_ENA, 0xFF);
301*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_SYSCON_CLK_CON, 0x01);
302*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_SYSCON_PWR_CON, 0x01);
303*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_FLASH_TIM, 0x03);
304*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_FLASH_CACHE_CFG, 0x00);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
hideep_pgm_get_pattern(struct hideep_ts * ts,u32 * pattern)307*4882a593Smuzhiyun static int hideep_pgm_get_pattern(struct hideep_ts *ts, u32 *pattern)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	u16 p1 = 0xAF39;
310*4882a593Smuzhiyun 	u16 p2 = 0xDF9D;
311*4882a593Smuzhiyun 	int error;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	error = regmap_bulk_write(ts->reg, p1, &p2, 1);
314*4882a593Smuzhiyun 	if (error) {
315*4882a593Smuzhiyun 		dev_err(&ts->client->dev,
316*4882a593Smuzhiyun 			"%s: regmap_bulk_write() failed with %d\n",
317*4882a593Smuzhiyun 			__func__, error);
318*4882a593Smuzhiyun 		return error;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	usleep_range(1000, 1100);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	/* flush invalid Tx load register */
324*4882a593Smuzhiyun 	error = hideep_pgm_w_reg(ts, HIDEEP_ESI_TX_INVALID, 0x01);
325*4882a593Smuzhiyun 	if (error)
326*4882a593Smuzhiyun 		return error;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	error = hideep_pgm_r_reg(ts, HIDEEP_SYSCON_PGM_ID, pattern);
329*4882a593Smuzhiyun 	if (error)
330*4882a593Smuzhiyun 		return error;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
hideep_enter_pgm(struct hideep_ts * ts)335*4882a593Smuzhiyun static int hideep_enter_pgm(struct hideep_ts *ts)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	int retry_count = 10;
338*4882a593Smuzhiyun 	u32 pattern;
339*4882a593Smuzhiyun 	int error;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	while (retry_count--) {
342*4882a593Smuzhiyun 		error = hideep_pgm_get_pattern(ts, &pattern);
343*4882a593Smuzhiyun 		if (error) {
344*4882a593Smuzhiyun 			dev_err(&ts->client->dev,
345*4882a593Smuzhiyun 				"hideep_pgm_get_pattern failed: %d\n", error);
346*4882a593Smuzhiyun 		} else if (pattern != 0x39AF9DDF) {
347*4882a593Smuzhiyun 			dev_err(&ts->client->dev, "%s: bad pattern: %#08x\n",
348*4882a593Smuzhiyun 				__func__, pattern);
349*4882a593Smuzhiyun 		} else {
350*4882a593Smuzhiyun 			dev_dbg(&ts->client->dev, "found magic code");
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 			hideep_pgm_set(ts);
353*4882a593Smuzhiyun 			usleep_range(1000, 1100);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 			return 0;
356*4882a593Smuzhiyun 		}
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	dev_err(&ts->client->dev, "failed to  enter pgm mode\n");
360*4882a593Smuzhiyun 	SW_RESET_IN_PGM(1000);
361*4882a593Smuzhiyun 	return -EIO;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
hideep_nvm_unlock(struct hideep_ts * ts)364*4882a593Smuzhiyun static int hideep_nvm_unlock(struct hideep_ts *ts)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	u32 unmask_code;
367*4882a593Smuzhiyun 	int error;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_FLASH_CFG, HIDEEP_NVM_SFR_RPAGE);
370*4882a593Smuzhiyun 	error = hideep_pgm_r_reg(ts, 0x0000000C, &unmask_code);
371*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_FLASH_CFG, HIDEEP_NVM_DEFAULT_PAGE);
372*4882a593Smuzhiyun 	if (error)
373*4882a593Smuzhiyun 		return error;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	/* make it unprotected code */
376*4882a593Smuzhiyun 	unmask_code &= ~HIDEEP_PROT_MODE;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* compare unmask code */
379*4882a593Smuzhiyun 	if (unmask_code != ts->nvm_mask)
380*4882a593Smuzhiyun 		dev_warn(&ts->client->dev,
381*4882a593Smuzhiyun 			 "read mask code different %#08x vs %#08x",
382*4882a593Smuzhiyun 			 unmask_code, ts->nvm_mask);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_FLASH_CFG, HIDEEP_NVM_SFR_WPAGE);
385*4882a593Smuzhiyun 	SET_FLASH_PIO(0);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	NVM_W_SFR(HIDEEP_NVM_MASK_OFS, ts->nvm_mask);
388*4882a593Smuzhiyun 	SET_FLASH_HWCONTROL();
389*4882a593Smuzhiyun 	hideep_pgm_w_reg(ts, HIDEEP_FLASH_CFG, HIDEEP_NVM_DEFAULT_PAGE);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	return 0;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
hideep_check_status(struct hideep_ts * ts)394*4882a593Smuzhiyun static int hideep_check_status(struct hideep_ts *ts)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	int time_out = 100;
397*4882a593Smuzhiyun 	int status;
398*4882a593Smuzhiyun 	int error;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	while (time_out--) {
401*4882a593Smuzhiyun 		error = hideep_pgm_r_reg(ts, HIDEEP_FLASH_STA, &status);
402*4882a593Smuzhiyun 		if (!error && status)
403*4882a593Smuzhiyun 			return 0;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 		usleep_range(1000, 1100);
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	return -ETIMEDOUT;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
hideep_program_page(struct hideep_ts * ts,u32 addr,const __be32 * ucode,size_t xfer_count)411*4882a593Smuzhiyun static int hideep_program_page(struct hideep_ts *ts, u32 addr,
412*4882a593Smuzhiyun 			       const __be32 *ucode, size_t xfer_count)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	u32 val;
415*4882a593Smuzhiyun 	int error;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	error = hideep_check_status(ts);
418*4882a593Smuzhiyun 	if (error)
419*4882a593Smuzhiyun 		return -EBUSY;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	addr &= ~(HIDEEP_NVM_PAGE_SIZE - 1);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	SET_FLASH_PIO(0);
424*4882a593Smuzhiyun 	SET_FLASH_PIO(1);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* erase page */
427*4882a593Smuzhiyun 	SET_PIO_SIG(HIDEEP_PERASE | addr, 0xFFFFFFFF);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	SET_FLASH_PIO(0);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	error = hideep_check_status(ts);
432*4882a593Smuzhiyun 	if (error)
433*4882a593Smuzhiyun 		return -EBUSY;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* write page */
436*4882a593Smuzhiyun 	SET_FLASH_PIO(1);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	val = be32_to_cpu(ucode[0]);
439*4882a593Smuzhiyun 	SET_PIO_SIG(HIDEEP_WRONLY | addr, val);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	hideep_pgm_w_mem(ts, HIDEEP_FLASH_PIO_SIG | HIDEEP_WRONLY,
442*4882a593Smuzhiyun 			 ucode, xfer_count);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	val = be32_to_cpu(ucode[xfer_count - 1]);
445*4882a593Smuzhiyun 	SET_PIO_SIG(124, val);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	SET_FLASH_PIO(0);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	usleep_range(1000, 1100);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	error = hideep_check_status(ts);
452*4882a593Smuzhiyun 	if (error)
453*4882a593Smuzhiyun 		return -EBUSY;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	SET_FLASH_HWCONTROL();
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return 0;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
hideep_program_nvm(struct hideep_ts * ts,const __be32 * ucode,size_t ucode_len)460*4882a593Smuzhiyun static int hideep_program_nvm(struct hideep_ts *ts,
461*4882a593Smuzhiyun 			      const __be32 *ucode, size_t ucode_len)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	struct pgm_packet *packet_r = (void *)ts->xfer_buf;
464*4882a593Smuzhiyun 	__be32 *current_ucode = packet_r->payload;
465*4882a593Smuzhiyun 	size_t xfer_len;
466*4882a593Smuzhiyun 	size_t xfer_count;
467*4882a593Smuzhiyun 	u32 addr = 0;
468*4882a593Smuzhiyun 	int error;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun        error = hideep_nvm_unlock(ts);
471*4882a593Smuzhiyun        if (error)
472*4882a593Smuzhiyun                return error;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	while (ucode_len > 0) {
475*4882a593Smuzhiyun 		xfer_len = min_t(size_t, ucode_len, HIDEEP_NVM_PAGE_SIZE);
476*4882a593Smuzhiyun 		xfer_count = xfer_len / sizeof(*ucode);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 		error = hideep_pgm_r_mem(ts, 0x00000000 + addr,
479*4882a593Smuzhiyun 					 current_ucode, xfer_count);
480*4882a593Smuzhiyun 		if (error) {
481*4882a593Smuzhiyun 			dev_err(&ts->client->dev,
482*4882a593Smuzhiyun 				"%s: failed to read page at offset %#08x: %d\n",
483*4882a593Smuzhiyun 				__func__, addr, error);
484*4882a593Smuzhiyun 			return error;
485*4882a593Smuzhiyun 		}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 		/* See if the page needs updating */
488*4882a593Smuzhiyun 		if (memcmp(ucode, current_ucode, xfer_len)) {
489*4882a593Smuzhiyun 			error = hideep_program_page(ts, addr,
490*4882a593Smuzhiyun 						    ucode, xfer_count);
491*4882a593Smuzhiyun 			if (error) {
492*4882a593Smuzhiyun 				dev_err(&ts->client->dev,
493*4882a593Smuzhiyun 					"%s: iwrite failure @%#08x: %d\n",
494*4882a593Smuzhiyun 					__func__, addr, error);
495*4882a593Smuzhiyun 				return error;
496*4882a593Smuzhiyun 			}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 			usleep_range(1000, 1100);
499*4882a593Smuzhiyun 		}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 		ucode += xfer_count;
502*4882a593Smuzhiyun 		addr += xfer_len;
503*4882a593Smuzhiyun 		ucode_len -= xfer_len;
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	return 0;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
hideep_verify_nvm(struct hideep_ts * ts,const __be32 * ucode,size_t ucode_len)509*4882a593Smuzhiyun static int hideep_verify_nvm(struct hideep_ts *ts,
510*4882a593Smuzhiyun 			     const __be32 *ucode, size_t ucode_len)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct pgm_packet *packet_r = (void *)ts->xfer_buf;
513*4882a593Smuzhiyun 	__be32 *current_ucode = packet_r->payload;
514*4882a593Smuzhiyun 	size_t xfer_len;
515*4882a593Smuzhiyun 	size_t xfer_count;
516*4882a593Smuzhiyun 	u32 addr = 0;
517*4882a593Smuzhiyun 	int i;
518*4882a593Smuzhiyun 	int error;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	while (ucode_len > 0) {
521*4882a593Smuzhiyun 		xfer_len = min_t(size_t, ucode_len, HIDEEP_NVM_PAGE_SIZE);
522*4882a593Smuzhiyun 		xfer_count = xfer_len / sizeof(*ucode);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 		error = hideep_pgm_r_mem(ts, 0x00000000 + addr,
525*4882a593Smuzhiyun 					 current_ucode, xfer_count);
526*4882a593Smuzhiyun 		if (error) {
527*4882a593Smuzhiyun 			dev_err(&ts->client->dev,
528*4882a593Smuzhiyun 				"%s: failed to read page at offset %#08x: %d\n",
529*4882a593Smuzhiyun 				__func__, addr, error);
530*4882a593Smuzhiyun 			return error;
531*4882a593Smuzhiyun 		}
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 		if (memcmp(ucode, current_ucode, xfer_len)) {
534*4882a593Smuzhiyun 			const u8 *ucode_bytes = (const u8 *)ucode;
535*4882a593Smuzhiyun 			const u8 *current_bytes = (const u8 *)current_ucode;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 			for (i = 0; i < xfer_len; i++)
538*4882a593Smuzhiyun 				if (ucode_bytes[i] != current_bytes[i])
539*4882a593Smuzhiyun 					dev_err(&ts->client->dev,
540*4882a593Smuzhiyun 						"%s: mismatch @%#08x: (%#02x vs %#02x)\n",
541*4882a593Smuzhiyun 						__func__, addr + i,
542*4882a593Smuzhiyun 						ucode_bytes[i],
543*4882a593Smuzhiyun 						current_bytes[i]);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 			return -EIO;
546*4882a593Smuzhiyun 		}
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		ucode += xfer_count;
549*4882a593Smuzhiyun 		addr += xfer_len;
550*4882a593Smuzhiyun 		ucode_len -= xfer_len;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	return 0;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
hideep_load_dwz(struct hideep_ts * ts)556*4882a593Smuzhiyun static int hideep_load_dwz(struct hideep_ts *ts)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	u16 product_code;
559*4882a593Smuzhiyun 	int error;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	error = hideep_enter_pgm(ts);
562*4882a593Smuzhiyun 	if (error)
563*4882a593Smuzhiyun 		return error;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	msleep(50);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	error = hideep_pgm_r_mem(ts, HIDEEP_DWZ_INFO,
568*4882a593Smuzhiyun 				 (void *)&ts->dwz_info,
569*4882a593Smuzhiyun 				 sizeof(ts->dwz_info) / sizeof(__be32));
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	SW_RESET_IN_PGM(10);
572*4882a593Smuzhiyun 	msleep(50);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (error) {
575*4882a593Smuzhiyun 		dev_err(&ts->client->dev,
576*4882a593Smuzhiyun 			"failed to fetch DWZ data: %d\n", error);
577*4882a593Smuzhiyun 		return error;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	product_code = be16_to_cpu(ts->dwz_info.product_code);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	switch (product_code & 0xF0) {
583*4882a593Smuzhiyun 	case 0x40:
584*4882a593Smuzhiyun 		dev_dbg(&ts->client->dev, "used crimson IC");
585*4882a593Smuzhiyun 		ts->fw_size = 1024 * 48;
586*4882a593Smuzhiyun 		ts->nvm_mask = 0x00310000;
587*4882a593Smuzhiyun 		break;
588*4882a593Smuzhiyun 	case 0x60:
589*4882a593Smuzhiyun 		dev_dbg(&ts->client->dev, "used lime IC");
590*4882a593Smuzhiyun 		ts->fw_size = 1024 * 64;
591*4882a593Smuzhiyun 		ts->nvm_mask = 0x0030027B;
592*4882a593Smuzhiyun 		break;
593*4882a593Smuzhiyun 	default:
594*4882a593Smuzhiyun 		dev_err(&ts->client->dev, "product code is wrong: %#04x",
595*4882a593Smuzhiyun 			product_code);
596*4882a593Smuzhiyun 		return -EINVAL;
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	dev_dbg(&ts->client->dev, "firmware release version: %#04x",
600*4882a593Smuzhiyun 		be16_to_cpu(ts->dwz_info.release_ver));
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
hideep_flash_firmware(struct hideep_ts * ts,const __be32 * ucode,size_t ucode_len)605*4882a593Smuzhiyun static int hideep_flash_firmware(struct hideep_ts *ts,
606*4882a593Smuzhiyun 				 const __be32 *ucode, size_t ucode_len)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	int retry_cnt = 3;
609*4882a593Smuzhiyun 	int error;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	while (retry_cnt--) {
612*4882a593Smuzhiyun 		error = hideep_program_nvm(ts, ucode, ucode_len);
613*4882a593Smuzhiyun 		if (!error) {
614*4882a593Smuzhiyun 			error = hideep_verify_nvm(ts, ucode, ucode_len);
615*4882a593Smuzhiyun 			if (!error)
616*4882a593Smuzhiyun 				return 0;
617*4882a593Smuzhiyun 		}
618*4882a593Smuzhiyun 	}
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	return error;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
hideep_update_firmware(struct hideep_ts * ts,const __be32 * ucode,size_t ucode_len)623*4882a593Smuzhiyun static int hideep_update_firmware(struct hideep_ts *ts,
624*4882a593Smuzhiyun 				  const __be32 *ucode, size_t ucode_len)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	int error, error2;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	dev_dbg(&ts->client->dev, "starting firmware update");
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	/* enter program mode */
631*4882a593Smuzhiyun 	error = hideep_enter_pgm(ts);
632*4882a593Smuzhiyun 	if (error)
633*4882a593Smuzhiyun 		return error;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	error = hideep_flash_firmware(ts, ucode, ucode_len);
636*4882a593Smuzhiyun 	if (error)
637*4882a593Smuzhiyun 		dev_err(&ts->client->dev,
638*4882a593Smuzhiyun 			"firmware update failed: %d\n", error);
639*4882a593Smuzhiyun 	else
640*4882a593Smuzhiyun 		dev_dbg(&ts->client->dev, "firmware updated successfully\n");
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	SW_RESET_IN_PGM(1000);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	error2 = hideep_load_dwz(ts);
645*4882a593Smuzhiyun 	if (error2)
646*4882a593Smuzhiyun 		dev_err(&ts->client->dev,
647*4882a593Smuzhiyun 			"failed to load dwz after firmware update: %d\n",
648*4882a593Smuzhiyun 			error2);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	return error ?: error2;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
hideep_power_on(struct hideep_ts * ts)653*4882a593Smuzhiyun static int hideep_power_on(struct hideep_ts *ts)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	int error = 0;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	error = regulator_enable(ts->vcc_vdd);
658*4882a593Smuzhiyun 	if (error)
659*4882a593Smuzhiyun 		dev_err(&ts->client->dev,
660*4882a593Smuzhiyun 			"failed to enable 'vdd' regulator: %d", error);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	usleep_range(999, 1000);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	error = regulator_enable(ts->vcc_vid);
665*4882a593Smuzhiyun 	if (error)
666*4882a593Smuzhiyun 		dev_err(&ts->client->dev,
667*4882a593Smuzhiyun 			"failed to enable 'vcc_vid' regulator: %d",
668*4882a593Smuzhiyun 			error);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	msleep(30);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	if (ts->reset_gpio) {
673*4882a593Smuzhiyun 		gpiod_set_value_cansleep(ts->reset_gpio, 0);
674*4882a593Smuzhiyun 	} else {
675*4882a593Smuzhiyun 		error = regmap_write(ts->reg, HIDEEP_RESET_CMD, 0x01);
676*4882a593Smuzhiyun 		if (error)
677*4882a593Smuzhiyun 			dev_err(&ts->client->dev,
678*4882a593Smuzhiyun 				"failed to send 'reset' command: %d\n", error);
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	msleep(50);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	return error;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
hideep_power_off(void * data)686*4882a593Smuzhiyun static void hideep_power_off(void *data)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	struct hideep_ts *ts = data;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	if (ts->reset_gpio)
691*4882a593Smuzhiyun 		gpiod_set_value(ts->reset_gpio, 1);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	regulator_disable(ts->vcc_vid);
694*4882a593Smuzhiyun 	regulator_disable(ts->vcc_vdd);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun #define __GET_MT_TOOL_TYPE(type) ((type) == 0x01 ? MT_TOOL_FINGER : MT_TOOL_PEN)
698*4882a593Smuzhiyun 
hideep_report_slot(struct input_dev * input,const struct hideep_event * event)699*4882a593Smuzhiyun static void hideep_report_slot(struct input_dev *input,
700*4882a593Smuzhiyun 			       const struct hideep_event *event)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun 	input_mt_slot(input, event->index & 0x0f);
703*4882a593Smuzhiyun 	input_mt_report_slot_state(input,
704*4882a593Smuzhiyun 				   __GET_MT_TOOL_TYPE(event->type),
705*4882a593Smuzhiyun 				   !(event->flag & HIDEEP_MT_RELEASED));
706*4882a593Smuzhiyun 	if (!(event->flag & HIDEEP_MT_RELEASED)) {
707*4882a593Smuzhiyun 		input_report_abs(input, ABS_MT_POSITION_X,
708*4882a593Smuzhiyun 				 le16_to_cpup(&event->x));
709*4882a593Smuzhiyun 		input_report_abs(input, ABS_MT_POSITION_Y,
710*4882a593Smuzhiyun 				 le16_to_cpup(&event->y));
711*4882a593Smuzhiyun 		input_report_abs(input, ABS_MT_PRESSURE,
712*4882a593Smuzhiyun 				 le16_to_cpup(&event->z));
713*4882a593Smuzhiyun 		input_report_abs(input, ABS_MT_TOUCH_MAJOR, event->w);
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
hideep_parse_and_report(struct hideep_ts * ts)717*4882a593Smuzhiyun static void hideep_parse_and_report(struct hideep_ts *ts)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	const struct hideep_event *events =
720*4882a593Smuzhiyun 			(void *)&ts->xfer_buf[HIDEEP_TOUCH_EVENT_INDEX];
721*4882a593Smuzhiyun 	const u8 *keys = &ts->xfer_buf[HIDEEP_KEY_EVENT_INDEX];
722*4882a593Smuzhiyun 	int touch_count = ts->xfer_buf[0];
723*4882a593Smuzhiyun 	int key_count = ts->xfer_buf[1] & 0x0f;
724*4882a593Smuzhiyun 	int lpm_count = ts->xfer_buf[1] & 0xf0;
725*4882a593Smuzhiyun 	int i;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	/* get touch event count */
728*4882a593Smuzhiyun 	dev_dbg(&ts->client->dev, "mt = %d, key = %d, lpm = %02x",
729*4882a593Smuzhiyun 		touch_count, key_count, lpm_count);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	touch_count = min(touch_count, HIDEEP_MT_MAX);
732*4882a593Smuzhiyun 	for (i = 0; i < touch_count; i++)
733*4882a593Smuzhiyun 		hideep_report_slot(ts->input_dev, events + i);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	key_count = min(key_count, HIDEEP_KEY_MAX);
736*4882a593Smuzhiyun 	for (i = 0; i < key_count; i++) {
737*4882a593Smuzhiyun 		u8 key_data = keys[i * 2];
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 		input_report_key(ts->input_dev,
740*4882a593Smuzhiyun 				 ts->key_codes[key_data & HIDEEP_KEY_IDX_MASK],
741*4882a593Smuzhiyun 				 key_data & HIDEEP_KEY_PRESSED_MASK);
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	input_mt_sync_frame(ts->input_dev);
745*4882a593Smuzhiyun 	input_sync(ts->input_dev);
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
hideep_irq(int irq,void * handle)748*4882a593Smuzhiyun static irqreturn_t hideep_irq(int irq, void *handle)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	struct hideep_ts *ts = handle;
751*4882a593Smuzhiyun 	int error;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	BUILD_BUG_ON(HIDEEP_MAX_EVENT > HIDEEP_XFER_BUF_SIZE);
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	error = regmap_bulk_read(ts->reg, HIDEEP_EVENT_ADDR,
756*4882a593Smuzhiyun 				 ts->xfer_buf, HIDEEP_MAX_EVENT / 2);
757*4882a593Smuzhiyun 	if (error) {
758*4882a593Smuzhiyun 		dev_err(&ts->client->dev, "failed to read events: %d\n", error);
759*4882a593Smuzhiyun 		goto out;
760*4882a593Smuzhiyun 	}
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	hideep_parse_and_report(ts);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun out:
765*4882a593Smuzhiyun 	return IRQ_HANDLED;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
hideep_get_axis_info(struct hideep_ts * ts)768*4882a593Smuzhiyun static int hideep_get_axis_info(struct hideep_ts *ts)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	__le16 val[2];
771*4882a593Smuzhiyun 	int error;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	error = regmap_bulk_read(ts->reg, 0x28, val, ARRAY_SIZE(val));
774*4882a593Smuzhiyun 	if (error)
775*4882a593Smuzhiyun 		return error;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	ts->prop.max_x = le16_to_cpup(val);
778*4882a593Smuzhiyun 	ts->prop.max_y = le16_to_cpup(val + 1);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	dev_dbg(&ts->client->dev, "X: %d, Y: %d",
781*4882a593Smuzhiyun 		ts->prop.max_x, ts->prop.max_y);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	return 0;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
hideep_init_input(struct hideep_ts * ts)786*4882a593Smuzhiyun static int hideep_init_input(struct hideep_ts *ts)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	struct device *dev = &ts->client->dev;
789*4882a593Smuzhiyun 	int i;
790*4882a593Smuzhiyun 	int error;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	ts->input_dev = devm_input_allocate_device(dev);
793*4882a593Smuzhiyun 	if (!ts->input_dev) {
794*4882a593Smuzhiyun 		dev_err(dev, "failed to allocate input device\n");
795*4882a593Smuzhiyun 		return -ENOMEM;
796*4882a593Smuzhiyun 	}
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	ts->input_dev->name = HIDEEP_TS_NAME;
799*4882a593Smuzhiyun 	ts->input_dev->id.bustype = BUS_I2C;
800*4882a593Smuzhiyun 	input_set_drvdata(ts->input_dev, ts);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	input_set_capability(ts->input_dev, EV_ABS, ABS_MT_POSITION_X);
803*4882a593Smuzhiyun 	input_set_capability(ts->input_dev, EV_ABS, ABS_MT_POSITION_Y);
804*4882a593Smuzhiyun 	input_set_abs_params(ts->input_dev, ABS_MT_PRESSURE, 0, 65535, 0, 0);
805*4882a593Smuzhiyun 	input_set_abs_params(ts->input_dev, ABS_MT_TOUCH_MAJOR, 0, 255, 0, 0);
806*4882a593Smuzhiyun 	input_set_abs_params(ts->input_dev, ABS_MT_TOOL_TYPE,
807*4882a593Smuzhiyun 			     0, MT_TOOL_MAX, 0, 0);
808*4882a593Smuzhiyun 	touchscreen_parse_properties(ts->input_dev, true, &ts->prop);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	if (ts->prop.max_x == 0 || ts->prop.max_y == 0) {
811*4882a593Smuzhiyun 		error = hideep_get_axis_info(ts);
812*4882a593Smuzhiyun 		if (error)
813*4882a593Smuzhiyun 			return error;
814*4882a593Smuzhiyun 	}
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	error = input_mt_init_slots(ts->input_dev, HIDEEP_MT_MAX,
817*4882a593Smuzhiyun 				    INPUT_MT_DIRECT);
818*4882a593Smuzhiyun 	if (error)
819*4882a593Smuzhiyun 		return error;
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	ts->key_num = device_property_count_u32(dev, "linux,keycodes");
822*4882a593Smuzhiyun 	if (ts->key_num > HIDEEP_KEY_MAX) {
823*4882a593Smuzhiyun 		dev_err(dev, "too many keys defined: %d\n",
824*4882a593Smuzhiyun 			ts->key_num);
825*4882a593Smuzhiyun 		return -EINVAL;
826*4882a593Smuzhiyun 	}
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	if (ts->key_num <= 0) {
829*4882a593Smuzhiyun 		dev_dbg(dev,
830*4882a593Smuzhiyun 			"missing or malformed 'linux,keycodes' property\n");
831*4882a593Smuzhiyun 	} else {
832*4882a593Smuzhiyun 		error = device_property_read_u32_array(dev, "linux,keycodes",
833*4882a593Smuzhiyun 						       ts->key_codes,
834*4882a593Smuzhiyun 						       ts->key_num);
835*4882a593Smuzhiyun 		if (error) {
836*4882a593Smuzhiyun 			dev_dbg(dev, "failed to read keymap: %d", error);
837*4882a593Smuzhiyun 			return error;
838*4882a593Smuzhiyun 		}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 		if (ts->key_num) {
841*4882a593Smuzhiyun 			ts->input_dev->keycode = ts->key_codes;
842*4882a593Smuzhiyun 			ts->input_dev->keycodesize = sizeof(ts->key_codes[0]);
843*4882a593Smuzhiyun 			ts->input_dev->keycodemax = ts->key_num;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 			for (i = 0; i < ts->key_num; i++)
846*4882a593Smuzhiyun 				input_set_capability(ts->input_dev, EV_KEY,
847*4882a593Smuzhiyun 					ts->key_codes[i]);
848*4882a593Smuzhiyun 		}
849*4882a593Smuzhiyun 	}
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	error = input_register_device(ts->input_dev);
852*4882a593Smuzhiyun 	if (error) {
853*4882a593Smuzhiyun 		dev_err(dev, "failed to register input device: %d", error);
854*4882a593Smuzhiyun 		return error;
855*4882a593Smuzhiyun 	}
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	return 0;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun 
hideep_update_fw(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)860*4882a593Smuzhiyun static ssize_t hideep_update_fw(struct device *dev,
861*4882a593Smuzhiyun 				struct device_attribute *attr,
862*4882a593Smuzhiyun 				const char *buf, size_t count)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
865*4882a593Smuzhiyun 	struct hideep_ts *ts = i2c_get_clientdata(client);
866*4882a593Smuzhiyun 	const struct firmware *fw_entry;
867*4882a593Smuzhiyun 	char *fw_name;
868*4882a593Smuzhiyun 	int mode;
869*4882a593Smuzhiyun 	int error;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	error = kstrtoint(buf, 0, &mode);
872*4882a593Smuzhiyun 	if (error)
873*4882a593Smuzhiyun 		return error;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	fw_name = kasprintf(GFP_KERNEL, "hideep_ts_%04x.bin",
876*4882a593Smuzhiyun 			    be16_to_cpu(ts->dwz_info.product_id));
877*4882a593Smuzhiyun 	if (!fw_name)
878*4882a593Smuzhiyun 		return -ENOMEM;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	error = request_firmware(&fw_entry, fw_name, dev);
881*4882a593Smuzhiyun 	if (error) {
882*4882a593Smuzhiyun 		dev_err(dev, "failed to request firmware %s: %d",
883*4882a593Smuzhiyun 			fw_name, error);
884*4882a593Smuzhiyun 		goto out_free_fw_name;
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	if (fw_entry->size % sizeof(__be32)) {
888*4882a593Smuzhiyun 		dev_err(dev, "invalid firmware size %zu\n", fw_entry->size);
889*4882a593Smuzhiyun 		error = -EINVAL;
890*4882a593Smuzhiyun 		goto out_release_fw;
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	if (fw_entry->size > ts->fw_size) {
894*4882a593Smuzhiyun 		dev_err(dev, "fw size (%zu) is too big (memory size %d)\n",
895*4882a593Smuzhiyun 			fw_entry->size, ts->fw_size);
896*4882a593Smuzhiyun 		error = -EFBIG;
897*4882a593Smuzhiyun 		goto out_release_fw;
898*4882a593Smuzhiyun 	}
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	mutex_lock(&ts->dev_mutex);
901*4882a593Smuzhiyun 	disable_irq(client->irq);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	error = hideep_update_firmware(ts, (const __be32 *)fw_entry->data,
904*4882a593Smuzhiyun 				       fw_entry->size);
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	enable_irq(client->irq);
907*4882a593Smuzhiyun 	mutex_unlock(&ts->dev_mutex);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun out_release_fw:
910*4882a593Smuzhiyun 	release_firmware(fw_entry);
911*4882a593Smuzhiyun out_free_fw_name:
912*4882a593Smuzhiyun 	kfree(fw_name);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	return error ?: count;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun 
hideep_fw_version_show(struct device * dev,struct device_attribute * attr,char * buf)917*4882a593Smuzhiyun static ssize_t hideep_fw_version_show(struct device *dev,
918*4882a593Smuzhiyun 				      struct device_attribute *attr, char *buf)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
921*4882a593Smuzhiyun 	struct hideep_ts *ts = i2c_get_clientdata(client);
922*4882a593Smuzhiyun 	ssize_t len;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	mutex_lock(&ts->dev_mutex);
925*4882a593Smuzhiyun 	len = scnprintf(buf, PAGE_SIZE, "%04x\n",
926*4882a593Smuzhiyun 			be16_to_cpu(ts->dwz_info.release_ver));
927*4882a593Smuzhiyun 	mutex_unlock(&ts->dev_mutex);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	return len;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun 
hideep_product_id_show(struct device * dev,struct device_attribute * attr,char * buf)932*4882a593Smuzhiyun static ssize_t hideep_product_id_show(struct device *dev,
933*4882a593Smuzhiyun 				      struct device_attribute *attr, char *buf)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
936*4882a593Smuzhiyun 	struct hideep_ts *ts = i2c_get_clientdata(client);
937*4882a593Smuzhiyun 	ssize_t len;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	mutex_lock(&ts->dev_mutex);
940*4882a593Smuzhiyun 	len = scnprintf(buf, PAGE_SIZE, "%04x\n",
941*4882a593Smuzhiyun 			be16_to_cpu(ts->dwz_info.product_id));
942*4882a593Smuzhiyun 	mutex_unlock(&ts->dev_mutex);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	return len;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun static DEVICE_ATTR(version, 0664, hideep_fw_version_show, NULL);
948*4882a593Smuzhiyun static DEVICE_ATTR(product_id, 0664, hideep_product_id_show, NULL);
949*4882a593Smuzhiyun static DEVICE_ATTR(update_fw, 0664, NULL, hideep_update_fw);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun static struct attribute *hideep_ts_sysfs_entries[] = {
952*4882a593Smuzhiyun 	&dev_attr_version.attr,
953*4882a593Smuzhiyun 	&dev_attr_product_id.attr,
954*4882a593Smuzhiyun 	&dev_attr_update_fw.attr,
955*4882a593Smuzhiyun 	NULL,
956*4882a593Smuzhiyun };
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun static const struct attribute_group hideep_ts_attr_group = {
959*4882a593Smuzhiyun 	.attrs = hideep_ts_sysfs_entries,
960*4882a593Smuzhiyun };
961*4882a593Smuzhiyun 
hideep_suspend(struct device * dev)962*4882a593Smuzhiyun static int __maybe_unused hideep_suspend(struct device *dev)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
965*4882a593Smuzhiyun 	struct hideep_ts *ts = i2c_get_clientdata(client);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	disable_irq(client->irq);
968*4882a593Smuzhiyun 	hideep_power_off(ts);
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	return 0;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun 
hideep_resume(struct device * dev)973*4882a593Smuzhiyun static int __maybe_unused hideep_resume(struct device *dev)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun 	struct i2c_client *client = to_i2c_client(dev);
976*4882a593Smuzhiyun 	struct hideep_ts *ts = i2c_get_clientdata(client);
977*4882a593Smuzhiyun 	int error;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	error = hideep_power_on(ts);
980*4882a593Smuzhiyun 	if (error) {
981*4882a593Smuzhiyun 		dev_err(&client->dev, "power on failed");
982*4882a593Smuzhiyun 		return error;
983*4882a593Smuzhiyun 	}
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	enable_irq(client->irq);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	return 0;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(hideep_pm_ops, hideep_suspend, hideep_resume);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun static const struct regmap_config hideep_regmap_config = {
993*4882a593Smuzhiyun 	.reg_bits = 16,
994*4882a593Smuzhiyun 	.reg_format_endian = REGMAP_ENDIAN_LITTLE,
995*4882a593Smuzhiyun 	.val_bits = 16,
996*4882a593Smuzhiyun 	.val_format_endian = REGMAP_ENDIAN_LITTLE,
997*4882a593Smuzhiyun 	.max_register = 0xffff,
998*4882a593Smuzhiyun };
999*4882a593Smuzhiyun 
hideep_probe(struct i2c_client * client,const struct i2c_device_id * id)1000*4882a593Smuzhiyun static int hideep_probe(struct i2c_client *client,
1001*4882a593Smuzhiyun 			const struct i2c_device_id *id)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun 	struct hideep_ts *ts;
1004*4882a593Smuzhiyun 	int error;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	/* check i2c bus */
1007*4882a593Smuzhiyun 	if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C)) {
1008*4882a593Smuzhiyun 		dev_err(&client->dev, "check i2c device error");
1009*4882a593Smuzhiyun 		return -ENODEV;
1010*4882a593Smuzhiyun 	}
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (client->irq <= 0) {
1013*4882a593Smuzhiyun 		dev_err(&client->dev, "missing irq: %d\n", client->irq);
1014*4882a593Smuzhiyun 		return -EINVAL;
1015*4882a593Smuzhiyun 	}
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	ts = devm_kzalloc(&client->dev, sizeof(*ts), GFP_KERNEL);
1018*4882a593Smuzhiyun 	if (!ts)
1019*4882a593Smuzhiyun 		return -ENOMEM;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	ts->client = client;
1022*4882a593Smuzhiyun 	i2c_set_clientdata(client, ts);
1023*4882a593Smuzhiyun 	mutex_init(&ts->dev_mutex);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	ts->reg = devm_regmap_init_i2c(client, &hideep_regmap_config);
1026*4882a593Smuzhiyun 	if (IS_ERR(ts->reg)) {
1027*4882a593Smuzhiyun 		error = PTR_ERR(ts->reg);
1028*4882a593Smuzhiyun 		dev_err(&client->dev,
1029*4882a593Smuzhiyun 			"failed to initialize regmap: %d\n", error);
1030*4882a593Smuzhiyun 		return error;
1031*4882a593Smuzhiyun 	}
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	ts->vcc_vdd = devm_regulator_get(&client->dev, "vdd");
1034*4882a593Smuzhiyun 	if (IS_ERR(ts->vcc_vdd))
1035*4882a593Smuzhiyun 		return PTR_ERR(ts->vcc_vdd);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	ts->vcc_vid = devm_regulator_get(&client->dev, "vid");
1038*4882a593Smuzhiyun 	if (IS_ERR(ts->vcc_vid))
1039*4882a593Smuzhiyun 		return PTR_ERR(ts->vcc_vid);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	ts->reset_gpio = devm_gpiod_get_optional(&client->dev,
1042*4882a593Smuzhiyun 						 "reset", GPIOD_OUT_HIGH);
1043*4882a593Smuzhiyun 	if (IS_ERR(ts->reset_gpio))
1044*4882a593Smuzhiyun 		return PTR_ERR(ts->reset_gpio);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	error = hideep_power_on(ts);
1047*4882a593Smuzhiyun 	if (error) {
1048*4882a593Smuzhiyun 		dev_err(&client->dev, "power on failed: %d\n", error);
1049*4882a593Smuzhiyun 		return error;
1050*4882a593Smuzhiyun 	}
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	error = devm_add_action_or_reset(&client->dev, hideep_power_off, ts);
1053*4882a593Smuzhiyun 	if (error)
1054*4882a593Smuzhiyun 		return error;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	error = hideep_load_dwz(ts);
1057*4882a593Smuzhiyun 	if (error) {
1058*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to load dwz: %d", error);
1059*4882a593Smuzhiyun 		return error;
1060*4882a593Smuzhiyun 	}
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	error = hideep_init_input(ts);
1063*4882a593Smuzhiyun 	if (error)
1064*4882a593Smuzhiyun 		return error;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	error = devm_request_threaded_irq(&client->dev, client->irq,
1067*4882a593Smuzhiyun 					  NULL, hideep_irq, IRQF_ONESHOT,
1068*4882a593Smuzhiyun 					  client->name, ts);
1069*4882a593Smuzhiyun 	if (error) {
1070*4882a593Smuzhiyun 		dev_err(&client->dev, "failed to request irq %d: %d\n",
1071*4882a593Smuzhiyun 			client->irq, error);
1072*4882a593Smuzhiyun 		return error;
1073*4882a593Smuzhiyun 	}
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	error = devm_device_add_group(&client->dev, &hideep_ts_attr_group);
1076*4882a593Smuzhiyun 	if (error) {
1077*4882a593Smuzhiyun 		dev_err(&client->dev,
1078*4882a593Smuzhiyun 			"failed to add sysfs attributes: %d\n", error);
1079*4882a593Smuzhiyun 		return error;
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	return 0;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun static const struct i2c_device_id hideep_i2c_id[] = {
1086*4882a593Smuzhiyun 	{ HIDEEP_I2C_NAME, 0 },
1087*4882a593Smuzhiyun 	{ }
1088*4882a593Smuzhiyun };
1089*4882a593Smuzhiyun MODULE_DEVICE_TABLE(i2c, hideep_i2c_id);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1092*4882a593Smuzhiyun static const struct acpi_device_id hideep_acpi_id[] = {
1093*4882a593Smuzhiyun 	{ "HIDP0001", 0 },
1094*4882a593Smuzhiyun 	{ }
1095*4882a593Smuzhiyun };
1096*4882a593Smuzhiyun MODULE_DEVICE_TABLE(acpi, hideep_acpi_id);
1097*4882a593Smuzhiyun #endif
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun #ifdef CONFIG_OF
1100*4882a593Smuzhiyun static const struct of_device_id hideep_match_table[] = {
1101*4882a593Smuzhiyun 	{ .compatible = "hideep,hideep-ts" },
1102*4882a593Smuzhiyun 	{ }
1103*4882a593Smuzhiyun };
1104*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hideep_match_table);
1105*4882a593Smuzhiyun #endif
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun static struct i2c_driver hideep_driver = {
1108*4882a593Smuzhiyun 	.driver = {
1109*4882a593Smuzhiyun 		.name			= HIDEEP_I2C_NAME,
1110*4882a593Smuzhiyun 		.of_match_table		= of_match_ptr(hideep_match_table),
1111*4882a593Smuzhiyun 		.acpi_match_table	= ACPI_PTR(hideep_acpi_id),
1112*4882a593Smuzhiyun 		.pm			= &hideep_pm_ops,
1113*4882a593Smuzhiyun 	},
1114*4882a593Smuzhiyun 	.id_table	= hideep_i2c_id,
1115*4882a593Smuzhiyun 	.probe		= hideep_probe,
1116*4882a593Smuzhiyun };
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun module_i2c_driver(hideep_driver);
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun MODULE_DESCRIPTION("Driver for HiDeep Touchscreen Controller");
1121*4882a593Smuzhiyun MODULE_AUTHOR("anthony.kim@hideep.com");
1122*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1123