1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Allwinner A10 PS2 host controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Vishnu Patekar <vishnupatekar0510@gmail.com>
6*4882a593Smuzhiyun * Aaron.maoye <leafy.myeh@newbietech.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/serio.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
17*4882a593Smuzhiyun #include <linux/platform_device.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define DRIVER_NAME "sun4i-ps2"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* register offset definitions */
22*4882a593Smuzhiyun #define PS2_REG_GCTL 0x00 /* PS2 Module Global Control Reg */
23*4882a593Smuzhiyun #define PS2_REG_DATA 0x04 /* PS2 Module Data Reg */
24*4882a593Smuzhiyun #define PS2_REG_LCTL 0x08 /* PS2 Module Line Control Reg */
25*4882a593Smuzhiyun #define PS2_REG_LSTS 0x0C /* PS2 Module Line Status Reg */
26*4882a593Smuzhiyun #define PS2_REG_FCTL 0x10 /* PS2 Module FIFO Control Reg */
27*4882a593Smuzhiyun #define PS2_REG_FSTS 0x14 /* PS2 Module FIFO Status Reg */
28*4882a593Smuzhiyun #define PS2_REG_CLKDR 0x18 /* PS2 Module Clock Divider Reg*/
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* PS2 GLOBAL CONTROL REGISTER PS2_GCTL */
31*4882a593Smuzhiyun #define PS2_GCTL_INTFLAG BIT(4)
32*4882a593Smuzhiyun #define PS2_GCTL_INTEN BIT(3)
33*4882a593Smuzhiyun #define PS2_GCTL_RESET BIT(2)
34*4882a593Smuzhiyun #define PS2_GCTL_MASTER BIT(1)
35*4882a593Smuzhiyun #define PS2_GCTL_BUSEN BIT(0)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* PS2 LINE CONTROL REGISTER */
38*4882a593Smuzhiyun #define PS2_LCTL_NOACK BIT(18)
39*4882a593Smuzhiyun #define PS2_LCTL_TXDTOEN BIT(8)
40*4882a593Smuzhiyun #define PS2_LCTL_STOPERREN BIT(3)
41*4882a593Smuzhiyun #define PS2_LCTL_ACKERREN BIT(2)
42*4882a593Smuzhiyun #define PS2_LCTL_PARERREN BIT(1)
43*4882a593Smuzhiyun #define PS2_LCTL_RXDTOEN BIT(0)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* PS2 LINE STATUS REGISTER */
46*4882a593Smuzhiyun #define PS2_LSTS_TXTDO BIT(8)
47*4882a593Smuzhiyun #define PS2_LSTS_STOPERR BIT(3)
48*4882a593Smuzhiyun #define PS2_LSTS_ACKERR BIT(2)
49*4882a593Smuzhiyun #define PS2_LSTS_PARERR BIT(1)
50*4882a593Smuzhiyun #define PS2_LSTS_RXTDO BIT(0)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define PS2_LINE_ERROR_BIT \
53*4882a593Smuzhiyun (PS2_LSTS_TXTDO | PS2_LSTS_STOPERR | PS2_LSTS_ACKERR | \
54*4882a593Smuzhiyun PS2_LSTS_PARERR | PS2_LSTS_RXTDO)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* PS2 FIFO CONTROL REGISTER */
57*4882a593Smuzhiyun #define PS2_FCTL_TXRST BIT(17)
58*4882a593Smuzhiyun #define PS2_FCTL_RXRST BIT(16)
59*4882a593Smuzhiyun #define PS2_FCTL_TXUFIEN BIT(10)
60*4882a593Smuzhiyun #define PS2_FCTL_TXOFIEN BIT(9)
61*4882a593Smuzhiyun #define PS2_FCTL_TXRDYIEN BIT(8)
62*4882a593Smuzhiyun #define PS2_FCTL_RXUFIEN BIT(2)
63*4882a593Smuzhiyun #define PS2_FCTL_RXOFIEN BIT(1)
64*4882a593Smuzhiyun #define PS2_FCTL_RXRDYIEN BIT(0)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* PS2 FIFO STATUS REGISTER */
67*4882a593Smuzhiyun #define PS2_FSTS_TXUF BIT(10)
68*4882a593Smuzhiyun #define PS2_FSTS_TXOF BIT(9)
69*4882a593Smuzhiyun #define PS2_FSTS_TXRDY BIT(8)
70*4882a593Smuzhiyun #define PS2_FSTS_RXUF BIT(2)
71*4882a593Smuzhiyun #define PS2_FSTS_RXOF BIT(1)
72*4882a593Smuzhiyun #define PS2_FSTS_RXRDY BIT(0)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define PS2_FIFO_ERROR_BIT \
75*4882a593Smuzhiyun (PS2_FSTS_TXUF | PS2_FSTS_TXOF | PS2_FSTS_RXUF | PS2_FSTS_RXOF)
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define PS2_SAMPLE_CLK 1000000
78*4882a593Smuzhiyun #define PS2_SCLK 125000
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct sun4i_ps2data {
81*4882a593Smuzhiyun struct serio *serio;
82*4882a593Smuzhiyun struct device *dev;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* IO mapping base */
85*4882a593Smuzhiyun void __iomem *reg_base;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* clock management */
88*4882a593Smuzhiyun struct clk *clk;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* irq */
91*4882a593Smuzhiyun spinlock_t lock;
92*4882a593Smuzhiyun int irq;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
sun4i_ps2_interrupt(int irq,void * dev_id)95*4882a593Smuzhiyun static irqreturn_t sun4i_ps2_interrupt(int irq, void *dev_id)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun struct sun4i_ps2data *drvdata = dev_id;
98*4882a593Smuzhiyun u32 intr_status;
99*4882a593Smuzhiyun u32 fifo_status;
100*4882a593Smuzhiyun unsigned char byte;
101*4882a593Smuzhiyun unsigned int rxflags = 0;
102*4882a593Smuzhiyun u32 rval;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun spin_lock(&drvdata->lock);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Get the PS/2 interrupts and clear them */
107*4882a593Smuzhiyun intr_status = readl(drvdata->reg_base + PS2_REG_LSTS);
108*4882a593Smuzhiyun fifo_status = readl(drvdata->reg_base + PS2_REG_FSTS);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Check line status register */
111*4882a593Smuzhiyun if (intr_status & PS2_LINE_ERROR_BIT) {
112*4882a593Smuzhiyun rxflags = (intr_status & PS2_LINE_ERROR_BIT) ? SERIO_FRAME : 0;
113*4882a593Smuzhiyun rxflags |= (intr_status & PS2_LSTS_PARERR) ? SERIO_PARITY : 0;
114*4882a593Smuzhiyun rxflags |= (intr_status & PS2_LSTS_PARERR) ? SERIO_TIMEOUT : 0;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun rval = PS2_LSTS_TXTDO | PS2_LSTS_STOPERR | PS2_LSTS_ACKERR |
117*4882a593Smuzhiyun PS2_LSTS_PARERR | PS2_LSTS_RXTDO;
118*4882a593Smuzhiyun writel(rval, drvdata->reg_base + PS2_REG_LSTS);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Check FIFO status register */
122*4882a593Smuzhiyun if (fifo_status & PS2_FIFO_ERROR_BIT) {
123*4882a593Smuzhiyun rval = PS2_FSTS_TXUF | PS2_FSTS_TXOF | PS2_FSTS_TXRDY |
124*4882a593Smuzhiyun PS2_FSTS_RXUF | PS2_FSTS_RXOF | PS2_FSTS_RXRDY;
125*4882a593Smuzhiyun writel(rval, drvdata->reg_base + PS2_REG_FSTS);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun rval = (fifo_status >> 16) & 0x3;
129*4882a593Smuzhiyun while (rval--) {
130*4882a593Smuzhiyun byte = readl(drvdata->reg_base + PS2_REG_DATA) & 0xff;
131*4882a593Smuzhiyun serio_interrupt(drvdata->serio, byte, rxflags);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun writel(intr_status, drvdata->reg_base + PS2_REG_LSTS);
135*4882a593Smuzhiyun writel(fifo_status, drvdata->reg_base + PS2_REG_FSTS);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun spin_unlock(&drvdata->lock);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return IRQ_HANDLED;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
sun4i_ps2_open(struct serio * serio)142*4882a593Smuzhiyun static int sun4i_ps2_open(struct serio *serio)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct sun4i_ps2data *drvdata = serio->port_data;
145*4882a593Smuzhiyun u32 src_clk = 0;
146*4882a593Smuzhiyun u32 clk_scdf;
147*4882a593Smuzhiyun u32 clk_pcdf;
148*4882a593Smuzhiyun u32 rval;
149*4882a593Smuzhiyun unsigned long flags;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Set line control and enable interrupt */
152*4882a593Smuzhiyun rval = PS2_LCTL_STOPERREN | PS2_LCTL_ACKERREN
153*4882a593Smuzhiyun | PS2_LCTL_PARERREN | PS2_LCTL_RXDTOEN;
154*4882a593Smuzhiyun writel(rval, drvdata->reg_base + PS2_REG_LCTL);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Reset FIFO */
157*4882a593Smuzhiyun rval = PS2_FCTL_TXRST | PS2_FCTL_RXRST | PS2_FCTL_TXUFIEN
158*4882a593Smuzhiyun | PS2_FCTL_TXOFIEN | PS2_FCTL_RXUFIEN
159*4882a593Smuzhiyun | PS2_FCTL_RXOFIEN | PS2_FCTL_RXRDYIEN;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun writel(rval, drvdata->reg_base + PS2_REG_FCTL);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun src_clk = clk_get_rate(drvdata->clk);
164*4882a593Smuzhiyun /* Set clock divider register */
165*4882a593Smuzhiyun clk_scdf = src_clk / PS2_SAMPLE_CLK - 1;
166*4882a593Smuzhiyun clk_pcdf = PS2_SAMPLE_CLK / PS2_SCLK - 1;
167*4882a593Smuzhiyun rval = (clk_scdf << 8) | clk_pcdf;
168*4882a593Smuzhiyun writel(rval, drvdata->reg_base + PS2_REG_CLKDR);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Set global control register */
171*4882a593Smuzhiyun rval = PS2_GCTL_RESET | PS2_GCTL_INTEN | PS2_GCTL_MASTER
172*4882a593Smuzhiyun | PS2_GCTL_BUSEN;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun spin_lock_irqsave(&drvdata->lock, flags);
175*4882a593Smuzhiyun writel(rval, drvdata->reg_base + PS2_REG_GCTL);
176*4882a593Smuzhiyun spin_unlock_irqrestore(&drvdata->lock, flags);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
sun4i_ps2_close(struct serio * serio)181*4882a593Smuzhiyun static void sun4i_ps2_close(struct serio *serio)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct sun4i_ps2data *drvdata = serio->port_data;
184*4882a593Smuzhiyun u32 rval;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Shut off the interrupt */
187*4882a593Smuzhiyun rval = readl(drvdata->reg_base + PS2_REG_GCTL);
188*4882a593Smuzhiyun writel(rval & ~(PS2_GCTL_INTEN), drvdata->reg_base + PS2_REG_GCTL);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun synchronize_irq(drvdata->irq);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
sun4i_ps2_write(struct serio * serio,unsigned char val)193*4882a593Smuzhiyun static int sun4i_ps2_write(struct serio *serio, unsigned char val)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun unsigned long expire = jiffies + msecs_to_jiffies(10000);
196*4882a593Smuzhiyun struct sun4i_ps2data *drvdata = serio->port_data;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun do {
199*4882a593Smuzhiyun if (readl(drvdata->reg_base + PS2_REG_FSTS) & PS2_FSTS_TXRDY) {
200*4882a593Smuzhiyun writel(val, drvdata->reg_base + PS2_REG_DATA);
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun } while (time_before(jiffies, expire));
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return SERIO_TIMEOUT;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
sun4i_ps2_probe(struct platform_device * pdev)208*4882a593Smuzhiyun static int sun4i_ps2_probe(struct platform_device *pdev)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct resource *res; /* IO mem resources */
211*4882a593Smuzhiyun struct sun4i_ps2data *drvdata;
212*4882a593Smuzhiyun struct serio *serio;
213*4882a593Smuzhiyun struct device *dev = &pdev->dev;
214*4882a593Smuzhiyun int error;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun drvdata = kzalloc(sizeof(struct sun4i_ps2data), GFP_KERNEL);
217*4882a593Smuzhiyun serio = kzalloc(sizeof(struct serio), GFP_KERNEL);
218*4882a593Smuzhiyun if (!drvdata || !serio) {
219*4882a593Smuzhiyun error = -ENOMEM;
220*4882a593Smuzhiyun goto err_free_mem;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun spin_lock_init(&drvdata->lock);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* IO */
226*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
227*4882a593Smuzhiyun if (!res) {
228*4882a593Smuzhiyun dev_err(dev, "failed to locate registers\n");
229*4882a593Smuzhiyun error = -ENXIO;
230*4882a593Smuzhiyun goto err_free_mem;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun drvdata->reg_base = ioremap(res->start, resource_size(res));
234*4882a593Smuzhiyun if (!drvdata->reg_base) {
235*4882a593Smuzhiyun dev_err(dev, "failed to map registers\n");
236*4882a593Smuzhiyun error = -ENOMEM;
237*4882a593Smuzhiyun goto err_free_mem;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun drvdata->clk = clk_get(dev, NULL);
241*4882a593Smuzhiyun if (IS_ERR(drvdata->clk)) {
242*4882a593Smuzhiyun error = PTR_ERR(drvdata->clk);
243*4882a593Smuzhiyun dev_err(dev, "couldn't get clock %d\n", error);
244*4882a593Smuzhiyun goto err_ioremap;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun error = clk_prepare_enable(drvdata->clk);
248*4882a593Smuzhiyun if (error) {
249*4882a593Smuzhiyun dev_err(dev, "failed to enable clock %d\n", error);
250*4882a593Smuzhiyun goto err_clk;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun serio->id.type = SERIO_8042;
254*4882a593Smuzhiyun serio->write = sun4i_ps2_write;
255*4882a593Smuzhiyun serio->open = sun4i_ps2_open;
256*4882a593Smuzhiyun serio->close = sun4i_ps2_close;
257*4882a593Smuzhiyun serio->port_data = drvdata;
258*4882a593Smuzhiyun serio->dev.parent = dev;
259*4882a593Smuzhiyun strlcpy(serio->name, dev_name(dev), sizeof(serio->name));
260*4882a593Smuzhiyun strlcpy(serio->phys, dev_name(dev), sizeof(serio->phys));
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* shutoff interrupt */
263*4882a593Smuzhiyun writel(0, drvdata->reg_base + PS2_REG_GCTL);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Get IRQ for the device */
266*4882a593Smuzhiyun drvdata->irq = platform_get_irq(pdev, 0);
267*4882a593Smuzhiyun if (drvdata->irq < 0) {
268*4882a593Smuzhiyun error = drvdata->irq;
269*4882a593Smuzhiyun goto err_disable_clk;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun drvdata->serio = serio;
273*4882a593Smuzhiyun drvdata->dev = dev;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun error = request_irq(drvdata->irq, sun4i_ps2_interrupt, 0,
276*4882a593Smuzhiyun DRIVER_NAME, drvdata);
277*4882a593Smuzhiyun if (error) {
278*4882a593Smuzhiyun dev_err(drvdata->dev, "failed to allocate interrupt %d: %d\n",
279*4882a593Smuzhiyun drvdata->irq, error);
280*4882a593Smuzhiyun goto err_disable_clk;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun serio_register_port(serio);
284*4882a593Smuzhiyun platform_set_drvdata(pdev, drvdata);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun return 0; /* success */
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun err_disable_clk:
289*4882a593Smuzhiyun clk_disable_unprepare(drvdata->clk);
290*4882a593Smuzhiyun err_clk:
291*4882a593Smuzhiyun clk_put(drvdata->clk);
292*4882a593Smuzhiyun err_ioremap:
293*4882a593Smuzhiyun iounmap(drvdata->reg_base);
294*4882a593Smuzhiyun err_free_mem:
295*4882a593Smuzhiyun kfree(serio);
296*4882a593Smuzhiyun kfree(drvdata);
297*4882a593Smuzhiyun return error;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
sun4i_ps2_remove(struct platform_device * pdev)300*4882a593Smuzhiyun static int sun4i_ps2_remove(struct platform_device *pdev)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun struct sun4i_ps2data *drvdata = platform_get_drvdata(pdev);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun serio_unregister_port(drvdata->serio);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun free_irq(drvdata->irq, drvdata);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun clk_disable_unprepare(drvdata->clk);
309*4882a593Smuzhiyun clk_put(drvdata->clk);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun iounmap(drvdata->reg_base);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun kfree(drvdata);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun return 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static const struct of_device_id sun4i_ps2_match[] = {
319*4882a593Smuzhiyun { .compatible = "allwinner,sun4i-a10-ps2", },
320*4882a593Smuzhiyun { },
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun4i_ps2_match);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static struct platform_driver sun4i_ps2_driver = {
326*4882a593Smuzhiyun .probe = sun4i_ps2_probe,
327*4882a593Smuzhiyun .remove = sun4i_ps2_remove,
328*4882a593Smuzhiyun .driver = {
329*4882a593Smuzhiyun .name = DRIVER_NAME,
330*4882a593Smuzhiyun .of_match_table = sun4i_ps2_match,
331*4882a593Smuzhiyun },
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun module_platform_driver(sun4i_ps2_driver);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun MODULE_AUTHOR("Vishnu Patekar <vishnupatekar0510@gmail.com>");
336*4882a593Smuzhiyun MODULE_AUTHOR("Aaron.maoye <leafy.myeh@newbietech.com>");
337*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner A10/Sun4i PS/2 driver");
338*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
339