1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * i8042 keyboard and mouse controller driver for Linux
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 1999-2004 Vojtech Pavlik
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/ioport.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/serio.h>
18*4882a593Smuzhiyun #include <linux/err.h>
19*4882a593Smuzhiyun #include <linux/rcupdate.h>
20*4882a593Smuzhiyun #include <linux/platform_device.h>
21*4882a593Smuzhiyun #include <linux/i8042.h>
22*4882a593Smuzhiyun #include <linux/slab.h>
23*4882a593Smuzhiyun #include <linux/suspend.h>
24*4882a593Smuzhiyun #include <linux/property.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <asm/io.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun MODULE_AUTHOR("Vojtech Pavlik <vojtech@suse.cz>");
29*4882a593Smuzhiyun MODULE_DESCRIPTION("i8042 keyboard and mouse controller driver");
30*4882a593Smuzhiyun MODULE_LICENSE("GPL");
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static bool i8042_nokbd;
33*4882a593Smuzhiyun module_param_named(nokbd, i8042_nokbd, bool, 0);
34*4882a593Smuzhiyun MODULE_PARM_DESC(nokbd, "Do not probe or use KBD port.");
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static bool i8042_noaux;
37*4882a593Smuzhiyun module_param_named(noaux, i8042_noaux, bool, 0);
38*4882a593Smuzhiyun MODULE_PARM_DESC(noaux, "Do not probe or use AUX (mouse) port.");
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static bool i8042_nomux;
41*4882a593Smuzhiyun module_param_named(nomux, i8042_nomux, bool, 0);
42*4882a593Smuzhiyun MODULE_PARM_DESC(nomux, "Do not check whether an active multiplexing controller is present.");
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static bool i8042_unlock;
45*4882a593Smuzhiyun module_param_named(unlock, i8042_unlock, bool, 0);
46*4882a593Smuzhiyun MODULE_PARM_DESC(unlock, "Ignore keyboard lock.");
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static bool i8042_probe_defer;
49*4882a593Smuzhiyun module_param_named(probe_defer, i8042_probe_defer, bool, 0);
50*4882a593Smuzhiyun MODULE_PARM_DESC(probe_defer, "Allow deferred probing.");
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun enum i8042_controller_reset_mode {
53*4882a593Smuzhiyun I8042_RESET_NEVER,
54*4882a593Smuzhiyun I8042_RESET_ALWAYS,
55*4882a593Smuzhiyun I8042_RESET_ON_S2RAM,
56*4882a593Smuzhiyun #define I8042_RESET_DEFAULT I8042_RESET_ON_S2RAM
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun static enum i8042_controller_reset_mode i8042_reset = I8042_RESET_DEFAULT;
i8042_set_reset(const char * val,const struct kernel_param * kp)59*4882a593Smuzhiyun static int i8042_set_reset(const char *val, const struct kernel_param *kp)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun enum i8042_controller_reset_mode *arg = kp->arg;
62*4882a593Smuzhiyun int error;
63*4882a593Smuzhiyun bool reset;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (val) {
66*4882a593Smuzhiyun error = kstrtobool(val, &reset);
67*4882a593Smuzhiyun if (error)
68*4882a593Smuzhiyun return error;
69*4882a593Smuzhiyun } else {
70*4882a593Smuzhiyun reset = true;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun *arg = reset ? I8042_RESET_ALWAYS : I8042_RESET_NEVER;
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const struct kernel_param_ops param_ops_reset_param = {
78*4882a593Smuzhiyun .flags = KERNEL_PARAM_OPS_FL_NOARG,
79*4882a593Smuzhiyun .set = i8042_set_reset,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun #define param_check_reset_param(name, p) \
82*4882a593Smuzhiyun __param_check(name, p, enum i8042_controller_reset_mode)
83*4882a593Smuzhiyun module_param_named(reset, i8042_reset, reset_param, 0);
84*4882a593Smuzhiyun MODULE_PARM_DESC(reset, "Reset controller on resume, cleanup or both");
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static bool i8042_direct;
87*4882a593Smuzhiyun module_param_named(direct, i8042_direct, bool, 0);
88*4882a593Smuzhiyun MODULE_PARM_DESC(direct, "Put keyboard port into non-translated mode.");
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static bool i8042_dumbkbd;
91*4882a593Smuzhiyun module_param_named(dumbkbd, i8042_dumbkbd, bool, 0);
92*4882a593Smuzhiyun MODULE_PARM_DESC(dumbkbd, "Pretend that controller can only read data from keyboard");
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static bool i8042_noloop;
95*4882a593Smuzhiyun module_param_named(noloop, i8042_noloop, bool, 0);
96*4882a593Smuzhiyun MODULE_PARM_DESC(noloop, "Disable the AUX Loopback command while probing for the AUX port");
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static bool i8042_notimeout;
99*4882a593Smuzhiyun module_param_named(notimeout, i8042_notimeout, bool, 0);
100*4882a593Smuzhiyun MODULE_PARM_DESC(notimeout, "Ignore timeouts signalled by i8042");
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static bool i8042_kbdreset;
103*4882a593Smuzhiyun module_param_named(kbdreset, i8042_kbdreset, bool, 0);
104*4882a593Smuzhiyun MODULE_PARM_DESC(kbdreset, "Reset device connected to KBD port");
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #ifdef CONFIG_X86
107*4882a593Smuzhiyun static bool i8042_dritek;
108*4882a593Smuzhiyun module_param_named(dritek, i8042_dritek, bool, 0);
109*4882a593Smuzhiyun MODULE_PARM_DESC(dritek, "Force enable the Dritek keyboard extension");
110*4882a593Smuzhiyun #endif
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #ifdef CONFIG_PNP
113*4882a593Smuzhiyun static bool i8042_nopnp;
114*4882a593Smuzhiyun module_param_named(nopnp, i8042_nopnp, bool, 0);
115*4882a593Smuzhiyun MODULE_PARM_DESC(nopnp, "Do not use PNP to detect controller settings");
116*4882a593Smuzhiyun #endif
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define DEBUG
119*4882a593Smuzhiyun #ifdef DEBUG
120*4882a593Smuzhiyun static bool i8042_debug;
121*4882a593Smuzhiyun module_param_named(debug, i8042_debug, bool, 0600);
122*4882a593Smuzhiyun MODULE_PARM_DESC(debug, "Turn i8042 debugging mode on and off");
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun static bool i8042_unmask_kbd_data;
125*4882a593Smuzhiyun module_param_named(unmask_kbd_data, i8042_unmask_kbd_data, bool, 0600);
126*4882a593Smuzhiyun MODULE_PARM_DESC(unmask_kbd_data, "Unconditional enable (may reveal sensitive data) of normally sanitize-filtered kbd data traffic debug log [pre-condition: i8042.debug=1 enabled]");
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static bool i8042_present;
130*4882a593Smuzhiyun static bool i8042_bypass_aux_irq_test;
131*4882a593Smuzhiyun static char i8042_kbd_firmware_id[128];
132*4882a593Smuzhiyun static char i8042_aux_firmware_id[128];
133*4882a593Smuzhiyun static struct fwnode_handle *i8042_kbd_fwnode;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #include "i8042.h"
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * i8042_lock protects serialization between i8042_command and
139*4882a593Smuzhiyun * the interrupt handler.
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun static DEFINE_SPINLOCK(i8042_lock);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /*
144*4882a593Smuzhiyun * Writers to AUX and KBD ports as well as users issuing i8042_command
145*4882a593Smuzhiyun * directly should acquire i8042_mutex (by means of calling
146*4882a593Smuzhiyun * i8042_lock_chip() and i8042_unlock_ship() helpers) to ensure that
147*4882a593Smuzhiyun * they do not disturb each other (unfortunately in many i8042
148*4882a593Smuzhiyun * implementations write to one of the ports will immediately abort
149*4882a593Smuzhiyun * command that is being processed by another port).
150*4882a593Smuzhiyun */
151*4882a593Smuzhiyun static DEFINE_MUTEX(i8042_mutex);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun struct i8042_port {
154*4882a593Smuzhiyun struct serio *serio;
155*4882a593Smuzhiyun int irq;
156*4882a593Smuzhiyun bool exists;
157*4882a593Smuzhiyun bool driver_bound;
158*4882a593Smuzhiyun signed char mux;
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define I8042_KBD_PORT_NO 0
162*4882a593Smuzhiyun #define I8042_AUX_PORT_NO 1
163*4882a593Smuzhiyun #define I8042_MUX_PORT_NO 2
164*4882a593Smuzhiyun #define I8042_NUM_PORTS (I8042_NUM_MUX_PORTS + 2)
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun static struct i8042_port i8042_ports[I8042_NUM_PORTS];
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static unsigned char i8042_initial_ctr;
169*4882a593Smuzhiyun static unsigned char i8042_ctr;
170*4882a593Smuzhiyun static bool i8042_mux_present;
171*4882a593Smuzhiyun static bool i8042_kbd_irq_registered;
172*4882a593Smuzhiyun static bool i8042_aux_irq_registered;
173*4882a593Smuzhiyun static unsigned char i8042_suppress_kbd_ack;
174*4882a593Smuzhiyun static struct platform_device *i8042_platform_device;
175*4882a593Smuzhiyun static struct notifier_block i8042_kbd_bind_notifier_block;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun static irqreturn_t i8042_interrupt(int irq, void *dev_id);
178*4882a593Smuzhiyun static bool (*i8042_platform_filter)(unsigned char data, unsigned char str,
179*4882a593Smuzhiyun struct serio *serio);
180*4882a593Smuzhiyun
i8042_lock_chip(void)181*4882a593Smuzhiyun void i8042_lock_chip(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun mutex_lock(&i8042_mutex);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun EXPORT_SYMBOL(i8042_lock_chip);
186*4882a593Smuzhiyun
i8042_unlock_chip(void)187*4882a593Smuzhiyun void i8042_unlock_chip(void)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun mutex_unlock(&i8042_mutex);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun EXPORT_SYMBOL(i8042_unlock_chip);
192*4882a593Smuzhiyun
i8042_install_filter(bool (* filter)(unsigned char data,unsigned char str,struct serio * serio))193*4882a593Smuzhiyun int i8042_install_filter(bool (*filter)(unsigned char data, unsigned char str,
194*4882a593Smuzhiyun struct serio *serio))
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun unsigned long flags;
197*4882a593Smuzhiyun int ret = 0;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun spin_lock_irqsave(&i8042_lock, flags);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (i8042_platform_filter) {
202*4882a593Smuzhiyun ret = -EBUSY;
203*4882a593Smuzhiyun goto out;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun i8042_platform_filter = filter;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun out:
209*4882a593Smuzhiyun spin_unlock_irqrestore(&i8042_lock, flags);
210*4882a593Smuzhiyun return ret;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun EXPORT_SYMBOL(i8042_install_filter);
213*4882a593Smuzhiyun
i8042_remove_filter(bool (* filter)(unsigned char data,unsigned char str,struct serio * port))214*4882a593Smuzhiyun int i8042_remove_filter(bool (*filter)(unsigned char data, unsigned char str,
215*4882a593Smuzhiyun struct serio *port))
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun unsigned long flags;
218*4882a593Smuzhiyun int ret = 0;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun spin_lock_irqsave(&i8042_lock, flags);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun if (i8042_platform_filter != filter) {
223*4882a593Smuzhiyun ret = -EINVAL;
224*4882a593Smuzhiyun goto out;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun i8042_platform_filter = NULL;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun out:
230*4882a593Smuzhiyun spin_unlock_irqrestore(&i8042_lock, flags);
231*4882a593Smuzhiyun return ret;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun EXPORT_SYMBOL(i8042_remove_filter);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun * The i8042_wait_read() and i8042_wait_write functions wait for the i8042 to
237*4882a593Smuzhiyun * be ready for reading values from it / writing values to it.
238*4882a593Smuzhiyun * Called always with i8042_lock held.
239*4882a593Smuzhiyun */
240*4882a593Smuzhiyun
i8042_wait_read(void)241*4882a593Smuzhiyun static int i8042_wait_read(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun int i = 0;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun while ((~i8042_read_status() & I8042_STR_OBF) && (i < I8042_CTL_TIMEOUT)) {
246*4882a593Smuzhiyun udelay(50);
247*4882a593Smuzhiyun i++;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun return -(i == I8042_CTL_TIMEOUT);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
i8042_wait_write(void)252*4882a593Smuzhiyun static int i8042_wait_write(void)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun int i = 0;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun while ((i8042_read_status() & I8042_STR_IBF) && (i < I8042_CTL_TIMEOUT)) {
257*4882a593Smuzhiyun udelay(50);
258*4882a593Smuzhiyun i++;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun return -(i == I8042_CTL_TIMEOUT);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /*
264*4882a593Smuzhiyun * i8042_flush() flushes all data that may be in the keyboard and mouse buffers
265*4882a593Smuzhiyun * of the i8042 down the toilet.
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun
i8042_flush(void)268*4882a593Smuzhiyun static int i8042_flush(void)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun unsigned long flags;
271*4882a593Smuzhiyun unsigned char data, str;
272*4882a593Smuzhiyun int count = 0;
273*4882a593Smuzhiyun int retval = 0;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun spin_lock_irqsave(&i8042_lock, flags);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun while ((str = i8042_read_status()) & I8042_STR_OBF) {
278*4882a593Smuzhiyun if (count++ < I8042_BUFFER_SIZE) {
279*4882a593Smuzhiyun udelay(50);
280*4882a593Smuzhiyun data = i8042_read_data();
281*4882a593Smuzhiyun dbg("%02x <- i8042 (flush, %s)\n",
282*4882a593Smuzhiyun data, str & I8042_STR_AUXDATA ? "aux" : "kbd");
283*4882a593Smuzhiyun } else {
284*4882a593Smuzhiyun retval = -EIO;
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun spin_unlock_irqrestore(&i8042_lock, flags);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return retval;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun * i8042_command() executes a command on the i8042. It also sends the input
296*4882a593Smuzhiyun * parameter(s) of the commands to it, and receives the output value(s). The
297*4882a593Smuzhiyun * parameters are to be stored in the param array, and the output is placed
298*4882a593Smuzhiyun * into the same array. The number of the parameters and output values is
299*4882a593Smuzhiyun * encoded in bits 8-11 of the command number.
300*4882a593Smuzhiyun */
301*4882a593Smuzhiyun
__i8042_command(unsigned char * param,int command)302*4882a593Smuzhiyun static int __i8042_command(unsigned char *param, int command)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun int i, error;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (i8042_noloop && command == I8042_CMD_AUX_LOOP)
307*4882a593Smuzhiyun return -1;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun error = i8042_wait_write();
310*4882a593Smuzhiyun if (error)
311*4882a593Smuzhiyun return error;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun dbg("%02x -> i8042 (command)\n", command & 0xff);
314*4882a593Smuzhiyun i8042_write_command(command & 0xff);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun for (i = 0; i < ((command >> 12) & 0xf); i++) {
317*4882a593Smuzhiyun error = i8042_wait_write();
318*4882a593Smuzhiyun if (error) {
319*4882a593Smuzhiyun dbg(" -- i8042 (wait write timeout)\n");
320*4882a593Smuzhiyun return error;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun dbg("%02x -> i8042 (parameter)\n", param[i]);
323*4882a593Smuzhiyun i8042_write_data(param[i]);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun for (i = 0; i < ((command >> 8) & 0xf); i++) {
327*4882a593Smuzhiyun error = i8042_wait_read();
328*4882a593Smuzhiyun if (error) {
329*4882a593Smuzhiyun dbg(" -- i8042 (wait read timeout)\n");
330*4882a593Smuzhiyun return error;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (command == I8042_CMD_AUX_LOOP &&
334*4882a593Smuzhiyun !(i8042_read_status() & I8042_STR_AUXDATA)) {
335*4882a593Smuzhiyun dbg(" -- i8042 (auxerr)\n");
336*4882a593Smuzhiyun return -1;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun param[i] = i8042_read_data();
340*4882a593Smuzhiyun dbg("%02x <- i8042 (return)\n", param[i]);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
i8042_command(unsigned char * param,int command)346*4882a593Smuzhiyun int i8042_command(unsigned char *param, int command)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun unsigned long flags;
349*4882a593Smuzhiyun int retval;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (!i8042_present)
352*4882a593Smuzhiyun return -1;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun spin_lock_irqsave(&i8042_lock, flags);
355*4882a593Smuzhiyun retval = __i8042_command(param, command);
356*4882a593Smuzhiyun spin_unlock_irqrestore(&i8042_lock, flags);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return retval;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun EXPORT_SYMBOL(i8042_command);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun * i8042_kbd_write() sends a byte out through the keyboard interface.
364*4882a593Smuzhiyun */
365*4882a593Smuzhiyun
i8042_kbd_write(struct serio * port,unsigned char c)366*4882a593Smuzhiyun static int i8042_kbd_write(struct serio *port, unsigned char c)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun unsigned long flags;
369*4882a593Smuzhiyun int retval = 0;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun spin_lock_irqsave(&i8042_lock, flags);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (!(retval = i8042_wait_write())) {
374*4882a593Smuzhiyun dbg("%02x -> i8042 (kbd-data)\n", c);
375*4882a593Smuzhiyun i8042_write_data(c);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun spin_unlock_irqrestore(&i8042_lock, flags);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return retval;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /*
384*4882a593Smuzhiyun * i8042_aux_write() sends a byte out through the aux interface.
385*4882a593Smuzhiyun */
386*4882a593Smuzhiyun
i8042_aux_write(struct serio * serio,unsigned char c)387*4882a593Smuzhiyun static int i8042_aux_write(struct serio *serio, unsigned char c)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct i8042_port *port = serio->port_data;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return i8042_command(&c, port->mux == -1 ?
392*4882a593Smuzhiyun I8042_CMD_AUX_SEND :
393*4882a593Smuzhiyun I8042_CMD_MUX_SEND + port->mux);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /*
398*4882a593Smuzhiyun * i8042_port_close attempts to clear AUX or KBD port state by disabling
399*4882a593Smuzhiyun * and then re-enabling it.
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun
i8042_port_close(struct serio * serio)402*4882a593Smuzhiyun static void i8042_port_close(struct serio *serio)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun int irq_bit;
405*4882a593Smuzhiyun int disable_bit;
406*4882a593Smuzhiyun const char *port_name;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (serio == i8042_ports[I8042_AUX_PORT_NO].serio) {
409*4882a593Smuzhiyun irq_bit = I8042_CTR_AUXINT;
410*4882a593Smuzhiyun disable_bit = I8042_CTR_AUXDIS;
411*4882a593Smuzhiyun port_name = "AUX";
412*4882a593Smuzhiyun } else {
413*4882a593Smuzhiyun irq_bit = I8042_CTR_KBDINT;
414*4882a593Smuzhiyun disable_bit = I8042_CTR_KBDDIS;
415*4882a593Smuzhiyun port_name = "KBD";
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun i8042_ctr &= ~irq_bit;
419*4882a593Smuzhiyun if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
420*4882a593Smuzhiyun pr_warn("Can't write CTR while closing %s port\n", port_name);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun udelay(50);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun i8042_ctr &= ~disable_bit;
425*4882a593Smuzhiyun i8042_ctr |= irq_bit;
426*4882a593Smuzhiyun if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
427*4882a593Smuzhiyun pr_err("Can't reactivate %s port\n", port_name);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /*
430*4882a593Smuzhiyun * See if there is any data appeared while we were messing with
431*4882a593Smuzhiyun * port state.
432*4882a593Smuzhiyun */
433*4882a593Smuzhiyun i8042_interrupt(0, NULL);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun /*
437*4882a593Smuzhiyun * i8042_start() is called by serio core when port is about to finish
438*4882a593Smuzhiyun * registering. It will mark port as existing so i8042_interrupt can
439*4882a593Smuzhiyun * start sending data through it.
440*4882a593Smuzhiyun */
i8042_start(struct serio * serio)441*4882a593Smuzhiyun static int i8042_start(struct serio *serio)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct i8042_port *port = serio->port_data;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun device_set_wakeup_capable(&serio->dev, true);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /*
448*4882a593Smuzhiyun * On platforms using suspend-to-idle, allow the keyboard to
449*4882a593Smuzhiyun * wake up the system from sleep by enabling keyboard wakeups
450*4882a593Smuzhiyun * by default. This is consistent with keyboard wakeup
451*4882a593Smuzhiyun * behavior on many platforms using suspend-to-RAM (ACPI S3)
452*4882a593Smuzhiyun * by default.
453*4882a593Smuzhiyun */
454*4882a593Smuzhiyun if (pm_suspend_default_s2idle() &&
455*4882a593Smuzhiyun serio == i8042_ports[I8042_KBD_PORT_NO].serio) {
456*4882a593Smuzhiyun device_set_wakeup_enable(&serio->dev, true);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun spin_lock_irq(&i8042_lock);
460*4882a593Smuzhiyun port->exists = true;
461*4882a593Smuzhiyun spin_unlock_irq(&i8042_lock);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun return 0;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /*
467*4882a593Smuzhiyun * i8042_stop() marks serio port as non-existing so i8042_interrupt
468*4882a593Smuzhiyun * will not try to send data to the port that is about to go away.
469*4882a593Smuzhiyun * The function is called by serio core as part of unregister procedure.
470*4882a593Smuzhiyun */
i8042_stop(struct serio * serio)471*4882a593Smuzhiyun static void i8042_stop(struct serio *serio)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun struct i8042_port *port = serio->port_data;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun spin_lock_irq(&i8042_lock);
476*4882a593Smuzhiyun port->exists = false;
477*4882a593Smuzhiyun port->serio = NULL;
478*4882a593Smuzhiyun spin_unlock_irq(&i8042_lock);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /*
481*4882a593Smuzhiyun * We need to make sure that interrupt handler finishes using
482*4882a593Smuzhiyun * our serio port before we return from this function.
483*4882a593Smuzhiyun * We synchronize with both AUX and KBD IRQs because there is
484*4882a593Smuzhiyun * a (very unlikely) chance that AUX IRQ is raised for KBD port
485*4882a593Smuzhiyun * and vice versa.
486*4882a593Smuzhiyun */
487*4882a593Smuzhiyun synchronize_irq(I8042_AUX_IRQ);
488*4882a593Smuzhiyun synchronize_irq(I8042_KBD_IRQ);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /*
492*4882a593Smuzhiyun * i8042_filter() filters out unwanted bytes from the input data stream.
493*4882a593Smuzhiyun * It is called from i8042_interrupt and thus is running with interrupts
494*4882a593Smuzhiyun * off and i8042_lock held.
495*4882a593Smuzhiyun */
i8042_filter(unsigned char data,unsigned char str,struct serio * serio)496*4882a593Smuzhiyun static bool i8042_filter(unsigned char data, unsigned char str,
497*4882a593Smuzhiyun struct serio *serio)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun if (unlikely(i8042_suppress_kbd_ack)) {
500*4882a593Smuzhiyun if ((~str & I8042_STR_AUXDATA) &&
501*4882a593Smuzhiyun (data == 0xfa || data == 0xfe)) {
502*4882a593Smuzhiyun i8042_suppress_kbd_ack--;
503*4882a593Smuzhiyun dbg("Extra keyboard ACK - filtered out\n");
504*4882a593Smuzhiyun return true;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun if (i8042_platform_filter && i8042_platform_filter(data, str, serio)) {
509*4882a593Smuzhiyun dbg("Filtered out by platform filter\n");
510*4882a593Smuzhiyun return true;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return false;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /*
517*4882a593Smuzhiyun * i8042_interrupt() is the most important function in this driver -
518*4882a593Smuzhiyun * it handles the interrupts from the i8042, and sends incoming bytes
519*4882a593Smuzhiyun * to the upper layers.
520*4882a593Smuzhiyun */
521*4882a593Smuzhiyun
i8042_interrupt(int irq,void * dev_id)522*4882a593Smuzhiyun static irqreturn_t i8042_interrupt(int irq, void *dev_id)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct i8042_port *port;
525*4882a593Smuzhiyun struct serio *serio;
526*4882a593Smuzhiyun unsigned long flags;
527*4882a593Smuzhiyun unsigned char str, data;
528*4882a593Smuzhiyun unsigned int dfl;
529*4882a593Smuzhiyun unsigned int port_no;
530*4882a593Smuzhiyun bool filtered;
531*4882a593Smuzhiyun int ret = 1;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun spin_lock_irqsave(&i8042_lock, flags);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun str = i8042_read_status();
536*4882a593Smuzhiyun if (unlikely(~str & I8042_STR_OBF)) {
537*4882a593Smuzhiyun spin_unlock_irqrestore(&i8042_lock, flags);
538*4882a593Smuzhiyun if (irq)
539*4882a593Smuzhiyun dbg("Interrupt %d, without any data\n", irq);
540*4882a593Smuzhiyun ret = 0;
541*4882a593Smuzhiyun goto out;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun data = i8042_read_data();
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (i8042_mux_present && (str & I8042_STR_AUXDATA)) {
547*4882a593Smuzhiyun static unsigned long last_transmit;
548*4882a593Smuzhiyun static unsigned char last_str;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun dfl = 0;
551*4882a593Smuzhiyun if (str & I8042_STR_MUXERR) {
552*4882a593Smuzhiyun dbg("MUX error, status is %02x, data is %02x\n",
553*4882a593Smuzhiyun str, data);
554*4882a593Smuzhiyun /*
555*4882a593Smuzhiyun * When MUXERR condition is signalled the data register can only contain
556*4882a593Smuzhiyun * 0xfd, 0xfe or 0xff if implementation follows the spec. Unfortunately
557*4882a593Smuzhiyun * it is not always the case. Some KBCs also report 0xfc when there is
558*4882a593Smuzhiyun * nothing connected to the port while others sometimes get confused which
559*4882a593Smuzhiyun * port the data came from and signal error leaving the data intact. They
560*4882a593Smuzhiyun * _do not_ revert to legacy mode (actually I've never seen KBC reverting
561*4882a593Smuzhiyun * to legacy mode yet, when we see one we'll add proper handling).
562*4882a593Smuzhiyun * Anyway, we process 0xfc, 0xfd, 0xfe and 0xff as timeouts, and for the
563*4882a593Smuzhiyun * rest assume that the data came from the same serio last byte
564*4882a593Smuzhiyun * was transmitted (if transmission happened not too long ago).
565*4882a593Smuzhiyun */
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun switch (data) {
568*4882a593Smuzhiyun default:
569*4882a593Smuzhiyun if (time_before(jiffies, last_transmit + HZ/10)) {
570*4882a593Smuzhiyun str = last_str;
571*4882a593Smuzhiyun break;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun fallthrough; /* report timeout */
574*4882a593Smuzhiyun case 0xfc:
575*4882a593Smuzhiyun case 0xfd:
576*4882a593Smuzhiyun case 0xfe: dfl = SERIO_TIMEOUT; data = 0xfe; break;
577*4882a593Smuzhiyun case 0xff: dfl = SERIO_PARITY; data = 0xfe; break;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun port_no = I8042_MUX_PORT_NO + ((str >> 6) & 3);
582*4882a593Smuzhiyun last_str = str;
583*4882a593Smuzhiyun last_transmit = jiffies;
584*4882a593Smuzhiyun } else {
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun dfl = ((str & I8042_STR_PARITY) ? SERIO_PARITY : 0) |
587*4882a593Smuzhiyun ((str & I8042_STR_TIMEOUT && !i8042_notimeout) ? SERIO_TIMEOUT : 0);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun port_no = (str & I8042_STR_AUXDATA) ?
590*4882a593Smuzhiyun I8042_AUX_PORT_NO : I8042_KBD_PORT_NO;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun port = &i8042_ports[port_no];
594*4882a593Smuzhiyun serio = port->exists ? port->serio : NULL;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun filter_dbg(port->driver_bound, data, "<- i8042 (interrupt, %d, %d%s%s)\n",
597*4882a593Smuzhiyun port_no, irq,
598*4882a593Smuzhiyun dfl & SERIO_PARITY ? ", bad parity" : "",
599*4882a593Smuzhiyun dfl & SERIO_TIMEOUT ? ", timeout" : "");
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun filtered = i8042_filter(data, str, serio);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun spin_unlock_irqrestore(&i8042_lock, flags);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (likely(serio && !filtered))
606*4882a593Smuzhiyun serio_interrupt(serio, data, dfl);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun out:
609*4882a593Smuzhiyun return IRQ_RETVAL(ret);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /*
613*4882a593Smuzhiyun * i8042_enable_kbd_port enables keyboard port on chip
614*4882a593Smuzhiyun */
615*4882a593Smuzhiyun
i8042_enable_kbd_port(void)616*4882a593Smuzhiyun static int i8042_enable_kbd_port(void)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun i8042_ctr &= ~I8042_CTR_KBDDIS;
619*4882a593Smuzhiyun i8042_ctr |= I8042_CTR_KBDINT;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
622*4882a593Smuzhiyun i8042_ctr &= ~I8042_CTR_KBDINT;
623*4882a593Smuzhiyun i8042_ctr |= I8042_CTR_KBDDIS;
624*4882a593Smuzhiyun pr_err("Failed to enable KBD port\n");
625*4882a593Smuzhiyun return -EIO;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun return 0;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /*
632*4882a593Smuzhiyun * i8042_enable_aux_port enables AUX (mouse) port on chip
633*4882a593Smuzhiyun */
634*4882a593Smuzhiyun
i8042_enable_aux_port(void)635*4882a593Smuzhiyun static int i8042_enable_aux_port(void)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun i8042_ctr &= ~I8042_CTR_AUXDIS;
638*4882a593Smuzhiyun i8042_ctr |= I8042_CTR_AUXINT;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
641*4882a593Smuzhiyun i8042_ctr &= ~I8042_CTR_AUXINT;
642*4882a593Smuzhiyun i8042_ctr |= I8042_CTR_AUXDIS;
643*4882a593Smuzhiyun pr_err("Failed to enable AUX port\n");
644*4882a593Smuzhiyun return -EIO;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /*
651*4882a593Smuzhiyun * i8042_enable_mux_ports enables 4 individual AUX ports after
652*4882a593Smuzhiyun * the controller has been switched into Multiplexed mode
653*4882a593Smuzhiyun */
654*4882a593Smuzhiyun
i8042_enable_mux_ports(void)655*4882a593Smuzhiyun static int i8042_enable_mux_ports(void)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun unsigned char param;
658*4882a593Smuzhiyun int i;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun for (i = 0; i < I8042_NUM_MUX_PORTS; i++) {
661*4882a593Smuzhiyun i8042_command(¶m, I8042_CMD_MUX_PFX + i);
662*4882a593Smuzhiyun i8042_command(¶m, I8042_CMD_AUX_ENABLE);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun return i8042_enable_aux_port();
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /*
669*4882a593Smuzhiyun * i8042_set_mux_mode checks whether the controller has an
670*4882a593Smuzhiyun * active multiplexor and puts the chip into Multiplexed (true)
671*4882a593Smuzhiyun * or Legacy (false) mode.
672*4882a593Smuzhiyun */
673*4882a593Smuzhiyun
i8042_set_mux_mode(bool multiplex,unsigned char * mux_version)674*4882a593Smuzhiyun static int i8042_set_mux_mode(bool multiplex, unsigned char *mux_version)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun unsigned char param, val;
678*4882a593Smuzhiyun /*
679*4882a593Smuzhiyun * Get rid of bytes in the queue.
680*4882a593Smuzhiyun */
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun i8042_flush();
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /*
685*4882a593Smuzhiyun * Internal loopback test - send three bytes, they should come back from the
686*4882a593Smuzhiyun * mouse interface, the last should be version.
687*4882a593Smuzhiyun */
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun param = val = 0xf0;
690*4882a593Smuzhiyun if (i8042_command(¶m, I8042_CMD_AUX_LOOP) || param != val)
691*4882a593Smuzhiyun return -1;
692*4882a593Smuzhiyun param = val = multiplex ? 0x56 : 0xf6;
693*4882a593Smuzhiyun if (i8042_command(¶m, I8042_CMD_AUX_LOOP) || param != val)
694*4882a593Smuzhiyun return -1;
695*4882a593Smuzhiyun param = val = multiplex ? 0xa4 : 0xa5;
696*4882a593Smuzhiyun if (i8042_command(¶m, I8042_CMD_AUX_LOOP) || param == val)
697*4882a593Smuzhiyun return -1;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /*
700*4882a593Smuzhiyun * Workaround for interference with USB Legacy emulation
701*4882a593Smuzhiyun * that causes a v10.12 MUX to be found.
702*4882a593Smuzhiyun */
703*4882a593Smuzhiyun if (param == 0xac)
704*4882a593Smuzhiyun return -1;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if (mux_version)
707*4882a593Smuzhiyun *mux_version = param;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /*
713*4882a593Smuzhiyun * i8042_check_mux() checks whether the controller supports the PS/2 Active
714*4882a593Smuzhiyun * Multiplexing specification by Synaptics, Phoenix, Insyde and
715*4882a593Smuzhiyun * LCS/Telegraphics.
716*4882a593Smuzhiyun */
717*4882a593Smuzhiyun
i8042_check_mux(void)718*4882a593Smuzhiyun static int i8042_check_mux(void)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun unsigned char mux_version;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (i8042_set_mux_mode(true, &mux_version))
723*4882a593Smuzhiyun return -1;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun pr_info("Detected active multiplexing controller, rev %d.%d\n",
726*4882a593Smuzhiyun (mux_version >> 4) & 0xf, mux_version & 0xf);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /*
729*4882a593Smuzhiyun * Disable all muxed ports by disabling AUX.
730*4882a593Smuzhiyun */
731*4882a593Smuzhiyun i8042_ctr |= I8042_CTR_AUXDIS;
732*4882a593Smuzhiyun i8042_ctr &= ~I8042_CTR_AUXINT;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
735*4882a593Smuzhiyun pr_err("Failed to disable AUX port, can't use MUX\n");
736*4882a593Smuzhiyun return -EIO;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun i8042_mux_present = true;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /*
745*4882a593Smuzhiyun * The following is used to test AUX IRQ delivery.
746*4882a593Smuzhiyun */
747*4882a593Smuzhiyun static struct completion i8042_aux_irq_delivered;
748*4882a593Smuzhiyun static bool i8042_irq_being_tested;
749*4882a593Smuzhiyun
i8042_aux_test_irq(int irq,void * dev_id)750*4882a593Smuzhiyun static irqreturn_t i8042_aux_test_irq(int irq, void *dev_id)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun unsigned long flags;
753*4882a593Smuzhiyun unsigned char str, data;
754*4882a593Smuzhiyun int ret = 0;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun spin_lock_irqsave(&i8042_lock, flags);
757*4882a593Smuzhiyun str = i8042_read_status();
758*4882a593Smuzhiyun if (str & I8042_STR_OBF) {
759*4882a593Smuzhiyun data = i8042_read_data();
760*4882a593Smuzhiyun dbg("%02x <- i8042 (aux_test_irq, %s)\n",
761*4882a593Smuzhiyun data, str & I8042_STR_AUXDATA ? "aux" : "kbd");
762*4882a593Smuzhiyun if (i8042_irq_being_tested &&
763*4882a593Smuzhiyun data == 0xa5 && (str & I8042_STR_AUXDATA))
764*4882a593Smuzhiyun complete(&i8042_aux_irq_delivered);
765*4882a593Smuzhiyun ret = 1;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun spin_unlock_irqrestore(&i8042_lock, flags);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun return IRQ_RETVAL(ret);
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /*
773*4882a593Smuzhiyun * i8042_toggle_aux - enables or disables AUX port on i8042 via command and
774*4882a593Smuzhiyun * verifies success by readinng CTR. Used when testing for presence of AUX
775*4882a593Smuzhiyun * port.
776*4882a593Smuzhiyun */
i8042_toggle_aux(bool on)777*4882a593Smuzhiyun static int i8042_toggle_aux(bool on)
778*4882a593Smuzhiyun {
779*4882a593Smuzhiyun unsigned char param;
780*4882a593Smuzhiyun int i;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun if (i8042_command(¶m,
783*4882a593Smuzhiyun on ? I8042_CMD_AUX_ENABLE : I8042_CMD_AUX_DISABLE))
784*4882a593Smuzhiyun return -1;
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* some chips need some time to set the I8042_CTR_AUXDIS bit */
787*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
788*4882a593Smuzhiyun udelay(50);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (i8042_command(¶m, I8042_CMD_CTL_RCTR))
791*4882a593Smuzhiyun return -1;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun if (!(param & I8042_CTR_AUXDIS) == on)
794*4882a593Smuzhiyun return 0;
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun return -1;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun /*
801*4882a593Smuzhiyun * i8042_check_aux() applies as much paranoia as it can at detecting
802*4882a593Smuzhiyun * the presence of an AUX interface.
803*4882a593Smuzhiyun */
804*4882a593Smuzhiyun
i8042_check_aux(void)805*4882a593Smuzhiyun static int i8042_check_aux(void)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun int retval = -1;
808*4882a593Smuzhiyun bool irq_registered = false;
809*4882a593Smuzhiyun bool aux_loop_broken = false;
810*4882a593Smuzhiyun unsigned long flags;
811*4882a593Smuzhiyun unsigned char param;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /*
814*4882a593Smuzhiyun * Get rid of bytes in the queue.
815*4882a593Smuzhiyun */
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun i8042_flush();
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /*
820*4882a593Smuzhiyun * Internal loopback test - filters out AT-type i8042's. Unfortunately
821*4882a593Smuzhiyun * SiS screwed up and their 5597 doesn't support the LOOP command even
822*4882a593Smuzhiyun * though it has an AUX port.
823*4882a593Smuzhiyun */
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun param = 0x5a;
826*4882a593Smuzhiyun retval = i8042_command(¶m, I8042_CMD_AUX_LOOP);
827*4882a593Smuzhiyun if (retval || param != 0x5a) {
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /*
830*4882a593Smuzhiyun * External connection test - filters out AT-soldered PS/2 i8042's
831*4882a593Smuzhiyun * 0x00 - no error, 0x01-0x03 - clock/data stuck, 0xff - general error
832*4882a593Smuzhiyun * 0xfa - no error on some notebooks which ignore the spec
833*4882a593Smuzhiyun * Because it's common for chipsets to return error on perfectly functioning
834*4882a593Smuzhiyun * AUX ports, we test for this only when the LOOP command failed.
835*4882a593Smuzhiyun */
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun if (i8042_command(¶m, I8042_CMD_AUX_TEST) ||
838*4882a593Smuzhiyun (param && param != 0xfa && param != 0xff))
839*4882a593Smuzhiyun return -1;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /*
842*4882a593Smuzhiyun * If AUX_LOOP completed without error but returned unexpected data
843*4882a593Smuzhiyun * mark it as broken
844*4882a593Smuzhiyun */
845*4882a593Smuzhiyun if (!retval)
846*4882a593Smuzhiyun aux_loop_broken = true;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /*
850*4882a593Smuzhiyun * Bit assignment test - filters out PS/2 i8042's in AT mode
851*4882a593Smuzhiyun */
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun if (i8042_toggle_aux(false)) {
854*4882a593Smuzhiyun pr_warn("Failed to disable AUX port, but continuing anyway... Is this a SiS?\n");
855*4882a593Smuzhiyun pr_warn("If AUX port is really absent please use the 'i8042.noaux' option\n");
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (i8042_toggle_aux(true))
859*4882a593Smuzhiyun return -1;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /*
862*4882a593Smuzhiyun * Reset keyboard (needed on some laptops to successfully detect
863*4882a593Smuzhiyun * touchpad, e.g., some Gigabyte laptop models with Elantech
864*4882a593Smuzhiyun * touchpads).
865*4882a593Smuzhiyun */
866*4882a593Smuzhiyun if (i8042_kbdreset) {
867*4882a593Smuzhiyun pr_warn("Attempting to reset device connected to KBD port\n");
868*4882a593Smuzhiyun i8042_kbd_write(NULL, (unsigned char) 0xff);
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun /*
872*4882a593Smuzhiyun * Test AUX IRQ delivery to make sure BIOS did not grab the IRQ and
873*4882a593Smuzhiyun * used it for a PCI card or somethig else.
874*4882a593Smuzhiyun */
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun if (i8042_noloop || i8042_bypass_aux_irq_test || aux_loop_broken) {
877*4882a593Smuzhiyun /*
878*4882a593Smuzhiyun * Without LOOP command we can't test AUX IRQ delivery. Assume the port
879*4882a593Smuzhiyun * is working and hope we are right.
880*4882a593Smuzhiyun */
881*4882a593Smuzhiyun retval = 0;
882*4882a593Smuzhiyun goto out;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (request_irq(I8042_AUX_IRQ, i8042_aux_test_irq, IRQF_SHARED,
886*4882a593Smuzhiyun "i8042", i8042_platform_device))
887*4882a593Smuzhiyun goto out;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun irq_registered = true;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun if (i8042_enable_aux_port())
892*4882a593Smuzhiyun goto out;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun spin_lock_irqsave(&i8042_lock, flags);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun init_completion(&i8042_aux_irq_delivered);
897*4882a593Smuzhiyun i8042_irq_being_tested = true;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun param = 0xa5;
900*4882a593Smuzhiyun retval = __i8042_command(¶m, I8042_CMD_AUX_LOOP & 0xf0ff);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun spin_unlock_irqrestore(&i8042_lock, flags);
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun if (retval)
905*4882a593Smuzhiyun goto out;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun if (wait_for_completion_timeout(&i8042_aux_irq_delivered,
908*4882a593Smuzhiyun msecs_to_jiffies(250)) == 0) {
909*4882a593Smuzhiyun /*
910*4882a593Smuzhiyun * AUX IRQ was never delivered so we need to flush the controller to
911*4882a593Smuzhiyun * get rid of the byte we put there; otherwise keyboard may not work.
912*4882a593Smuzhiyun */
913*4882a593Smuzhiyun dbg(" -- i8042 (aux irq test timeout)\n");
914*4882a593Smuzhiyun i8042_flush();
915*4882a593Smuzhiyun retval = -1;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun out:
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /*
921*4882a593Smuzhiyun * Disable the interface.
922*4882a593Smuzhiyun */
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun i8042_ctr |= I8042_CTR_AUXDIS;
925*4882a593Smuzhiyun i8042_ctr &= ~I8042_CTR_AUXINT;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
928*4882a593Smuzhiyun retval = -1;
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun if (irq_registered)
931*4882a593Smuzhiyun free_irq(I8042_AUX_IRQ, i8042_platform_device);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun return retval;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
i8042_controller_check(void)936*4882a593Smuzhiyun static int i8042_controller_check(void)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun if (i8042_flush()) {
939*4882a593Smuzhiyun pr_info("No controller found\n");
940*4882a593Smuzhiyun return -ENODEV;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun return 0;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
i8042_controller_selftest(void)946*4882a593Smuzhiyun static int i8042_controller_selftest(void)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun unsigned char param;
949*4882a593Smuzhiyun int i = 0;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /*
952*4882a593Smuzhiyun * We try this 5 times; on some really fragile systems this does not
953*4882a593Smuzhiyun * take the first time...
954*4882a593Smuzhiyun */
955*4882a593Smuzhiyun do {
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun if (i8042_command(¶m, I8042_CMD_CTL_TEST)) {
958*4882a593Smuzhiyun pr_err("i8042 controller selftest timeout\n");
959*4882a593Smuzhiyun return -ENODEV;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun if (param == I8042_RET_CTL_TEST)
963*4882a593Smuzhiyun return 0;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun dbg("i8042 controller selftest: %#x != %#x\n",
966*4882a593Smuzhiyun param, I8042_RET_CTL_TEST);
967*4882a593Smuzhiyun msleep(50);
968*4882a593Smuzhiyun } while (i++ < 5);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun #ifdef CONFIG_X86
971*4882a593Smuzhiyun /*
972*4882a593Smuzhiyun * On x86, we don't fail entire i8042 initialization if controller
973*4882a593Smuzhiyun * reset fails in hopes that keyboard port will still be functional
974*4882a593Smuzhiyun * and user will still get a working keyboard. This is especially
975*4882a593Smuzhiyun * important on netbooks. On other arches we trust hardware more.
976*4882a593Smuzhiyun */
977*4882a593Smuzhiyun pr_info("giving up on controller selftest, continuing anyway...\n");
978*4882a593Smuzhiyun return 0;
979*4882a593Smuzhiyun #else
980*4882a593Smuzhiyun pr_err("i8042 controller selftest failed\n");
981*4882a593Smuzhiyun return -EIO;
982*4882a593Smuzhiyun #endif
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /*
986*4882a593Smuzhiyun * i8042_controller init initializes the i8042 controller, and,
987*4882a593Smuzhiyun * most importantly, sets it into non-xlated mode if that's
988*4882a593Smuzhiyun * desired.
989*4882a593Smuzhiyun */
990*4882a593Smuzhiyun
i8042_controller_init(void)991*4882a593Smuzhiyun static int i8042_controller_init(void)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun unsigned long flags;
994*4882a593Smuzhiyun int n = 0;
995*4882a593Smuzhiyun unsigned char ctr[2];
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun /*
998*4882a593Smuzhiyun * Save the CTR for restore on unload / reboot.
999*4882a593Smuzhiyun */
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun do {
1002*4882a593Smuzhiyun if (n >= 10) {
1003*4882a593Smuzhiyun pr_err("Unable to get stable CTR read\n");
1004*4882a593Smuzhiyun return -EIO;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (n != 0)
1008*4882a593Smuzhiyun udelay(50);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun if (i8042_command(&ctr[n++ % 2], I8042_CMD_CTL_RCTR)) {
1011*4882a593Smuzhiyun pr_err("Can't read CTR while initializing i8042\n");
1012*4882a593Smuzhiyun return i8042_probe_defer ? -EPROBE_DEFER : -EIO;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun } while (n < 2 || ctr[0] != ctr[1]);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun i8042_initial_ctr = i8042_ctr = ctr[0];
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun /*
1020*4882a593Smuzhiyun * Disable the keyboard interface and interrupt.
1021*4882a593Smuzhiyun */
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun i8042_ctr |= I8042_CTR_KBDDIS;
1024*4882a593Smuzhiyun i8042_ctr &= ~I8042_CTR_KBDINT;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /*
1027*4882a593Smuzhiyun * Handle keylock.
1028*4882a593Smuzhiyun */
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun spin_lock_irqsave(&i8042_lock, flags);
1031*4882a593Smuzhiyun if (~i8042_read_status() & I8042_STR_KEYLOCK) {
1032*4882a593Smuzhiyun if (i8042_unlock)
1033*4882a593Smuzhiyun i8042_ctr |= I8042_CTR_IGNKEYLOCK;
1034*4882a593Smuzhiyun else
1035*4882a593Smuzhiyun pr_warn("Warning: Keylock active\n");
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun spin_unlock_irqrestore(&i8042_lock, flags);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun /*
1040*4882a593Smuzhiyun * If the chip is configured into nontranslated mode by the BIOS, don't
1041*4882a593Smuzhiyun * bother enabling translating and be happy.
1042*4882a593Smuzhiyun */
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun if (~i8042_ctr & I8042_CTR_XLATE)
1045*4882a593Smuzhiyun i8042_direct = true;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /*
1048*4882a593Smuzhiyun * Set nontranslated mode for the kbd interface if requested by an option.
1049*4882a593Smuzhiyun * After this the kbd interface becomes a simple serial in/out, like the aux
1050*4882a593Smuzhiyun * interface is. We don't do this by default, since it can confuse notebook
1051*4882a593Smuzhiyun * BIOSes.
1052*4882a593Smuzhiyun */
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun if (i8042_direct)
1055*4882a593Smuzhiyun i8042_ctr &= ~I8042_CTR_XLATE;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun /*
1058*4882a593Smuzhiyun * Write CTR back.
1059*4882a593Smuzhiyun */
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
1062*4882a593Smuzhiyun pr_err("Can't write CTR while initializing i8042\n");
1063*4882a593Smuzhiyun return -EIO;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun /*
1067*4882a593Smuzhiyun * Flush whatever accumulated while we were disabling keyboard port.
1068*4882a593Smuzhiyun */
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun i8042_flush();
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun return 0;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /*
1077*4882a593Smuzhiyun * Reset the controller and reset CRT to the original value set by BIOS.
1078*4882a593Smuzhiyun */
1079*4882a593Smuzhiyun
i8042_controller_reset(bool s2r_wants_reset)1080*4882a593Smuzhiyun static void i8042_controller_reset(bool s2r_wants_reset)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun i8042_flush();
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /*
1085*4882a593Smuzhiyun * Disable both KBD and AUX interfaces so they don't get in the way
1086*4882a593Smuzhiyun */
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun i8042_ctr |= I8042_CTR_KBDDIS | I8042_CTR_AUXDIS;
1089*4882a593Smuzhiyun i8042_ctr &= ~(I8042_CTR_KBDINT | I8042_CTR_AUXINT);
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR))
1092*4882a593Smuzhiyun pr_warn("Can't write CTR while resetting\n");
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun /*
1095*4882a593Smuzhiyun * Disable MUX mode if present.
1096*4882a593Smuzhiyun */
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (i8042_mux_present)
1099*4882a593Smuzhiyun i8042_set_mux_mode(false, NULL);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun /*
1102*4882a593Smuzhiyun * Reset the controller if requested.
1103*4882a593Smuzhiyun */
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun if (i8042_reset == I8042_RESET_ALWAYS ||
1106*4882a593Smuzhiyun (i8042_reset == I8042_RESET_ON_S2RAM && s2r_wants_reset)) {
1107*4882a593Smuzhiyun i8042_controller_selftest();
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun /*
1111*4882a593Smuzhiyun * Restore the original control register setting.
1112*4882a593Smuzhiyun */
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun if (i8042_command(&i8042_initial_ctr, I8042_CMD_CTL_WCTR))
1115*4882a593Smuzhiyun pr_warn("Can't restore CTR\n");
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun /*
1120*4882a593Smuzhiyun * i8042_panic_blink() will turn the keyboard LEDs on or off and is called
1121*4882a593Smuzhiyun * when kernel panics. Flashing LEDs is useful for users running X who may
1122*4882a593Smuzhiyun * not see the console and will help distinguishing panics from "real"
1123*4882a593Smuzhiyun * lockups.
1124*4882a593Smuzhiyun *
1125*4882a593Smuzhiyun * Note that DELAY has a limit of 10ms so we will not get stuck here
1126*4882a593Smuzhiyun * waiting for KBC to free up even if KBD interrupt is off
1127*4882a593Smuzhiyun */
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun #define DELAY do { mdelay(1); if (++delay > 10) return delay; } while(0)
1130*4882a593Smuzhiyun
i8042_panic_blink(int state)1131*4882a593Smuzhiyun static long i8042_panic_blink(int state)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun long delay = 0;
1134*4882a593Smuzhiyun char led;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun led = (state) ? 0x01 | 0x04 : 0;
1137*4882a593Smuzhiyun while (i8042_read_status() & I8042_STR_IBF)
1138*4882a593Smuzhiyun DELAY;
1139*4882a593Smuzhiyun dbg("%02x -> i8042 (panic blink)\n", 0xed);
1140*4882a593Smuzhiyun i8042_suppress_kbd_ack = 2;
1141*4882a593Smuzhiyun i8042_write_data(0xed); /* set leds */
1142*4882a593Smuzhiyun DELAY;
1143*4882a593Smuzhiyun while (i8042_read_status() & I8042_STR_IBF)
1144*4882a593Smuzhiyun DELAY;
1145*4882a593Smuzhiyun DELAY;
1146*4882a593Smuzhiyun dbg("%02x -> i8042 (panic blink)\n", led);
1147*4882a593Smuzhiyun i8042_write_data(led);
1148*4882a593Smuzhiyun DELAY;
1149*4882a593Smuzhiyun return delay;
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun #undef DELAY
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun #ifdef CONFIG_X86
i8042_dritek_enable(void)1155*4882a593Smuzhiyun static void i8042_dritek_enable(void)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun unsigned char param = 0x90;
1158*4882a593Smuzhiyun int error;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun error = i8042_command(¶m, 0x1059);
1161*4882a593Smuzhiyun if (error)
1162*4882a593Smuzhiyun pr_warn("Failed to enable DRITEK extension: %d\n", error);
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun #endif
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun #ifdef CONFIG_PM
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /*
1169*4882a593Smuzhiyun * Here we try to reset everything back to a state we had
1170*4882a593Smuzhiyun * before suspending.
1171*4882a593Smuzhiyun */
1172*4882a593Smuzhiyun
i8042_controller_resume(bool s2r_wants_reset)1173*4882a593Smuzhiyun static int i8042_controller_resume(bool s2r_wants_reset)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun int error;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun error = i8042_controller_check();
1178*4882a593Smuzhiyun if (error)
1179*4882a593Smuzhiyun return error;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun if (i8042_reset == I8042_RESET_ALWAYS ||
1182*4882a593Smuzhiyun (i8042_reset == I8042_RESET_ON_S2RAM && s2r_wants_reset)) {
1183*4882a593Smuzhiyun error = i8042_controller_selftest();
1184*4882a593Smuzhiyun if (error)
1185*4882a593Smuzhiyun return error;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun /*
1189*4882a593Smuzhiyun * Restore original CTR value and disable all ports
1190*4882a593Smuzhiyun */
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun i8042_ctr = i8042_initial_ctr;
1193*4882a593Smuzhiyun if (i8042_direct)
1194*4882a593Smuzhiyun i8042_ctr &= ~I8042_CTR_XLATE;
1195*4882a593Smuzhiyun i8042_ctr |= I8042_CTR_AUXDIS | I8042_CTR_KBDDIS;
1196*4882a593Smuzhiyun i8042_ctr &= ~(I8042_CTR_AUXINT | I8042_CTR_KBDINT);
1197*4882a593Smuzhiyun if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
1198*4882a593Smuzhiyun pr_warn("Can't write CTR to resume, retrying...\n");
1199*4882a593Smuzhiyun msleep(50);
1200*4882a593Smuzhiyun if (i8042_command(&i8042_ctr, I8042_CMD_CTL_WCTR)) {
1201*4882a593Smuzhiyun pr_err("CTR write retry failed\n");
1202*4882a593Smuzhiyun return -EIO;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun #ifdef CONFIG_X86
1208*4882a593Smuzhiyun if (i8042_dritek)
1209*4882a593Smuzhiyun i8042_dritek_enable();
1210*4882a593Smuzhiyun #endif
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun if (i8042_mux_present) {
1213*4882a593Smuzhiyun if (i8042_set_mux_mode(true, NULL) || i8042_enable_mux_ports())
1214*4882a593Smuzhiyun pr_warn("failed to resume active multiplexor, mouse won't work\n");
1215*4882a593Smuzhiyun } else if (i8042_ports[I8042_AUX_PORT_NO].serio)
1216*4882a593Smuzhiyun i8042_enable_aux_port();
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun if (i8042_ports[I8042_KBD_PORT_NO].serio)
1219*4882a593Smuzhiyun i8042_enable_kbd_port();
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun i8042_interrupt(0, NULL);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun return 0;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /*
1227*4882a593Smuzhiyun * Here we try to restore the original BIOS settings to avoid
1228*4882a593Smuzhiyun * upsetting it.
1229*4882a593Smuzhiyun */
1230*4882a593Smuzhiyun
i8042_pm_suspend(struct device * dev)1231*4882a593Smuzhiyun static int i8042_pm_suspend(struct device *dev)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun int i;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun if (pm_suspend_via_firmware())
1236*4882a593Smuzhiyun i8042_controller_reset(true);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun /* Set up serio interrupts for system wakeup. */
1239*4882a593Smuzhiyun for (i = 0; i < I8042_NUM_PORTS; i++) {
1240*4882a593Smuzhiyun struct serio *serio = i8042_ports[i].serio;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun if (serio && device_may_wakeup(&serio->dev))
1243*4882a593Smuzhiyun enable_irq_wake(i8042_ports[i].irq);
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun return 0;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
i8042_pm_resume_noirq(struct device * dev)1249*4882a593Smuzhiyun static int i8042_pm_resume_noirq(struct device *dev)
1250*4882a593Smuzhiyun {
1251*4882a593Smuzhiyun if (!pm_resume_via_firmware())
1252*4882a593Smuzhiyun i8042_interrupt(0, NULL);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun return 0;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
i8042_pm_resume(struct device * dev)1257*4882a593Smuzhiyun static int i8042_pm_resume(struct device *dev)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun bool want_reset;
1260*4882a593Smuzhiyun int i;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun for (i = 0; i < I8042_NUM_PORTS; i++) {
1263*4882a593Smuzhiyun struct serio *serio = i8042_ports[i].serio;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun if (serio && device_may_wakeup(&serio->dev))
1266*4882a593Smuzhiyun disable_irq_wake(i8042_ports[i].irq);
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /*
1270*4882a593Smuzhiyun * If platform firmware was not going to be involved in suspend, we did
1271*4882a593Smuzhiyun * not restore the controller state to whatever it had been at boot
1272*4882a593Smuzhiyun * time, so we do not need to do anything.
1273*4882a593Smuzhiyun */
1274*4882a593Smuzhiyun if (!pm_suspend_via_firmware())
1275*4882a593Smuzhiyun return 0;
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun /*
1278*4882a593Smuzhiyun * We only need to reset the controller if we are resuming after handing
1279*4882a593Smuzhiyun * off control to the platform firmware, otherwise we can simply restore
1280*4882a593Smuzhiyun * the mode.
1281*4882a593Smuzhiyun */
1282*4882a593Smuzhiyun want_reset = pm_resume_via_firmware();
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun return i8042_controller_resume(want_reset);
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
i8042_pm_thaw(struct device * dev)1287*4882a593Smuzhiyun static int i8042_pm_thaw(struct device *dev)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun i8042_interrupt(0, NULL);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun return 0;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
i8042_pm_reset(struct device * dev)1294*4882a593Smuzhiyun static int i8042_pm_reset(struct device *dev)
1295*4882a593Smuzhiyun {
1296*4882a593Smuzhiyun i8042_controller_reset(false);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun return 0;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
i8042_pm_restore(struct device * dev)1301*4882a593Smuzhiyun static int i8042_pm_restore(struct device *dev)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun return i8042_controller_resume(false);
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun static const struct dev_pm_ops i8042_pm_ops = {
1307*4882a593Smuzhiyun .suspend = i8042_pm_suspend,
1308*4882a593Smuzhiyun .resume_noirq = i8042_pm_resume_noirq,
1309*4882a593Smuzhiyun .resume = i8042_pm_resume,
1310*4882a593Smuzhiyun .thaw = i8042_pm_thaw,
1311*4882a593Smuzhiyun .poweroff = i8042_pm_reset,
1312*4882a593Smuzhiyun .restore = i8042_pm_restore,
1313*4882a593Smuzhiyun };
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun #endif /* CONFIG_PM */
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /*
1318*4882a593Smuzhiyun * We need to reset the 8042 back to original mode on system shutdown,
1319*4882a593Smuzhiyun * because otherwise BIOSes will be confused.
1320*4882a593Smuzhiyun */
1321*4882a593Smuzhiyun
i8042_shutdown(struct platform_device * dev)1322*4882a593Smuzhiyun static void i8042_shutdown(struct platform_device *dev)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun i8042_controller_reset(false);
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
i8042_create_kbd_port(void)1327*4882a593Smuzhiyun static int i8042_create_kbd_port(void)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun struct serio *serio;
1330*4882a593Smuzhiyun struct i8042_port *port = &i8042_ports[I8042_KBD_PORT_NO];
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun serio = kzalloc(sizeof(struct serio), GFP_KERNEL);
1333*4882a593Smuzhiyun if (!serio)
1334*4882a593Smuzhiyun return -ENOMEM;
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun serio->id.type = i8042_direct ? SERIO_8042 : SERIO_8042_XL;
1337*4882a593Smuzhiyun serio->write = i8042_dumbkbd ? NULL : i8042_kbd_write;
1338*4882a593Smuzhiyun serio->start = i8042_start;
1339*4882a593Smuzhiyun serio->stop = i8042_stop;
1340*4882a593Smuzhiyun serio->close = i8042_port_close;
1341*4882a593Smuzhiyun serio->ps2_cmd_mutex = &i8042_mutex;
1342*4882a593Smuzhiyun serio->port_data = port;
1343*4882a593Smuzhiyun serio->dev.parent = &i8042_platform_device->dev;
1344*4882a593Smuzhiyun strlcpy(serio->name, "i8042 KBD port", sizeof(serio->name));
1345*4882a593Smuzhiyun strlcpy(serio->phys, I8042_KBD_PHYS_DESC, sizeof(serio->phys));
1346*4882a593Smuzhiyun strlcpy(serio->firmware_id, i8042_kbd_firmware_id,
1347*4882a593Smuzhiyun sizeof(serio->firmware_id));
1348*4882a593Smuzhiyun set_primary_fwnode(&serio->dev, i8042_kbd_fwnode);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun port->serio = serio;
1351*4882a593Smuzhiyun port->irq = I8042_KBD_IRQ;
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun return 0;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun
i8042_create_aux_port(int idx)1356*4882a593Smuzhiyun static int i8042_create_aux_port(int idx)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun struct serio *serio;
1359*4882a593Smuzhiyun int port_no = idx < 0 ? I8042_AUX_PORT_NO : I8042_MUX_PORT_NO + idx;
1360*4882a593Smuzhiyun struct i8042_port *port = &i8042_ports[port_no];
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun serio = kzalloc(sizeof(struct serio), GFP_KERNEL);
1363*4882a593Smuzhiyun if (!serio)
1364*4882a593Smuzhiyun return -ENOMEM;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun serio->id.type = SERIO_8042;
1367*4882a593Smuzhiyun serio->write = i8042_aux_write;
1368*4882a593Smuzhiyun serio->start = i8042_start;
1369*4882a593Smuzhiyun serio->stop = i8042_stop;
1370*4882a593Smuzhiyun serio->ps2_cmd_mutex = &i8042_mutex;
1371*4882a593Smuzhiyun serio->port_data = port;
1372*4882a593Smuzhiyun serio->dev.parent = &i8042_platform_device->dev;
1373*4882a593Smuzhiyun if (idx < 0) {
1374*4882a593Smuzhiyun strlcpy(serio->name, "i8042 AUX port", sizeof(serio->name));
1375*4882a593Smuzhiyun strlcpy(serio->phys, I8042_AUX_PHYS_DESC, sizeof(serio->phys));
1376*4882a593Smuzhiyun strlcpy(serio->firmware_id, i8042_aux_firmware_id,
1377*4882a593Smuzhiyun sizeof(serio->firmware_id));
1378*4882a593Smuzhiyun serio->close = i8042_port_close;
1379*4882a593Smuzhiyun } else {
1380*4882a593Smuzhiyun snprintf(serio->name, sizeof(serio->name), "i8042 AUX%d port", idx);
1381*4882a593Smuzhiyun snprintf(serio->phys, sizeof(serio->phys), I8042_MUX_PHYS_DESC, idx + 1);
1382*4882a593Smuzhiyun strlcpy(serio->firmware_id, i8042_aux_firmware_id,
1383*4882a593Smuzhiyun sizeof(serio->firmware_id));
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun port->serio = serio;
1387*4882a593Smuzhiyun port->mux = idx;
1388*4882a593Smuzhiyun port->irq = I8042_AUX_IRQ;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun return 0;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun
i8042_free_kbd_port(void)1393*4882a593Smuzhiyun static void i8042_free_kbd_port(void)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun kfree(i8042_ports[I8042_KBD_PORT_NO].serio);
1396*4882a593Smuzhiyun i8042_ports[I8042_KBD_PORT_NO].serio = NULL;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun
i8042_free_aux_ports(void)1399*4882a593Smuzhiyun static void i8042_free_aux_ports(void)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun int i;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun for (i = I8042_AUX_PORT_NO; i < I8042_NUM_PORTS; i++) {
1404*4882a593Smuzhiyun kfree(i8042_ports[i].serio);
1405*4882a593Smuzhiyun i8042_ports[i].serio = NULL;
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
i8042_register_ports(void)1409*4882a593Smuzhiyun static void i8042_register_ports(void)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun int i;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun for (i = 0; i < I8042_NUM_PORTS; i++) {
1414*4882a593Smuzhiyun struct serio *serio = i8042_ports[i].serio;
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun if (!serio)
1417*4882a593Smuzhiyun continue;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun printk(KERN_INFO "serio: %s at %#lx,%#lx irq %d\n",
1420*4882a593Smuzhiyun serio->name,
1421*4882a593Smuzhiyun (unsigned long) I8042_DATA_REG,
1422*4882a593Smuzhiyun (unsigned long) I8042_COMMAND_REG,
1423*4882a593Smuzhiyun i8042_ports[i].irq);
1424*4882a593Smuzhiyun serio_register_port(serio);
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
i8042_unregister_ports(void)1428*4882a593Smuzhiyun static void i8042_unregister_ports(void)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun int i;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun for (i = 0; i < I8042_NUM_PORTS; i++) {
1433*4882a593Smuzhiyun if (i8042_ports[i].serio) {
1434*4882a593Smuzhiyun serio_unregister_port(i8042_ports[i].serio);
1435*4882a593Smuzhiyun i8042_ports[i].serio = NULL;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun
i8042_free_irqs(void)1440*4882a593Smuzhiyun static void i8042_free_irqs(void)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun if (i8042_aux_irq_registered)
1443*4882a593Smuzhiyun free_irq(I8042_AUX_IRQ, i8042_platform_device);
1444*4882a593Smuzhiyun if (i8042_kbd_irq_registered)
1445*4882a593Smuzhiyun free_irq(I8042_KBD_IRQ, i8042_platform_device);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun i8042_aux_irq_registered = i8042_kbd_irq_registered = false;
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
i8042_setup_aux(void)1450*4882a593Smuzhiyun static int i8042_setup_aux(void)
1451*4882a593Smuzhiyun {
1452*4882a593Smuzhiyun int (*aux_enable)(void);
1453*4882a593Smuzhiyun int error;
1454*4882a593Smuzhiyun int i;
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun if (i8042_check_aux())
1457*4882a593Smuzhiyun return -ENODEV;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun if (i8042_nomux || i8042_check_mux()) {
1460*4882a593Smuzhiyun error = i8042_create_aux_port(-1);
1461*4882a593Smuzhiyun if (error)
1462*4882a593Smuzhiyun goto err_free_ports;
1463*4882a593Smuzhiyun aux_enable = i8042_enable_aux_port;
1464*4882a593Smuzhiyun } else {
1465*4882a593Smuzhiyun for (i = 0; i < I8042_NUM_MUX_PORTS; i++) {
1466*4882a593Smuzhiyun error = i8042_create_aux_port(i);
1467*4882a593Smuzhiyun if (error)
1468*4882a593Smuzhiyun goto err_free_ports;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun aux_enable = i8042_enable_mux_ports;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun error = request_irq(I8042_AUX_IRQ, i8042_interrupt, IRQF_SHARED,
1474*4882a593Smuzhiyun "i8042", i8042_platform_device);
1475*4882a593Smuzhiyun if (error)
1476*4882a593Smuzhiyun goto err_free_ports;
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun error = aux_enable();
1479*4882a593Smuzhiyun if (error)
1480*4882a593Smuzhiyun goto err_free_irq;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun i8042_aux_irq_registered = true;
1483*4882a593Smuzhiyun return 0;
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun err_free_irq:
1486*4882a593Smuzhiyun free_irq(I8042_AUX_IRQ, i8042_platform_device);
1487*4882a593Smuzhiyun err_free_ports:
1488*4882a593Smuzhiyun i8042_free_aux_ports();
1489*4882a593Smuzhiyun return error;
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun
i8042_setup_kbd(void)1492*4882a593Smuzhiyun static int i8042_setup_kbd(void)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun int error;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun error = i8042_create_kbd_port();
1497*4882a593Smuzhiyun if (error)
1498*4882a593Smuzhiyun return error;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun error = request_irq(I8042_KBD_IRQ, i8042_interrupt, IRQF_SHARED,
1501*4882a593Smuzhiyun "i8042", i8042_platform_device);
1502*4882a593Smuzhiyun if (error)
1503*4882a593Smuzhiyun goto err_free_port;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun error = i8042_enable_kbd_port();
1506*4882a593Smuzhiyun if (error)
1507*4882a593Smuzhiyun goto err_free_irq;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun i8042_kbd_irq_registered = true;
1510*4882a593Smuzhiyun return 0;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun err_free_irq:
1513*4882a593Smuzhiyun free_irq(I8042_KBD_IRQ, i8042_platform_device);
1514*4882a593Smuzhiyun err_free_port:
1515*4882a593Smuzhiyun i8042_free_kbd_port();
1516*4882a593Smuzhiyun return error;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
i8042_kbd_bind_notifier(struct notifier_block * nb,unsigned long action,void * data)1519*4882a593Smuzhiyun static int i8042_kbd_bind_notifier(struct notifier_block *nb,
1520*4882a593Smuzhiyun unsigned long action, void *data)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun struct device *dev = data;
1523*4882a593Smuzhiyun struct serio *serio = to_serio_port(dev);
1524*4882a593Smuzhiyun struct i8042_port *port = serio->port_data;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun if (serio != i8042_ports[I8042_KBD_PORT_NO].serio)
1527*4882a593Smuzhiyun return 0;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun switch (action) {
1530*4882a593Smuzhiyun case BUS_NOTIFY_BOUND_DRIVER:
1531*4882a593Smuzhiyun port->driver_bound = true;
1532*4882a593Smuzhiyun break;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun case BUS_NOTIFY_UNBIND_DRIVER:
1535*4882a593Smuzhiyun port->driver_bound = false;
1536*4882a593Smuzhiyun break;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun return 0;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
i8042_probe(struct platform_device * dev)1542*4882a593Smuzhiyun static int i8042_probe(struct platform_device *dev)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun int error;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun if (i8042_reset == I8042_RESET_ALWAYS) {
1547*4882a593Smuzhiyun error = i8042_controller_selftest();
1548*4882a593Smuzhiyun if (error)
1549*4882a593Smuzhiyun return error;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun error = i8042_controller_init();
1553*4882a593Smuzhiyun if (error)
1554*4882a593Smuzhiyun return error;
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun #ifdef CONFIG_X86
1557*4882a593Smuzhiyun if (i8042_dritek)
1558*4882a593Smuzhiyun i8042_dritek_enable();
1559*4882a593Smuzhiyun #endif
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun if (!i8042_noaux) {
1562*4882a593Smuzhiyun error = i8042_setup_aux();
1563*4882a593Smuzhiyun if (error && error != -ENODEV && error != -EBUSY)
1564*4882a593Smuzhiyun goto out_fail;
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun if (!i8042_nokbd) {
1568*4882a593Smuzhiyun error = i8042_setup_kbd();
1569*4882a593Smuzhiyun if (error)
1570*4882a593Smuzhiyun goto out_fail;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun /*
1573*4882a593Smuzhiyun * Ok, everything is ready, let's register all serio ports
1574*4882a593Smuzhiyun */
1575*4882a593Smuzhiyun i8042_register_ports();
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun return 0;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun out_fail:
1580*4882a593Smuzhiyun i8042_free_aux_ports(); /* in case KBD failed but AUX not */
1581*4882a593Smuzhiyun i8042_free_irqs();
1582*4882a593Smuzhiyun i8042_controller_reset(false);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun return error;
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun
i8042_remove(struct platform_device * dev)1587*4882a593Smuzhiyun static int i8042_remove(struct platform_device *dev)
1588*4882a593Smuzhiyun {
1589*4882a593Smuzhiyun i8042_unregister_ports();
1590*4882a593Smuzhiyun i8042_free_irqs();
1591*4882a593Smuzhiyun i8042_controller_reset(false);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun return 0;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun static struct platform_driver i8042_driver = {
1597*4882a593Smuzhiyun .driver = {
1598*4882a593Smuzhiyun .name = "i8042",
1599*4882a593Smuzhiyun #ifdef CONFIG_PM
1600*4882a593Smuzhiyun .pm = &i8042_pm_ops,
1601*4882a593Smuzhiyun #endif
1602*4882a593Smuzhiyun },
1603*4882a593Smuzhiyun .probe = i8042_probe,
1604*4882a593Smuzhiyun .remove = i8042_remove,
1605*4882a593Smuzhiyun .shutdown = i8042_shutdown,
1606*4882a593Smuzhiyun };
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun static struct notifier_block i8042_kbd_bind_notifier_block = {
1609*4882a593Smuzhiyun .notifier_call = i8042_kbd_bind_notifier,
1610*4882a593Smuzhiyun };
1611*4882a593Smuzhiyun
i8042_init(void)1612*4882a593Smuzhiyun static int __init i8042_init(void)
1613*4882a593Smuzhiyun {
1614*4882a593Smuzhiyun int err;
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun dbg_init();
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun err = i8042_platform_init();
1619*4882a593Smuzhiyun if (err)
1620*4882a593Smuzhiyun return (err == -ENODEV) ? 0 : err;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun err = i8042_controller_check();
1623*4882a593Smuzhiyun if (err)
1624*4882a593Smuzhiyun goto err_platform_exit;
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun /* Set this before creating the dev to allow i8042_command to work right away */
1627*4882a593Smuzhiyun i8042_present = true;
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun err = platform_driver_register(&i8042_driver);
1630*4882a593Smuzhiyun if (err)
1631*4882a593Smuzhiyun goto err_platform_exit;
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun i8042_platform_device = platform_device_alloc("i8042", -1);
1634*4882a593Smuzhiyun if (!i8042_platform_device) {
1635*4882a593Smuzhiyun err = -ENOMEM;
1636*4882a593Smuzhiyun goto err_unregister_driver;
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun err = platform_device_add(i8042_platform_device);
1640*4882a593Smuzhiyun if (err)
1641*4882a593Smuzhiyun goto err_free_device;
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun bus_register_notifier(&serio_bus, &i8042_kbd_bind_notifier_block);
1644*4882a593Smuzhiyun panic_blink = i8042_panic_blink;
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun return 0;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun err_free_device:
1649*4882a593Smuzhiyun platform_device_put(i8042_platform_device);
1650*4882a593Smuzhiyun err_unregister_driver:
1651*4882a593Smuzhiyun platform_driver_unregister(&i8042_driver);
1652*4882a593Smuzhiyun err_platform_exit:
1653*4882a593Smuzhiyun i8042_platform_exit();
1654*4882a593Smuzhiyun return err;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun
i8042_exit(void)1657*4882a593Smuzhiyun static void __exit i8042_exit(void)
1658*4882a593Smuzhiyun {
1659*4882a593Smuzhiyun if (!i8042_present)
1660*4882a593Smuzhiyun return;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun platform_device_unregister(i8042_platform_device);
1663*4882a593Smuzhiyun platform_driver_unregister(&i8042_driver);
1664*4882a593Smuzhiyun i8042_platform_exit();
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun bus_unregister_notifier(&serio_bus, &i8042_kbd_bind_notifier_block);
1667*4882a593Smuzhiyun panic_blink = NULL;
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun module_init(i8042_init);
1671*4882a593Smuzhiyun module_exit(i8042_exit);
1672