xref: /OK3568_Linux_fs/kernel/drivers/input/keyboard/tegra-kbc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Keyboard class input driver for the NVIDIA Tegra SoC internal matrix
4*4882a593Smuzhiyun  * keyboard controller
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (c) 2009-2011, NVIDIA Corporation.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/input.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/clk.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/input/matrix_keypad.h>
21*4882a593Smuzhiyun #include <linux/reset.h>
22*4882a593Smuzhiyun #include <linux/err.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define KBC_MAX_KPENT	8
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Maximum row/column supported by Tegra KBC yet  is 16x8 */
27*4882a593Smuzhiyun #define KBC_MAX_GPIO	24
28*4882a593Smuzhiyun /* Maximum keys supported by Tegra KBC yet is 16 x 8*/
29*4882a593Smuzhiyun #define KBC_MAX_KEY	(16 * 8)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define KBC_MAX_DEBOUNCE_CNT	0x3ffu
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* KBC row scan time and delay for beginning the row scan. */
34*4882a593Smuzhiyun #define KBC_ROW_SCAN_TIME	16
35*4882a593Smuzhiyun #define KBC_ROW_SCAN_DLY	5
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* KBC uses a 32KHz clock so a cycle = 1/32Khz */
38*4882a593Smuzhiyun #define KBC_CYCLE_MS	32
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* KBC Registers */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* KBC Control Register */
43*4882a593Smuzhiyun #define KBC_CONTROL_0	0x0
44*4882a593Smuzhiyun #define KBC_FIFO_TH_CNT_SHIFT(cnt)	(cnt << 14)
45*4882a593Smuzhiyun #define KBC_DEBOUNCE_CNT_SHIFT(cnt)	(cnt << 4)
46*4882a593Smuzhiyun #define KBC_CONTROL_FIFO_CNT_INT_EN	(1 << 3)
47*4882a593Smuzhiyun #define KBC_CONTROL_KEYPRESS_INT_EN	(1 << 1)
48*4882a593Smuzhiyun #define KBC_CONTROL_KBC_EN		(1 << 0)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* KBC Interrupt Register */
51*4882a593Smuzhiyun #define KBC_INT_0	0x4
52*4882a593Smuzhiyun #define KBC_INT_FIFO_CNT_INT_STATUS	(1 << 2)
53*4882a593Smuzhiyun #define KBC_INT_KEYPRESS_INT_STATUS	(1 << 0)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define KBC_ROW_CFG0_0	0x8
56*4882a593Smuzhiyun #define KBC_COL_CFG0_0	0x18
57*4882a593Smuzhiyun #define KBC_TO_CNT_0	0x24
58*4882a593Smuzhiyun #define KBC_INIT_DLY_0	0x28
59*4882a593Smuzhiyun #define KBC_RPT_DLY_0	0x2c
60*4882a593Smuzhiyun #define KBC_KP_ENT0_0	0x30
61*4882a593Smuzhiyun #define KBC_KP_ENT1_0	0x34
62*4882a593Smuzhiyun #define KBC_ROW0_MASK_0	0x38
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define KBC_ROW_SHIFT	3
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun enum tegra_pin_type {
67*4882a593Smuzhiyun 	PIN_CFG_IGNORE,
68*4882a593Smuzhiyun 	PIN_CFG_COL,
69*4882a593Smuzhiyun 	PIN_CFG_ROW,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* Tegra KBC hw support */
73*4882a593Smuzhiyun struct tegra_kbc_hw_support {
74*4882a593Smuzhiyun 	int max_rows;
75*4882a593Smuzhiyun 	int max_columns;
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun struct tegra_kbc_pin_cfg {
79*4882a593Smuzhiyun 	enum tegra_pin_type type;
80*4882a593Smuzhiyun 	unsigned char num;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct tegra_kbc {
84*4882a593Smuzhiyun 	struct device *dev;
85*4882a593Smuzhiyun 	unsigned int debounce_cnt;
86*4882a593Smuzhiyun 	unsigned int repeat_cnt;
87*4882a593Smuzhiyun 	struct tegra_kbc_pin_cfg pin_cfg[KBC_MAX_GPIO];
88*4882a593Smuzhiyun 	const struct matrix_keymap_data *keymap_data;
89*4882a593Smuzhiyun 	bool wakeup;
90*4882a593Smuzhiyun 	void __iomem *mmio;
91*4882a593Smuzhiyun 	struct input_dev *idev;
92*4882a593Smuzhiyun 	int irq;
93*4882a593Smuzhiyun 	spinlock_t lock;
94*4882a593Smuzhiyun 	unsigned int repoll_dly;
95*4882a593Smuzhiyun 	unsigned long cp_dly_jiffies;
96*4882a593Smuzhiyun 	unsigned int cp_to_wkup_dly;
97*4882a593Smuzhiyun 	bool use_fn_map;
98*4882a593Smuzhiyun 	bool use_ghost_filter;
99*4882a593Smuzhiyun 	bool keypress_caused_wake;
100*4882a593Smuzhiyun 	unsigned short keycode[KBC_MAX_KEY * 2];
101*4882a593Smuzhiyun 	unsigned short current_keys[KBC_MAX_KPENT];
102*4882a593Smuzhiyun 	unsigned int num_pressed_keys;
103*4882a593Smuzhiyun 	u32 wakeup_key;
104*4882a593Smuzhiyun 	struct timer_list timer;
105*4882a593Smuzhiyun 	struct clk *clk;
106*4882a593Smuzhiyun 	struct reset_control *rst;
107*4882a593Smuzhiyun 	const struct tegra_kbc_hw_support *hw_support;
108*4882a593Smuzhiyun 	int max_keys;
109*4882a593Smuzhiyun 	int num_rows_and_columns;
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
tegra_kbc_report_released_keys(struct input_dev * input,unsigned short old_keycodes[],unsigned int old_num_keys,unsigned short new_keycodes[],unsigned int new_num_keys)112*4882a593Smuzhiyun static void tegra_kbc_report_released_keys(struct input_dev *input,
113*4882a593Smuzhiyun 					   unsigned short old_keycodes[],
114*4882a593Smuzhiyun 					   unsigned int old_num_keys,
115*4882a593Smuzhiyun 					   unsigned short new_keycodes[],
116*4882a593Smuzhiyun 					   unsigned int new_num_keys)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	unsigned int i, j;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	for (i = 0; i < old_num_keys; i++) {
121*4882a593Smuzhiyun 		for (j = 0; j < new_num_keys; j++)
122*4882a593Smuzhiyun 			if (old_keycodes[i] == new_keycodes[j])
123*4882a593Smuzhiyun 				break;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 		if (j == new_num_keys)
126*4882a593Smuzhiyun 			input_report_key(input, old_keycodes[i], 0);
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
tegra_kbc_report_pressed_keys(struct input_dev * input,unsigned char scancodes[],unsigned short keycodes[],unsigned int num_pressed_keys)130*4882a593Smuzhiyun static void tegra_kbc_report_pressed_keys(struct input_dev *input,
131*4882a593Smuzhiyun 					  unsigned char scancodes[],
132*4882a593Smuzhiyun 					  unsigned short keycodes[],
133*4882a593Smuzhiyun 					  unsigned int num_pressed_keys)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	unsigned int i;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	for (i = 0; i < num_pressed_keys; i++) {
138*4882a593Smuzhiyun 		input_event(input, EV_MSC, MSC_SCAN, scancodes[i]);
139*4882a593Smuzhiyun 		input_report_key(input, keycodes[i], 1);
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
tegra_kbc_report_keys(struct tegra_kbc * kbc)143*4882a593Smuzhiyun static void tegra_kbc_report_keys(struct tegra_kbc *kbc)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	unsigned char scancodes[KBC_MAX_KPENT];
146*4882a593Smuzhiyun 	unsigned short keycodes[KBC_MAX_KPENT];
147*4882a593Smuzhiyun 	u32 val = 0;
148*4882a593Smuzhiyun 	unsigned int i;
149*4882a593Smuzhiyun 	unsigned int num_down = 0;
150*4882a593Smuzhiyun 	bool fn_keypress = false;
151*4882a593Smuzhiyun 	bool key_in_same_row = false;
152*4882a593Smuzhiyun 	bool key_in_same_col = false;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	for (i = 0; i < KBC_MAX_KPENT; i++) {
155*4882a593Smuzhiyun 		if ((i % 4) == 0)
156*4882a593Smuzhiyun 			val = readl(kbc->mmio + KBC_KP_ENT0_0 + i);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		if (val & 0x80) {
159*4882a593Smuzhiyun 			unsigned int col = val & 0x07;
160*4882a593Smuzhiyun 			unsigned int row = (val >> 3) & 0x0f;
161*4882a593Smuzhiyun 			unsigned char scancode =
162*4882a593Smuzhiyun 				MATRIX_SCAN_CODE(row, col, KBC_ROW_SHIFT);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 			scancodes[num_down] = scancode;
165*4882a593Smuzhiyun 			keycodes[num_down] = kbc->keycode[scancode];
166*4882a593Smuzhiyun 			/* If driver uses Fn map, do not report the Fn key. */
167*4882a593Smuzhiyun 			if ((keycodes[num_down] == KEY_FN) && kbc->use_fn_map)
168*4882a593Smuzhiyun 				fn_keypress = true;
169*4882a593Smuzhiyun 			else
170*4882a593Smuzhiyun 				num_down++;
171*4882a593Smuzhiyun 		}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		val >>= 8;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/*
177*4882a593Smuzhiyun 	 * Matrix keyboard designs are prone to keyboard ghosting.
178*4882a593Smuzhiyun 	 * Ghosting occurs if there are 3 keys such that -
179*4882a593Smuzhiyun 	 * any 2 of the 3 keys share a row, and any 2 of them share a column.
180*4882a593Smuzhiyun 	 * If so ignore the key presses for this iteration.
181*4882a593Smuzhiyun 	 */
182*4882a593Smuzhiyun 	if (kbc->use_ghost_filter && num_down >= 3) {
183*4882a593Smuzhiyun 		for (i = 0; i < num_down; i++) {
184*4882a593Smuzhiyun 			unsigned int j;
185*4882a593Smuzhiyun 			u8 curr_col = scancodes[i] & 0x07;
186*4882a593Smuzhiyun 			u8 curr_row = scancodes[i] >> KBC_ROW_SHIFT;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 			/*
189*4882a593Smuzhiyun 			 * Find 2 keys such that one key is in the same row
190*4882a593Smuzhiyun 			 * and the other is in the same column as the i-th key.
191*4882a593Smuzhiyun 			 */
192*4882a593Smuzhiyun 			for (j = i + 1; j < num_down; j++) {
193*4882a593Smuzhiyun 				u8 col = scancodes[j] & 0x07;
194*4882a593Smuzhiyun 				u8 row = scancodes[j] >> KBC_ROW_SHIFT;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 				if (col == curr_col)
197*4882a593Smuzhiyun 					key_in_same_col = true;
198*4882a593Smuzhiyun 				if (row == curr_row)
199*4882a593Smuzhiyun 					key_in_same_row = true;
200*4882a593Smuzhiyun 			}
201*4882a593Smuzhiyun 		}
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/*
205*4882a593Smuzhiyun 	 * If the platform uses Fn keymaps, translate keys on a Fn keypress.
206*4882a593Smuzhiyun 	 * Function keycodes are max_keys apart from the plain keycodes.
207*4882a593Smuzhiyun 	 */
208*4882a593Smuzhiyun 	if (fn_keypress) {
209*4882a593Smuzhiyun 		for (i = 0; i < num_down; i++) {
210*4882a593Smuzhiyun 			scancodes[i] += kbc->max_keys;
211*4882a593Smuzhiyun 			keycodes[i] = kbc->keycode[scancodes[i]];
212*4882a593Smuzhiyun 		}
213*4882a593Smuzhiyun 	}
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* Ignore the key presses for this iteration? */
216*4882a593Smuzhiyun 	if (key_in_same_col && key_in_same_row)
217*4882a593Smuzhiyun 		return;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	tegra_kbc_report_released_keys(kbc->idev,
220*4882a593Smuzhiyun 				       kbc->current_keys, kbc->num_pressed_keys,
221*4882a593Smuzhiyun 				       keycodes, num_down);
222*4882a593Smuzhiyun 	tegra_kbc_report_pressed_keys(kbc->idev, scancodes, keycodes, num_down);
223*4882a593Smuzhiyun 	input_sync(kbc->idev);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	memcpy(kbc->current_keys, keycodes, sizeof(kbc->current_keys));
226*4882a593Smuzhiyun 	kbc->num_pressed_keys = num_down;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
tegra_kbc_set_fifo_interrupt(struct tegra_kbc * kbc,bool enable)229*4882a593Smuzhiyun static void tegra_kbc_set_fifo_interrupt(struct tegra_kbc *kbc, bool enable)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	u32 val;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	val = readl(kbc->mmio + KBC_CONTROL_0);
234*4882a593Smuzhiyun 	if (enable)
235*4882a593Smuzhiyun 		val |= KBC_CONTROL_FIFO_CNT_INT_EN;
236*4882a593Smuzhiyun 	else
237*4882a593Smuzhiyun 		val &= ~KBC_CONTROL_FIFO_CNT_INT_EN;
238*4882a593Smuzhiyun 	writel(val, kbc->mmio + KBC_CONTROL_0);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
tegra_kbc_keypress_timer(struct timer_list * t)241*4882a593Smuzhiyun static void tegra_kbc_keypress_timer(struct timer_list *t)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct tegra_kbc *kbc = from_timer(kbc, t, timer);
244*4882a593Smuzhiyun 	unsigned long flags;
245*4882a593Smuzhiyun 	u32 val;
246*4882a593Smuzhiyun 	unsigned int i;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	spin_lock_irqsave(&kbc->lock, flags);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	val = (readl(kbc->mmio + KBC_INT_0) >> 4) & 0xf;
251*4882a593Smuzhiyun 	if (val) {
252*4882a593Smuzhiyun 		unsigned long dly;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 		tegra_kbc_report_keys(kbc);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		/*
257*4882a593Smuzhiyun 		 * If more than one keys are pressed we need not wait
258*4882a593Smuzhiyun 		 * for the repoll delay.
259*4882a593Smuzhiyun 		 */
260*4882a593Smuzhiyun 		dly = (val == 1) ? kbc->repoll_dly : 1;
261*4882a593Smuzhiyun 		mod_timer(&kbc->timer, jiffies + msecs_to_jiffies(dly));
262*4882a593Smuzhiyun 	} else {
263*4882a593Smuzhiyun 		/* Release any pressed keys and exit the polling loop */
264*4882a593Smuzhiyun 		for (i = 0; i < kbc->num_pressed_keys; i++)
265*4882a593Smuzhiyun 			input_report_key(kbc->idev, kbc->current_keys[i], 0);
266*4882a593Smuzhiyun 		input_sync(kbc->idev);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		kbc->num_pressed_keys = 0;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 		/* All keys are released so enable the keypress interrupt */
271*4882a593Smuzhiyun 		tegra_kbc_set_fifo_interrupt(kbc, true);
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	spin_unlock_irqrestore(&kbc->lock, flags);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
tegra_kbc_isr(int irq,void * args)277*4882a593Smuzhiyun static irqreturn_t tegra_kbc_isr(int irq, void *args)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	struct tegra_kbc *kbc = args;
280*4882a593Smuzhiyun 	unsigned long flags;
281*4882a593Smuzhiyun 	u32 val;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	spin_lock_irqsave(&kbc->lock, flags);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/*
286*4882a593Smuzhiyun 	 * Quickly bail out & reenable interrupts if the fifo threshold
287*4882a593Smuzhiyun 	 * count interrupt wasn't the interrupt source
288*4882a593Smuzhiyun 	 */
289*4882a593Smuzhiyun 	val = readl(kbc->mmio + KBC_INT_0);
290*4882a593Smuzhiyun 	writel(val, kbc->mmio + KBC_INT_0);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (val & KBC_INT_FIFO_CNT_INT_STATUS) {
293*4882a593Smuzhiyun 		/*
294*4882a593Smuzhiyun 		 * Until all keys are released, defer further processing to
295*4882a593Smuzhiyun 		 * the polling loop in tegra_kbc_keypress_timer.
296*4882a593Smuzhiyun 		 */
297*4882a593Smuzhiyun 		tegra_kbc_set_fifo_interrupt(kbc, false);
298*4882a593Smuzhiyun 		mod_timer(&kbc->timer, jiffies + kbc->cp_dly_jiffies);
299*4882a593Smuzhiyun 	} else if (val & KBC_INT_KEYPRESS_INT_STATUS) {
300*4882a593Smuzhiyun 		/* We can be here only through system resume path */
301*4882a593Smuzhiyun 		kbc->keypress_caused_wake = true;
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	spin_unlock_irqrestore(&kbc->lock, flags);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	return IRQ_HANDLED;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
tegra_kbc_setup_wakekeys(struct tegra_kbc * kbc,bool filter)309*4882a593Smuzhiyun static void tegra_kbc_setup_wakekeys(struct tegra_kbc *kbc, bool filter)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	int i;
312*4882a593Smuzhiyun 	unsigned int rst_val;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Either mask all keys or none. */
315*4882a593Smuzhiyun 	rst_val = (filter && !kbc->wakeup) ? ~0 : 0;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	for (i = 0; i < kbc->hw_support->max_rows; i++)
318*4882a593Smuzhiyun 		writel(rst_val, kbc->mmio + KBC_ROW0_MASK_0 + i * 4);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
tegra_kbc_config_pins(struct tegra_kbc * kbc)321*4882a593Smuzhiyun static void tegra_kbc_config_pins(struct tegra_kbc *kbc)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	int i;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	for (i = 0; i < KBC_MAX_GPIO; i++) {
326*4882a593Smuzhiyun 		u32 r_shft = 5 * (i % 6);
327*4882a593Smuzhiyun 		u32 c_shft = 4 * (i % 8);
328*4882a593Smuzhiyun 		u32 r_mask = 0x1f << r_shft;
329*4882a593Smuzhiyun 		u32 c_mask = 0x0f << c_shft;
330*4882a593Smuzhiyun 		u32 r_offs = (i / 6) * 4 + KBC_ROW_CFG0_0;
331*4882a593Smuzhiyun 		u32 c_offs = (i / 8) * 4 + KBC_COL_CFG0_0;
332*4882a593Smuzhiyun 		u32 row_cfg = readl(kbc->mmio + r_offs);
333*4882a593Smuzhiyun 		u32 col_cfg = readl(kbc->mmio + c_offs);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		row_cfg &= ~r_mask;
336*4882a593Smuzhiyun 		col_cfg &= ~c_mask;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 		switch (kbc->pin_cfg[i].type) {
339*4882a593Smuzhiyun 		case PIN_CFG_ROW:
340*4882a593Smuzhiyun 			row_cfg |= ((kbc->pin_cfg[i].num << 1) | 1) << r_shft;
341*4882a593Smuzhiyun 			break;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 		case PIN_CFG_COL:
344*4882a593Smuzhiyun 			col_cfg |= ((kbc->pin_cfg[i].num << 1) | 1) << c_shft;
345*4882a593Smuzhiyun 			break;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		case PIN_CFG_IGNORE:
348*4882a593Smuzhiyun 			break;
349*4882a593Smuzhiyun 		}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		writel(row_cfg, kbc->mmio + r_offs);
352*4882a593Smuzhiyun 		writel(col_cfg, kbc->mmio + c_offs);
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
tegra_kbc_start(struct tegra_kbc * kbc)356*4882a593Smuzhiyun static int tegra_kbc_start(struct tegra_kbc *kbc)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	unsigned int debounce_cnt;
359*4882a593Smuzhiyun 	u32 val = 0;
360*4882a593Smuzhiyun 	int ret;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	ret = clk_prepare_enable(kbc->clk);
363*4882a593Smuzhiyun 	if (ret)
364*4882a593Smuzhiyun 		return ret;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* Reset the KBC controller to clear all previous status.*/
367*4882a593Smuzhiyun 	reset_control_assert(kbc->rst);
368*4882a593Smuzhiyun 	udelay(100);
369*4882a593Smuzhiyun 	reset_control_deassert(kbc->rst);
370*4882a593Smuzhiyun 	udelay(100);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	tegra_kbc_config_pins(kbc);
373*4882a593Smuzhiyun 	tegra_kbc_setup_wakekeys(kbc, false);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	writel(kbc->repeat_cnt, kbc->mmio + KBC_RPT_DLY_0);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* Keyboard debounce count is maximum of 12 bits. */
378*4882a593Smuzhiyun 	debounce_cnt = min(kbc->debounce_cnt, KBC_MAX_DEBOUNCE_CNT);
379*4882a593Smuzhiyun 	val = KBC_DEBOUNCE_CNT_SHIFT(debounce_cnt);
380*4882a593Smuzhiyun 	val |= KBC_FIFO_TH_CNT_SHIFT(1); /* set fifo interrupt threshold to 1 */
381*4882a593Smuzhiyun 	val |= KBC_CONTROL_FIFO_CNT_INT_EN;  /* interrupt on FIFO threshold */
382*4882a593Smuzhiyun 	val |= KBC_CONTROL_KBC_EN;     /* enable */
383*4882a593Smuzhiyun 	writel(val, kbc->mmio + KBC_CONTROL_0);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/*
386*4882a593Smuzhiyun 	 * Compute the delay(ns) from interrupt mode to continuous polling
387*4882a593Smuzhiyun 	 * mode so the timer routine is scheduled appropriately.
388*4882a593Smuzhiyun 	 */
389*4882a593Smuzhiyun 	val = readl(kbc->mmio + KBC_INIT_DLY_0);
390*4882a593Smuzhiyun 	kbc->cp_dly_jiffies = usecs_to_jiffies((val & 0xfffff) * 32);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	kbc->num_pressed_keys = 0;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/*
395*4882a593Smuzhiyun 	 * Atomically clear out any remaining entries in the key FIFO
396*4882a593Smuzhiyun 	 * and enable keyboard interrupts.
397*4882a593Smuzhiyun 	 */
398*4882a593Smuzhiyun 	while (1) {
399*4882a593Smuzhiyun 		val = readl(kbc->mmio + KBC_INT_0);
400*4882a593Smuzhiyun 		val >>= 4;
401*4882a593Smuzhiyun 		if (!val)
402*4882a593Smuzhiyun 			break;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		val = readl(kbc->mmio + KBC_KP_ENT0_0);
405*4882a593Smuzhiyun 		val = readl(kbc->mmio + KBC_KP_ENT1_0);
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 	writel(0x7, kbc->mmio + KBC_INT_0);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	enable_irq(kbc->irq);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
tegra_kbc_stop(struct tegra_kbc * kbc)414*4882a593Smuzhiyun static void tegra_kbc_stop(struct tegra_kbc *kbc)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	unsigned long flags;
417*4882a593Smuzhiyun 	u32 val;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	spin_lock_irqsave(&kbc->lock, flags);
420*4882a593Smuzhiyun 	val = readl(kbc->mmio + KBC_CONTROL_0);
421*4882a593Smuzhiyun 	val &= ~1;
422*4882a593Smuzhiyun 	writel(val, kbc->mmio + KBC_CONTROL_0);
423*4882a593Smuzhiyun 	spin_unlock_irqrestore(&kbc->lock, flags);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	disable_irq(kbc->irq);
426*4882a593Smuzhiyun 	del_timer_sync(&kbc->timer);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	clk_disable_unprepare(kbc->clk);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
tegra_kbc_open(struct input_dev * dev)431*4882a593Smuzhiyun static int tegra_kbc_open(struct input_dev *dev)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	struct tegra_kbc *kbc = input_get_drvdata(dev);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return tegra_kbc_start(kbc);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
tegra_kbc_close(struct input_dev * dev)438*4882a593Smuzhiyun static void tegra_kbc_close(struct input_dev *dev)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct tegra_kbc *kbc = input_get_drvdata(dev);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return tegra_kbc_stop(kbc);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
tegra_kbc_check_pin_cfg(const struct tegra_kbc * kbc,unsigned int * num_rows)445*4882a593Smuzhiyun static bool tegra_kbc_check_pin_cfg(const struct tegra_kbc *kbc,
446*4882a593Smuzhiyun 					unsigned int *num_rows)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	int i;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	*num_rows = 0;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	for (i = 0; i < KBC_MAX_GPIO; i++) {
453*4882a593Smuzhiyun 		const struct tegra_kbc_pin_cfg *pin_cfg = &kbc->pin_cfg[i];
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 		switch (pin_cfg->type) {
456*4882a593Smuzhiyun 		case PIN_CFG_ROW:
457*4882a593Smuzhiyun 			if (pin_cfg->num >= kbc->hw_support->max_rows) {
458*4882a593Smuzhiyun 				dev_err(kbc->dev,
459*4882a593Smuzhiyun 					"pin_cfg[%d]: invalid row number %d\n",
460*4882a593Smuzhiyun 					i, pin_cfg->num);
461*4882a593Smuzhiyun 				return false;
462*4882a593Smuzhiyun 			}
463*4882a593Smuzhiyun 			(*num_rows)++;
464*4882a593Smuzhiyun 			break;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		case PIN_CFG_COL:
467*4882a593Smuzhiyun 			if (pin_cfg->num >= kbc->hw_support->max_columns) {
468*4882a593Smuzhiyun 				dev_err(kbc->dev,
469*4882a593Smuzhiyun 					"pin_cfg[%d]: invalid column number %d\n",
470*4882a593Smuzhiyun 					i, pin_cfg->num);
471*4882a593Smuzhiyun 				return false;
472*4882a593Smuzhiyun 			}
473*4882a593Smuzhiyun 			break;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 		case PIN_CFG_IGNORE:
476*4882a593Smuzhiyun 			break;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 		default:
479*4882a593Smuzhiyun 			dev_err(kbc->dev,
480*4882a593Smuzhiyun 				"pin_cfg[%d]: invalid entry type %d\n",
481*4882a593Smuzhiyun 				pin_cfg->type, pin_cfg->num);
482*4882a593Smuzhiyun 			return false;
483*4882a593Smuzhiyun 		}
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return true;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
tegra_kbc_parse_dt(struct tegra_kbc * kbc)489*4882a593Smuzhiyun static int tegra_kbc_parse_dt(struct tegra_kbc *kbc)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct device_node *np = kbc->dev->of_node;
492*4882a593Smuzhiyun 	u32 prop;
493*4882a593Smuzhiyun 	int i;
494*4882a593Smuzhiyun 	u32 num_rows = 0;
495*4882a593Smuzhiyun 	u32 num_cols = 0;
496*4882a593Smuzhiyun 	u32 cols_cfg[KBC_MAX_GPIO];
497*4882a593Smuzhiyun 	u32 rows_cfg[KBC_MAX_GPIO];
498*4882a593Smuzhiyun 	int proplen;
499*4882a593Smuzhiyun 	int ret;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "nvidia,debounce-delay-ms", &prop))
502*4882a593Smuzhiyun 		kbc->debounce_cnt = prop;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	if (!of_property_read_u32(np, "nvidia,repeat-delay-ms", &prop))
505*4882a593Smuzhiyun 		kbc->repeat_cnt = prop;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	if (of_find_property(np, "nvidia,needs-ghost-filter", NULL))
508*4882a593Smuzhiyun 		kbc->use_ghost_filter = true;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	if (of_property_read_bool(np, "wakeup-source") ||
511*4882a593Smuzhiyun 	    of_property_read_bool(np, "nvidia,wakeup-source")) /* legacy */
512*4882a593Smuzhiyun 		kbc->wakeup = true;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (!of_get_property(np, "nvidia,kbc-row-pins", &proplen)) {
515*4882a593Smuzhiyun 		dev_err(kbc->dev, "property nvidia,kbc-row-pins not found\n");
516*4882a593Smuzhiyun 		return -ENOENT;
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 	num_rows = proplen / sizeof(u32);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	if (!of_get_property(np, "nvidia,kbc-col-pins", &proplen)) {
521*4882a593Smuzhiyun 		dev_err(kbc->dev, "property nvidia,kbc-col-pins not found\n");
522*4882a593Smuzhiyun 		return -ENOENT;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 	num_cols = proplen / sizeof(u32);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	if (num_rows > kbc->hw_support->max_rows) {
527*4882a593Smuzhiyun 		dev_err(kbc->dev,
528*4882a593Smuzhiyun 			"Number of rows is more than supported by hardware\n");
529*4882a593Smuzhiyun 		return -EINVAL;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	if (num_cols > kbc->hw_support->max_columns) {
533*4882a593Smuzhiyun 		dev_err(kbc->dev,
534*4882a593Smuzhiyun 			"Number of cols is more than supported by hardware\n");
535*4882a593Smuzhiyun 		return -EINVAL;
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	if (!of_get_property(np, "linux,keymap", &proplen)) {
539*4882a593Smuzhiyun 		dev_err(kbc->dev, "property linux,keymap not found\n");
540*4882a593Smuzhiyun 		return -ENOENT;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	if (!num_rows || !num_cols || ((num_rows + num_cols) > KBC_MAX_GPIO)) {
544*4882a593Smuzhiyun 		dev_err(kbc->dev,
545*4882a593Smuzhiyun 			"keypad rows/columns not properly specified\n");
546*4882a593Smuzhiyun 		return -EINVAL;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* Set all pins as non-configured */
550*4882a593Smuzhiyun 	for (i = 0; i < kbc->num_rows_and_columns; i++)
551*4882a593Smuzhiyun 		kbc->pin_cfg[i].type = PIN_CFG_IGNORE;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	ret = of_property_read_u32_array(np, "nvidia,kbc-row-pins",
554*4882a593Smuzhiyun 				rows_cfg, num_rows);
555*4882a593Smuzhiyun 	if (ret < 0) {
556*4882a593Smuzhiyun 		dev_err(kbc->dev, "Rows configurations are not proper\n");
557*4882a593Smuzhiyun 		return -EINVAL;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	ret = of_property_read_u32_array(np, "nvidia,kbc-col-pins",
561*4882a593Smuzhiyun 				cols_cfg, num_cols);
562*4882a593Smuzhiyun 	if (ret < 0) {
563*4882a593Smuzhiyun 		dev_err(kbc->dev, "Cols configurations are not proper\n");
564*4882a593Smuzhiyun 		return -EINVAL;
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	for (i = 0; i < num_rows; i++) {
568*4882a593Smuzhiyun 		kbc->pin_cfg[rows_cfg[i]].type = PIN_CFG_ROW;
569*4882a593Smuzhiyun 		kbc->pin_cfg[rows_cfg[i]].num = i;
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	for (i = 0; i < num_cols; i++) {
573*4882a593Smuzhiyun 		kbc->pin_cfg[cols_cfg[i]].type = PIN_CFG_COL;
574*4882a593Smuzhiyun 		kbc->pin_cfg[cols_cfg[i]].num = i;
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	return 0;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun static const struct tegra_kbc_hw_support tegra20_kbc_hw_support = {
581*4882a593Smuzhiyun 	.max_rows	= 16,
582*4882a593Smuzhiyun 	.max_columns	= 8,
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun static const struct tegra_kbc_hw_support tegra11_kbc_hw_support = {
586*4882a593Smuzhiyun 	.max_rows	= 11,
587*4882a593Smuzhiyun 	.max_columns	= 8,
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun static const struct of_device_id tegra_kbc_of_match[] = {
591*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra114-kbc", .data = &tegra11_kbc_hw_support},
592*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra30-kbc", .data = &tegra20_kbc_hw_support},
593*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra20-kbc", .data = &tegra20_kbc_hw_support},
594*4882a593Smuzhiyun 	{ },
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_kbc_of_match);
597*4882a593Smuzhiyun 
tegra_kbc_probe(struct platform_device * pdev)598*4882a593Smuzhiyun static int tegra_kbc_probe(struct platform_device *pdev)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	struct tegra_kbc *kbc;
601*4882a593Smuzhiyun 	struct resource *res;
602*4882a593Smuzhiyun 	int err;
603*4882a593Smuzhiyun 	int num_rows = 0;
604*4882a593Smuzhiyun 	unsigned int debounce_cnt;
605*4882a593Smuzhiyun 	unsigned int scan_time_rows;
606*4882a593Smuzhiyun 	unsigned int keymap_rows;
607*4882a593Smuzhiyun 	const struct of_device_id *match;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	match = of_match_device(tegra_kbc_of_match, &pdev->dev);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	kbc = devm_kzalloc(&pdev->dev, sizeof(*kbc), GFP_KERNEL);
612*4882a593Smuzhiyun 	if (!kbc) {
613*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to alloc memory for kbc\n");
614*4882a593Smuzhiyun 		return -ENOMEM;
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	kbc->dev = &pdev->dev;
618*4882a593Smuzhiyun 	kbc->hw_support = match->data;
619*4882a593Smuzhiyun 	kbc->max_keys = kbc->hw_support->max_rows *
620*4882a593Smuzhiyun 				kbc->hw_support->max_columns;
621*4882a593Smuzhiyun 	kbc->num_rows_and_columns = kbc->hw_support->max_rows +
622*4882a593Smuzhiyun 					kbc->hw_support->max_columns;
623*4882a593Smuzhiyun 	keymap_rows = kbc->max_keys;
624*4882a593Smuzhiyun 	spin_lock_init(&kbc->lock);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	err = tegra_kbc_parse_dt(kbc);
627*4882a593Smuzhiyun 	if (err)
628*4882a593Smuzhiyun 		return err;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	if (!tegra_kbc_check_pin_cfg(kbc, &num_rows))
631*4882a593Smuzhiyun 		return -EINVAL;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	kbc->irq = platform_get_irq(pdev, 0);
634*4882a593Smuzhiyun 	if (kbc->irq < 0)
635*4882a593Smuzhiyun 		return -ENXIO;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	kbc->idev = devm_input_allocate_device(&pdev->dev);
638*4882a593Smuzhiyun 	if (!kbc->idev) {
639*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to allocate input device\n");
640*4882a593Smuzhiyun 		return -ENOMEM;
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	timer_setup(&kbc->timer, tegra_kbc_keypress_timer, 0);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
646*4882a593Smuzhiyun 	kbc->mmio = devm_ioremap_resource(&pdev->dev, res);
647*4882a593Smuzhiyun 	if (IS_ERR(kbc->mmio))
648*4882a593Smuzhiyun 		return PTR_ERR(kbc->mmio);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	kbc->clk = devm_clk_get(&pdev->dev, NULL);
651*4882a593Smuzhiyun 	if (IS_ERR(kbc->clk)) {
652*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get keyboard clock\n");
653*4882a593Smuzhiyun 		return PTR_ERR(kbc->clk);
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	kbc->rst = devm_reset_control_get(&pdev->dev, "kbc");
657*4882a593Smuzhiyun 	if (IS_ERR(kbc->rst)) {
658*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get keyboard reset\n");
659*4882a593Smuzhiyun 		return PTR_ERR(kbc->rst);
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	/*
663*4882a593Smuzhiyun 	 * The time delay between two consecutive reads of the FIFO is
664*4882a593Smuzhiyun 	 * the sum of the repeat time and the time taken for scanning
665*4882a593Smuzhiyun 	 * the rows. There is an additional delay before the row scanning
666*4882a593Smuzhiyun 	 * starts. The repoll delay is computed in milliseconds.
667*4882a593Smuzhiyun 	 */
668*4882a593Smuzhiyun 	debounce_cnt = min(kbc->debounce_cnt, KBC_MAX_DEBOUNCE_CNT);
669*4882a593Smuzhiyun 	scan_time_rows = (KBC_ROW_SCAN_TIME + debounce_cnt) * num_rows;
670*4882a593Smuzhiyun 	kbc->repoll_dly = KBC_ROW_SCAN_DLY + scan_time_rows + kbc->repeat_cnt;
671*4882a593Smuzhiyun 	kbc->repoll_dly = DIV_ROUND_UP(kbc->repoll_dly, KBC_CYCLE_MS);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	kbc->idev->name = pdev->name;
674*4882a593Smuzhiyun 	kbc->idev->id.bustype = BUS_HOST;
675*4882a593Smuzhiyun 	kbc->idev->dev.parent = &pdev->dev;
676*4882a593Smuzhiyun 	kbc->idev->open = tegra_kbc_open;
677*4882a593Smuzhiyun 	kbc->idev->close = tegra_kbc_close;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	if (kbc->keymap_data && kbc->use_fn_map)
680*4882a593Smuzhiyun 		keymap_rows *= 2;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	err = matrix_keypad_build_keymap(kbc->keymap_data, NULL,
683*4882a593Smuzhiyun 					 keymap_rows,
684*4882a593Smuzhiyun 					 kbc->hw_support->max_columns,
685*4882a593Smuzhiyun 					 kbc->keycode, kbc->idev);
686*4882a593Smuzhiyun 	if (err) {
687*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to setup keymap\n");
688*4882a593Smuzhiyun 		return err;
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	__set_bit(EV_REP, kbc->idev->evbit);
692*4882a593Smuzhiyun 	input_set_capability(kbc->idev, EV_MSC, MSC_SCAN);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	input_set_drvdata(kbc->idev, kbc);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	err = devm_request_irq(&pdev->dev, kbc->irq, tegra_kbc_isr,
697*4882a593Smuzhiyun 			       IRQF_TRIGGER_HIGH, pdev->name, kbc);
698*4882a593Smuzhiyun 	if (err) {
699*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to request keyboard IRQ\n");
700*4882a593Smuzhiyun 		return err;
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	disable_irq(kbc->irq);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	err = input_register_device(kbc->idev);
706*4882a593Smuzhiyun 	if (err) {
707*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register input device\n");
708*4882a593Smuzhiyun 		return err;
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	platform_set_drvdata(pdev, kbc);
712*4882a593Smuzhiyun 	device_init_wakeup(&pdev->dev, kbc->wakeup);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
tegra_kbc_set_keypress_interrupt(struct tegra_kbc * kbc,bool enable)718*4882a593Smuzhiyun static void tegra_kbc_set_keypress_interrupt(struct tegra_kbc *kbc, bool enable)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	u32 val;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	val = readl(kbc->mmio + KBC_CONTROL_0);
723*4882a593Smuzhiyun 	if (enable)
724*4882a593Smuzhiyun 		val |= KBC_CONTROL_KEYPRESS_INT_EN;
725*4882a593Smuzhiyun 	else
726*4882a593Smuzhiyun 		val &= ~KBC_CONTROL_KEYPRESS_INT_EN;
727*4882a593Smuzhiyun 	writel(val, kbc->mmio + KBC_CONTROL_0);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
tegra_kbc_suspend(struct device * dev)730*4882a593Smuzhiyun static int tegra_kbc_suspend(struct device *dev)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
733*4882a593Smuzhiyun 	struct tegra_kbc *kbc = platform_get_drvdata(pdev);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	mutex_lock(&kbc->idev->mutex);
736*4882a593Smuzhiyun 	if (device_may_wakeup(&pdev->dev)) {
737*4882a593Smuzhiyun 		disable_irq(kbc->irq);
738*4882a593Smuzhiyun 		del_timer_sync(&kbc->timer);
739*4882a593Smuzhiyun 		tegra_kbc_set_fifo_interrupt(kbc, false);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 		/* Forcefully clear the interrupt status */
742*4882a593Smuzhiyun 		writel(0x7, kbc->mmio + KBC_INT_0);
743*4882a593Smuzhiyun 		/*
744*4882a593Smuzhiyun 		 * Store the previous resident time of continuous polling mode.
745*4882a593Smuzhiyun 		 * Force the keyboard into interrupt mode.
746*4882a593Smuzhiyun 		 */
747*4882a593Smuzhiyun 		kbc->cp_to_wkup_dly = readl(kbc->mmio + KBC_TO_CNT_0);
748*4882a593Smuzhiyun 		writel(0, kbc->mmio + KBC_TO_CNT_0);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 		tegra_kbc_setup_wakekeys(kbc, true);
751*4882a593Smuzhiyun 		msleep(30);
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 		kbc->keypress_caused_wake = false;
754*4882a593Smuzhiyun 		/* Enable keypress interrupt before going into suspend. */
755*4882a593Smuzhiyun 		tegra_kbc_set_keypress_interrupt(kbc, true);
756*4882a593Smuzhiyun 		enable_irq(kbc->irq);
757*4882a593Smuzhiyun 		enable_irq_wake(kbc->irq);
758*4882a593Smuzhiyun 	} else {
759*4882a593Smuzhiyun 		if (kbc->idev->users)
760*4882a593Smuzhiyun 			tegra_kbc_stop(kbc);
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 	mutex_unlock(&kbc->idev->mutex);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	return 0;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
tegra_kbc_resume(struct device * dev)767*4882a593Smuzhiyun static int tegra_kbc_resume(struct device *dev)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
770*4882a593Smuzhiyun 	struct tegra_kbc *kbc = platform_get_drvdata(pdev);
771*4882a593Smuzhiyun 	int err = 0;
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	mutex_lock(&kbc->idev->mutex);
774*4882a593Smuzhiyun 	if (device_may_wakeup(&pdev->dev)) {
775*4882a593Smuzhiyun 		disable_irq_wake(kbc->irq);
776*4882a593Smuzhiyun 		tegra_kbc_setup_wakekeys(kbc, false);
777*4882a593Smuzhiyun 		/* We will use fifo interrupts for key detection. */
778*4882a593Smuzhiyun 		tegra_kbc_set_keypress_interrupt(kbc, false);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 		/* Restore the resident time of continuous polling mode. */
781*4882a593Smuzhiyun 		writel(kbc->cp_to_wkup_dly, kbc->mmio + KBC_TO_CNT_0);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 		tegra_kbc_set_fifo_interrupt(kbc, true);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		if (kbc->keypress_caused_wake && kbc->wakeup_key) {
786*4882a593Smuzhiyun 			/*
787*4882a593Smuzhiyun 			 * We can't report events directly from the ISR
788*4882a593Smuzhiyun 			 * because timekeeping is stopped when processing
789*4882a593Smuzhiyun 			 * wakeup request and we get a nasty warning when
790*4882a593Smuzhiyun 			 * we try to call do_gettimeofday() in evdev
791*4882a593Smuzhiyun 			 * handler.
792*4882a593Smuzhiyun 			 */
793*4882a593Smuzhiyun 			input_report_key(kbc->idev, kbc->wakeup_key, 1);
794*4882a593Smuzhiyun 			input_sync(kbc->idev);
795*4882a593Smuzhiyun 			input_report_key(kbc->idev, kbc->wakeup_key, 0);
796*4882a593Smuzhiyun 			input_sync(kbc->idev);
797*4882a593Smuzhiyun 		}
798*4882a593Smuzhiyun 	} else {
799*4882a593Smuzhiyun 		if (kbc->idev->users)
800*4882a593Smuzhiyun 			err = tegra_kbc_start(kbc);
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun 	mutex_unlock(&kbc->idev->mutex);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	return err;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun #endif
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(tegra_kbc_pm_ops, tegra_kbc_suspend, tegra_kbc_resume);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun static struct platform_driver tegra_kbc_driver = {
811*4882a593Smuzhiyun 	.probe		= tegra_kbc_probe,
812*4882a593Smuzhiyun 	.driver	= {
813*4882a593Smuzhiyun 		.name	= "tegra-kbc",
814*4882a593Smuzhiyun 		.pm	= &tegra_kbc_pm_ops,
815*4882a593Smuzhiyun 		.of_match_table = tegra_kbc_of_match,
816*4882a593Smuzhiyun 	},
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun module_platform_driver(tegra_kbc_driver);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun MODULE_LICENSE("GPL");
821*4882a593Smuzhiyun MODULE_AUTHOR("Rakesh Iyer <riyer@nvidia.com>");
822*4882a593Smuzhiyun MODULE_DESCRIPTION("Tegra matrix keyboard controller driver");
823*4882a593Smuzhiyun MODULE_ALIAS("platform:tegra-kbc");
824