1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2012 - 2017 Intel Corporation. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2008 - 2012 QLogic Corporation. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This software is available to you under a choice of one of two
6*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
7*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
8*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
9*4882a593Smuzhiyun * OpenIB.org BSD license below:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
12*4882a593Smuzhiyun * without modification, are permitted provided that the following
13*4882a593Smuzhiyun * conditions are met:
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * - Redistributions of source code must retain the above
16*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
17*4882a593Smuzhiyun * disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
20*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
21*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
22*4882a593Smuzhiyun * provided with the distribution.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31*4882a593Smuzhiyun * SOFTWARE.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun * This file contains all of the code that is specific to the
36*4882a593Smuzhiyun * InfiniPath 7322 chip
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include <linux/interrupt.h>
40*4882a593Smuzhiyun #include <linux/pci.h>
41*4882a593Smuzhiyun #include <linux/delay.h>
42*4882a593Smuzhiyun #include <linux/io.h>
43*4882a593Smuzhiyun #include <linux/jiffies.h>
44*4882a593Smuzhiyun #include <linux/module.h>
45*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
46*4882a593Smuzhiyun #include <rdma/ib_smi.h>
47*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
48*4882a593Smuzhiyun #include <linux/dca.h>
49*4882a593Smuzhiyun #endif
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #include "qib.h"
52*4882a593Smuzhiyun #include "qib_7322_regs.h"
53*4882a593Smuzhiyun #include "qib_qsfp.h"
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #include "qib_mad.h"
56*4882a593Smuzhiyun #include "qib_verbs.h"
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #undef pr_fmt
59*4882a593Smuzhiyun #define pr_fmt(fmt) QIB_DRV_NAME " " fmt
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun static void qib_setup_7322_setextled(struct qib_pportdata *, u32);
62*4882a593Smuzhiyun static void qib_7322_handle_hwerrors(struct qib_devdata *, char *, size_t);
63*4882a593Smuzhiyun static void sendctrl_7322_mod(struct qib_pportdata *ppd, u32 op);
64*4882a593Smuzhiyun static irqreturn_t qib_7322intr(int irq, void *data);
65*4882a593Smuzhiyun static irqreturn_t qib_7322bufavail(int irq, void *data);
66*4882a593Smuzhiyun static irqreturn_t sdma_intr(int irq, void *data);
67*4882a593Smuzhiyun static irqreturn_t sdma_idle_intr(int irq, void *data);
68*4882a593Smuzhiyun static irqreturn_t sdma_progress_intr(int irq, void *data);
69*4882a593Smuzhiyun static irqreturn_t sdma_cleanup_intr(int irq, void *data);
70*4882a593Smuzhiyun static void qib_7322_txchk_change(struct qib_devdata *, u32, u32, u32,
71*4882a593Smuzhiyun struct qib_ctxtdata *rcd);
72*4882a593Smuzhiyun static u8 qib_7322_phys_portstate(u64);
73*4882a593Smuzhiyun static u32 qib_7322_iblink_state(u64);
74*4882a593Smuzhiyun static void qib_set_ib_7322_lstate(struct qib_pportdata *ppd, u16 linkcmd,
75*4882a593Smuzhiyun u16 linitcmd);
76*4882a593Smuzhiyun static void force_h1(struct qib_pportdata *);
77*4882a593Smuzhiyun static void adj_tx_serdes(struct qib_pportdata *);
78*4882a593Smuzhiyun static u32 qib_7322_setpbc_control(struct qib_pportdata *, u32, u8, u8);
79*4882a593Smuzhiyun static void qib_7322_mini_pcs_reset(struct qib_pportdata *);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static u32 ahb_mod(struct qib_devdata *, int, int, int, u32, u32);
82*4882a593Smuzhiyun static void ibsd_wr_allchans(struct qib_pportdata *, int, unsigned, unsigned);
83*4882a593Smuzhiyun static void serdes_7322_los_enable(struct qib_pportdata *, int);
84*4882a593Smuzhiyun static int serdes_7322_init_old(struct qib_pportdata *);
85*4882a593Smuzhiyun static int serdes_7322_init_new(struct qib_pportdata *);
86*4882a593Smuzhiyun static void dump_sdma_7322_state(struct qib_pportdata *);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define BMASK(msb, lsb) (((1 << ((msb) + 1 - (lsb))) - 1) << (lsb))
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* LE2 serdes values for different cases */
91*4882a593Smuzhiyun #define LE2_DEFAULT 5
92*4882a593Smuzhiyun #define LE2_5m 4
93*4882a593Smuzhiyun #define LE2_QME 0
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Below is special-purpose, so only really works for the IB SerDes blocks. */
96*4882a593Smuzhiyun #define IBSD(hw_pidx) (hw_pidx + 2)
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* these are variables for documentation and experimentation purposes */
99*4882a593Smuzhiyun static const unsigned rcv_int_timeout = 375;
100*4882a593Smuzhiyun static const unsigned rcv_int_count = 16;
101*4882a593Smuzhiyun static const unsigned sdma_idle_cnt = 64;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Time to stop altering Rx Equalization parameters, after link up. */
104*4882a593Smuzhiyun #define RXEQ_DISABLE_MSECS 2500
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun * Number of VLs we are configured to use (to allow for more
108*4882a593Smuzhiyun * credits per vl, etc.)
109*4882a593Smuzhiyun */
110*4882a593Smuzhiyun ushort qib_num_cfg_vls = 2;
111*4882a593Smuzhiyun module_param_named(num_vls, qib_num_cfg_vls, ushort, S_IRUGO);
112*4882a593Smuzhiyun MODULE_PARM_DESC(num_vls, "Set number of Virtual Lanes to use (1-8)");
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun static ushort qib_chase = 1;
115*4882a593Smuzhiyun module_param_named(chase, qib_chase, ushort, S_IRUGO);
116*4882a593Smuzhiyun MODULE_PARM_DESC(chase, "Enable state chase handling");
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static ushort qib_long_atten = 10; /* 10 dB ~= 5m length */
119*4882a593Smuzhiyun module_param_named(long_attenuation, qib_long_atten, ushort, S_IRUGO);
120*4882a593Smuzhiyun MODULE_PARM_DESC(long_attenuation,
121*4882a593Smuzhiyun "attenuation cutoff (dB) for long copper cable setup");
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static ushort qib_singleport;
124*4882a593Smuzhiyun module_param_named(singleport, qib_singleport, ushort, S_IRUGO);
125*4882a593Smuzhiyun MODULE_PARM_DESC(singleport, "Use only IB port 1; more per-port buffer space");
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static ushort qib_krcvq01_no_msi;
128*4882a593Smuzhiyun module_param_named(krcvq01_no_msi, qib_krcvq01_no_msi, ushort, S_IRUGO);
129*4882a593Smuzhiyun MODULE_PARM_DESC(krcvq01_no_msi, "No MSI for kctx < 2");
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun * Receive header queue sizes
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun static unsigned qib_rcvhdrcnt;
135*4882a593Smuzhiyun module_param_named(rcvhdrcnt, qib_rcvhdrcnt, uint, S_IRUGO);
136*4882a593Smuzhiyun MODULE_PARM_DESC(rcvhdrcnt, "receive header count");
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static unsigned qib_rcvhdrsize;
139*4882a593Smuzhiyun module_param_named(rcvhdrsize, qib_rcvhdrsize, uint, S_IRUGO);
140*4882a593Smuzhiyun MODULE_PARM_DESC(rcvhdrsize, "receive header size in 32-bit words");
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static unsigned qib_rcvhdrentsize;
143*4882a593Smuzhiyun module_param_named(rcvhdrentsize, qib_rcvhdrentsize, uint, S_IRUGO);
144*4882a593Smuzhiyun MODULE_PARM_DESC(rcvhdrentsize, "receive header entry size in 32-bit words");
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define MAX_ATTEN_LEN 64 /* plenty for any real system */
147*4882a593Smuzhiyun /* for read back, default index is ~5m copper cable */
148*4882a593Smuzhiyun static char txselect_list[MAX_ATTEN_LEN] = "10";
149*4882a593Smuzhiyun static struct kparam_string kp_txselect = {
150*4882a593Smuzhiyun .string = txselect_list,
151*4882a593Smuzhiyun .maxlen = MAX_ATTEN_LEN
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun static int setup_txselect(const char *, const struct kernel_param *);
154*4882a593Smuzhiyun module_param_call(txselect, setup_txselect, param_get_string,
155*4882a593Smuzhiyun &kp_txselect, S_IWUSR | S_IRUGO);
156*4882a593Smuzhiyun MODULE_PARM_DESC(txselect,
157*4882a593Smuzhiyun "Tx serdes indices (for no QSFP or invalid QSFP data)");
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun #define BOARD_QME7342 5
160*4882a593Smuzhiyun #define BOARD_QMH7342 6
161*4882a593Smuzhiyun #define BOARD_QMH7360 9
162*4882a593Smuzhiyun #define IS_QMH(dd) (SYM_FIELD((dd)->revision, Revision, BoardID) == \
163*4882a593Smuzhiyun BOARD_QMH7342)
164*4882a593Smuzhiyun #define IS_QME(dd) (SYM_FIELD((dd)->revision, Revision, BoardID) == \
165*4882a593Smuzhiyun BOARD_QME7342)
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define KREG_IDX(regname) (QIB_7322_##regname##_OFFS / sizeof(u64))
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define KREG_IBPORT_IDX(regname) ((QIB_7322_##regname##_0_OFFS / sizeof(u64)))
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #define MASK_ACROSS(lsb, msb) \
172*4882a593Smuzhiyun (((1ULL << ((msb) + 1 - (lsb))) - 1) << (lsb))
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun #define SYM_RMASK(regname, fldname) ((u64) \
175*4882a593Smuzhiyun QIB_7322_##regname##_##fldname##_RMASK)
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun #define SYM_MASK(regname, fldname) ((u64) \
178*4882a593Smuzhiyun QIB_7322_##regname##_##fldname##_RMASK << \
179*4882a593Smuzhiyun QIB_7322_##regname##_##fldname##_LSB)
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define SYM_FIELD(value, regname, fldname) ((u64) \
182*4882a593Smuzhiyun (((value) >> SYM_LSB(regname, fldname)) & \
183*4882a593Smuzhiyun SYM_RMASK(regname, fldname)))
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* useful for things like LaFifoEmpty_0...7, TxCreditOK_0...7, etc. */
186*4882a593Smuzhiyun #define SYM_FIELD_ACROSS(value, regname, fldname, nbits) \
187*4882a593Smuzhiyun (((value) >> SYM_LSB(regname, fldname)) & MASK_ACROSS(0, nbits))
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun #define HWE_MASK(fldname) SYM_MASK(HwErrMask, fldname##Mask)
190*4882a593Smuzhiyun #define ERR_MASK(fldname) SYM_MASK(ErrMask, fldname##Mask)
191*4882a593Smuzhiyun #define ERR_MASK_N(fldname) SYM_MASK(ErrMask_0, fldname##Mask)
192*4882a593Smuzhiyun #define INT_MASK(fldname) SYM_MASK(IntMask, fldname##IntMask)
193*4882a593Smuzhiyun #define INT_MASK_P(fldname, port) SYM_MASK(IntMask, fldname##IntMask##_##port)
194*4882a593Smuzhiyun /* Below because most, but not all, fields of IntMask have that full suffix */
195*4882a593Smuzhiyun #define INT_MASK_PM(fldname, port) SYM_MASK(IntMask, fldname##Mask##_##port)
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun #define SYM_LSB(regname, fldname) (QIB_7322_##regname##_##fldname##_LSB)
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun * the size bits give us 2^N, in KB units. 0 marks as invalid,
202*4882a593Smuzhiyun * and 7 is reserved. We currently use only 2KB and 4KB
203*4882a593Smuzhiyun */
204*4882a593Smuzhiyun #define IBA7322_TID_SZ_SHIFT QIB_7322_RcvTIDArray0_RT_BufSize_LSB
205*4882a593Smuzhiyun #define IBA7322_TID_SZ_2K (1UL<<IBA7322_TID_SZ_SHIFT) /* 2KB */
206*4882a593Smuzhiyun #define IBA7322_TID_SZ_4K (2UL<<IBA7322_TID_SZ_SHIFT) /* 4KB */
207*4882a593Smuzhiyun #define IBA7322_TID_PA_SHIFT 11U /* TID addr in chip stored w/o low bits */
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define SendIBSLIDAssignMask \
210*4882a593Smuzhiyun QIB_7322_SendIBSLIDAssign_0_SendIBSLIDAssign_15_0_RMASK
211*4882a593Smuzhiyun #define SendIBSLMCMask \
212*4882a593Smuzhiyun QIB_7322_SendIBSLIDMask_0_SendIBSLIDMask_15_0_RMASK
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #define ExtLED_IB1_YEL SYM_MASK(EXTCtrl, LEDPort0YellowOn)
215*4882a593Smuzhiyun #define ExtLED_IB1_GRN SYM_MASK(EXTCtrl, LEDPort0GreenOn)
216*4882a593Smuzhiyun #define ExtLED_IB2_YEL SYM_MASK(EXTCtrl, LEDPort1YellowOn)
217*4882a593Smuzhiyun #define ExtLED_IB2_GRN SYM_MASK(EXTCtrl, LEDPort1GreenOn)
218*4882a593Smuzhiyun #define ExtLED_IB1_MASK (ExtLED_IB1_YEL | ExtLED_IB1_GRN)
219*4882a593Smuzhiyun #define ExtLED_IB2_MASK (ExtLED_IB2_YEL | ExtLED_IB2_GRN)
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun #define _QIB_GPIO_SDA_NUM 1
222*4882a593Smuzhiyun #define _QIB_GPIO_SCL_NUM 0
223*4882a593Smuzhiyun #define QIB_EEPROM_WEN_NUM 14
224*4882a593Smuzhiyun #define QIB_TWSI_EEPROM_DEV 0xA2 /* All Production 7322 cards. */
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* HW counter clock is at 4nsec */
227*4882a593Smuzhiyun #define QIB_7322_PSXMITWAIT_CHECK_RATE 4000
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* full speed IB port 1 only */
230*4882a593Smuzhiyun #define PORT_SPD_CAP (QIB_IB_SDR | QIB_IB_DDR | QIB_IB_QDR)
231*4882a593Smuzhiyun #define PORT_SPD_CAP_SHIFT 3
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* full speed featuremask, both ports */
234*4882a593Smuzhiyun #define DUAL_PORT_CAP (PORT_SPD_CAP | (PORT_SPD_CAP << PORT_SPD_CAP_SHIFT))
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /*
237*4882a593Smuzhiyun * This file contains almost all the chip-specific register information and
238*4882a593Smuzhiyun * access functions for the FAKED QLogic InfiniPath 7322 PCI-Express chip.
239*4882a593Smuzhiyun */
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* Use defines to tie machine-generated names to lower-case names */
242*4882a593Smuzhiyun #define kr_contextcnt KREG_IDX(ContextCnt)
243*4882a593Smuzhiyun #define kr_control KREG_IDX(Control)
244*4882a593Smuzhiyun #define kr_counterregbase KREG_IDX(CntrRegBase)
245*4882a593Smuzhiyun #define kr_errclear KREG_IDX(ErrClear)
246*4882a593Smuzhiyun #define kr_errmask KREG_IDX(ErrMask)
247*4882a593Smuzhiyun #define kr_errstatus KREG_IDX(ErrStatus)
248*4882a593Smuzhiyun #define kr_extctrl KREG_IDX(EXTCtrl)
249*4882a593Smuzhiyun #define kr_extstatus KREG_IDX(EXTStatus)
250*4882a593Smuzhiyun #define kr_gpio_clear KREG_IDX(GPIOClear)
251*4882a593Smuzhiyun #define kr_gpio_mask KREG_IDX(GPIOMask)
252*4882a593Smuzhiyun #define kr_gpio_out KREG_IDX(GPIOOut)
253*4882a593Smuzhiyun #define kr_gpio_status KREG_IDX(GPIOStatus)
254*4882a593Smuzhiyun #define kr_hwdiagctrl KREG_IDX(HwDiagCtrl)
255*4882a593Smuzhiyun #define kr_debugportval KREG_IDX(DebugPortValueReg)
256*4882a593Smuzhiyun #define kr_fmask KREG_IDX(feature_mask)
257*4882a593Smuzhiyun #define kr_act_fmask KREG_IDX(active_feature_mask)
258*4882a593Smuzhiyun #define kr_hwerrclear KREG_IDX(HwErrClear)
259*4882a593Smuzhiyun #define kr_hwerrmask KREG_IDX(HwErrMask)
260*4882a593Smuzhiyun #define kr_hwerrstatus KREG_IDX(HwErrStatus)
261*4882a593Smuzhiyun #define kr_intclear KREG_IDX(IntClear)
262*4882a593Smuzhiyun #define kr_intmask KREG_IDX(IntMask)
263*4882a593Smuzhiyun #define kr_intredirect KREG_IDX(IntRedirect0)
264*4882a593Smuzhiyun #define kr_intstatus KREG_IDX(IntStatus)
265*4882a593Smuzhiyun #define kr_pagealign KREG_IDX(PageAlign)
266*4882a593Smuzhiyun #define kr_rcvavailtimeout KREG_IDX(RcvAvailTimeOut0)
267*4882a593Smuzhiyun #define kr_rcvctrl KREG_IDX(RcvCtrl) /* Common, but chip also has per-port */
268*4882a593Smuzhiyun #define kr_rcvegrbase KREG_IDX(RcvEgrBase)
269*4882a593Smuzhiyun #define kr_rcvegrcnt KREG_IDX(RcvEgrCnt)
270*4882a593Smuzhiyun #define kr_rcvhdrcnt KREG_IDX(RcvHdrCnt)
271*4882a593Smuzhiyun #define kr_rcvhdrentsize KREG_IDX(RcvHdrEntSize)
272*4882a593Smuzhiyun #define kr_rcvhdrsize KREG_IDX(RcvHdrSize)
273*4882a593Smuzhiyun #define kr_rcvtidbase KREG_IDX(RcvTIDBase)
274*4882a593Smuzhiyun #define kr_rcvtidcnt KREG_IDX(RcvTIDCnt)
275*4882a593Smuzhiyun #define kr_revision KREG_IDX(Revision)
276*4882a593Smuzhiyun #define kr_scratch KREG_IDX(Scratch)
277*4882a593Smuzhiyun #define kr_sendbuffererror KREG_IDX(SendBufErr0) /* and base for 1 and 2 */
278*4882a593Smuzhiyun #define kr_sendcheckmask KREG_IDX(SendCheckMask0) /* and 1, 2 */
279*4882a593Smuzhiyun #define kr_sendctrl KREG_IDX(SendCtrl)
280*4882a593Smuzhiyun #define kr_sendgrhcheckmask KREG_IDX(SendGRHCheckMask0) /* and 1, 2 */
281*4882a593Smuzhiyun #define kr_sendibpktmask KREG_IDX(SendIBPacketMask0) /* and 1, 2 */
282*4882a593Smuzhiyun #define kr_sendpioavailaddr KREG_IDX(SendBufAvailAddr)
283*4882a593Smuzhiyun #define kr_sendpiobufbase KREG_IDX(SendBufBase)
284*4882a593Smuzhiyun #define kr_sendpiobufcnt KREG_IDX(SendBufCnt)
285*4882a593Smuzhiyun #define kr_sendpiosize KREG_IDX(SendBufSize)
286*4882a593Smuzhiyun #define kr_sendregbase KREG_IDX(SendRegBase)
287*4882a593Smuzhiyun #define kr_sendbufavail0 KREG_IDX(SendBufAvail0)
288*4882a593Smuzhiyun #define kr_userregbase KREG_IDX(UserRegBase)
289*4882a593Smuzhiyun #define kr_intgranted KREG_IDX(Int_Granted)
290*4882a593Smuzhiyun #define kr_vecclr_wo_int KREG_IDX(vec_clr_without_int)
291*4882a593Smuzhiyun #define kr_intblocked KREG_IDX(IntBlocked)
292*4882a593Smuzhiyun #define kr_r_access KREG_IDX(SPC_JTAG_ACCESS_REG)
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /*
295*4882a593Smuzhiyun * per-port kernel registers. Access only with qib_read_kreg_port()
296*4882a593Smuzhiyun * or qib_write_kreg_port()
297*4882a593Smuzhiyun */
298*4882a593Smuzhiyun #define krp_errclear KREG_IBPORT_IDX(ErrClear)
299*4882a593Smuzhiyun #define krp_errmask KREG_IBPORT_IDX(ErrMask)
300*4882a593Smuzhiyun #define krp_errstatus KREG_IBPORT_IDX(ErrStatus)
301*4882a593Smuzhiyun #define krp_highprio_0 KREG_IBPORT_IDX(HighPriority0)
302*4882a593Smuzhiyun #define krp_highprio_limit KREG_IBPORT_IDX(HighPriorityLimit)
303*4882a593Smuzhiyun #define krp_hrtbt_guid KREG_IBPORT_IDX(HRTBT_GUID)
304*4882a593Smuzhiyun #define krp_ib_pcsconfig KREG_IBPORT_IDX(IBPCSConfig)
305*4882a593Smuzhiyun #define krp_ibcctrl_a KREG_IBPORT_IDX(IBCCtrlA)
306*4882a593Smuzhiyun #define krp_ibcctrl_b KREG_IBPORT_IDX(IBCCtrlB)
307*4882a593Smuzhiyun #define krp_ibcctrl_c KREG_IBPORT_IDX(IBCCtrlC)
308*4882a593Smuzhiyun #define krp_ibcstatus_a KREG_IBPORT_IDX(IBCStatusA)
309*4882a593Smuzhiyun #define krp_ibcstatus_b KREG_IBPORT_IDX(IBCStatusB)
310*4882a593Smuzhiyun #define krp_txestatus KREG_IBPORT_IDX(TXEStatus)
311*4882a593Smuzhiyun #define krp_lowprio_0 KREG_IBPORT_IDX(LowPriority0)
312*4882a593Smuzhiyun #define krp_ncmodectrl KREG_IBPORT_IDX(IBNCModeCtrl)
313*4882a593Smuzhiyun #define krp_partitionkey KREG_IBPORT_IDX(RcvPartitionKey)
314*4882a593Smuzhiyun #define krp_psinterval KREG_IBPORT_IDX(PSInterval)
315*4882a593Smuzhiyun #define krp_psstart KREG_IBPORT_IDX(PSStart)
316*4882a593Smuzhiyun #define krp_psstat KREG_IBPORT_IDX(PSStat)
317*4882a593Smuzhiyun #define krp_rcvbthqp KREG_IBPORT_IDX(RcvBTHQP)
318*4882a593Smuzhiyun #define krp_rcvctrl KREG_IBPORT_IDX(RcvCtrl)
319*4882a593Smuzhiyun #define krp_rcvpktledcnt KREG_IBPORT_IDX(RcvPktLEDCnt)
320*4882a593Smuzhiyun #define krp_rcvqpmaptable KREG_IBPORT_IDX(RcvQPMapTableA)
321*4882a593Smuzhiyun #define krp_rxcreditvl0 KREG_IBPORT_IDX(RxCreditVL0)
322*4882a593Smuzhiyun #define krp_rxcreditvl15 (KREG_IBPORT_IDX(RxCreditVL0)+15)
323*4882a593Smuzhiyun #define krp_sendcheckcontrol KREG_IBPORT_IDX(SendCheckControl)
324*4882a593Smuzhiyun #define krp_sendctrl KREG_IBPORT_IDX(SendCtrl)
325*4882a593Smuzhiyun #define krp_senddmabase KREG_IBPORT_IDX(SendDmaBase)
326*4882a593Smuzhiyun #define krp_senddmabufmask0 KREG_IBPORT_IDX(SendDmaBufMask0)
327*4882a593Smuzhiyun #define krp_senddmabufmask1 (KREG_IBPORT_IDX(SendDmaBufMask0) + 1)
328*4882a593Smuzhiyun #define krp_senddmabufmask2 (KREG_IBPORT_IDX(SendDmaBufMask0) + 2)
329*4882a593Smuzhiyun #define krp_senddmabuf_use0 KREG_IBPORT_IDX(SendDmaBufUsed0)
330*4882a593Smuzhiyun #define krp_senddmabuf_use1 (KREG_IBPORT_IDX(SendDmaBufUsed0) + 1)
331*4882a593Smuzhiyun #define krp_senddmabuf_use2 (KREG_IBPORT_IDX(SendDmaBufUsed0) + 2)
332*4882a593Smuzhiyun #define krp_senddmadesccnt KREG_IBPORT_IDX(SendDmaDescCnt)
333*4882a593Smuzhiyun #define krp_senddmahead KREG_IBPORT_IDX(SendDmaHead)
334*4882a593Smuzhiyun #define krp_senddmaheadaddr KREG_IBPORT_IDX(SendDmaHeadAddr)
335*4882a593Smuzhiyun #define krp_senddmaidlecnt KREG_IBPORT_IDX(SendDmaIdleCnt)
336*4882a593Smuzhiyun #define krp_senddmalengen KREG_IBPORT_IDX(SendDmaLenGen)
337*4882a593Smuzhiyun #define krp_senddmaprioritythld KREG_IBPORT_IDX(SendDmaPriorityThld)
338*4882a593Smuzhiyun #define krp_senddmareloadcnt KREG_IBPORT_IDX(SendDmaReloadCnt)
339*4882a593Smuzhiyun #define krp_senddmastatus KREG_IBPORT_IDX(SendDmaStatus)
340*4882a593Smuzhiyun #define krp_senddmatail KREG_IBPORT_IDX(SendDmaTail)
341*4882a593Smuzhiyun #define krp_sendhdrsymptom KREG_IBPORT_IDX(SendHdrErrSymptom)
342*4882a593Smuzhiyun #define krp_sendslid KREG_IBPORT_IDX(SendIBSLIDAssign)
343*4882a593Smuzhiyun #define krp_sendslidmask KREG_IBPORT_IDX(SendIBSLIDMask)
344*4882a593Smuzhiyun #define krp_ibsdtestiftx KREG_IBPORT_IDX(IB_SDTEST_IF_TX)
345*4882a593Smuzhiyun #define krp_adapt_dis_timer KREG_IBPORT_IDX(ADAPT_DISABLE_TIMER_THRESHOLD)
346*4882a593Smuzhiyun #define krp_tx_deemph_override KREG_IBPORT_IDX(IBSD_TX_DEEMPHASIS_OVERRIDE)
347*4882a593Smuzhiyun #define krp_serdesctrl KREG_IBPORT_IDX(IBSerdesCtrl)
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * Per-context kernel registers. Access only with qib_read_kreg_ctxt()
351*4882a593Smuzhiyun * or qib_write_kreg_ctxt()
352*4882a593Smuzhiyun */
353*4882a593Smuzhiyun #define krc_rcvhdraddr KREG_IDX(RcvHdrAddr0)
354*4882a593Smuzhiyun #define krc_rcvhdrtailaddr KREG_IDX(RcvHdrTailAddr0)
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /*
357*4882a593Smuzhiyun * TID Flow table, per context. Reduces
358*4882a593Smuzhiyun * number of hdrq updates to one per flow (or on errors).
359*4882a593Smuzhiyun * context 0 and 1 share same memory, but have distinct
360*4882a593Smuzhiyun * addresses. Since for now, we never use expected sends
361*4882a593Smuzhiyun * on kernel contexts, we don't worry about that (we initialize
362*4882a593Smuzhiyun * those entries for ctxt 0/1 on driver load twice, for example).
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun #define NUM_TIDFLOWS_CTXT 0x20 /* 0x20 per context; have to hardcode */
365*4882a593Smuzhiyun #define ur_rcvflowtable (KREG_IDX(RcvTIDFlowTable0) - KREG_IDX(RcvHdrTail0))
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* these are the error bits in the tid flows, and are W1C */
368*4882a593Smuzhiyun #define TIDFLOW_ERRBITS ( \
369*4882a593Smuzhiyun (SYM_MASK(RcvTIDFlowTable0, GenMismatch) << \
370*4882a593Smuzhiyun SYM_LSB(RcvTIDFlowTable0, GenMismatch)) | \
371*4882a593Smuzhiyun (SYM_MASK(RcvTIDFlowTable0, SeqMismatch) << \
372*4882a593Smuzhiyun SYM_LSB(RcvTIDFlowTable0, SeqMismatch)))
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Most (not all) Counters are per-IBport.
375*4882a593Smuzhiyun * Requires LBIntCnt is at offset 0 in the group
376*4882a593Smuzhiyun */
377*4882a593Smuzhiyun #define CREG_IDX(regname) \
378*4882a593Smuzhiyun ((QIB_7322_##regname##_0_OFFS - QIB_7322_LBIntCnt_OFFS) / sizeof(u64))
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun #define crp_badformat CREG_IDX(RxVersionErrCnt)
381*4882a593Smuzhiyun #define crp_err_rlen CREG_IDX(RxLenErrCnt)
382*4882a593Smuzhiyun #define crp_erricrc CREG_IDX(RxICRCErrCnt)
383*4882a593Smuzhiyun #define crp_errlink CREG_IDX(RxLinkMalformCnt)
384*4882a593Smuzhiyun #define crp_errlpcrc CREG_IDX(RxLPCRCErrCnt)
385*4882a593Smuzhiyun #define crp_errpkey CREG_IDX(RxPKeyMismatchCnt)
386*4882a593Smuzhiyun #define crp_errvcrc CREG_IDX(RxVCRCErrCnt)
387*4882a593Smuzhiyun #define crp_excessbufferovfl CREG_IDX(ExcessBufferOvflCnt)
388*4882a593Smuzhiyun #define crp_iblinkdown CREG_IDX(IBLinkDownedCnt)
389*4882a593Smuzhiyun #define crp_iblinkerrrecov CREG_IDX(IBLinkErrRecoveryCnt)
390*4882a593Smuzhiyun #define crp_ibstatuschange CREG_IDX(IBStatusChangeCnt)
391*4882a593Smuzhiyun #define crp_ibsymbolerr CREG_IDX(IBSymbolErrCnt)
392*4882a593Smuzhiyun #define crp_invalidrlen CREG_IDX(RxMaxMinLenErrCnt)
393*4882a593Smuzhiyun #define crp_locallinkintegrityerr CREG_IDX(LocalLinkIntegrityErrCnt)
394*4882a593Smuzhiyun #define crp_pktrcv CREG_IDX(RxDataPktCnt)
395*4882a593Smuzhiyun #define crp_pktrcvflowctrl CREG_IDX(RxFlowPktCnt)
396*4882a593Smuzhiyun #define crp_pktsend CREG_IDX(TxDataPktCnt)
397*4882a593Smuzhiyun #define crp_pktsendflow CREG_IDX(TxFlowPktCnt)
398*4882a593Smuzhiyun #define crp_psrcvdatacount CREG_IDX(PSRcvDataCount)
399*4882a593Smuzhiyun #define crp_psrcvpktscount CREG_IDX(PSRcvPktsCount)
400*4882a593Smuzhiyun #define crp_psxmitdatacount CREG_IDX(PSXmitDataCount)
401*4882a593Smuzhiyun #define crp_psxmitpktscount CREG_IDX(PSXmitPktsCount)
402*4882a593Smuzhiyun #define crp_psxmitwaitcount CREG_IDX(PSXmitWaitCount)
403*4882a593Smuzhiyun #define crp_rcvebp CREG_IDX(RxEBPCnt)
404*4882a593Smuzhiyun #define crp_rcvflowctrlviol CREG_IDX(RxFlowCtrlViolCnt)
405*4882a593Smuzhiyun #define crp_rcvovfl CREG_IDX(RxBufOvflCnt)
406*4882a593Smuzhiyun #define crp_rxdlidfltr CREG_IDX(RxDlidFltrCnt)
407*4882a593Smuzhiyun #define crp_rxdroppkt CREG_IDX(RxDroppedPktCnt)
408*4882a593Smuzhiyun #define crp_rxotherlocalphyerr CREG_IDX(RxOtherLocalPhyErrCnt)
409*4882a593Smuzhiyun #define crp_rxqpinvalidctxt CREG_IDX(RxQPInvalidContextCnt)
410*4882a593Smuzhiyun #define crp_rxvlerr CREG_IDX(RxVlErrCnt)
411*4882a593Smuzhiyun #define crp_sendstall CREG_IDX(TxFlowStallCnt)
412*4882a593Smuzhiyun #define crp_txdroppedpkt CREG_IDX(TxDroppedPktCnt)
413*4882a593Smuzhiyun #define crp_txhdrerr CREG_IDX(TxHeadersErrCnt)
414*4882a593Smuzhiyun #define crp_txlenerr CREG_IDX(TxLenErrCnt)
415*4882a593Smuzhiyun #define crp_txminmaxlenerr CREG_IDX(TxMaxMinLenErrCnt)
416*4882a593Smuzhiyun #define crp_txsdmadesc CREG_IDX(TxSDmaDescCnt)
417*4882a593Smuzhiyun #define crp_txunderrun CREG_IDX(TxUnderrunCnt)
418*4882a593Smuzhiyun #define crp_txunsupvl CREG_IDX(TxUnsupVLErrCnt)
419*4882a593Smuzhiyun #define crp_vl15droppedpkt CREG_IDX(RxVL15DroppedPktCnt)
420*4882a593Smuzhiyun #define crp_wordrcv CREG_IDX(RxDwordCnt)
421*4882a593Smuzhiyun #define crp_wordsend CREG_IDX(TxDwordCnt)
422*4882a593Smuzhiyun #define crp_tx_creditstalls CREG_IDX(TxCreditUpToDateTimeOut)
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* these are the (few) counters that are not port-specific */
425*4882a593Smuzhiyun #define CREG_DEVIDX(regname) ((QIB_7322_##regname##_OFFS - \
426*4882a593Smuzhiyun QIB_7322_LBIntCnt_OFFS) / sizeof(u64))
427*4882a593Smuzhiyun #define cr_base_egrovfl CREG_DEVIDX(RxP0HdrEgrOvflCnt)
428*4882a593Smuzhiyun #define cr_lbint CREG_DEVIDX(LBIntCnt)
429*4882a593Smuzhiyun #define cr_lbstall CREG_DEVIDX(LBFlowStallCnt)
430*4882a593Smuzhiyun #define cr_pcieretrydiag CREG_DEVIDX(PcieRetryBufDiagQwordCnt)
431*4882a593Smuzhiyun #define cr_rxtidflowdrop CREG_DEVIDX(RxTidFlowDropCnt)
432*4882a593Smuzhiyun #define cr_tidfull CREG_DEVIDX(RxTIDFullErrCnt)
433*4882a593Smuzhiyun #define cr_tidinvalid CREG_DEVIDX(RxTIDValidErrCnt)
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* no chip register for # of IB ports supported, so define */
436*4882a593Smuzhiyun #define NUM_IB_PORTS 2
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* 1 VL15 buffer per hardware IB port, no register for this, so define */
439*4882a593Smuzhiyun #define NUM_VL15_BUFS NUM_IB_PORTS
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /*
442*4882a593Smuzhiyun * context 0 and 1 are special, and there is no chip register that
443*4882a593Smuzhiyun * defines this value, so we have to define it here.
444*4882a593Smuzhiyun * These are all allocated to either 0 or 1 for single port
445*4882a593Smuzhiyun * hardware configuration, otherwise each gets half
446*4882a593Smuzhiyun */
447*4882a593Smuzhiyun #define KCTXT0_EGRCNT 2048
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /* values for vl and port fields in PBC, 7322-specific */
450*4882a593Smuzhiyun #define PBC_PORT_SEL_LSB 26
451*4882a593Smuzhiyun #define PBC_PORT_SEL_RMASK 1
452*4882a593Smuzhiyun #define PBC_VL_NUM_LSB 27
453*4882a593Smuzhiyun #define PBC_VL_NUM_RMASK 7
454*4882a593Smuzhiyun #define PBC_7322_VL15_SEND (1ULL << 63) /* pbc; VL15, no credit check */
455*4882a593Smuzhiyun #define PBC_7322_VL15_SEND_CTRL (1ULL << 31) /* control version of same */
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static u8 ib_rate_to_delay[IB_RATE_120_GBPS + 1] = {
458*4882a593Smuzhiyun [IB_RATE_2_5_GBPS] = 16,
459*4882a593Smuzhiyun [IB_RATE_5_GBPS] = 8,
460*4882a593Smuzhiyun [IB_RATE_10_GBPS] = 4,
461*4882a593Smuzhiyun [IB_RATE_20_GBPS] = 2,
462*4882a593Smuzhiyun [IB_RATE_30_GBPS] = 2,
463*4882a593Smuzhiyun [IB_RATE_40_GBPS] = 1
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun static const char * const qib_sdma_state_names[] = {
467*4882a593Smuzhiyun [qib_sdma_state_s00_hw_down] = "s00_HwDown",
468*4882a593Smuzhiyun [qib_sdma_state_s10_hw_start_up_wait] = "s10_HwStartUpWait",
469*4882a593Smuzhiyun [qib_sdma_state_s20_idle] = "s20_Idle",
470*4882a593Smuzhiyun [qib_sdma_state_s30_sw_clean_up_wait] = "s30_SwCleanUpWait",
471*4882a593Smuzhiyun [qib_sdma_state_s40_hw_clean_up_wait] = "s40_HwCleanUpWait",
472*4882a593Smuzhiyun [qib_sdma_state_s50_hw_halt_wait] = "s50_HwHaltWait",
473*4882a593Smuzhiyun [qib_sdma_state_s99_running] = "s99_Running",
474*4882a593Smuzhiyun };
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #define IBA7322_LINKSPEED_SHIFT SYM_LSB(IBCStatusA_0, LinkSpeedActive)
477*4882a593Smuzhiyun #define IBA7322_LINKWIDTH_SHIFT SYM_LSB(IBCStatusA_0, LinkWidthActive)
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* link training states, from IBC */
480*4882a593Smuzhiyun #define IB_7322_LT_STATE_DISABLED 0x00
481*4882a593Smuzhiyun #define IB_7322_LT_STATE_LINKUP 0x01
482*4882a593Smuzhiyun #define IB_7322_LT_STATE_POLLACTIVE 0x02
483*4882a593Smuzhiyun #define IB_7322_LT_STATE_POLLQUIET 0x03
484*4882a593Smuzhiyun #define IB_7322_LT_STATE_SLEEPDELAY 0x04
485*4882a593Smuzhiyun #define IB_7322_LT_STATE_SLEEPQUIET 0x05
486*4882a593Smuzhiyun #define IB_7322_LT_STATE_CFGDEBOUNCE 0x08
487*4882a593Smuzhiyun #define IB_7322_LT_STATE_CFGRCVFCFG 0x09
488*4882a593Smuzhiyun #define IB_7322_LT_STATE_CFGWAITRMT 0x0a
489*4882a593Smuzhiyun #define IB_7322_LT_STATE_CFGIDLE 0x0b
490*4882a593Smuzhiyun #define IB_7322_LT_STATE_RECOVERRETRAIN 0x0c
491*4882a593Smuzhiyun #define IB_7322_LT_STATE_TXREVLANES 0x0d
492*4882a593Smuzhiyun #define IB_7322_LT_STATE_RECOVERWAITRMT 0x0e
493*4882a593Smuzhiyun #define IB_7322_LT_STATE_RECOVERIDLE 0x0f
494*4882a593Smuzhiyun #define IB_7322_LT_STATE_CFGENH 0x10
495*4882a593Smuzhiyun #define IB_7322_LT_STATE_CFGTEST 0x11
496*4882a593Smuzhiyun #define IB_7322_LT_STATE_CFGWAITRMTTEST 0x12
497*4882a593Smuzhiyun #define IB_7322_LT_STATE_CFGWAITENH 0x13
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* link state machine states from IBC */
500*4882a593Smuzhiyun #define IB_7322_L_STATE_DOWN 0x0
501*4882a593Smuzhiyun #define IB_7322_L_STATE_INIT 0x1
502*4882a593Smuzhiyun #define IB_7322_L_STATE_ARM 0x2
503*4882a593Smuzhiyun #define IB_7322_L_STATE_ACTIVE 0x3
504*4882a593Smuzhiyun #define IB_7322_L_STATE_ACT_DEFER 0x4
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun static const u8 qib_7322_physportstate[0x20] = {
507*4882a593Smuzhiyun [IB_7322_LT_STATE_DISABLED] = IB_PHYSPORTSTATE_DISABLED,
508*4882a593Smuzhiyun [IB_7322_LT_STATE_LINKUP] = IB_PHYSPORTSTATE_LINKUP,
509*4882a593Smuzhiyun [IB_7322_LT_STATE_POLLACTIVE] = IB_PHYSPORTSTATE_POLL,
510*4882a593Smuzhiyun [IB_7322_LT_STATE_POLLQUIET] = IB_PHYSPORTSTATE_POLL,
511*4882a593Smuzhiyun [IB_7322_LT_STATE_SLEEPDELAY] = IB_PHYSPORTSTATE_SLEEP,
512*4882a593Smuzhiyun [IB_7322_LT_STATE_SLEEPQUIET] = IB_PHYSPORTSTATE_SLEEP,
513*4882a593Smuzhiyun [IB_7322_LT_STATE_CFGDEBOUNCE] = IB_PHYSPORTSTATE_CFG_TRAIN,
514*4882a593Smuzhiyun [IB_7322_LT_STATE_CFGRCVFCFG] =
515*4882a593Smuzhiyun IB_PHYSPORTSTATE_CFG_TRAIN,
516*4882a593Smuzhiyun [IB_7322_LT_STATE_CFGWAITRMT] =
517*4882a593Smuzhiyun IB_PHYSPORTSTATE_CFG_TRAIN,
518*4882a593Smuzhiyun [IB_7322_LT_STATE_CFGIDLE] = IB_PHYSPORTSTATE_CFG_IDLE,
519*4882a593Smuzhiyun [IB_7322_LT_STATE_RECOVERRETRAIN] =
520*4882a593Smuzhiyun IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
521*4882a593Smuzhiyun [IB_7322_LT_STATE_RECOVERWAITRMT] =
522*4882a593Smuzhiyun IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
523*4882a593Smuzhiyun [IB_7322_LT_STATE_RECOVERIDLE] =
524*4882a593Smuzhiyun IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
525*4882a593Smuzhiyun [IB_7322_LT_STATE_CFGENH] = IB_PHYSPORTSTATE_CFG_ENH,
526*4882a593Smuzhiyun [IB_7322_LT_STATE_CFGTEST] = IB_PHYSPORTSTATE_CFG_TRAIN,
527*4882a593Smuzhiyun [IB_7322_LT_STATE_CFGWAITRMTTEST] =
528*4882a593Smuzhiyun IB_PHYSPORTSTATE_CFG_TRAIN,
529*4882a593Smuzhiyun [IB_7322_LT_STATE_CFGWAITENH] =
530*4882a593Smuzhiyun IB_PHYSPORTSTATE_CFG_WAIT_ENH,
531*4882a593Smuzhiyun [0x14] = IB_PHYSPORTSTATE_CFG_TRAIN,
532*4882a593Smuzhiyun [0x15] = IB_PHYSPORTSTATE_CFG_TRAIN,
533*4882a593Smuzhiyun [0x16] = IB_PHYSPORTSTATE_CFG_TRAIN,
534*4882a593Smuzhiyun [0x17] = IB_PHYSPORTSTATE_CFG_TRAIN
535*4882a593Smuzhiyun };
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
538*4882a593Smuzhiyun struct qib_irq_notify {
539*4882a593Smuzhiyun int rcv;
540*4882a593Smuzhiyun void *arg;
541*4882a593Smuzhiyun struct irq_affinity_notify notify;
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun #endif
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun struct qib_chip_specific {
546*4882a593Smuzhiyun u64 __iomem *cregbase;
547*4882a593Smuzhiyun u64 *cntrs;
548*4882a593Smuzhiyun spinlock_t rcvmod_lock; /* protect rcvctrl shadow changes */
549*4882a593Smuzhiyun spinlock_t gpio_lock; /* RMW of shadows/regs for ExtCtrl and GPIO */
550*4882a593Smuzhiyun u64 main_int_mask; /* clear bits which have dedicated handlers */
551*4882a593Smuzhiyun u64 int_enable_mask; /* for per port interrupts in single port mode */
552*4882a593Smuzhiyun u64 errormask;
553*4882a593Smuzhiyun u64 hwerrmask;
554*4882a593Smuzhiyun u64 gpio_out; /* shadow of kr_gpio_out, for rmw ops */
555*4882a593Smuzhiyun u64 gpio_mask; /* shadow the gpio mask register */
556*4882a593Smuzhiyun u64 extctrl; /* shadow the gpio output enable, etc... */
557*4882a593Smuzhiyun u32 ncntrs;
558*4882a593Smuzhiyun u32 nportcntrs;
559*4882a593Smuzhiyun u32 cntrnamelen;
560*4882a593Smuzhiyun u32 portcntrnamelen;
561*4882a593Smuzhiyun u32 numctxts;
562*4882a593Smuzhiyun u32 rcvegrcnt;
563*4882a593Smuzhiyun u32 updthresh; /* current AvailUpdThld */
564*4882a593Smuzhiyun u32 updthresh_dflt; /* default AvailUpdThld */
565*4882a593Smuzhiyun u32 r1;
566*4882a593Smuzhiyun u32 num_msix_entries;
567*4882a593Smuzhiyun u32 sdmabufcnt;
568*4882a593Smuzhiyun u32 lastbuf_for_pio;
569*4882a593Smuzhiyun u32 stay_in_freeze;
570*4882a593Smuzhiyun u32 recovery_ports_initted;
571*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
572*4882a593Smuzhiyun u32 dca_ctrl;
573*4882a593Smuzhiyun int rhdr_cpu[18];
574*4882a593Smuzhiyun int sdma_cpu[2];
575*4882a593Smuzhiyun u64 dca_rcvhdr_ctrl[5]; /* B, C, D, E, F */
576*4882a593Smuzhiyun #endif
577*4882a593Smuzhiyun struct qib_msix_entry *msix_entries;
578*4882a593Smuzhiyun unsigned long *sendchkenable;
579*4882a593Smuzhiyun unsigned long *sendgrhchk;
580*4882a593Smuzhiyun unsigned long *sendibchk;
581*4882a593Smuzhiyun u32 rcvavail_timeout[18];
582*4882a593Smuzhiyun char emsgbuf[128]; /* for device error interrupt msg buffer */
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* Table of entries in "human readable" form Tx Emphasis. */
586*4882a593Smuzhiyun struct txdds_ent {
587*4882a593Smuzhiyun u8 amp;
588*4882a593Smuzhiyun u8 pre;
589*4882a593Smuzhiyun u8 main;
590*4882a593Smuzhiyun u8 post;
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun struct vendor_txdds_ent {
594*4882a593Smuzhiyun u8 oui[QSFP_VOUI_LEN];
595*4882a593Smuzhiyun u8 *partnum;
596*4882a593Smuzhiyun struct txdds_ent sdr;
597*4882a593Smuzhiyun struct txdds_ent ddr;
598*4882a593Smuzhiyun struct txdds_ent qdr;
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun static void write_tx_serdes_param(struct qib_pportdata *, struct txdds_ent *);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun #define TXDDS_TABLE_SZ 16 /* number of entries per speed in onchip table */
604*4882a593Smuzhiyun #define TXDDS_EXTRA_SZ 18 /* number of extra tx settings entries */
605*4882a593Smuzhiyun #define TXDDS_MFG_SZ 2 /* number of mfg tx settings entries */
606*4882a593Smuzhiyun #define SERDES_CHANS 4 /* yes, it's obvious, but one less magic number */
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun #define H1_FORCE_VAL 8
609*4882a593Smuzhiyun #define H1_FORCE_QME 1 /* may be overridden via setup_txselect() */
610*4882a593Smuzhiyun #define H1_FORCE_QMH 7 /* may be overridden via setup_txselect() */
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* The static and dynamic registers are paired, and the pairs indexed by spd */
613*4882a593Smuzhiyun #define krp_static_adapt_dis(spd) (KREG_IBPORT_IDX(ADAPT_DISABLE_STATIC_SDR) \
614*4882a593Smuzhiyun + ((spd) * 2))
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun #define QDR_DFE_DISABLE_DELAY 4000 /* msec after LINKUP */
617*4882a593Smuzhiyun #define QDR_STATIC_ADAPT_DOWN 0xf0f0f0f0ULL /* link down, H1-H4 QDR adapts */
618*4882a593Smuzhiyun #define QDR_STATIC_ADAPT_DOWN_R1 0ULL /* r1 link down, H1-H4 QDR adapts */
619*4882a593Smuzhiyun #define QDR_STATIC_ADAPT_INIT 0xffffffffffULL /* up, disable H0,H1-8, LE */
620*4882a593Smuzhiyun #define QDR_STATIC_ADAPT_INIT_R1 0xf0ffffffffULL /* r1 up, disable H0,H1-8 */
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun struct qib_chippport_specific {
623*4882a593Smuzhiyun u64 __iomem *kpregbase;
624*4882a593Smuzhiyun u64 __iomem *cpregbase;
625*4882a593Smuzhiyun u64 *portcntrs;
626*4882a593Smuzhiyun struct qib_pportdata *ppd;
627*4882a593Smuzhiyun wait_queue_head_t autoneg_wait;
628*4882a593Smuzhiyun struct delayed_work autoneg_work;
629*4882a593Smuzhiyun struct delayed_work ipg_work;
630*4882a593Smuzhiyun struct timer_list chase_timer;
631*4882a593Smuzhiyun /*
632*4882a593Smuzhiyun * these 5 fields are used to establish deltas for IB symbol
633*4882a593Smuzhiyun * errors and linkrecovery errors. They can be reported on
634*4882a593Smuzhiyun * some chips during link negotiation prior to INIT, and with
635*4882a593Smuzhiyun * DDR when faking DDR negotiations with non-IBTA switches.
636*4882a593Smuzhiyun * The chip counters are adjusted at driver unload if there is
637*4882a593Smuzhiyun * a non-zero delta.
638*4882a593Smuzhiyun */
639*4882a593Smuzhiyun u64 ibdeltainprog;
640*4882a593Smuzhiyun u64 ibsymdelta;
641*4882a593Smuzhiyun u64 ibsymsnap;
642*4882a593Smuzhiyun u64 iblnkerrdelta;
643*4882a593Smuzhiyun u64 iblnkerrsnap;
644*4882a593Smuzhiyun u64 iblnkdownsnap;
645*4882a593Smuzhiyun u64 iblnkdowndelta;
646*4882a593Smuzhiyun u64 ibmalfdelta;
647*4882a593Smuzhiyun u64 ibmalfsnap;
648*4882a593Smuzhiyun u64 ibcctrl_a; /* krp_ibcctrl_a shadow */
649*4882a593Smuzhiyun u64 ibcctrl_b; /* krp_ibcctrl_b shadow */
650*4882a593Smuzhiyun unsigned long qdr_dfe_time;
651*4882a593Smuzhiyun unsigned long chase_end;
652*4882a593Smuzhiyun u32 autoneg_tries;
653*4882a593Smuzhiyun u32 recovery_init;
654*4882a593Smuzhiyun u32 qdr_dfe_on;
655*4882a593Smuzhiyun u32 qdr_reforce;
656*4882a593Smuzhiyun /*
657*4882a593Smuzhiyun * Per-bay per-channel rcv QMH H1 values and Tx values for QDR.
658*4882a593Smuzhiyun * entry zero is unused, to simplify indexing
659*4882a593Smuzhiyun */
660*4882a593Smuzhiyun u8 h1_val;
661*4882a593Smuzhiyun u8 no_eep; /* txselect table index to use if no qsfp info */
662*4882a593Smuzhiyun u8 ipg_tries;
663*4882a593Smuzhiyun u8 ibmalfusesnap;
664*4882a593Smuzhiyun struct qib_qsfp_data qsfp_data;
665*4882a593Smuzhiyun char epmsgbuf[192]; /* for port error interrupt msg buffer */
666*4882a593Smuzhiyun char sdmamsgbuf[192]; /* for per-port sdma error messages */
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun static struct {
670*4882a593Smuzhiyun const char *name;
671*4882a593Smuzhiyun irq_handler_t handler;
672*4882a593Smuzhiyun int lsb;
673*4882a593Smuzhiyun int port; /* 0 if not port-specific, else port # */
674*4882a593Smuzhiyun int dca;
675*4882a593Smuzhiyun } irq_table[] = {
676*4882a593Smuzhiyun { "", qib_7322intr, -1, 0, 0 },
677*4882a593Smuzhiyun { " (buf avail)", qib_7322bufavail,
678*4882a593Smuzhiyun SYM_LSB(IntStatus, SendBufAvail), 0, 0},
679*4882a593Smuzhiyun { " (sdma 0)", sdma_intr,
680*4882a593Smuzhiyun SYM_LSB(IntStatus, SDmaInt_0), 1, 1 },
681*4882a593Smuzhiyun { " (sdma 1)", sdma_intr,
682*4882a593Smuzhiyun SYM_LSB(IntStatus, SDmaInt_1), 2, 1 },
683*4882a593Smuzhiyun { " (sdmaI 0)", sdma_idle_intr,
684*4882a593Smuzhiyun SYM_LSB(IntStatus, SDmaIdleInt_0), 1, 1},
685*4882a593Smuzhiyun { " (sdmaI 1)", sdma_idle_intr,
686*4882a593Smuzhiyun SYM_LSB(IntStatus, SDmaIdleInt_1), 2, 1},
687*4882a593Smuzhiyun { " (sdmaP 0)", sdma_progress_intr,
688*4882a593Smuzhiyun SYM_LSB(IntStatus, SDmaProgressInt_0), 1, 1 },
689*4882a593Smuzhiyun { " (sdmaP 1)", sdma_progress_intr,
690*4882a593Smuzhiyun SYM_LSB(IntStatus, SDmaProgressInt_1), 2, 1 },
691*4882a593Smuzhiyun { " (sdmaC 0)", sdma_cleanup_intr,
692*4882a593Smuzhiyun SYM_LSB(IntStatus, SDmaCleanupDone_0), 1, 0 },
693*4882a593Smuzhiyun { " (sdmaC 1)", sdma_cleanup_intr,
694*4882a593Smuzhiyun SYM_LSB(IntStatus, SDmaCleanupDone_1), 2 , 0},
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun static const struct dca_reg_map {
700*4882a593Smuzhiyun int shadow_inx;
701*4882a593Smuzhiyun int lsb;
702*4882a593Smuzhiyun u64 mask;
703*4882a593Smuzhiyun u16 regno;
704*4882a593Smuzhiyun } dca_rcvhdr_reg_map[] = {
705*4882a593Smuzhiyun { 0, SYM_LSB(DCACtrlB, RcvHdrq0DCAOPH),
706*4882a593Smuzhiyun ~SYM_MASK(DCACtrlB, RcvHdrq0DCAOPH) , KREG_IDX(DCACtrlB) },
707*4882a593Smuzhiyun { 0, SYM_LSB(DCACtrlB, RcvHdrq1DCAOPH),
708*4882a593Smuzhiyun ~SYM_MASK(DCACtrlB, RcvHdrq1DCAOPH) , KREG_IDX(DCACtrlB) },
709*4882a593Smuzhiyun { 0, SYM_LSB(DCACtrlB, RcvHdrq2DCAOPH),
710*4882a593Smuzhiyun ~SYM_MASK(DCACtrlB, RcvHdrq2DCAOPH) , KREG_IDX(DCACtrlB) },
711*4882a593Smuzhiyun { 0, SYM_LSB(DCACtrlB, RcvHdrq3DCAOPH),
712*4882a593Smuzhiyun ~SYM_MASK(DCACtrlB, RcvHdrq3DCAOPH) , KREG_IDX(DCACtrlB) },
713*4882a593Smuzhiyun { 1, SYM_LSB(DCACtrlC, RcvHdrq4DCAOPH),
714*4882a593Smuzhiyun ~SYM_MASK(DCACtrlC, RcvHdrq4DCAOPH) , KREG_IDX(DCACtrlC) },
715*4882a593Smuzhiyun { 1, SYM_LSB(DCACtrlC, RcvHdrq5DCAOPH),
716*4882a593Smuzhiyun ~SYM_MASK(DCACtrlC, RcvHdrq5DCAOPH) , KREG_IDX(DCACtrlC) },
717*4882a593Smuzhiyun { 1, SYM_LSB(DCACtrlC, RcvHdrq6DCAOPH),
718*4882a593Smuzhiyun ~SYM_MASK(DCACtrlC, RcvHdrq6DCAOPH) , KREG_IDX(DCACtrlC) },
719*4882a593Smuzhiyun { 1, SYM_LSB(DCACtrlC, RcvHdrq7DCAOPH),
720*4882a593Smuzhiyun ~SYM_MASK(DCACtrlC, RcvHdrq7DCAOPH) , KREG_IDX(DCACtrlC) },
721*4882a593Smuzhiyun { 2, SYM_LSB(DCACtrlD, RcvHdrq8DCAOPH),
722*4882a593Smuzhiyun ~SYM_MASK(DCACtrlD, RcvHdrq8DCAOPH) , KREG_IDX(DCACtrlD) },
723*4882a593Smuzhiyun { 2, SYM_LSB(DCACtrlD, RcvHdrq9DCAOPH),
724*4882a593Smuzhiyun ~SYM_MASK(DCACtrlD, RcvHdrq9DCAOPH) , KREG_IDX(DCACtrlD) },
725*4882a593Smuzhiyun { 2, SYM_LSB(DCACtrlD, RcvHdrq10DCAOPH),
726*4882a593Smuzhiyun ~SYM_MASK(DCACtrlD, RcvHdrq10DCAOPH) , KREG_IDX(DCACtrlD) },
727*4882a593Smuzhiyun { 2, SYM_LSB(DCACtrlD, RcvHdrq11DCAOPH),
728*4882a593Smuzhiyun ~SYM_MASK(DCACtrlD, RcvHdrq11DCAOPH) , KREG_IDX(DCACtrlD) },
729*4882a593Smuzhiyun { 3, SYM_LSB(DCACtrlE, RcvHdrq12DCAOPH),
730*4882a593Smuzhiyun ~SYM_MASK(DCACtrlE, RcvHdrq12DCAOPH) , KREG_IDX(DCACtrlE) },
731*4882a593Smuzhiyun { 3, SYM_LSB(DCACtrlE, RcvHdrq13DCAOPH),
732*4882a593Smuzhiyun ~SYM_MASK(DCACtrlE, RcvHdrq13DCAOPH) , KREG_IDX(DCACtrlE) },
733*4882a593Smuzhiyun { 3, SYM_LSB(DCACtrlE, RcvHdrq14DCAOPH),
734*4882a593Smuzhiyun ~SYM_MASK(DCACtrlE, RcvHdrq14DCAOPH) , KREG_IDX(DCACtrlE) },
735*4882a593Smuzhiyun { 3, SYM_LSB(DCACtrlE, RcvHdrq15DCAOPH),
736*4882a593Smuzhiyun ~SYM_MASK(DCACtrlE, RcvHdrq15DCAOPH) , KREG_IDX(DCACtrlE) },
737*4882a593Smuzhiyun { 4, SYM_LSB(DCACtrlF, RcvHdrq16DCAOPH),
738*4882a593Smuzhiyun ~SYM_MASK(DCACtrlF, RcvHdrq16DCAOPH) , KREG_IDX(DCACtrlF) },
739*4882a593Smuzhiyun { 4, SYM_LSB(DCACtrlF, RcvHdrq17DCAOPH),
740*4882a593Smuzhiyun ~SYM_MASK(DCACtrlF, RcvHdrq17DCAOPH) , KREG_IDX(DCACtrlF) },
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun #endif
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* ibcctrl bits */
745*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKINITCMD_DISABLE 1
746*4882a593Smuzhiyun /* cycle through TS1/TS2 till OK */
747*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKINITCMD_POLL 2
748*4882a593Smuzhiyun /* wait for TS1, then go on */
749*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKINITCMD_SLEEP 3
750*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKINITCMD_SHIFT 16
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKCMD_DOWN 1 /* move to 0x11 */
753*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKCMD_ARMED 2 /* move to 0x21 */
754*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKCMD_ACTIVE 3 /* move to 0x31 */
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun #define BLOB_7322_IBCHG 0x101
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun static inline void qib_write_kreg(const struct qib_devdata *dd,
759*4882a593Smuzhiyun const u32 regno, u64 value);
760*4882a593Smuzhiyun static inline u32 qib_read_kreg32(const struct qib_devdata *, const u32);
761*4882a593Smuzhiyun static void write_7322_initregs(struct qib_devdata *);
762*4882a593Smuzhiyun static void write_7322_init_portregs(struct qib_pportdata *);
763*4882a593Smuzhiyun static void setup_7322_link_recovery(struct qib_pportdata *, u32);
764*4882a593Smuzhiyun static void check_7322_rxe_status(struct qib_pportdata *);
765*4882a593Smuzhiyun static u32 __iomem *qib_7322_getsendbuf(struct qib_pportdata *, u64, u32 *);
766*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
767*4882a593Smuzhiyun static void qib_setup_dca(struct qib_devdata *dd);
768*4882a593Smuzhiyun static void setup_dca_notifier(struct qib_devdata *dd, int msixnum);
769*4882a593Smuzhiyun static void reset_dca_notifier(struct qib_devdata *dd, int msixnum);
770*4882a593Smuzhiyun #endif
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /**
773*4882a593Smuzhiyun * qib_read_ureg32 - read 32-bit virtualized per-context register
774*4882a593Smuzhiyun * @dd: device
775*4882a593Smuzhiyun * @regno: register number
776*4882a593Smuzhiyun * @ctxt: context number
777*4882a593Smuzhiyun *
778*4882a593Smuzhiyun * Return the contents of a register that is virtualized to be per context.
779*4882a593Smuzhiyun * Returns -1 on errors (not distinguishable from valid contents at
780*4882a593Smuzhiyun * runtime; we may add a separate error variable at some point).
781*4882a593Smuzhiyun */
qib_read_ureg32(const struct qib_devdata * dd,enum qib_ureg regno,int ctxt)782*4882a593Smuzhiyun static inline u32 qib_read_ureg32(const struct qib_devdata *dd,
783*4882a593Smuzhiyun enum qib_ureg regno, int ctxt)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
786*4882a593Smuzhiyun return 0;
787*4882a593Smuzhiyun return readl(regno + (u64 __iomem *)(
788*4882a593Smuzhiyun (dd->ureg_align * ctxt) + (dd->userbase ?
789*4882a593Smuzhiyun (char __iomem *)dd->userbase :
790*4882a593Smuzhiyun (char __iomem *)dd->kregbase + dd->uregbase)));
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /**
794*4882a593Smuzhiyun * qib_read_ureg - read virtualized per-context register
795*4882a593Smuzhiyun * @dd: device
796*4882a593Smuzhiyun * @regno: register number
797*4882a593Smuzhiyun * @ctxt: context number
798*4882a593Smuzhiyun *
799*4882a593Smuzhiyun * Return the contents of a register that is virtualized to be per context.
800*4882a593Smuzhiyun * Returns -1 on errors (not distinguishable from valid contents at
801*4882a593Smuzhiyun * runtime; we may add a separate error variable at some point).
802*4882a593Smuzhiyun */
qib_read_ureg(const struct qib_devdata * dd,enum qib_ureg regno,int ctxt)803*4882a593Smuzhiyun static inline u64 qib_read_ureg(const struct qib_devdata *dd,
804*4882a593Smuzhiyun enum qib_ureg regno, int ctxt)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
808*4882a593Smuzhiyun return 0;
809*4882a593Smuzhiyun return readq(regno + (u64 __iomem *)(
810*4882a593Smuzhiyun (dd->ureg_align * ctxt) + (dd->userbase ?
811*4882a593Smuzhiyun (char __iomem *)dd->userbase :
812*4882a593Smuzhiyun (char __iomem *)dd->kregbase + dd->uregbase)));
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /**
816*4882a593Smuzhiyun * qib_write_ureg - write virtualized per-context register
817*4882a593Smuzhiyun * @dd: device
818*4882a593Smuzhiyun * @regno: register number
819*4882a593Smuzhiyun * @value: value
820*4882a593Smuzhiyun * @ctxt: context
821*4882a593Smuzhiyun *
822*4882a593Smuzhiyun * Write the contents of a register that is virtualized to be per context.
823*4882a593Smuzhiyun */
qib_write_ureg(const struct qib_devdata * dd,enum qib_ureg regno,u64 value,int ctxt)824*4882a593Smuzhiyun static inline void qib_write_ureg(const struct qib_devdata *dd,
825*4882a593Smuzhiyun enum qib_ureg regno, u64 value, int ctxt)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun u64 __iomem *ubase;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (dd->userbase)
830*4882a593Smuzhiyun ubase = (u64 __iomem *)
831*4882a593Smuzhiyun ((char __iomem *) dd->userbase +
832*4882a593Smuzhiyun dd->ureg_align * ctxt);
833*4882a593Smuzhiyun else
834*4882a593Smuzhiyun ubase = (u64 __iomem *)
835*4882a593Smuzhiyun (dd->uregbase +
836*4882a593Smuzhiyun (char __iomem *) dd->kregbase +
837*4882a593Smuzhiyun dd->ureg_align * ctxt);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (dd->kregbase && (dd->flags & QIB_PRESENT))
840*4882a593Smuzhiyun writeq(value, &ubase[regno]);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
qib_read_kreg32(const struct qib_devdata * dd,const u32 regno)843*4882a593Smuzhiyun static inline u32 qib_read_kreg32(const struct qib_devdata *dd,
844*4882a593Smuzhiyun const u32 regno)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
847*4882a593Smuzhiyun return -1;
848*4882a593Smuzhiyun return readl((u32 __iomem *) &dd->kregbase[regno]);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
qib_read_kreg64(const struct qib_devdata * dd,const u32 regno)851*4882a593Smuzhiyun static inline u64 qib_read_kreg64(const struct qib_devdata *dd,
852*4882a593Smuzhiyun const u32 regno)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
855*4882a593Smuzhiyun return -1;
856*4882a593Smuzhiyun return readq(&dd->kregbase[regno]);
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
qib_write_kreg(const struct qib_devdata * dd,const u32 regno,u64 value)859*4882a593Smuzhiyun static inline void qib_write_kreg(const struct qib_devdata *dd,
860*4882a593Smuzhiyun const u32 regno, u64 value)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun if (dd->kregbase && (dd->flags & QIB_PRESENT))
863*4882a593Smuzhiyun writeq(value, &dd->kregbase[regno]);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun /*
867*4882a593Smuzhiyun * not many sanity checks for the port-specific kernel register routines,
868*4882a593Smuzhiyun * since they are only used when it's known to be safe.
869*4882a593Smuzhiyun */
qib_read_kreg_port(const struct qib_pportdata * ppd,const u16 regno)870*4882a593Smuzhiyun static inline u64 qib_read_kreg_port(const struct qib_pportdata *ppd,
871*4882a593Smuzhiyun const u16 regno)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun if (!ppd->cpspec->kpregbase || !(ppd->dd->flags & QIB_PRESENT))
874*4882a593Smuzhiyun return 0ULL;
875*4882a593Smuzhiyun return readq(&ppd->cpspec->kpregbase[regno]);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
qib_write_kreg_port(const struct qib_pportdata * ppd,const u16 regno,u64 value)878*4882a593Smuzhiyun static inline void qib_write_kreg_port(const struct qib_pportdata *ppd,
879*4882a593Smuzhiyun const u16 regno, u64 value)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun if (ppd->cpspec && ppd->dd && ppd->cpspec->kpregbase &&
882*4882a593Smuzhiyun (ppd->dd->flags & QIB_PRESENT))
883*4882a593Smuzhiyun writeq(value, &ppd->cpspec->kpregbase[regno]);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /**
887*4882a593Smuzhiyun * qib_write_kreg_ctxt - write a device's per-ctxt 64-bit kernel register
888*4882a593Smuzhiyun * @dd: the qlogic_ib device
889*4882a593Smuzhiyun * @regno: the register number to write
890*4882a593Smuzhiyun * @ctxt: the context containing the register
891*4882a593Smuzhiyun * @value: the value to write
892*4882a593Smuzhiyun */
qib_write_kreg_ctxt(const struct qib_devdata * dd,const u16 regno,unsigned ctxt,u64 value)893*4882a593Smuzhiyun static inline void qib_write_kreg_ctxt(const struct qib_devdata *dd,
894*4882a593Smuzhiyun const u16 regno, unsigned ctxt,
895*4882a593Smuzhiyun u64 value)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun qib_write_kreg(dd, regno + ctxt, value);
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun
read_7322_creg(const struct qib_devdata * dd,u16 regno)900*4882a593Smuzhiyun static inline u64 read_7322_creg(const struct qib_devdata *dd, u16 regno)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
903*4882a593Smuzhiyun return 0;
904*4882a593Smuzhiyun return readq(&dd->cspec->cregbase[regno]);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
read_7322_creg32(const struct qib_devdata * dd,u16 regno)909*4882a593Smuzhiyun static inline u32 read_7322_creg32(const struct qib_devdata *dd, u16 regno)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
912*4882a593Smuzhiyun return 0;
913*4882a593Smuzhiyun return readl(&dd->cspec->cregbase[regno]);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
write_7322_creg_port(const struct qib_pportdata * ppd,u16 regno,u64 value)918*4882a593Smuzhiyun static inline void write_7322_creg_port(const struct qib_pportdata *ppd,
919*4882a593Smuzhiyun u16 regno, u64 value)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun if (ppd->cpspec && ppd->cpspec->cpregbase &&
922*4882a593Smuzhiyun (ppd->dd->flags & QIB_PRESENT))
923*4882a593Smuzhiyun writeq(value, &ppd->cpspec->cpregbase[regno]);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
read_7322_creg_port(const struct qib_pportdata * ppd,u16 regno)926*4882a593Smuzhiyun static inline u64 read_7322_creg_port(const struct qib_pportdata *ppd,
927*4882a593Smuzhiyun u16 regno)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun if (!ppd->cpspec || !ppd->cpspec->cpregbase ||
930*4882a593Smuzhiyun !(ppd->dd->flags & QIB_PRESENT))
931*4882a593Smuzhiyun return 0;
932*4882a593Smuzhiyun return readq(&ppd->cpspec->cpregbase[regno]);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
read_7322_creg32_port(const struct qib_pportdata * ppd,u16 regno)935*4882a593Smuzhiyun static inline u32 read_7322_creg32_port(const struct qib_pportdata *ppd,
936*4882a593Smuzhiyun u16 regno)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun if (!ppd->cpspec || !ppd->cpspec->cpregbase ||
939*4882a593Smuzhiyun !(ppd->dd->flags & QIB_PRESENT))
940*4882a593Smuzhiyun return 0;
941*4882a593Smuzhiyun return readl(&ppd->cpspec->cpregbase[regno]);
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* bits in Control register */
945*4882a593Smuzhiyun #define QLOGIC_IB_C_RESET SYM_MASK(Control, SyncReset)
946*4882a593Smuzhiyun #define QLOGIC_IB_C_SDMAFETCHPRIOEN SYM_MASK(Control, SDmaDescFetchPriorityEn)
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /* bits in general interrupt regs */
949*4882a593Smuzhiyun #define QIB_I_RCVURG_LSB SYM_LSB(IntMask, RcvUrg0IntMask)
950*4882a593Smuzhiyun #define QIB_I_RCVURG_RMASK MASK_ACROSS(0, 17)
951*4882a593Smuzhiyun #define QIB_I_RCVURG_MASK (QIB_I_RCVURG_RMASK << QIB_I_RCVURG_LSB)
952*4882a593Smuzhiyun #define QIB_I_RCVAVAIL_LSB SYM_LSB(IntMask, RcvAvail0IntMask)
953*4882a593Smuzhiyun #define QIB_I_RCVAVAIL_RMASK MASK_ACROSS(0, 17)
954*4882a593Smuzhiyun #define QIB_I_RCVAVAIL_MASK (QIB_I_RCVAVAIL_RMASK << QIB_I_RCVAVAIL_LSB)
955*4882a593Smuzhiyun #define QIB_I_C_ERROR INT_MASK(Err)
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun #define QIB_I_SPIOSENT (INT_MASK_P(SendDone, 0) | INT_MASK_P(SendDone, 1))
958*4882a593Smuzhiyun #define QIB_I_SPIOBUFAVAIL INT_MASK(SendBufAvail)
959*4882a593Smuzhiyun #define QIB_I_GPIO INT_MASK(AssertGPIO)
960*4882a593Smuzhiyun #define QIB_I_P_SDMAINT(pidx) \
961*4882a593Smuzhiyun (INT_MASK_P(SDma, pidx) | INT_MASK_P(SDmaIdle, pidx) | \
962*4882a593Smuzhiyun INT_MASK_P(SDmaProgress, pidx) | \
963*4882a593Smuzhiyun INT_MASK_PM(SDmaCleanupDone, pidx))
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* Interrupt bits that are "per port" */
966*4882a593Smuzhiyun #define QIB_I_P_BITSEXTANT(pidx) \
967*4882a593Smuzhiyun (INT_MASK_P(Err, pidx) | INT_MASK_P(SendDone, pidx) | \
968*4882a593Smuzhiyun INT_MASK_P(SDma, pidx) | INT_MASK_P(SDmaIdle, pidx) | \
969*4882a593Smuzhiyun INT_MASK_P(SDmaProgress, pidx) | \
970*4882a593Smuzhiyun INT_MASK_PM(SDmaCleanupDone, pidx))
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* Interrupt bits that are common to a device */
973*4882a593Smuzhiyun /* currently unused: QIB_I_SPIOSENT */
974*4882a593Smuzhiyun #define QIB_I_C_BITSEXTANT \
975*4882a593Smuzhiyun (QIB_I_RCVURG_MASK | QIB_I_RCVAVAIL_MASK | \
976*4882a593Smuzhiyun QIB_I_SPIOSENT | \
977*4882a593Smuzhiyun QIB_I_C_ERROR | QIB_I_SPIOBUFAVAIL | QIB_I_GPIO)
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun #define QIB_I_BITSEXTANT (QIB_I_C_BITSEXTANT | \
980*4882a593Smuzhiyun QIB_I_P_BITSEXTANT(0) | QIB_I_P_BITSEXTANT(1))
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /*
983*4882a593Smuzhiyun * Error bits that are "per port".
984*4882a593Smuzhiyun */
985*4882a593Smuzhiyun #define QIB_E_P_IBSTATUSCHANGED ERR_MASK_N(IBStatusChanged)
986*4882a593Smuzhiyun #define QIB_E_P_SHDR ERR_MASK_N(SHeadersErr)
987*4882a593Smuzhiyun #define QIB_E_P_VL15_BUF_MISUSE ERR_MASK_N(VL15BufMisuseErr)
988*4882a593Smuzhiyun #define QIB_E_P_SND_BUF_MISUSE ERR_MASK_N(SendBufMisuseErr)
989*4882a593Smuzhiyun #define QIB_E_P_SUNSUPVL ERR_MASK_N(SendUnsupportedVLErr)
990*4882a593Smuzhiyun #define QIB_E_P_SUNEXP_PKTNUM ERR_MASK_N(SendUnexpectedPktNumErr)
991*4882a593Smuzhiyun #define QIB_E_P_SDROP_DATA ERR_MASK_N(SendDroppedDataPktErr)
992*4882a593Smuzhiyun #define QIB_E_P_SDROP_SMP ERR_MASK_N(SendDroppedSmpPktErr)
993*4882a593Smuzhiyun #define QIB_E_P_SPKTLEN ERR_MASK_N(SendPktLenErr)
994*4882a593Smuzhiyun #define QIB_E_P_SUNDERRUN ERR_MASK_N(SendUnderRunErr)
995*4882a593Smuzhiyun #define QIB_E_P_SMAXPKTLEN ERR_MASK_N(SendMaxPktLenErr)
996*4882a593Smuzhiyun #define QIB_E_P_SMINPKTLEN ERR_MASK_N(SendMinPktLenErr)
997*4882a593Smuzhiyun #define QIB_E_P_RIBLOSTLINK ERR_MASK_N(RcvIBLostLinkErr)
998*4882a593Smuzhiyun #define QIB_E_P_RHDR ERR_MASK_N(RcvHdrErr)
999*4882a593Smuzhiyun #define QIB_E_P_RHDRLEN ERR_MASK_N(RcvHdrLenErr)
1000*4882a593Smuzhiyun #define QIB_E_P_RBADTID ERR_MASK_N(RcvBadTidErr)
1001*4882a593Smuzhiyun #define QIB_E_P_RBADVERSION ERR_MASK_N(RcvBadVersionErr)
1002*4882a593Smuzhiyun #define QIB_E_P_RIBFLOW ERR_MASK_N(RcvIBFlowErr)
1003*4882a593Smuzhiyun #define QIB_E_P_REBP ERR_MASK_N(RcvEBPErr)
1004*4882a593Smuzhiyun #define QIB_E_P_RUNSUPVL ERR_MASK_N(RcvUnsupportedVLErr)
1005*4882a593Smuzhiyun #define QIB_E_P_RUNEXPCHAR ERR_MASK_N(RcvUnexpectedCharErr)
1006*4882a593Smuzhiyun #define QIB_E_P_RSHORTPKTLEN ERR_MASK_N(RcvShortPktLenErr)
1007*4882a593Smuzhiyun #define QIB_E_P_RLONGPKTLEN ERR_MASK_N(RcvLongPktLenErr)
1008*4882a593Smuzhiyun #define QIB_E_P_RMAXPKTLEN ERR_MASK_N(RcvMaxPktLenErr)
1009*4882a593Smuzhiyun #define QIB_E_P_RMINPKTLEN ERR_MASK_N(RcvMinPktLenErr)
1010*4882a593Smuzhiyun #define QIB_E_P_RICRC ERR_MASK_N(RcvICRCErr)
1011*4882a593Smuzhiyun #define QIB_E_P_RVCRC ERR_MASK_N(RcvVCRCErr)
1012*4882a593Smuzhiyun #define QIB_E_P_RFORMATERR ERR_MASK_N(RcvFormatErr)
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun #define QIB_E_P_SDMA1STDESC ERR_MASK_N(SDma1stDescErr)
1015*4882a593Smuzhiyun #define QIB_E_P_SDMABASE ERR_MASK_N(SDmaBaseErr)
1016*4882a593Smuzhiyun #define QIB_E_P_SDMADESCADDRMISALIGN ERR_MASK_N(SDmaDescAddrMisalignErr)
1017*4882a593Smuzhiyun #define QIB_E_P_SDMADWEN ERR_MASK_N(SDmaDwEnErr)
1018*4882a593Smuzhiyun #define QIB_E_P_SDMAGENMISMATCH ERR_MASK_N(SDmaGenMismatchErr)
1019*4882a593Smuzhiyun #define QIB_E_P_SDMAHALT ERR_MASK_N(SDmaHaltErr)
1020*4882a593Smuzhiyun #define QIB_E_P_SDMAMISSINGDW ERR_MASK_N(SDmaMissingDwErr)
1021*4882a593Smuzhiyun #define QIB_E_P_SDMAOUTOFBOUND ERR_MASK_N(SDmaOutOfBoundErr)
1022*4882a593Smuzhiyun #define QIB_E_P_SDMARPYTAG ERR_MASK_N(SDmaRpyTagErr)
1023*4882a593Smuzhiyun #define QIB_E_P_SDMATAILOUTOFBOUND ERR_MASK_N(SDmaTailOutOfBoundErr)
1024*4882a593Smuzhiyun #define QIB_E_P_SDMAUNEXPDATA ERR_MASK_N(SDmaUnexpDataErr)
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* Error bits that are common to a device */
1027*4882a593Smuzhiyun #define QIB_E_RESET ERR_MASK(ResetNegated)
1028*4882a593Smuzhiyun #define QIB_E_HARDWARE ERR_MASK(HardwareErr)
1029*4882a593Smuzhiyun #define QIB_E_INVALIDADDR ERR_MASK(InvalidAddrErr)
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun /*
1033*4882a593Smuzhiyun * Per chip (rather than per-port) errors. Most either do
1034*4882a593Smuzhiyun * nothing but trigger a print (because they self-recover, or
1035*4882a593Smuzhiyun * always occur in tandem with other errors that handle the
1036*4882a593Smuzhiyun * issue), or because they indicate errors with no recovery,
1037*4882a593Smuzhiyun * but we want to know that they happened.
1038*4882a593Smuzhiyun */
1039*4882a593Smuzhiyun #define QIB_E_SBUF_VL15_MISUSE ERR_MASK(SBufVL15MisUseErr)
1040*4882a593Smuzhiyun #define QIB_E_BADEEP ERR_MASK(InvalidEEPCmd)
1041*4882a593Smuzhiyun #define QIB_E_VLMISMATCH ERR_MASK(SendVLMismatchErr)
1042*4882a593Smuzhiyun #define QIB_E_ARMLAUNCH ERR_MASK(SendArmLaunchErr)
1043*4882a593Smuzhiyun #define QIB_E_SPCLTRIG ERR_MASK(SendSpecialTriggerErr)
1044*4882a593Smuzhiyun #define QIB_E_RRCVHDRFULL ERR_MASK(RcvHdrFullErr)
1045*4882a593Smuzhiyun #define QIB_E_RRCVEGRFULL ERR_MASK(RcvEgrFullErr)
1046*4882a593Smuzhiyun #define QIB_E_RCVCTXTSHARE ERR_MASK(RcvContextShareErr)
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun /* SDMA chip errors (not per port)
1049*4882a593Smuzhiyun * QIB_E_SDMA_BUF_DUP needs no special handling, because we will also get
1050*4882a593Smuzhiyun * the SDMAHALT error immediately, so we just print the dup error via the
1051*4882a593Smuzhiyun * E_AUTO mechanism. This is true of most of the per-port fatal errors
1052*4882a593Smuzhiyun * as well, but since this is port-independent, by definition, it's
1053*4882a593Smuzhiyun * handled a bit differently. SDMA_VL15 and SDMA_WRONG_PORT are per
1054*4882a593Smuzhiyun * packet send errors, and so are handled in the same manner as other
1055*4882a593Smuzhiyun * per-packet errors.
1056*4882a593Smuzhiyun */
1057*4882a593Smuzhiyun #define QIB_E_SDMA_VL15 ERR_MASK(SDmaVL15Err)
1058*4882a593Smuzhiyun #define QIB_E_SDMA_WRONG_PORT ERR_MASK(SDmaWrongPortErr)
1059*4882a593Smuzhiyun #define QIB_E_SDMA_BUF_DUP ERR_MASK(SDmaBufMaskDuplicateErr)
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun /*
1062*4882a593Smuzhiyun * Below functionally equivalent to legacy QLOGIC_IB_E_PKTERRS
1063*4882a593Smuzhiyun * it is used to print "common" packet errors.
1064*4882a593Smuzhiyun */
1065*4882a593Smuzhiyun #define QIB_E_P_PKTERRS (QIB_E_P_SPKTLEN |\
1066*4882a593Smuzhiyun QIB_E_P_SDROP_DATA | QIB_E_P_RVCRC |\
1067*4882a593Smuzhiyun QIB_E_P_RICRC | QIB_E_P_RSHORTPKTLEN |\
1068*4882a593Smuzhiyun QIB_E_P_VL15_BUF_MISUSE | QIB_E_P_SHDR | \
1069*4882a593Smuzhiyun QIB_E_P_REBP)
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* Error Bits that Packet-related (Receive, per-port) */
1072*4882a593Smuzhiyun #define QIB_E_P_RPKTERRS (\
1073*4882a593Smuzhiyun QIB_E_P_RHDRLEN | QIB_E_P_RBADTID | \
1074*4882a593Smuzhiyun QIB_E_P_RBADVERSION | QIB_E_P_RHDR | \
1075*4882a593Smuzhiyun QIB_E_P_RLONGPKTLEN | QIB_E_P_RSHORTPKTLEN |\
1076*4882a593Smuzhiyun QIB_E_P_RMAXPKTLEN | QIB_E_P_RMINPKTLEN | \
1077*4882a593Smuzhiyun QIB_E_P_RFORMATERR | QIB_E_P_RUNSUPVL | \
1078*4882a593Smuzhiyun QIB_E_P_RUNEXPCHAR | QIB_E_P_RIBFLOW | QIB_E_P_REBP)
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun /*
1081*4882a593Smuzhiyun * Error bits that are Send-related (per port)
1082*4882a593Smuzhiyun * (ARMLAUNCH excluded from E_SPKTERRS because it gets special handling).
1083*4882a593Smuzhiyun * All of these potentially need to have a buffer disarmed
1084*4882a593Smuzhiyun */
1085*4882a593Smuzhiyun #define QIB_E_P_SPKTERRS (\
1086*4882a593Smuzhiyun QIB_E_P_SUNEXP_PKTNUM |\
1087*4882a593Smuzhiyun QIB_E_P_SDROP_DATA | QIB_E_P_SDROP_SMP |\
1088*4882a593Smuzhiyun QIB_E_P_SMAXPKTLEN |\
1089*4882a593Smuzhiyun QIB_E_P_VL15_BUF_MISUSE | QIB_E_P_SHDR | \
1090*4882a593Smuzhiyun QIB_E_P_SMINPKTLEN | QIB_E_P_SPKTLEN | \
1091*4882a593Smuzhiyun QIB_E_P_SND_BUF_MISUSE | QIB_E_P_SUNSUPVL)
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun #define QIB_E_SPKTERRS ( \
1094*4882a593Smuzhiyun QIB_E_SBUF_VL15_MISUSE | QIB_E_VLMISMATCH | \
1095*4882a593Smuzhiyun ERR_MASK_N(SendUnsupportedVLErr) | \
1096*4882a593Smuzhiyun QIB_E_SPCLTRIG | QIB_E_SDMA_VL15 | QIB_E_SDMA_WRONG_PORT)
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun #define QIB_E_P_SDMAERRS ( \
1099*4882a593Smuzhiyun QIB_E_P_SDMAHALT | \
1100*4882a593Smuzhiyun QIB_E_P_SDMADESCADDRMISALIGN | \
1101*4882a593Smuzhiyun QIB_E_P_SDMAUNEXPDATA | \
1102*4882a593Smuzhiyun QIB_E_P_SDMAMISSINGDW | \
1103*4882a593Smuzhiyun QIB_E_P_SDMADWEN | \
1104*4882a593Smuzhiyun QIB_E_P_SDMARPYTAG | \
1105*4882a593Smuzhiyun QIB_E_P_SDMA1STDESC | \
1106*4882a593Smuzhiyun QIB_E_P_SDMABASE | \
1107*4882a593Smuzhiyun QIB_E_P_SDMATAILOUTOFBOUND | \
1108*4882a593Smuzhiyun QIB_E_P_SDMAOUTOFBOUND | \
1109*4882a593Smuzhiyun QIB_E_P_SDMAGENMISMATCH)
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun /*
1112*4882a593Smuzhiyun * This sets some bits more than once, but makes it more obvious which
1113*4882a593Smuzhiyun * bits are not handled under other categories, and the repeat definition
1114*4882a593Smuzhiyun * is not a problem.
1115*4882a593Smuzhiyun */
1116*4882a593Smuzhiyun #define QIB_E_P_BITSEXTANT ( \
1117*4882a593Smuzhiyun QIB_E_P_SPKTERRS | QIB_E_P_PKTERRS | QIB_E_P_RPKTERRS | \
1118*4882a593Smuzhiyun QIB_E_P_RIBLOSTLINK | QIB_E_P_IBSTATUSCHANGED | \
1119*4882a593Smuzhiyun QIB_E_P_SND_BUF_MISUSE | QIB_E_P_SUNDERRUN | \
1120*4882a593Smuzhiyun QIB_E_P_SHDR | QIB_E_P_VL15_BUF_MISUSE | QIB_E_P_SDMAERRS \
1121*4882a593Smuzhiyun )
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /*
1124*4882a593Smuzhiyun * These are errors that can occur when the link
1125*4882a593Smuzhiyun * changes state while a packet is being sent or received. This doesn't
1126*4882a593Smuzhiyun * cover things like EBP or VCRC that can be the result of a sending
1127*4882a593Smuzhiyun * having the link change state, so we receive a "known bad" packet.
1128*4882a593Smuzhiyun * All of these are "per port", so renamed:
1129*4882a593Smuzhiyun */
1130*4882a593Smuzhiyun #define QIB_E_P_LINK_PKTERRS (\
1131*4882a593Smuzhiyun QIB_E_P_SDROP_DATA | QIB_E_P_SDROP_SMP |\
1132*4882a593Smuzhiyun QIB_E_P_SMINPKTLEN | QIB_E_P_SPKTLEN |\
1133*4882a593Smuzhiyun QIB_E_P_RSHORTPKTLEN | QIB_E_P_RMINPKTLEN |\
1134*4882a593Smuzhiyun QIB_E_P_RUNEXPCHAR)
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /*
1137*4882a593Smuzhiyun * This sets some bits more than once, but makes it more obvious which
1138*4882a593Smuzhiyun * bits are not handled under other categories (such as QIB_E_SPKTERRS),
1139*4882a593Smuzhiyun * and the repeat definition is not a problem.
1140*4882a593Smuzhiyun */
1141*4882a593Smuzhiyun #define QIB_E_C_BITSEXTANT (\
1142*4882a593Smuzhiyun QIB_E_HARDWARE | QIB_E_INVALIDADDR | QIB_E_BADEEP |\
1143*4882a593Smuzhiyun QIB_E_ARMLAUNCH | QIB_E_VLMISMATCH | QIB_E_RRCVHDRFULL |\
1144*4882a593Smuzhiyun QIB_E_RRCVEGRFULL | QIB_E_RESET | QIB_E_SBUF_VL15_MISUSE)
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* Likewise Neuter E_SPKT_ERRS_IGNORE */
1147*4882a593Smuzhiyun #define E_SPKT_ERRS_IGNORE 0
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun #define QIB_EXTS_MEMBIST_DISABLED \
1150*4882a593Smuzhiyun SYM_MASK(EXTStatus, MemBISTDisabled)
1151*4882a593Smuzhiyun #define QIB_EXTS_MEMBIST_ENDTEST \
1152*4882a593Smuzhiyun SYM_MASK(EXTStatus, MemBISTEndTest)
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun #define QIB_E_SPIOARMLAUNCH \
1155*4882a593Smuzhiyun ERR_MASK(SendArmLaunchErr)
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun #define IBA7322_IBCC_LINKINITCMD_MASK SYM_RMASK(IBCCtrlA_0, LinkInitCmd)
1158*4882a593Smuzhiyun #define IBA7322_IBCC_LINKCMD_SHIFT SYM_LSB(IBCCtrlA_0, LinkCmd)
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun /*
1161*4882a593Smuzhiyun * IBTA_1_2 is set when multiple speeds are enabled (normal),
1162*4882a593Smuzhiyun * and also if forced QDR (only QDR enabled). It's enabled for the
1163*4882a593Smuzhiyun * forced QDR case so that scrambling will be enabled by the TS3
1164*4882a593Smuzhiyun * exchange, when supported by both sides of the link.
1165*4882a593Smuzhiyun */
1166*4882a593Smuzhiyun #define IBA7322_IBC_IBTA_1_2_MASK SYM_MASK(IBCCtrlB_0, IB_ENHANCED_MODE)
1167*4882a593Smuzhiyun #define IBA7322_IBC_MAX_SPEED_MASK SYM_MASK(IBCCtrlB_0, SD_SPEED)
1168*4882a593Smuzhiyun #define IBA7322_IBC_SPEED_QDR SYM_MASK(IBCCtrlB_0, SD_SPEED_QDR)
1169*4882a593Smuzhiyun #define IBA7322_IBC_SPEED_DDR SYM_MASK(IBCCtrlB_0, SD_SPEED_DDR)
1170*4882a593Smuzhiyun #define IBA7322_IBC_SPEED_SDR SYM_MASK(IBCCtrlB_0, SD_SPEED_SDR)
1171*4882a593Smuzhiyun #define IBA7322_IBC_SPEED_MASK (SYM_MASK(IBCCtrlB_0, SD_SPEED_SDR) | \
1172*4882a593Smuzhiyun SYM_MASK(IBCCtrlB_0, SD_SPEED_DDR) | SYM_MASK(IBCCtrlB_0, SD_SPEED_QDR))
1173*4882a593Smuzhiyun #define IBA7322_IBC_SPEED_LSB SYM_LSB(IBCCtrlB_0, SD_SPEED_SDR)
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun #define IBA7322_LEDBLINK_OFF_SHIFT SYM_LSB(RcvPktLEDCnt_0, OFFperiod)
1176*4882a593Smuzhiyun #define IBA7322_LEDBLINK_ON_SHIFT SYM_LSB(RcvPktLEDCnt_0, ONperiod)
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun #define IBA7322_IBC_WIDTH_AUTONEG SYM_MASK(IBCCtrlB_0, IB_NUM_CHANNELS)
1179*4882a593Smuzhiyun #define IBA7322_IBC_WIDTH_4X_ONLY (1<<SYM_LSB(IBCCtrlB_0, IB_NUM_CHANNELS))
1180*4882a593Smuzhiyun #define IBA7322_IBC_WIDTH_1X_ONLY (0<<SYM_LSB(IBCCtrlB_0, IB_NUM_CHANNELS))
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun #define IBA7322_IBC_RXPOL_MASK SYM_MASK(IBCCtrlB_0, IB_POLARITY_REV_SUPP)
1183*4882a593Smuzhiyun #define IBA7322_IBC_RXPOL_LSB SYM_LSB(IBCCtrlB_0, IB_POLARITY_REV_SUPP)
1184*4882a593Smuzhiyun #define IBA7322_IBC_HRTBT_MASK (SYM_MASK(IBCCtrlB_0, HRTBT_AUTO) | \
1185*4882a593Smuzhiyun SYM_MASK(IBCCtrlB_0, HRTBT_ENB))
1186*4882a593Smuzhiyun #define IBA7322_IBC_HRTBT_RMASK (IBA7322_IBC_HRTBT_MASK >> \
1187*4882a593Smuzhiyun SYM_LSB(IBCCtrlB_0, HRTBT_ENB))
1188*4882a593Smuzhiyun #define IBA7322_IBC_HRTBT_LSB SYM_LSB(IBCCtrlB_0, HRTBT_ENB)
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun #define IBA7322_REDIRECT_VEC_PER_REG 12
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun #define IBA7322_SENDCHK_PKEY SYM_MASK(SendCheckControl_0, PKey_En)
1193*4882a593Smuzhiyun #define IBA7322_SENDCHK_BTHQP SYM_MASK(SendCheckControl_0, BTHQP_En)
1194*4882a593Smuzhiyun #define IBA7322_SENDCHK_SLID SYM_MASK(SendCheckControl_0, SLID_En)
1195*4882a593Smuzhiyun #define IBA7322_SENDCHK_RAW_IPV6 SYM_MASK(SendCheckControl_0, RawIPV6_En)
1196*4882a593Smuzhiyun #define IBA7322_SENDCHK_MINSZ SYM_MASK(SendCheckControl_0, PacketTooSmall_En)
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun #define AUTONEG_TRIES 3 /* sequential retries to negotiate DDR */
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun #define HWE_AUTO(fldname) { .mask = SYM_MASK(HwErrMask, fldname##Mask), \
1201*4882a593Smuzhiyun .msg = #fldname , .sz = sizeof(#fldname) }
1202*4882a593Smuzhiyun #define HWE_AUTO_P(fldname, port) { .mask = SYM_MASK(HwErrMask, \
1203*4882a593Smuzhiyun fldname##Mask##_##port), .msg = #fldname , .sz = sizeof(#fldname) }
1204*4882a593Smuzhiyun static const struct qib_hwerror_msgs qib_7322_hwerror_msgs[] = {
1205*4882a593Smuzhiyun HWE_AUTO_P(IBSerdesPClkNotDetect, 1),
1206*4882a593Smuzhiyun HWE_AUTO_P(IBSerdesPClkNotDetect, 0),
1207*4882a593Smuzhiyun HWE_AUTO(PCIESerdesPClkNotDetect),
1208*4882a593Smuzhiyun HWE_AUTO(PowerOnBISTFailed),
1209*4882a593Smuzhiyun HWE_AUTO(TempsenseTholdReached),
1210*4882a593Smuzhiyun HWE_AUTO(MemoryErr),
1211*4882a593Smuzhiyun HWE_AUTO(PCIeBusParityErr),
1212*4882a593Smuzhiyun HWE_AUTO(PcieCplTimeout),
1213*4882a593Smuzhiyun HWE_AUTO(PciePoisonedTLP),
1214*4882a593Smuzhiyun HWE_AUTO_P(SDmaMemReadErr, 1),
1215*4882a593Smuzhiyun HWE_AUTO_P(SDmaMemReadErr, 0),
1216*4882a593Smuzhiyun HWE_AUTO_P(IBCBusFromSPCParityErr, 1),
1217*4882a593Smuzhiyun HWE_AUTO_P(IBCBusToSPCParityErr, 1),
1218*4882a593Smuzhiyun HWE_AUTO_P(IBCBusFromSPCParityErr, 0),
1219*4882a593Smuzhiyun HWE_AUTO(statusValidNoEop),
1220*4882a593Smuzhiyun HWE_AUTO(LATriggered),
1221*4882a593Smuzhiyun { .mask = 0, .sz = 0 }
1222*4882a593Smuzhiyun };
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun #define E_AUTO(fldname) { .mask = SYM_MASK(ErrMask, fldname##Mask), \
1225*4882a593Smuzhiyun .msg = #fldname, .sz = sizeof(#fldname) }
1226*4882a593Smuzhiyun #define E_P_AUTO(fldname) { .mask = SYM_MASK(ErrMask_0, fldname##Mask), \
1227*4882a593Smuzhiyun .msg = #fldname, .sz = sizeof(#fldname) }
1228*4882a593Smuzhiyun static const struct qib_hwerror_msgs qib_7322error_msgs[] = {
1229*4882a593Smuzhiyun E_AUTO(RcvEgrFullErr),
1230*4882a593Smuzhiyun E_AUTO(RcvHdrFullErr),
1231*4882a593Smuzhiyun E_AUTO(ResetNegated),
1232*4882a593Smuzhiyun E_AUTO(HardwareErr),
1233*4882a593Smuzhiyun E_AUTO(InvalidAddrErr),
1234*4882a593Smuzhiyun E_AUTO(SDmaVL15Err),
1235*4882a593Smuzhiyun E_AUTO(SBufVL15MisUseErr),
1236*4882a593Smuzhiyun E_AUTO(InvalidEEPCmd),
1237*4882a593Smuzhiyun E_AUTO(RcvContextShareErr),
1238*4882a593Smuzhiyun E_AUTO(SendVLMismatchErr),
1239*4882a593Smuzhiyun E_AUTO(SendArmLaunchErr),
1240*4882a593Smuzhiyun E_AUTO(SendSpecialTriggerErr),
1241*4882a593Smuzhiyun E_AUTO(SDmaWrongPortErr),
1242*4882a593Smuzhiyun E_AUTO(SDmaBufMaskDuplicateErr),
1243*4882a593Smuzhiyun { .mask = 0, .sz = 0 }
1244*4882a593Smuzhiyun };
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun static const struct qib_hwerror_msgs qib_7322p_error_msgs[] = {
1247*4882a593Smuzhiyun E_P_AUTO(IBStatusChanged),
1248*4882a593Smuzhiyun E_P_AUTO(SHeadersErr),
1249*4882a593Smuzhiyun E_P_AUTO(VL15BufMisuseErr),
1250*4882a593Smuzhiyun /*
1251*4882a593Smuzhiyun * SDmaHaltErr is not really an error, make it clearer;
1252*4882a593Smuzhiyun */
1253*4882a593Smuzhiyun {.mask = SYM_MASK(ErrMask_0, SDmaHaltErrMask), .msg = "SDmaHalted",
1254*4882a593Smuzhiyun .sz = 11},
1255*4882a593Smuzhiyun E_P_AUTO(SDmaDescAddrMisalignErr),
1256*4882a593Smuzhiyun E_P_AUTO(SDmaUnexpDataErr),
1257*4882a593Smuzhiyun E_P_AUTO(SDmaMissingDwErr),
1258*4882a593Smuzhiyun E_P_AUTO(SDmaDwEnErr),
1259*4882a593Smuzhiyun E_P_AUTO(SDmaRpyTagErr),
1260*4882a593Smuzhiyun E_P_AUTO(SDma1stDescErr),
1261*4882a593Smuzhiyun E_P_AUTO(SDmaBaseErr),
1262*4882a593Smuzhiyun E_P_AUTO(SDmaTailOutOfBoundErr),
1263*4882a593Smuzhiyun E_P_AUTO(SDmaOutOfBoundErr),
1264*4882a593Smuzhiyun E_P_AUTO(SDmaGenMismatchErr),
1265*4882a593Smuzhiyun E_P_AUTO(SendBufMisuseErr),
1266*4882a593Smuzhiyun E_P_AUTO(SendUnsupportedVLErr),
1267*4882a593Smuzhiyun E_P_AUTO(SendUnexpectedPktNumErr),
1268*4882a593Smuzhiyun E_P_AUTO(SendDroppedDataPktErr),
1269*4882a593Smuzhiyun E_P_AUTO(SendDroppedSmpPktErr),
1270*4882a593Smuzhiyun E_P_AUTO(SendPktLenErr),
1271*4882a593Smuzhiyun E_P_AUTO(SendUnderRunErr),
1272*4882a593Smuzhiyun E_P_AUTO(SendMaxPktLenErr),
1273*4882a593Smuzhiyun E_P_AUTO(SendMinPktLenErr),
1274*4882a593Smuzhiyun E_P_AUTO(RcvIBLostLinkErr),
1275*4882a593Smuzhiyun E_P_AUTO(RcvHdrErr),
1276*4882a593Smuzhiyun E_P_AUTO(RcvHdrLenErr),
1277*4882a593Smuzhiyun E_P_AUTO(RcvBadTidErr),
1278*4882a593Smuzhiyun E_P_AUTO(RcvBadVersionErr),
1279*4882a593Smuzhiyun E_P_AUTO(RcvIBFlowErr),
1280*4882a593Smuzhiyun E_P_AUTO(RcvEBPErr),
1281*4882a593Smuzhiyun E_P_AUTO(RcvUnsupportedVLErr),
1282*4882a593Smuzhiyun E_P_AUTO(RcvUnexpectedCharErr),
1283*4882a593Smuzhiyun E_P_AUTO(RcvShortPktLenErr),
1284*4882a593Smuzhiyun E_P_AUTO(RcvLongPktLenErr),
1285*4882a593Smuzhiyun E_P_AUTO(RcvMaxPktLenErr),
1286*4882a593Smuzhiyun E_P_AUTO(RcvMinPktLenErr),
1287*4882a593Smuzhiyun E_P_AUTO(RcvICRCErr),
1288*4882a593Smuzhiyun E_P_AUTO(RcvVCRCErr),
1289*4882a593Smuzhiyun E_P_AUTO(RcvFormatErr),
1290*4882a593Smuzhiyun { .mask = 0, .sz = 0 }
1291*4882a593Smuzhiyun };
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /*
1294*4882a593Smuzhiyun * Below generates "auto-message" for interrupts not specific to any port or
1295*4882a593Smuzhiyun * context
1296*4882a593Smuzhiyun */
1297*4882a593Smuzhiyun #define INTR_AUTO(fldname) { .mask = SYM_MASK(IntMask, fldname##Mask), \
1298*4882a593Smuzhiyun .msg = #fldname, .sz = sizeof(#fldname) }
1299*4882a593Smuzhiyun /* Below generates "auto-message" for interrupts specific to a port */
1300*4882a593Smuzhiyun #define INTR_AUTO_P(fldname) { .mask = MASK_ACROSS(\
1301*4882a593Smuzhiyun SYM_LSB(IntMask, fldname##Mask##_0), \
1302*4882a593Smuzhiyun SYM_LSB(IntMask, fldname##Mask##_1)), \
1303*4882a593Smuzhiyun .msg = #fldname "_P", .sz = sizeof(#fldname "_P") }
1304*4882a593Smuzhiyun /* For some reason, the SerDesTrimDone bits are reversed */
1305*4882a593Smuzhiyun #define INTR_AUTO_PI(fldname) { .mask = MASK_ACROSS(\
1306*4882a593Smuzhiyun SYM_LSB(IntMask, fldname##Mask##_1), \
1307*4882a593Smuzhiyun SYM_LSB(IntMask, fldname##Mask##_0)), \
1308*4882a593Smuzhiyun .msg = #fldname "_P", .sz = sizeof(#fldname "_P") }
1309*4882a593Smuzhiyun /*
1310*4882a593Smuzhiyun * Below generates "auto-message" for interrupts specific to a context,
1311*4882a593Smuzhiyun * with ctxt-number appended
1312*4882a593Smuzhiyun */
1313*4882a593Smuzhiyun #define INTR_AUTO_C(fldname) { .mask = MASK_ACROSS(\
1314*4882a593Smuzhiyun SYM_LSB(IntMask, fldname##0IntMask), \
1315*4882a593Smuzhiyun SYM_LSB(IntMask, fldname##17IntMask)), \
1316*4882a593Smuzhiyun .msg = #fldname "_C", .sz = sizeof(#fldname "_C") }
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun #define TXSYMPTOM_AUTO_P(fldname) \
1319*4882a593Smuzhiyun { .mask = SYM_MASK(SendHdrErrSymptom_0, fldname), \
1320*4882a593Smuzhiyun .msg = #fldname, .sz = sizeof(#fldname) }
1321*4882a593Smuzhiyun static const struct qib_hwerror_msgs hdrchk_msgs[] = {
1322*4882a593Smuzhiyun TXSYMPTOM_AUTO_P(NonKeyPacket),
1323*4882a593Smuzhiyun TXSYMPTOM_AUTO_P(GRHFail),
1324*4882a593Smuzhiyun TXSYMPTOM_AUTO_P(PkeyFail),
1325*4882a593Smuzhiyun TXSYMPTOM_AUTO_P(QPFail),
1326*4882a593Smuzhiyun TXSYMPTOM_AUTO_P(SLIDFail),
1327*4882a593Smuzhiyun TXSYMPTOM_AUTO_P(RawIPV6),
1328*4882a593Smuzhiyun TXSYMPTOM_AUTO_P(PacketTooSmall),
1329*4882a593Smuzhiyun { .mask = 0, .sz = 0 }
1330*4882a593Smuzhiyun };
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun #define IBA7322_HDRHEAD_PKTINT_SHIFT 32 /* interrupt cnt in upper 32 bits */
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun /*
1335*4882a593Smuzhiyun * Called when we might have an error that is specific to a particular
1336*4882a593Smuzhiyun * PIO buffer, and may need to cancel that buffer, so it can be re-used,
1337*4882a593Smuzhiyun * because we don't need to force the update of pioavail
1338*4882a593Smuzhiyun */
qib_disarm_7322_senderrbufs(struct qib_pportdata * ppd)1339*4882a593Smuzhiyun static void qib_disarm_7322_senderrbufs(struct qib_pportdata *ppd)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
1342*4882a593Smuzhiyun u32 i;
1343*4882a593Smuzhiyun int any;
1344*4882a593Smuzhiyun u32 piobcnt = dd->piobcnt2k + dd->piobcnt4k + NUM_VL15_BUFS;
1345*4882a593Smuzhiyun u32 regcnt = (piobcnt + BITS_PER_LONG - 1) / BITS_PER_LONG;
1346*4882a593Smuzhiyun unsigned long sbuf[4];
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun /*
1349*4882a593Smuzhiyun * It's possible that sendbuffererror could have bits set; might
1350*4882a593Smuzhiyun * have already done this as a result of hardware error handling.
1351*4882a593Smuzhiyun */
1352*4882a593Smuzhiyun any = 0;
1353*4882a593Smuzhiyun for (i = 0; i < regcnt; ++i) {
1354*4882a593Smuzhiyun sbuf[i] = qib_read_kreg64(dd, kr_sendbuffererror + i);
1355*4882a593Smuzhiyun if (sbuf[i]) {
1356*4882a593Smuzhiyun any = 1;
1357*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendbuffererror + i, sbuf[i]);
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun if (any)
1362*4882a593Smuzhiyun qib_disarm_piobufs_set(dd, sbuf, piobcnt);
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /* No txe_recover yet, if ever */
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun /* No decode__errors yet */
err_decode(char * msg,size_t len,u64 errs,const struct qib_hwerror_msgs * msp)1368*4882a593Smuzhiyun static void err_decode(char *msg, size_t len, u64 errs,
1369*4882a593Smuzhiyun const struct qib_hwerror_msgs *msp)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun u64 these, lmask;
1372*4882a593Smuzhiyun int took, multi, n = 0;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun while (errs && msp && msp->mask) {
1375*4882a593Smuzhiyun multi = (msp->mask & (msp->mask - 1));
1376*4882a593Smuzhiyun while (errs & msp->mask) {
1377*4882a593Smuzhiyun these = (errs & msp->mask);
1378*4882a593Smuzhiyun lmask = (these & (these - 1)) ^ these;
1379*4882a593Smuzhiyun if (len) {
1380*4882a593Smuzhiyun if (n++) {
1381*4882a593Smuzhiyun /* separate the strings */
1382*4882a593Smuzhiyun *msg++ = ',';
1383*4882a593Smuzhiyun len--;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun /* msp->sz counts the nul */
1386*4882a593Smuzhiyun took = min_t(size_t, msp->sz - (size_t)1, len);
1387*4882a593Smuzhiyun memcpy(msg, msp->msg, took);
1388*4882a593Smuzhiyun len -= took;
1389*4882a593Smuzhiyun msg += took;
1390*4882a593Smuzhiyun if (len)
1391*4882a593Smuzhiyun *msg = '\0';
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun errs &= ~lmask;
1394*4882a593Smuzhiyun if (len && multi) {
1395*4882a593Smuzhiyun /* More than one bit this mask */
1396*4882a593Smuzhiyun int idx = -1;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun while (lmask & msp->mask) {
1399*4882a593Smuzhiyun ++idx;
1400*4882a593Smuzhiyun lmask >>= 1;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun took = scnprintf(msg, len, "_%d", idx);
1403*4882a593Smuzhiyun len -= took;
1404*4882a593Smuzhiyun msg += took;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun ++msp;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun /* If some bits are left, show in hex. */
1410*4882a593Smuzhiyun if (len && errs)
1411*4882a593Smuzhiyun snprintf(msg, len, "%sMORE:%llX", n ? "," : "",
1412*4882a593Smuzhiyun (unsigned long long) errs);
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /* only called if r1 set */
flush_fifo(struct qib_pportdata * ppd)1416*4882a593Smuzhiyun static void flush_fifo(struct qib_pportdata *ppd)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
1419*4882a593Smuzhiyun u32 __iomem *piobuf;
1420*4882a593Smuzhiyun u32 bufn;
1421*4882a593Smuzhiyun u32 *hdr;
1422*4882a593Smuzhiyun u64 pbc;
1423*4882a593Smuzhiyun const unsigned hdrwords = 7;
1424*4882a593Smuzhiyun static struct ib_header ibhdr = {
1425*4882a593Smuzhiyun .lrh[0] = cpu_to_be16(0xF000 | QIB_LRH_BTH),
1426*4882a593Smuzhiyun .lrh[1] = IB_LID_PERMISSIVE,
1427*4882a593Smuzhiyun .lrh[2] = cpu_to_be16(hdrwords + SIZE_OF_CRC),
1428*4882a593Smuzhiyun .lrh[3] = IB_LID_PERMISSIVE,
1429*4882a593Smuzhiyun .u.oth.bth[0] = cpu_to_be32(
1430*4882a593Smuzhiyun (IB_OPCODE_UD_SEND_ONLY << 24) | QIB_DEFAULT_P_KEY),
1431*4882a593Smuzhiyun .u.oth.bth[1] = cpu_to_be32(0),
1432*4882a593Smuzhiyun .u.oth.bth[2] = cpu_to_be32(0),
1433*4882a593Smuzhiyun .u.oth.u.ud.deth[0] = cpu_to_be32(0),
1434*4882a593Smuzhiyun .u.oth.u.ud.deth[1] = cpu_to_be32(0),
1435*4882a593Smuzhiyun };
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun /*
1438*4882a593Smuzhiyun * Send a dummy VL15 packet to flush the launch FIFO.
1439*4882a593Smuzhiyun * This will not actually be sent since the TxeBypassIbc bit is set.
1440*4882a593Smuzhiyun */
1441*4882a593Smuzhiyun pbc = PBC_7322_VL15_SEND |
1442*4882a593Smuzhiyun (((u64)ppd->hw_pidx) << (PBC_PORT_SEL_LSB + 32)) |
1443*4882a593Smuzhiyun (hdrwords + SIZE_OF_CRC);
1444*4882a593Smuzhiyun piobuf = qib_7322_getsendbuf(ppd, pbc, &bufn);
1445*4882a593Smuzhiyun if (!piobuf)
1446*4882a593Smuzhiyun return;
1447*4882a593Smuzhiyun writeq(pbc, piobuf);
1448*4882a593Smuzhiyun hdr = (u32 *) &ibhdr;
1449*4882a593Smuzhiyun if (dd->flags & QIB_PIO_FLUSH_WC) {
1450*4882a593Smuzhiyun qib_flush_wc();
1451*4882a593Smuzhiyun qib_pio_copy(piobuf + 2, hdr, hdrwords - 1);
1452*4882a593Smuzhiyun qib_flush_wc();
1453*4882a593Smuzhiyun __raw_writel(hdr[hdrwords - 1], piobuf + hdrwords + 1);
1454*4882a593Smuzhiyun qib_flush_wc();
1455*4882a593Smuzhiyun } else
1456*4882a593Smuzhiyun qib_pio_copy(piobuf + 2, hdr, hdrwords);
1457*4882a593Smuzhiyun qib_sendbuf_done(dd, bufn);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun /*
1461*4882a593Smuzhiyun * This is called with interrupts disabled and sdma_lock held.
1462*4882a593Smuzhiyun */
qib_7322_sdma_sendctrl(struct qib_pportdata * ppd,unsigned op)1463*4882a593Smuzhiyun static void qib_7322_sdma_sendctrl(struct qib_pportdata *ppd, unsigned op)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
1466*4882a593Smuzhiyun u64 set_sendctrl = 0;
1467*4882a593Smuzhiyun u64 clr_sendctrl = 0;
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun if (op & QIB_SDMA_SENDCTRL_OP_ENABLE)
1470*4882a593Smuzhiyun set_sendctrl |= SYM_MASK(SendCtrl_0, SDmaEnable);
1471*4882a593Smuzhiyun else
1472*4882a593Smuzhiyun clr_sendctrl |= SYM_MASK(SendCtrl_0, SDmaEnable);
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun if (op & QIB_SDMA_SENDCTRL_OP_INTENABLE)
1475*4882a593Smuzhiyun set_sendctrl |= SYM_MASK(SendCtrl_0, SDmaIntEnable);
1476*4882a593Smuzhiyun else
1477*4882a593Smuzhiyun clr_sendctrl |= SYM_MASK(SendCtrl_0, SDmaIntEnable);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun if (op & QIB_SDMA_SENDCTRL_OP_HALT)
1480*4882a593Smuzhiyun set_sendctrl |= SYM_MASK(SendCtrl_0, SDmaHalt);
1481*4882a593Smuzhiyun else
1482*4882a593Smuzhiyun clr_sendctrl |= SYM_MASK(SendCtrl_0, SDmaHalt);
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun if (op & QIB_SDMA_SENDCTRL_OP_DRAIN)
1485*4882a593Smuzhiyun set_sendctrl |= SYM_MASK(SendCtrl_0, TxeBypassIbc) |
1486*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, TxeAbortIbc) |
1487*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, TxeDrainRmFifo);
1488*4882a593Smuzhiyun else
1489*4882a593Smuzhiyun clr_sendctrl |= SYM_MASK(SendCtrl_0, TxeBypassIbc) |
1490*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, TxeAbortIbc) |
1491*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, TxeDrainRmFifo);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun spin_lock(&dd->sendctrl_lock);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun /* If we are draining everything, block sends first */
1496*4882a593Smuzhiyun if (op & QIB_SDMA_SENDCTRL_OP_DRAIN) {
1497*4882a593Smuzhiyun ppd->p_sendctrl &= ~SYM_MASK(SendCtrl_0, SendEnable);
1498*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
1499*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun ppd->p_sendctrl |= set_sendctrl;
1503*4882a593Smuzhiyun ppd->p_sendctrl &= ~clr_sendctrl;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun if (op & QIB_SDMA_SENDCTRL_OP_CLEANUP)
1506*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_sendctrl,
1507*4882a593Smuzhiyun ppd->p_sendctrl |
1508*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, SDmaCleanup));
1509*4882a593Smuzhiyun else
1510*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
1511*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun if (op & QIB_SDMA_SENDCTRL_OP_DRAIN) {
1514*4882a593Smuzhiyun ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, SendEnable);
1515*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
1516*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun spin_unlock(&dd->sendctrl_lock);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun if ((op & QIB_SDMA_SENDCTRL_OP_DRAIN) && ppd->dd->cspec->r1)
1522*4882a593Smuzhiyun flush_fifo(ppd);
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun
qib_7322_sdma_hw_clean_up(struct qib_pportdata * ppd)1525*4882a593Smuzhiyun static void qib_7322_sdma_hw_clean_up(struct qib_pportdata *ppd)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun __qib_sdma_process_event(ppd, qib_sdma_event_e50_hw_cleaned);
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun
qib_sdma_7322_setlengen(struct qib_pportdata * ppd)1530*4882a593Smuzhiyun static void qib_sdma_7322_setlengen(struct qib_pportdata *ppd)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun /*
1533*4882a593Smuzhiyun * Set SendDmaLenGen and clear and set
1534*4882a593Smuzhiyun * the MSB of the generation count to enable generation checking
1535*4882a593Smuzhiyun * and load the internal generation counter.
1536*4882a593Smuzhiyun */
1537*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmalengen, ppd->sdma_descq_cnt);
1538*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmalengen,
1539*4882a593Smuzhiyun ppd->sdma_descq_cnt |
1540*4882a593Smuzhiyun (1ULL << QIB_7322_SendDmaLenGen_0_Generation_MSB));
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun /*
1544*4882a593Smuzhiyun * Must be called with sdma_lock held, or before init finished.
1545*4882a593Smuzhiyun */
qib_sdma_update_7322_tail(struct qib_pportdata * ppd,u16 tail)1546*4882a593Smuzhiyun static void qib_sdma_update_7322_tail(struct qib_pportdata *ppd, u16 tail)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun /* Commit writes to memory and advance the tail on the chip */
1549*4882a593Smuzhiyun wmb();
1550*4882a593Smuzhiyun ppd->sdma_descq_tail = tail;
1551*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmatail, tail);
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun /*
1555*4882a593Smuzhiyun * This is called with interrupts disabled and sdma_lock held.
1556*4882a593Smuzhiyun */
qib_7322_sdma_hw_start_up(struct qib_pportdata * ppd)1557*4882a593Smuzhiyun static void qib_7322_sdma_hw_start_up(struct qib_pportdata *ppd)
1558*4882a593Smuzhiyun {
1559*4882a593Smuzhiyun /*
1560*4882a593Smuzhiyun * Drain all FIFOs.
1561*4882a593Smuzhiyun * The hardware doesn't require this but we do it so that verbs
1562*4882a593Smuzhiyun * and user applications don't wait for link active to send stale
1563*4882a593Smuzhiyun * data.
1564*4882a593Smuzhiyun */
1565*4882a593Smuzhiyun sendctrl_7322_mod(ppd, QIB_SENDCTRL_FLUSH);
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun qib_sdma_7322_setlengen(ppd);
1568*4882a593Smuzhiyun qib_sdma_update_7322_tail(ppd, 0); /* Set SendDmaTail */
1569*4882a593Smuzhiyun ppd->sdma_head_dma[0] = 0;
1570*4882a593Smuzhiyun qib_7322_sdma_sendctrl(ppd,
1571*4882a593Smuzhiyun ppd->sdma_state.current_op | QIB_SDMA_SENDCTRL_OP_CLEANUP);
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun #define DISABLES_SDMA ( \
1575*4882a593Smuzhiyun QIB_E_P_SDMAHALT | \
1576*4882a593Smuzhiyun QIB_E_P_SDMADESCADDRMISALIGN | \
1577*4882a593Smuzhiyun QIB_E_P_SDMAMISSINGDW | \
1578*4882a593Smuzhiyun QIB_E_P_SDMADWEN | \
1579*4882a593Smuzhiyun QIB_E_P_SDMARPYTAG | \
1580*4882a593Smuzhiyun QIB_E_P_SDMA1STDESC | \
1581*4882a593Smuzhiyun QIB_E_P_SDMABASE | \
1582*4882a593Smuzhiyun QIB_E_P_SDMATAILOUTOFBOUND | \
1583*4882a593Smuzhiyun QIB_E_P_SDMAOUTOFBOUND | \
1584*4882a593Smuzhiyun QIB_E_P_SDMAGENMISMATCH)
1585*4882a593Smuzhiyun
sdma_7322_p_errors(struct qib_pportdata * ppd,u64 errs)1586*4882a593Smuzhiyun static void sdma_7322_p_errors(struct qib_pportdata *ppd, u64 errs)
1587*4882a593Smuzhiyun {
1588*4882a593Smuzhiyun unsigned long flags;
1589*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun errs &= QIB_E_P_SDMAERRS;
1592*4882a593Smuzhiyun err_decode(ppd->cpspec->sdmamsgbuf, sizeof(ppd->cpspec->sdmamsgbuf),
1593*4882a593Smuzhiyun errs, qib_7322p_error_msgs);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun if (errs & QIB_E_P_SDMAUNEXPDATA)
1596*4882a593Smuzhiyun qib_dev_err(dd, "IB%u:%u SDmaUnexpData\n", dd->unit,
1597*4882a593Smuzhiyun ppd->port);
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun spin_lock_irqsave(&ppd->sdma_lock, flags);
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun if (errs != QIB_E_P_SDMAHALT) {
1602*4882a593Smuzhiyun /* SDMA errors have QIB_E_P_SDMAHALT and another bit set */
1603*4882a593Smuzhiyun qib_dev_porterr(dd, ppd->port,
1604*4882a593Smuzhiyun "SDMA %s 0x%016llx %s\n",
1605*4882a593Smuzhiyun qib_sdma_state_names[ppd->sdma_state.current_state],
1606*4882a593Smuzhiyun errs, ppd->cpspec->sdmamsgbuf);
1607*4882a593Smuzhiyun dump_sdma_7322_state(ppd);
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun switch (ppd->sdma_state.current_state) {
1611*4882a593Smuzhiyun case qib_sdma_state_s00_hw_down:
1612*4882a593Smuzhiyun break;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun case qib_sdma_state_s10_hw_start_up_wait:
1615*4882a593Smuzhiyun if (errs & QIB_E_P_SDMAHALT)
1616*4882a593Smuzhiyun __qib_sdma_process_event(ppd,
1617*4882a593Smuzhiyun qib_sdma_event_e20_hw_started);
1618*4882a593Smuzhiyun break;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun case qib_sdma_state_s20_idle:
1621*4882a593Smuzhiyun break;
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun case qib_sdma_state_s30_sw_clean_up_wait:
1624*4882a593Smuzhiyun break;
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun case qib_sdma_state_s40_hw_clean_up_wait:
1627*4882a593Smuzhiyun if (errs & QIB_E_P_SDMAHALT)
1628*4882a593Smuzhiyun __qib_sdma_process_event(ppd,
1629*4882a593Smuzhiyun qib_sdma_event_e50_hw_cleaned);
1630*4882a593Smuzhiyun break;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun case qib_sdma_state_s50_hw_halt_wait:
1633*4882a593Smuzhiyun if (errs & QIB_E_P_SDMAHALT)
1634*4882a593Smuzhiyun __qib_sdma_process_event(ppd,
1635*4882a593Smuzhiyun qib_sdma_event_e60_hw_halted);
1636*4882a593Smuzhiyun break;
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun case qib_sdma_state_s99_running:
1639*4882a593Smuzhiyun __qib_sdma_process_event(ppd, qib_sdma_event_e7322_err_halted);
1640*4882a593Smuzhiyun __qib_sdma_process_event(ppd, qib_sdma_event_e60_hw_halted);
1641*4882a593Smuzhiyun break;
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->sdma_lock, flags);
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun /*
1648*4882a593Smuzhiyun * handle per-device errors (not per-port errors)
1649*4882a593Smuzhiyun */
handle_7322_errors(struct qib_devdata * dd)1650*4882a593Smuzhiyun static noinline void handle_7322_errors(struct qib_devdata *dd)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun char *msg;
1653*4882a593Smuzhiyun u64 iserr = 0;
1654*4882a593Smuzhiyun u64 errs;
1655*4882a593Smuzhiyun u64 mask;
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun qib_stats.sps_errints++;
1658*4882a593Smuzhiyun errs = qib_read_kreg64(dd, kr_errstatus);
1659*4882a593Smuzhiyun if (!errs) {
1660*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
1661*4882a593Smuzhiyun "device error interrupt, but no error bits set!\n");
1662*4882a593Smuzhiyun goto done;
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun /* don't report errors that are masked */
1666*4882a593Smuzhiyun errs &= dd->cspec->errormask;
1667*4882a593Smuzhiyun msg = dd->cspec->emsgbuf;
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun /* do these first, they are most important */
1670*4882a593Smuzhiyun if (errs & QIB_E_HARDWARE) {
1671*4882a593Smuzhiyun *msg = '\0';
1672*4882a593Smuzhiyun qib_7322_handle_hwerrors(dd, msg, sizeof(dd->cspec->emsgbuf));
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun if (errs & QIB_E_SPKTERRS) {
1676*4882a593Smuzhiyun qib_disarm_7322_senderrbufs(dd->pport);
1677*4882a593Smuzhiyun qib_stats.sps_txerrs++;
1678*4882a593Smuzhiyun } else if (errs & QIB_E_INVALIDADDR)
1679*4882a593Smuzhiyun qib_stats.sps_txerrs++;
1680*4882a593Smuzhiyun else if (errs & QIB_E_ARMLAUNCH) {
1681*4882a593Smuzhiyun qib_stats.sps_txerrs++;
1682*4882a593Smuzhiyun qib_disarm_7322_senderrbufs(dd->pport);
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun qib_write_kreg(dd, kr_errclear, errs);
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun /*
1687*4882a593Smuzhiyun * The ones we mask off are handled specially below
1688*4882a593Smuzhiyun * or above. Also mask SDMADISABLED by default as it
1689*4882a593Smuzhiyun * is too chatty.
1690*4882a593Smuzhiyun */
1691*4882a593Smuzhiyun mask = QIB_E_HARDWARE;
1692*4882a593Smuzhiyun *msg = '\0';
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun err_decode(msg, sizeof(dd->cspec->emsgbuf), errs & ~mask,
1695*4882a593Smuzhiyun qib_7322error_msgs);
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun /*
1698*4882a593Smuzhiyun * Getting reset is a tragedy for all ports. Mark the device
1699*4882a593Smuzhiyun * _and_ the ports as "offline" in way meaningful to each.
1700*4882a593Smuzhiyun */
1701*4882a593Smuzhiyun if (errs & QIB_E_RESET) {
1702*4882a593Smuzhiyun int pidx;
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun qib_dev_err(dd,
1705*4882a593Smuzhiyun "Got reset, requires re-init (unload and reload driver)\n");
1706*4882a593Smuzhiyun dd->flags &= ~QIB_INITTED; /* needs re-init */
1707*4882a593Smuzhiyun /* mark as having had error */
1708*4882a593Smuzhiyun *dd->devstatusp |= QIB_STATUS_HWERROR;
1709*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx)
1710*4882a593Smuzhiyun if (dd->pport[pidx].link_speed_supported)
1711*4882a593Smuzhiyun *dd->pport[pidx].statusp &= ~QIB_STATUS_IB_CONF;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun if (*msg && iserr)
1715*4882a593Smuzhiyun qib_dev_err(dd, "%s error\n", msg);
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun /*
1718*4882a593Smuzhiyun * If there were hdrq or egrfull errors, wake up any processes
1719*4882a593Smuzhiyun * waiting in poll. We used to try to check which contexts had
1720*4882a593Smuzhiyun * the overflow, but given the cost of that and the chip reads
1721*4882a593Smuzhiyun * to support it, it's better to just wake everybody up if we
1722*4882a593Smuzhiyun * get an overflow; waiters can poll again if it's not them.
1723*4882a593Smuzhiyun */
1724*4882a593Smuzhiyun if (errs & (ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr))) {
1725*4882a593Smuzhiyun qib_handle_urcv(dd, ~0U);
1726*4882a593Smuzhiyun if (errs & ERR_MASK(RcvEgrFullErr))
1727*4882a593Smuzhiyun qib_stats.sps_buffull++;
1728*4882a593Smuzhiyun else
1729*4882a593Smuzhiyun qib_stats.sps_hdrfull++;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun done:
1733*4882a593Smuzhiyun return;
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun
qib_error_tasklet(struct tasklet_struct * t)1736*4882a593Smuzhiyun static void qib_error_tasklet(struct tasklet_struct *t)
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun struct qib_devdata *dd = from_tasklet(dd, t, error_tasklet);
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun handle_7322_errors(dd);
1741*4882a593Smuzhiyun qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun
reenable_chase(struct timer_list * t)1744*4882a593Smuzhiyun static void reenable_chase(struct timer_list *t)
1745*4882a593Smuzhiyun {
1746*4882a593Smuzhiyun struct qib_chippport_specific *cp = from_timer(cp, t, chase_timer);
1747*4882a593Smuzhiyun struct qib_pportdata *ppd = cp->ppd;
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun ppd->cpspec->chase_timer.expires = 0;
1750*4882a593Smuzhiyun qib_set_ib_7322_lstate(ppd, QLOGIC_IB_IBCC_LINKCMD_DOWN,
1751*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKINITCMD_POLL);
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun
disable_chase(struct qib_pportdata * ppd,unsigned long tnow,u8 ibclt)1754*4882a593Smuzhiyun static void disable_chase(struct qib_pportdata *ppd, unsigned long tnow,
1755*4882a593Smuzhiyun u8 ibclt)
1756*4882a593Smuzhiyun {
1757*4882a593Smuzhiyun ppd->cpspec->chase_end = 0;
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun if (!qib_chase)
1760*4882a593Smuzhiyun return;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun qib_set_ib_7322_lstate(ppd, QLOGIC_IB_IBCC_LINKCMD_DOWN,
1763*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
1764*4882a593Smuzhiyun ppd->cpspec->chase_timer.expires = jiffies + QIB_CHASE_DIS_TIME;
1765*4882a593Smuzhiyun add_timer(&ppd->cpspec->chase_timer);
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun
handle_serdes_issues(struct qib_pportdata * ppd,u64 ibcst)1768*4882a593Smuzhiyun static void handle_serdes_issues(struct qib_pportdata *ppd, u64 ibcst)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun u8 ibclt;
1771*4882a593Smuzhiyun unsigned long tnow;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun ibclt = (u8)SYM_FIELD(ibcst, IBCStatusA_0, LinkTrainingState);
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun /*
1776*4882a593Smuzhiyun * Detect and handle the state chase issue, where we can
1777*4882a593Smuzhiyun * get stuck if we are unlucky on timing on both sides of
1778*4882a593Smuzhiyun * the link. If we are, we disable, set a timer, and
1779*4882a593Smuzhiyun * then re-enable.
1780*4882a593Smuzhiyun */
1781*4882a593Smuzhiyun switch (ibclt) {
1782*4882a593Smuzhiyun case IB_7322_LT_STATE_CFGRCVFCFG:
1783*4882a593Smuzhiyun case IB_7322_LT_STATE_CFGWAITRMT:
1784*4882a593Smuzhiyun case IB_7322_LT_STATE_TXREVLANES:
1785*4882a593Smuzhiyun case IB_7322_LT_STATE_CFGENH:
1786*4882a593Smuzhiyun tnow = jiffies;
1787*4882a593Smuzhiyun if (ppd->cpspec->chase_end &&
1788*4882a593Smuzhiyun time_after(tnow, ppd->cpspec->chase_end))
1789*4882a593Smuzhiyun disable_chase(ppd, tnow, ibclt);
1790*4882a593Smuzhiyun else if (!ppd->cpspec->chase_end)
1791*4882a593Smuzhiyun ppd->cpspec->chase_end = tnow + QIB_CHASE_TIME;
1792*4882a593Smuzhiyun break;
1793*4882a593Smuzhiyun default:
1794*4882a593Smuzhiyun ppd->cpspec->chase_end = 0;
1795*4882a593Smuzhiyun break;
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun if (((ibclt >= IB_7322_LT_STATE_CFGTEST &&
1799*4882a593Smuzhiyun ibclt <= IB_7322_LT_STATE_CFGWAITENH) ||
1800*4882a593Smuzhiyun ibclt == IB_7322_LT_STATE_LINKUP) &&
1801*4882a593Smuzhiyun (ibcst & SYM_MASK(IBCStatusA_0, LinkSpeedQDR))) {
1802*4882a593Smuzhiyun force_h1(ppd);
1803*4882a593Smuzhiyun ppd->cpspec->qdr_reforce = 1;
1804*4882a593Smuzhiyun if (!ppd->dd->cspec->r1)
1805*4882a593Smuzhiyun serdes_7322_los_enable(ppd, 0);
1806*4882a593Smuzhiyun } else if (ppd->cpspec->qdr_reforce &&
1807*4882a593Smuzhiyun (ibcst & SYM_MASK(IBCStatusA_0, LinkSpeedQDR)) &&
1808*4882a593Smuzhiyun (ibclt == IB_7322_LT_STATE_CFGENH ||
1809*4882a593Smuzhiyun ibclt == IB_7322_LT_STATE_CFGIDLE ||
1810*4882a593Smuzhiyun ibclt == IB_7322_LT_STATE_LINKUP))
1811*4882a593Smuzhiyun force_h1(ppd);
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun if ((IS_QMH(ppd->dd) || IS_QME(ppd->dd)) &&
1814*4882a593Smuzhiyun ppd->link_speed_enabled == QIB_IB_QDR &&
1815*4882a593Smuzhiyun (ibclt == IB_7322_LT_STATE_CFGTEST ||
1816*4882a593Smuzhiyun ibclt == IB_7322_LT_STATE_CFGENH ||
1817*4882a593Smuzhiyun (ibclt >= IB_7322_LT_STATE_POLLACTIVE &&
1818*4882a593Smuzhiyun ibclt <= IB_7322_LT_STATE_SLEEPQUIET)))
1819*4882a593Smuzhiyun adj_tx_serdes(ppd);
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun if (ibclt != IB_7322_LT_STATE_LINKUP) {
1822*4882a593Smuzhiyun u8 ltstate = qib_7322_phys_portstate(ibcst);
1823*4882a593Smuzhiyun u8 pibclt = (u8)SYM_FIELD(ppd->lastibcstat, IBCStatusA_0,
1824*4882a593Smuzhiyun LinkTrainingState);
1825*4882a593Smuzhiyun if (!ppd->dd->cspec->r1 &&
1826*4882a593Smuzhiyun pibclt == IB_7322_LT_STATE_LINKUP &&
1827*4882a593Smuzhiyun ltstate != IB_PHYSPORTSTATE_LINK_ERR_RECOVER &&
1828*4882a593Smuzhiyun ltstate != IB_PHYSPORTSTATE_RECOVERY_RETRAIN &&
1829*4882a593Smuzhiyun ltstate != IB_PHYSPORTSTATE_RECOVERY_WAITRMT &&
1830*4882a593Smuzhiyun ltstate != IB_PHYSPORTSTATE_RECOVERY_IDLE)
1831*4882a593Smuzhiyun /* If the link went down (but no into recovery,
1832*4882a593Smuzhiyun * turn LOS back on */
1833*4882a593Smuzhiyun serdes_7322_los_enable(ppd, 1);
1834*4882a593Smuzhiyun if (!ppd->cpspec->qdr_dfe_on &&
1835*4882a593Smuzhiyun ibclt <= IB_7322_LT_STATE_SLEEPQUIET) {
1836*4882a593Smuzhiyun ppd->cpspec->qdr_dfe_on = 1;
1837*4882a593Smuzhiyun ppd->cpspec->qdr_dfe_time = 0;
1838*4882a593Smuzhiyun /* On link down, reenable QDR adaptation */
1839*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
1840*4882a593Smuzhiyun ppd->dd->cspec->r1 ?
1841*4882a593Smuzhiyun QDR_STATIC_ADAPT_DOWN_R1 :
1842*4882a593Smuzhiyun QDR_STATIC_ADAPT_DOWN);
1843*4882a593Smuzhiyun pr_info(
1844*4882a593Smuzhiyun "IB%u:%u re-enabled QDR adaptation ibclt %x\n",
1845*4882a593Smuzhiyun ppd->dd->unit, ppd->port, ibclt);
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun }
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun static int qib_7322_set_ib_cfg(struct qib_pportdata *, int, u32);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun /*
1853*4882a593Smuzhiyun * This is per-pport error handling.
1854*4882a593Smuzhiyun * will likely get it's own MSIx interrupt (one for each port,
1855*4882a593Smuzhiyun * although just a single handler).
1856*4882a593Smuzhiyun */
handle_7322_p_errors(struct qib_pportdata * ppd)1857*4882a593Smuzhiyun static noinline void handle_7322_p_errors(struct qib_pportdata *ppd)
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun char *msg;
1860*4882a593Smuzhiyun u64 ignore_this_time = 0, iserr = 0, errs, fmask;
1861*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun /* do this as soon as possible */
1864*4882a593Smuzhiyun fmask = qib_read_kreg64(dd, kr_act_fmask);
1865*4882a593Smuzhiyun if (!fmask)
1866*4882a593Smuzhiyun check_7322_rxe_status(ppd);
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun errs = qib_read_kreg_port(ppd, krp_errstatus);
1869*4882a593Smuzhiyun if (!errs)
1870*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
1871*4882a593Smuzhiyun "Port%d error interrupt, but no error bits set!\n",
1872*4882a593Smuzhiyun ppd->port);
1873*4882a593Smuzhiyun if (!fmask)
1874*4882a593Smuzhiyun errs &= ~QIB_E_P_IBSTATUSCHANGED;
1875*4882a593Smuzhiyun if (!errs)
1876*4882a593Smuzhiyun goto done;
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun msg = ppd->cpspec->epmsgbuf;
1879*4882a593Smuzhiyun *msg = '\0';
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun if (errs & ~QIB_E_P_BITSEXTANT) {
1882*4882a593Smuzhiyun err_decode(msg, sizeof(ppd->cpspec->epmsgbuf),
1883*4882a593Smuzhiyun errs & ~QIB_E_P_BITSEXTANT, qib_7322p_error_msgs);
1884*4882a593Smuzhiyun if (!*msg)
1885*4882a593Smuzhiyun snprintf(msg, sizeof(ppd->cpspec->epmsgbuf),
1886*4882a593Smuzhiyun "no others");
1887*4882a593Smuzhiyun qib_dev_porterr(dd, ppd->port,
1888*4882a593Smuzhiyun "error interrupt with unknown errors 0x%016Lx set (and %s)\n",
1889*4882a593Smuzhiyun (errs & ~QIB_E_P_BITSEXTANT), msg);
1890*4882a593Smuzhiyun *msg = '\0';
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun if (errs & QIB_E_P_SHDR) {
1894*4882a593Smuzhiyun u64 symptom;
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun /* determine cause, then write to clear */
1897*4882a593Smuzhiyun symptom = qib_read_kreg_port(ppd, krp_sendhdrsymptom);
1898*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_sendhdrsymptom, 0);
1899*4882a593Smuzhiyun err_decode(msg, sizeof(ppd->cpspec->epmsgbuf), symptom,
1900*4882a593Smuzhiyun hdrchk_msgs);
1901*4882a593Smuzhiyun *msg = '\0';
1902*4882a593Smuzhiyun /* senderrbuf cleared in SPKTERRS below */
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun if (errs & QIB_E_P_SPKTERRS) {
1906*4882a593Smuzhiyun if ((errs & QIB_E_P_LINK_PKTERRS) &&
1907*4882a593Smuzhiyun !(ppd->lflags & QIBL_LINKACTIVE)) {
1908*4882a593Smuzhiyun /*
1909*4882a593Smuzhiyun * This can happen when trying to bring the link
1910*4882a593Smuzhiyun * up, but the IB link changes state at the "wrong"
1911*4882a593Smuzhiyun * time. The IB logic then complains that the packet
1912*4882a593Smuzhiyun * isn't valid. We don't want to confuse people, so
1913*4882a593Smuzhiyun * we just don't print them, except at debug
1914*4882a593Smuzhiyun */
1915*4882a593Smuzhiyun err_decode(msg, sizeof(ppd->cpspec->epmsgbuf),
1916*4882a593Smuzhiyun (errs & QIB_E_P_LINK_PKTERRS),
1917*4882a593Smuzhiyun qib_7322p_error_msgs);
1918*4882a593Smuzhiyun *msg = '\0';
1919*4882a593Smuzhiyun ignore_this_time = errs & QIB_E_P_LINK_PKTERRS;
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun qib_disarm_7322_senderrbufs(ppd);
1922*4882a593Smuzhiyun } else if ((errs & QIB_E_P_LINK_PKTERRS) &&
1923*4882a593Smuzhiyun !(ppd->lflags & QIBL_LINKACTIVE)) {
1924*4882a593Smuzhiyun /*
1925*4882a593Smuzhiyun * This can happen when SMA is trying to bring the link
1926*4882a593Smuzhiyun * up, but the IB link changes state at the "wrong" time.
1927*4882a593Smuzhiyun * The IB logic then complains that the packet isn't
1928*4882a593Smuzhiyun * valid. We don't want to confuse people, so we just
1929*4882a593Smuzhiyun * don't print them, except at debug
1930*4882a593Smuzhiyun */
1931*4882a593Smuzhiyun err_decode(msg, sizeof(ppd->cpspec->epmsgbuf), errs,
1932*4882a593Smuzhiyun qib_7322p_error_msgs);
1933*4882a593Smuzhiyun ignore_this_time = errs & QIB_E_P_LINK_PKTERRS;
1934*4882a593Smuzhiyun *msg = '\0';
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_errclear, errs);
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun errs &= ~ignore_this_time;
1940*4882a593Smuzhiyun if (!errs)
1941*4882a593Smuzhiyun goto done;
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun if (errs & QIB_E_P_RPKTERRS)
1944*4882a593Smuzhiyun qib_stats.sps_rcverrs++;
1945*4882a593Smuzhiyun if (errs & QIB_E_P_SPKTERRS)
1946*4882a593Smuzhiyun qib_stats.sps_txerrs++;
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun iserr = errs & ~(QIB_E_P_RPKTERRS | QIB_E_P_PKTERRS);
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun if (errs & QIB_E_P_SDMAERRS)
1951*4882a593Smuzhiyun sdma_7322_p_errors(ppd, errs);
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun if (errs & QIB_E_P_IBSTATUSCHANGED) {
1954*4882a593Smuzhiyun u64 ibcs;
1955*4882a593Smuzhiyun u8 ltstate;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun ibcs = qib_read_kreg_port(ppd, krp_ibcstatus_a);
1958*4882a593Smuzhiyun ltstate = qib_7322_phys_portstate(ibcs);
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
1961*4882a593Smuzhiyun handle_serdes_issues(ppd, ibcs);
1962*4882a593Smuzhiyun if (!(ppd->cpspec->ibcctrl_a &
1963*4882a593Smuzhiyun SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn))) {
1964*4882a593Smuzhiyun /*
1965*4882a593Smuzhiyun * We got our interrupt, so init code should be
1966*4882a593Smuzhiyun * happy and not try alternatives. Now squelch
1967*4882a593Smuzhiyun * other "chatter" from link-negotiation (pre Init)
1968*4882a593Smuzhiyun */
1969*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a |=
1970*4882a593Smuzhiyun SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn);
1971*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a,
1972*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a);
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun /* Update our picture of width and speed from chip */
1976*4882a593Smuzhiyun ppd->link_width_active =
1977*4882a593Smuzhiyun (ibcs & SYM_MASK(IBCStatusA_0, LinkWidthActive)) ?
1978*4882a593Smuzhiyun IB_WIDTH_4X : IB_WIDTH_1X;
1979*4882a593Smuzhiyun ppd->link_speed_active = (ibcs & SYM_MASK(IBCStatusA_0,
1980*4882a593Smuzhiyun LinkSpeedQDR)) ? QIB_IB_QDR : (ibcs &
1981*4882a593Smuzhiyun SYM_MASK(IBCStatusA_0, LinkSpeedActive)) ?
1982*4882a593Smuzhiyun QIB_IB_DDR : QIB_IB_SDR;
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun if ((ppd->lflags & QIBL_IB_LINK_DISABLED) && ltstate !=
1985*4882a593Smuzhiyun IB_PHYSPORTSTATE_DISABLED)
1986*4882a593Smuzhiyun qib_set_ib_7322_lstate(ppd, 0,
1987*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
1988*4882a593Smuzhiyun else
1989*4882a593Smuzhiyun /*
1990*4882a593Smuzhiyun * Since going into a recovery state causes the link
1991*4882a593Smuzhiyun * state to go down and since recovery is transitory,
1992*4882a593Smuzhiyun * it is better if we "miss" ever seeing the link
1993*4882a593Smuzhiyun * training state go into recovery (i.e., ignore this
1994*4882a593Smuzhiyun * transition for link state special handling purposes)
1995*4882a593Smuzhiyun * without updating lastibcstat.
1996*4882a593Smuzhiyun */
1997*4882a593Smuzhiyun if (ltstate != IB_PHYSPORTSTATE_LINK_ERR_RECOVER &&
1998*4882a593Smuzhiyun ltstate != IB_PHYSPORTSTATE_RECOVERY_RETRAIN &&
1999*4882a593Smuzhiyun ltstate != IB_PHYSPORTSTATE_RECOVERY_WAITRMT &&
2000*4882a593Smuzhiyun ltstate != IB_PHYSPORTSTATE_RECOVERY_IDLE)
2001*4882a593Smuzhiyun qib_handle_e_ibstatuschanged(ppd, ibcs);
2002*4882a593Smuzhiyun }
2003*4882a593Smuzhiyun if (*msg && iserr)
2004*4882a593Smuzhiyun qib_dev_porterr(dd, ppd->port, "%s error\n", msg);
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun if (ppd->state_wanted & ppd->lflags)
2007*4882a593Smuzhiyun wake_up_interruptible(&ppd->state_wait);
2008*4882a593Smuzhiyun done:
2009*4882a593Smuzhiyun return;
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun /* enable/disable chip from delivering interrupts */
qib_7322_set_intr_state(struct qib_devdata * dd,u32 enable)2013*4882a593Smuzhiyun static void qib_7322_set_intr_state(struct qib_devdata *dd, u32 enable)
2014*4882a593Smuzhiyun {
2015*4882a593Smuzhiyun if (enable) {
2016*4882a593Smuzhiyun if (dd->flags & QIB_BADINTR)
2017*4882a593Smuzhiyun return;
2018*4882a593Smuzhiyun qib_write_kreg(dd, kr_intmask, dd->cspec->int_enable_mask);
2019*4882a593Smuzhiyun /* cause any pending enabled interrupts to be re-delivered */
2020*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, 0ULL);
2021*4882a593Smuzhiyun if (dd->cspec->num_msix_entries) {
2022*4882a593Smuzhiyun /* and same for MSIx */
2023*4882a593Smuzhiyun u64 val = qib_read_kreg64(dd, kr_intgranted);
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun if (val)
2026*4882a593Smuzhiyun qib_write_kreg(dd, kr_intgranted, val);
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun } else
2029*4882a593Smuzhiyun qib_write_kreg(dd, kr_intmask, 0ULL);
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun /*
2033*4882a593Smuzhiyun * Try to cleanup as much as possible for anything that might have gone
2034*4882a593Smuzhiyun * wrong while in freeze mode, such as pio buffers being written by user
2035*4882a593Smuzhiyun * processes (causing armlaunch), send errors due to going into freeze mode,
2036*4882a593Smuzhiyun * etc., and try to avoid causing extra interrupts while doing so.
2037*4882a593Smuzhiyun * Forcibly update the in-memory pioavail register copies after cleanup
2038*4882a593Smuzhiyun * because the chip won't do it while in freeze mode (the register values
2039*4882a593Smuzhiyun * themselves are kept correct).
2040*4882a593Smuzhiyun * Make sure that we don't lose any important interrupts by using the chip
2041*4882a593Smuzhiyun * feature that says that writing 0 to a bit in *clear that is set in
2042*4882a593Smuzhiyun * *status will cause an interrupt to be generated again (if allowed by
2043*4882a593Smuzhiyun * the *mask value).
2044*4882a593Smuzhiyun * This is in chip-specific code because of all of the register accesses,
2045*4882a593Smuzhiyun * even though the details are similar on most chips.
2046*4882a593Smuzhiyun */
qib_7322_clear_freeze(struct qib_devdata * dd)2047*4882a593Smuzhiyun static void qib_7322_clear_freeze(struct qib_devdata *dd)
2048*4882a593Smuzhiyun {
2049*4882a593Smuzhiyun int pidx;
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun /* disable error interrupts, to avoid confusion */
2052*4882a593Smuzhiyun qib_write_kreg(dd, kr_errmask, 0ULL);
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx)
2055*4882a593Smuzhiyun if (dd->pport[pidx].link_speed_supported)
2056*4882a593Smuzhiyun qib_write_kreg_port(dd->pport + pidx, krp_errmask,
2057*4882a593Smuzhiyun 0ULL);
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun /* also disable interrupts; errormask is sometimes overwritten */
2060*4882a593Smuzhiyun qib_7322_set_intr_state(dd, 0);
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun /* clear the freeze, and be sure chip saw it */
2063*4882a593Smuzhiyun qib_write_kreg(dd, kr_control, dd->control);
2064*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun /*
2067*4882a593Smuzhiyun * Force new interrupt if any hwerr, error or interrupt bits are
2068*4882a593Smuzhiyun * still set, and clear "safe" send packet errors related to freeze
2069*4882a593Smuzhiyun * and cancelling sends. Re-enable error interrupts before possible
2070*4882a593Smuzhiyun * force of re-interrupt on pending interrupts.
2071*4882a593Smuzhiyun */
2072*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrclear, 0ULL);
2073*4882a593Smuzhiyun qib_write_kreg(dd, kr_errclear, E_SPKT_ERRS_IGNORE);
2074*4882a593Smuzhiyun qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
2075*4882a593Smuzhiyun /* We need to purge per-port errs and reset mask, too */
2076*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx) {
2077*4882a593Smuzhiyun if (!dd->pport[pidx].link_speed_supported)
2078*4882a593Smuzhiyun continue;
2079*4882a593Smuzhiyun qib_write_kreg_port(dd->pport + pidx, krp_errclear, ~0Ull);
2080*4882a593Smuzhiyun qib_write_kreg_port(dd->pport + pidx, krp_errmask, ~0Ull);
2081*4882a593Smuzhiyun }
2082*4882a593Smuzhiyun qib_7322_set_intr_state(dd, 1);
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun
2085*4882a593Smuzhiyun /* no error handling to speak of */
2086*4882a593Smuzhiyun /**
2087*4882a593Smuzhiyun * qib_7322_handle_hwerrors - display hardware errors.
2088*4882a593Smuzhiyun * @dd: the qlogic_ib device
2089*4882a593Smuzhiyun * @msg: the output buffer
2090*4882a593Smuzhiyun * @msgl: the size of the output buffer
2091*4882a593Smuzhiyun *
2092*4882a593Smuzhiyun * Use same msg buffer as regular errors to avoid excessive stack
2093*4882a593Smuzhiyun * use. Most hardware errors are catastrophic, but for right now,
2094*4882a593Smuzhiyun * we'll print them and continue. We reuse the same message buffer as
2095*4882a593Smuzhiyun * qib_handle_errors() to avoid excessive stack usage.
2096*4882a593Smuzhiyun */
qib_7322_handle_hwerrors(struct qib_devdata * dd,char * msg,size_t msgl)2097*4882a593Smuzhiyun static void qib_7322_handle_hwerrors(struct qib_devdata *dd, char *msg,
2098*4882a593Smuzhiyun size_t msgl)
2099*4882a593Smuzhiyun {
2100*4882a593Smuzhiyun u64 hwerrs;
2101*4882a593Smuzhiyun u32 ctrl;
2102*4882a593Smuzhiyun int isfatal = 0;
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun hwerrs = qib_read_kreg64(dd, kr_hwerrstatus);
2105*4882a593Smuzhiyun if (!hwerrs)
2106*4882a593Smuzhiyun goto bail;
2107*4882a593Smuzhiyun if (hwerrs == ~0ULL) {
2108*4882a593Smuzhiyun qib_dev_err(dd,
2109*4882a593Smuzhiyun "Read of hardware error status failed (all bits set); ignoring\n");
2110*4882a593Smuzhiyun goto bail;
2111*4882a593Smuzhiyun }
2112*4882a593Smuzhiyun qib_stats.sps_hwerrs++;
2113*4882a593Smuzhiyun
2114*4882a593Smuzhiyun /* Always clear the error status register, except BIST fail */
2115*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrclear, hwerrs &
2116*4882a593Smuzhiyun ~HWE_MASK(PowerOnBISTFailed));
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun hwerrs &= dd->cspec->hwerrmask;
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun /* no EEPROM logging, yet */
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun if (hwerrs)
2123*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
2124*4882a593Smuzhiyun "Hardware error: hwerr=0x%llx (cleared)\n",
2125*4882a593Smuzhiyun (unsigned long long) hwerrs);
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun ctrl = qib_read_kreg32(dd, kr_control);
2128*4882a593Smuzhiyun if ((ctrl & SYM_MASK(Control, FreezeMode)) && !dd->diag_client) {
2129*4882a593Smuzhiyun /*
2130*4882a593Smuzhiyun * No recovery yet...
2131*4882a593Smuzhiyun */
2132*4882a593Smuzhiyun if ((hwerrs & ~HWE_MASK(LATriggered)) ||
2133*4882a593Smuzhiyun dd->cspec->stay_in_freeze) {
2134*4882a593Smuzhiyun /*
2135*4882a593Smuzhiyun * If any set that we aren't ignoring only make the
2136*4882a593Smuzhiyun * complaint once, in case it's stuck or recurring,
2137*4882a593Smuzhiyun * and we get here multiple times
2138*4882a593Smuzhiyun * Force link down, so switch knows, and
2139*4882a593Smuzhiyun * LEDs are turned off.
2140*4882a593Smuzhiyun */
2141*4882a593Smuzhiyun if (dd->flags & QIB_INITTED)
2142*4882a593Smuzhiyun isfatal = 1;
2143*4882a593Smuzhiyun } else
2144*4882a593Smuzhiyun qib_7322_clear_freeze(dd);
2145*4882a593Smuzhiyun }
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun if (hwerrs & HWE_MASK(PowerOnBISTFailed)) {
2148*4882a593Smuzhiyun isfatal = 1;
2149*4882a593Smuzhiyun strlcpy(msg,
2150*4882a593Smuzhiyun "[Memory BIST test failed, InfiniPath hardware unusable]",
2151*4882a593Smuzhiyun msgl);
2152*4882a593Smuzhiyun /* ignore from now on, so disable until driver reloaded */
2153*4882a593Smuzhiyun dd->cspec->hwerrmask &= ~HWE_MASK(PowerOnBISTFailed);
2154*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun err_decode(msg, msgl, hwerrs, qib_7322_hwerror_msgs);
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun /* Ignore esoteric PLL failures et al. */
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun qib_dev_err(dd, "%s hardware error\n", msg);
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun if (hwerrs &
2164*4882a593Smuzhiyun (SYM_MASK(HwErrMask, SDmaMemReadErrMask_0) |
2165*4882a593Smuzhiyun SYM_MASK(HwErrMask, SDmaMemReadErrMask_1))) {
2166*4882a593Smuzhiyun int pidx = 0;
2167*4882a593Smuzhiyun int err;
2168*4882a593Smuzhiyun unsigned long flags;
2169*4882a593Smuzhiyun struct qib_pportdata *ppd = dd->pport;
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun for (; pidx < dd->num_pports; ++pidx, ppd++) {
2172*4882a593Smuzhiyun err = 0;
2173*4882a593Smuzhiyun if (pidx == 0 && (hwerrs &
2174*4882a593Smuzhiyun SYM_MASK(HwErrMask, SDmaMemReadErrMask_0)))
2175*4882a593Smuzhiyun err++;
2176*4882a593Smuzhiyun if (pidx == 1 && (hwerrs &
2177*4882a593Smuzhiyun SYM_MASK(HwErrMask, SDmaMemReadErrMask_1)))
2178*4882a593Smuzhiyun err++;
2179*4882a593Smuzhiyun if (err) {
2180*4882a593Smuzhiyun spin_lock_irqsave(&ppd->sdma_lock, flags);
2181*4882a593Smuzhiyun dump_sdma_7322_state(ppd);
2182*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->sdma_lock, flags);
2183*4882a593Smuzhiyun }
2184*4882a593Smuzhiyun }
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun if (isfatal && !dd->diag_client) {
2188*4882a593Smuzhiyun qib_dev_err(dd,
2189*4882a593Smuzhiyun "Fatal Hardware Error, no longer usable, SN %.16s\n",
2190*4882a593Smuzhiyun dd->serial);
2191*4882a593Smuzhiyun /*
2192*4882a593Smuzhiyun * for /sys status file and user programs to print; if no
2193*4882a593Smuzhiyun * trailing brace is copied, we'll know it was truncated.
2194*4882a593Smuzhiyun */
2195*4882a593Smuzhiyun if (dd->freezemsg)
2196*4882a593Smuzhiyun snprintf(dd->freezemsg, dd->freezelen,
2197*4882a593Smuzhiyun "{%s}", msg);
2198*4882a593Smuzhiyun qib_disable_after_error(dd);
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun bail:;
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun /**
2204*4882a593Smuzhiyun * qib_7322_init_hwerrors - enable hardware errors
2205*4882a593Smuzhiyun * @dd: the qlogic_ib device
2206*4882a593Smuzhiyun *
2207*4882a593Smuzhiyun * now that we have finished initializing everything that might reasonably
2208*4882a593Smuzhiyun * cause a hardware error, and cleared those errors bits as they occur,
2209*4882a593Smuzhiyun * we can enable hardware errors in the mask (potentially enabling
2210*4882a593Smuzhiyun * freeze mode), and enable hardware errors as errors (along with
2211*4882a593Smuzhiyun * everything else) in errormask
2212*4882a593Smuzhiyun */
qib_7322_init_hwerrors(struct qib_devdata * dd)2213*4882a593Smuzhiyun static void qib_7322_init_hwerrors(struct qib_devdata *dd)
2214*4882a593Smuzhiyun {
2215*4882a593Smuzhiyun int pidx;
2216*4882a593Smuzhiyun u64 extsval;
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun extsval = qib_read_kreg64(dd, kr_extstatus);
2219*4882a593Smuzhiyun if (!(extsval & (QIB_EXTS_MEMBIST_DISABLED |
2220*4882a593Smuzhiyun QIB_EXTS_MEMBIST_ENDTEST)))
2221*4882a593Smuzhiyun qib_dev_err(dd, "MemBIST did not complete!\n");
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun /* never clear BIST failure, so reported on each driver load */
2224*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrclear, ~HWE_MASK(PowerOnBISTFailed));
2225*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun /* clear all */
2228*4882a593Smuzhiyun qib_write_kreg(dd, kr_errclear, ~0ULL);
2229*4882a593Smuzhiyun /* enable errors that are masked, at least this first time. */
2230*4882a593Smuzhiyun qib_write_kreg(dd, kr_errmask, ~0ULL);
2231*4882a593Smuzhiyun dd->cspec->errormask = qib_read_kreg64(dd, kr_errmask);
2232*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx)
2233*4882a593Smuzhiyun if (dd->pport[pidx].link_speed_supported)
2234*4882a593Smuzhiyun qib_write_kreg_port(dd->pport + pidx, krp_errmask,
2235*4882a593Smuzhiyun ~0ULL);
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun /*
2239*4882a593Smuzhiyun * Disable and enable the armlaunch error. Used for PIO bandwidth testing
2240*4882a593Smuzhiyun * on chips that are count-based, rather than trigger-based. There is no
2241*4882a593Smuzhiyun * reference counting, but that's also fine, given the intended use.
2242*4882a593Smuzhiyun * Only chip-specific because it's all register accesses
2243*4882a593Smuzhiyun */
qib_set_7322_armlaunch(struct qib_devdata * dd,u32 enable)2244*4882a593Smuzhiyun static void qib_set_7322_armlaunch(struct qib_devdata *dd, u32 enable)
2245*4882a593Smuzhiyun {
2246*4882a593Smuzhiyun if (enable) {
2247*4882a593Smuzhiyun qib_write_kreg(dd, kr_errclear, QIB_E_SPIOARMLAUNCH);
2248*4882a593Smuzhiyun dd->cspec->errormask |= QIB_E_SPIOARMLAUNCH;
2249*4882a593Smuzhiyun } else
2250*4882a593Smuzhiyun dd->cspec->errormask &= ~QIB_E_SPIOARMLAUNCH;
2251*4882a593Smuzhiyun qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun /*
2255*4882a593Smuzhiyun * Formerly took parameter <which> in pre-shifted,
2256*4882a593Smuzhiyun * pre-merged form with LinkCmd and LinkInitCmd
2257*4882a593Smuzhiyun * together, and assuming the zero was NOP.
2258*4882a593Smuzhiyun */
qib_set_ib_7322_lstate(struct qib_pportdata * ppd,u16 linkcmd,u16 linitcmd)2259*4882a593Smuzhiyun static void qib_set_ib_7322_lstate(struct qib_pportdata *ppd, u16 linkcmd,
2260*4882a593Smuzhiyun u16 linitcmd)
2261*4882a593Smuzhiyun {
2262*4882a593Smuzhiyun u64 mod_wd;
2263*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
2264*4882a593Smuzhiyun unsigned long flags;
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun if (linitcmd == QLOGIC_IB_IBCC_LINKINITCMD_DISABLE) {
2267*4882a593Smuzhiyun /*
2268*4882a593Smuzhiyun * If we are told to disable, note that so link-recovery
2269*4882a593Smuzhiyun * code does not attempt to bring us back up.
2270*4882a593Smuzhiyun * Also reset everything that we can, so we start
2271*4882a593Smuzhiyun * completely clean when re-enabled (before we
2272*4882a593Smuzhiyun * actually issue the disable to the IBC)
2273*4882a593Smuzhiyun */
2274*4882a593Smuzhiyun qib_7322_mini_pcs_reset(ppd);
2275*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
2276*4882a593Smuzhiyun ppd->lflags |= QIBL_IB_LINK_DISABLED;
2277*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2278*4882a593Smuzhiyun } else if (linitcmd || linkcmd == QLOGIC_IB_IBCC_LINKCMD_DOWN) {
2279*4882a593Smuzhiyun /*
2280*4882a593Smuzhiyun * Any other linkinitcmd will lead to LINKDOWN and then
2281*4882a593Smuzhiyun * to INIT (if all is well), so clear flag to let
2282*4882a593Smuzhiyun * link-recovery code attempt to bring us back up.
2283*4882a593Smuzhiyun */
2284*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
2285*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_LINK_DISABLED;
2286*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2287*4882a593Smuzhiyun /*
2288*4882a593Smuzhiyun * Clear status change interrupt reduction so the
2289*4882a593Smuzhiyun * new state is seen.
2290*4882a593Smuzhiyun */
2291*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a &=
2292*4882a593Smuzhiyun ~SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn);
2293*4882a593Smuzhiyun }
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun mod_wd = (linkcmd << IBA7322_IBCC_LINKCMD_SHIFT) |
2296*4882a593Smuzhiyun (linitcmd << QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a |
2299*4882a593Smuzhiyun mod_wd);
2300*4882a593Smuzhiyun /* write to chip to prevent back-to-back writes of ibc reg */
2301*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun /*
2306*4882a593Smuzhiyun * The total RCV buffer memory is 64KB, used for both ports, and is
2307*4882a593Smuzhiyun * in units of 64 bytes (same as IB flow control credit unit).
2308*4882a593Smuzhiyun * The consumedVL unit in the same registers are in 32 byte units!
2309*4882a593Smuzhiyun * So, a VL15 packet needs 4.50 IB credits, and 9 rx buffer chunks,
2310*4882a593Smuzhiyun * and we can therefore allocate just 9 IB credits for 2 VL15 packets
2311*4882a593Smuzhiyun * in krp_rxcreditvl15, rather than 10.
2312*4882a593Smuzhiyun */
2313*4882a593Smuzhiyun #define RCV_BUF_UNITSZ 64
2314*4882a593Smuzhiyun #define NUM_RCV_BUF_UNITS(dd) ((64 * 1024) / (RCV_BUF_UNITSZ * dd->num_pports))
2315*4882a593Smuzhiyun
set_vls(struct qib_pportdata * ppd)2316*4882a593Smuzhiyun static void set_vls(struct qib_pportdata *ppd)
2317*4882a593Smuzhiyun {
2318*4882a593Smuzhiyun int i, numvls, totcred, cred_vl, vl0extra;
2319*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
2320*4882a593Smuzhiyun u64 val;
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun numvls = qib_num_vls(ppd->vls_operational);
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun /*
2325*4882a593Smuzhiyun * Set up per-VL credits. Below is kluge based on these assumptions:
2326*4882a593Smuzhiyun * 1) port is disabled at the time early_init is called.
2327*4882a593Smuzhiyun * 2) give VL15 17 credits, for two max-plausible packets.
2328*4882a593Smuzhiyun * 3) Give VL0-N the rest, with any rounding excess used for VL0
2329*4882a593Smuzhiyun */
2330*4882a593Smuzhiyun /* 2 VL15 packets @ 288 bytes each (including IB headers) */
2331*4882a593Smuzhiyun totcred = NUM_RCV_BUF_UNITS(dd);
2332*4882a593Smuzhiyun cred_vl = (2 * 288 + RCV_BUF_UNITSZ - 1) / RCV_BUF_UNITSZ;
2333*4882a593Smuzhiyun totcred -= cred_vl;
2334*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_rxcreditvl15, (u64) cred_vl);
2335*4882a593Smuzhiyun cred_vl = totcred / numvls;
2336*4882a593Smuzhiyun vl0extra = totcred - cred_vl * numvls;
2337*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_rxcreditvl0, cred_vl + vl0extra);
2338*4882a593Smuzhiyun for (i = 1; i < numvls; i++)
2339*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_rxcreditvl0 + i, cred_vl);
2340*4882a593Smuzhiyun for (; i < 8; i++) /* no buffer space for other VLs */
2341*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_rxcreditvl0 + i, 0);
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun /* Notify IBC that credits need to be recalculated */
2344*4882a593Smuzhiyun val = qib_read_kreg_port(ppd, krp_ibsdtestiftx);
2345*4882a593Smuzhiyun val |= SYM_MASK(IB_SDTEST_IF_TX_0, CREDIT_CHANGE);
2346*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibsdtestiftx, val);
2347*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
2348*4882a593Smuzhiyun val &= ~SYM_MASK(IB_SDTEST_IF_TX_0, CREDIT_CHANGE);
2349*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibsdtestiftx, val);
2350*4882a593Smuzhiyun
2351*4882a593Smuzhiyun for (i = 0; i < numvls; i++)
2352*4882a593Smuzhiyun val = qib_read_kreg_port(ppd, krp_rxcreditvl0 + i);
2353*4882a593Smuzhiyun val = qib_read_kreg_port(ppd, krp_rxcreditvl15);
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun /* Change the number of operational VLs */
2356*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a = (ppd->cpspec->ibcctrl_a &
2357*4882a593Smuzhiyun ~SYM_MASK(IBCCtrlA_0, NumVLane)) |
2358*4882a593Smuzhiyun ((u64)(numvls - 1) << SYM_LSB(IBCCtrlA_0, NumVLane));
2359*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
2360*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun /*
2364*4882a593Smuzhiyun * The code that deals with actual SerDes is in serdes_7322_init().
2365*4882a593Smuzhiyun * Compared to the code for iba7220, it is minimal.
2366*4882a593Smuzhiyun */
2367*4882a593Smuzhiyun static int serdes_7322_init(struct qib_pportdata *ppd);
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun /**
2370*4882a593Smuzhiyun * qib_7322_bringup_serdes - bring up the serdes
2371*4882a593Smuzhiyun * @ppd: physical port on the qlogic_ib device
2372*4882a593Smuzhiyun */
qib_7322_bringup_serdes(struct qib_pportdata * ppd)2373*4882a593Smuzhiyun static int qib_7322_bringup_serdes(struct qib_pportdata *ppd)
2374*4882a593Smuzhiyun {
2375*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
2376*4882a593Smuzhiyun u64 val, guid, ibc;
2377*4882a593Smuzhiyun unsigned long flags;
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun /*
2380*4882a593Smuzhiyun * SerDes model not in Pd, but still need to
2381*4882a593Smuzhiyun * set up much of IBCCtrl and IBCDDRCtrl; move elsewhere
2382*4882a593Smuzhiyun * eventually.
2383*4882a593Smuzhiyun */
2384*4882a593Smuzhiyun /* Put IBC in reset, sends disabled (should be in reset already) */
2385*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0, IBLinkEn);
2386*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
2387*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun /* ensure previous Tx parameters are not still forced */
2390*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_tx_deemph_override,
2391*4882a593Smuzhiyun SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
2392*4882a593Smuzhiyun reset_tx_deemphasis_override));
2393*4882a593Smuzhiyun
2394*4882a593Smuzhiyun if (qib_compat_ddr_negotiate) {
2395*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog = 1;
2396*4882a593Smuzhiyun ppd->cpspec->ibsymsnap = read_7322_creg32_port(ppd,
2397*4882a593Smuzhiyun crp_ibsymbolerr);
2398*4882a593Smuzhiyun ppd->cpspec->iblnkerrsnap = read_7322_creg32_port(ppd,
2399*4882a593Smuzhiyun crp_iblinkerrrecov);
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun
2402*4882a593Smuzhiyun /* flowcontrolwatermark is in units of KBytes */
2403*4882a593Smuzhiyun ibc = 0x5ULL << SYM_LSB(IBCCtrlA_0, FlowCtrlWaterMark);
2404*4882a593Smuzhiyun /*
2405*4882a593Smuzhiyun * Flow control is sent this often, even if no changes in
2406*4882a593Smuzhiyun * buffer space occur. Units are 128ns for this chip.
2407*4882a593Smuzhiyun * Set to 3usec.
2408*4882a593Smuzhiyun */
2409*4882a593Smuzhiyun ibc |= 24ULL << SYM_LSB(IBCCtrlA_0, FlowCtrlPeriod);
2410*4882a593Smuzhiyun /* max error tolerance */
2411*4882a593Smuzhiyun ibc |= 0xfULL << SYM_LSB(IBCCtrlA_0, PhyerrThreshold);
2412*4882a593Smuzhiyun /* IB credit flow control. */
2413*4882a593Smuzhiyun ibc |= 0xfULL << SYM_LSB(IBCCtrlA_0, OverrunThreshold);
2414*4882a593Smuzhiyun /*
2415*4882a593Smuzhiyun * set initial max size pkt IBC will send, including ICRC; it's the
2416*4882a593Smuzhiyun * PIO buffer size in dwords, less 1; also see qib_set_mtu()
2417*4882a593Smuzhiyun */
2418*4882a593Smuzhiyun ibc |= ((u64)(ppd->ibmaxlen >> 2) + 1) <<
2419*4882a593Smuzhiyun SYM_LSB(IBCCtrlA_0, MaxPktLen);
2420*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a = ibc; /* without linkcmd or linkinitcmd! */
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun /*
2423*4882a593Smuzhiyun * Reset the PCS interface to the serdes (and also ibc, which is still
2424*4882a593Smuzhiyun * in reset from above). Writes new value of ibcctrl_a as last step.
2425*4882a593Smuzhiyun */
2426*4882a593Smuzhiyun qib_7322_mini_pcs_reset(ppd);
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun if (!ppd->cpspec->ibcctrl_b) {
2429*4882a593Smuzhiyun unsigned lse = ppd->link_speed_enabled;
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun /*
2432*4882a593Smuzhiyun * Not on re-init after reset, establish shadow
2433*4882a593Smuzhiyun * and force initial config.
2434*4882a593Smuzhiyun */
2435*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b = qib_read_kreg_port(ppd,
2436*4882a593Smuzhiyun krp_ibcctrl_b);
2437*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b &= ~(IBA7322_IBC_SPEED_QDR |
2438*4882a593Smuzhiyun IBA7322_IBC_SPEED_DDR |
2439*4882a593Smuzhiyun IBA7322_IBC_SPEED_SDR |
2440*4882a593Smuzhiyun IBA7322_IBC_WIDTH_AUTONEG |
2441*4882a593Smuzhiyun SYM_MASK(IBCCtrlB_0, IB_LANE_REV_SUPPORTED));
2442*4882a593Smuzhiyun if (lse & (lse - 1)) /* Muliple speeds enabled */
2443*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b |=
2444*4882a593Smuzhiyun (lse << IBA7322_IBC_SPEED_LSB) |
2445*4882a593Smuzhiyun IBA7322_IBC_IBTA_1_2_MASK |
2446*4882a593Smuzhiyun IBA7322_IBC_MAX_SPEED_MASK;
2447*4882a593Smuzhiyun else
2448*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b |= (lse == QIB_IB_QDR) ?
2449*4882a593Smuzhiyun IBA7322_IBC_SPEED_QDR |
2450*4882a593Smuzhiyun IBA7322_IBC_IBTA_1_2_MASK :
2451*4882a593Smuzhiyun (lse == QIB_IB_DDR) ?
2452*4882a593Smuzhiyun IBA7322_IBC_SPEED_DDR :
2453*4882a593Smuzhiyun IBA7322_IBC_SPEED_SDR;
2454*4882a593Smuzhiyun if ((ppd->link_width_enabled & (IB_WIDTH_1X | IB_WIDTH_4X)) ==
2455*4882a593Smuzhiyun (IB_WIDTH_1X | IB_WIDTH_4X))
2456*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b |= IBA7322_IBC_WIDTH_AUTONEG;
2457*4882a593Smuzhiyun else
2458*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b |=
2459*4882a593Smuzhiyun ppd->link_width_enabled == IB_WIDTH_4X ?
2460*4882a593Smuzhiyun IBA7322_IBC_WIDTH_4X_ONLY :
2461*4882a593Smuzhiyun IBA7322_IBC_WIDTH_1X_ONLY;
2462*4882a593Smuzhiyun
2463*4882a593Smuzhiyun /* always enable these on driver reload, not sticky */
2464*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b |= (IBA7322_IBC_RXPOL_MASK |
2465*4882a593Smuzhiyun IBA7322_IBC_HRTBT_MASK);
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_b, ppd->cpspec->ibcctrl_b);
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun /* setup so we have more time at CFGTEST to change H1 */
2470*4882a593Smuzhiyun val = qib_read_kreg_port(ppd, krp_ibcctrl_c);
2471*4882a593Smuzhiyun val &= ~SYM_MASK(IBCCtrlC_0, IB_FRONT_PORCH);
2472*4882a593Smuzhiyun val |= 0xfULL << SYM_LSB(IBCCtrlC_0, IB_FRONT_PORCH);
2473*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_c, val);
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun serdes_7322_init(ppd);
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun guid = be64_to_cpu(ppd->guid);
2478*4882a593Smuzhiyun if (!guid) {
2479*4882a593Smuzhiyun if (dd->base_guid)
2480*4882a593Smuzhiyun guid = be64_to_cpu(dd->base_guid) + ppd->port - 1;
2481*4882a593Smuzhiyun ppd->guid = cpu_to_be64(guid);
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_hrtbt_guid, guid);
2485*4882a593Smuzhiyun /* write to chip to prevent back-to-back writes of ibc reg */
2486*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun /* Enable port */
2489*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a |= SYM_MASK(IBCCtrlA_0, IBLinkEn);
2490*4882a593Smuzhiyun set_vls(ppd);
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun /* initially come up DISABLED, without sending anything. */
2493*4882a593Smuzhiyun val = ppd->cpspec->ibcctrl_a | (QLOGIC_IB_IBCC_LINKINITCMD_DISABLE <<
2494*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
2495*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a, val);
2496*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
2497*4882a593Smuzhiyun /* clear the linkinit cmds */
2498*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a = val & ~SYM_MASK(IBCCtrlA_0, LinkInitCmd);
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun /* be paranoid against later code motion, etc. */
2501*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
2502*4882a593Smuzhiyun ppd->p_rcvctrl |= SYM_MASK(RcvCtrl_0, RcvIBPortEnable);
2503*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_rcvctrl, ppd->p_rcvctrl);
2504*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun /* Also enable IBSTATUSCHG interrupt. */
2507*4882a593Smuzhiyun val = qib_read_kreg_port(ppd, krp_errmask);
2508*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_errmask,
2509*4882a593Smuzhiyun val | ERR_MASK_N(IBStatusChanged));
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun /* Always zero until we start messing with SerDes for real */
2512*4882a593Smuzhiyun return 0;
2513*4882a593Smuzhiyun }
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun /**
2516*4882a593Smuzhiyun * qib_7322_quiet_serdes - set serdes to txidle
2517*4882a593Smuzhiyun * @dd: the qlogic_ib device
2518*4882a593Smuzhiyun * Called when driver is being unloaded
2519*4882a593Smuzhiyun */
qib_7322_mini_quiet_serdes(struct qib_pportdata * ppd)2520*4882a593Smuzhiyun static void qib_7322_mini_quiet_serdes(struct qib_pportdata *ppd)
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun u64 val;
2523*4882a593Smuzhiyun unsigned long flags;
2524*4882a593Smuzhiyun
2525*4882a593Smuzhiyun qib_set_ib_7322_lstate(ppd, 0, QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
2526*4882a593Smuzhiyun
2527*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
2528*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
2529*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2530*4882a593Smuzhiyun wake_up(&ppd->cpspec->autoneg_wait);
2531*4882a593Smuzhiyun cancel_delayed_work_sync(&ppd->cpspec->autoneg_work);
2532*4882a593Smuzhiyun if (ppd->dd->cspec->r1)
2533*4882a593Smuzhiyun cancel_delayed_work_sync(&ppd->cpspec->ipg_work);
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun ppd->cpspec->chase_end = 0;
2536*4882a593Smuzhiyun if (ppd->cpspec->chase_timer.function) /* if initted */
2537*4882a593Smuzhiyun del_timer_sync(&ppd->cpspec->chase_timer);
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun /*
2540*4882a593Smuzhiyun * Despite the name, actually disables IBC as well. Do it when
2541*4882a593Smuzhiyun * we are as sure as possible that no more packets can be
2542*4882a593Smuzhiyun * received, following the down and the PCS reset.
2543*4882a593Smuzhiyun * The actual disabling happens in qib_7322_mini_pci_reset(),
2544*4882a593Smuzhiyun * along with the PCS being reset.
2545*4882a593Smuzhiyun */
2546*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0, IBLinkEn);
2547*4882a593Smuzhiyun qib_7322_mini_pcs_reset(ppd);
2548*4882a593Smuzhiyun
2549*4882a593Smuzhiyun /*
2550*4882a593Smuzhiyun * Update the adjusted counters so the adjustment persists
2551*4882a593Smuzhiyun * across driver reload.
2552*4882a593Smuzhiyun */
2553*4882a593Smuzhiyun if (ppd->cpspec->ibsymdelta || ppd->cpspec->iblnkerrdelta ||
2554*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog || ppd->cpspec->iblnkdowndelta) {
2555*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
2556*4882a593Smuzhiyun u64 diagc;
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun /* enable counter writes */
2559*4882a593Smuzhiyun diagc = qib_read_kreg64(dd, kr_hwdiagctrl);
2560*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwdiagctrl,
2561*4882a593Smuzhiyun diagc | SYM_MASK(HwDiagCtrl, CounterWrEnable));
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun if (ppd->cpspec->ibsymdelta || ppd->cpspec->ibdeltainprog) {
2564*4882a593Smuzhiyun val = read_7322_creg32_port(ppd, crp_ibsymbolerr);
2565*4882a593Smuzhiyun if (ppd->cpspec->ibdeltainprog)
2566*4882a593Smuzhiyun val -= val - ppd->cpspec->ibsymsnap;
2567*4882a593Smuzhiyun val -= ppd->cpspec->ibsymdelta;
2568*4882a593Smuzhiyun write_7322_creg_port(ppd, crp_ibsymbolerr, val);
2569*4882a593Smuzhiyun }
2570*4882a593Smuzhiyun if (ppd->cpspec->iblnkerrdelta || ppd->cpspec->ibdeltainprog) {
2571*4882a593Smuzhiyun val = read_7322_creg32_port(ppd, crp_iblinkerrrecov);
2572*4882a593Smuzhiyun if (ppd->cpspec->ibdeltainprog)
2573*4882a593Smuzhiyun val -= val - ppd->cpspec->iblnkerrsnap;
2574*4882a593Smuzhiyun val -= ppd->cpspec->iblnkerrdelta;
2575*4882a593Smuzhiyun write_7322_creg_port(ppd, crp_iblinkerrrecov, val);
2576*4882a593Smuzhiyun }
2577*4882a593Smuzhiyun if (ppd->cpspec->iblnkdowndelta) {
2578*4882a593Smuzhiyun val = read_7322_creg32_port(ppd, crp_iblinkdown);
2579*4882a593Smuzhiyun val += ppd->cpspec->iblnkdowndelta;
2580*4882a593Smuzhiyun write_7322_creg_port(ppd, crp_iblinkdown, val);
2581*4882a593Smuzhiyun }
2582*4882a593Smuzhiyun /*
2583*4882a593Smuzhiyun * No need to save ibmalfdelta since IB perfcounters
2584*4882a593Smuzhiyun * are cleared on driver reload.
2585*4882a593Smuzhiyun */
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun /* and disable counter writes */
2588*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwdiagctrl, diagc);
2589*4882a593Smuzhiyun }
2590*4882a593Smuzhiyun }
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun /**
2593*4882a593Smuzhiyun * qib_setup_7322_setextled - set the state of the two external LEDs
2594*4882a593Smuzhiyun * @ppd: physical port on the qlogic_ib device
2595*4882a593Smuzhiyun * @on: whether the link is up or not
2596*4882a593Smuzhiyun *
2597*4882a593Smuzhiyun * The exact combo of LEDs if on is true is determined by looking
2598*4882a593Smuzhiyun * at the ibcstatus.
2599*4882a593Smuzhiyun *
2600*4882a593Smuzhiyun * These LEDs indicate the physical and logical state of IB link.
2601*4882a593Smuzhiyun * For this chip (at least with recommended board pinouts), LED1
2602*4882a593Smuzhiyun * is Yellow (logical state) and LED2 is Green (physical state),
2603*4882a593Smuzhiyun *
2604*4882a593Smuzhiyun * Note: We try to match the Mellanox HCA LED behavior as best
2605*4882a593Smuzhiyun * we can. Green indicates physical link state is OK (something is
2606*4882a593Smuzhiyun * plugged in, and we can train).
2607*4882a593Smuzhiyun * Amber indicates the link is logically up (ACTIVE).
2608*4882a593Smuzhiyun * Mellanox further blinks the amber LED to indicate data packet
2609*4882a593Smuzhiyun * activity, but we have no hardware support for that, so it would
2610*4882a593Smuzhiyun * require waking up every 10-20 msecs and checking the counters
2611*4882a593Smuzhiyun * on the chip, and then turning the LED off if appropriate. That's
2612*4882a593Smuzhiyun * visible overhead, so not something we will do.
2613*4882a593Smuzhiyun */
qib_setup_7322_setextled(struct qib_pportdata * ppd,u32 on)2614*4882a593Smuzhiyun static void qib_setup_7322_setextled(struct qib_pportdata *ppd, u32 on)
2615*4882a593Smuzhiyun {
2616*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
2617*4882a593Smuzhiyun u64 extctl, ledblink = 0, val;
2618*4882a593Smuzhiyun unsigned long flags;
2619*4882a593Smuzhiyun int yel, grn;
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun /*
2622*4882a593Smuzhiyun * The diags use the LED to indicate diag info, so we leave
2623*4882a593Smuzhiyun * the external LED alone when the diags are running.
2624*4882a593Smuzhiyun */
2625*4882a593Smuzhiyun if (dd->diag_client)
2626*4882a593Smuzhiyun return;
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun /* Allow override of LED display for, e.g. Locating system in rack */
2629*4882a593Smuzhiyun if (ppd->led_override) {
2630*4882a593Smuzhiyun grn = (ppd->led_override & QIB_LED_PHYS);
2631*4882a593Smuzhiyun yel = (ppd->led_override & QIB_LED_LOG);
2632*4882a593Smuzhiyun } else if (on) {
2633*4882a593Smuzhiyun val = qib_read_kreg_port(ppd, krp_ibcstatus_a);
2634*4882a593Smuzhiyun grn = qib_7322_phys_portstate(val) ==
2635*4882a593Smuzhiyun IB_PHYSPORTSTATE_LINKUP;
2636*4882a593Smuzhiyun yel = qib_7322_iblink_state(val) == IB_PORT_ACTIVE;
2637*4882a593Smuzhiyun } else {
2638*4882a593Smuzhiyun grn = 0;
2639*4882a593Smuzhiyun yel = 0;
2640*4882a593Smuzhiyun }
2641*4882a593Smuzhiyun
2642*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
2643*4882a593Smuzhiyun extctl = dd->cspec->extctrl & (ppd->port == 1 ?
2644*4882a593Smuzhiyun ~ExtLED_IB1_MASK : ~ExtLED_IB2_MASK);
2645*4882a593Smuzhiyun if (grn) {
2646*4882a593Smuzhiyun extctl |= ppd->port == 1 ? ExtLED_IB1_GRN : ExtLED_IB2_GRN;
2647*4882a593Smuzhiyun /*
2648*4882a593Smuzhiyun * Counts are in chip clock (4ns) periods.
2649*4882a593Smuzhiyun * This is 1/16 sec (66.6ms) on,
2650*4882a593Smuzhiyun * 3/16 sec (187.5 ms) off, with packets rcvd.
2651*4882a593Smuzhiyun */
2652*4882a593Smuzhiyun ledblink = ((66600 * 1000UL / 4) << IBA7322_LEDBLINK_ON_SHIFT) |
2653*4882a593Smuzhiyun ((187500 * 1000UL / 4) << IBA7322_LEDBLINK_OFF_SHIFT);
2654*4882a593Smuzhiyun }
2655*4882a593Smuzhiyun if (yel)
2656*4882a593Smuzhiyun extctl |= ppd->port == 1 ? ExtLED_IB1_YEL : ExtLED_IB2_YEL;
2657*4882a593Smuzhiyun dd->cspec->extctrl = extctl;
2658*4882a593Smuzhiyun qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
2659*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
2660*4882a593Smuzhiyun
2661*4882a593Smuzhiyun if (ledblink) /* blink the LED on packet receive */
2662*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_rcvpktledcnt, ledblink);
2663*4882a593Smuzhiyun }
2664*4882a593Smuzhiyun
2665*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
2666*4882a593Smuzhiyun
qib_7322_notify_dca(struct qib_devdata * dd,unsigned long event)2667*4882a593Smuzhiyun static int qib_7322_notify_dca(struct qib_devdata *dd, unsigned long event)
2668*4882a593Smuzhiyun {
2669*4882a593Smuzhiyun switch (event) {
2670*4882a593Smuzhiyun case DCA_PROVIDER_ADD:
2671*4882a593Smuzhiyun if (dd->flags & QIB_DCA_ENABLED)
2672*4882a593Smuzhiyun break;
2673*4882a593Smuzhiyun if (!dca_add_requester(&dd->pcidev->dev)) {
2674*4882a593Smuzhiyun qib_devinfo(dd->pcidev, "DCA enabled\n");
2675*4882a593Smuzhiyun dd->flags |= QIB_DCA_ENABLED;
2676*4882a593Smuzhiyun qib_setup_dca(dd);
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun break;
2679*4882a593Smuzhiyun case DCA_PROVIDER_REMOVE:
2680*4882a593Smuzhiyun if (dd->flags & QIB_DCA_ENABLED) {
2681*4882a593Smuzhiyun dca_remove_requester(&dd->pcidev->dev);
2682*4882a593Smuzhiyun dd->flags &= ~QIB_DCA_ENABLED;
2683*4882a593Smuzhiyun dd->cspec->dca_ctrl = 0;
2684*4882a593Smuzhiyun qib_write_kreg(dd, KREG_IDX(DCACtrlA),
2685*4882a593Smuzhiyun dd->cspec->dca_ctrl);
2686*4882a593Smuzhiyun }
2687*4882a593Smuzhiyun break;
2688*4882a593Smuzhiyun }
2689*4882a593Smuzhiyun return 0;
2690*4882a593Smuzhiyun }
2691*4882a593Smuzhiyun
qib_update_rhdrq_dca(struct qib_ctxtdata * rcd,int cpu)2692*4882a593Smuzhiyun static void qib_update_rhdrq_dca(struct qib_ctxtdata *rcd, int cpu)
2693*4882a593Smuzhiyun {
2694*4882a593Smuzhiyun struct qib_devdata *dd = rcd->dd;
2695*4882a593Smuzhiyun struct qib_chip_specific *cspec = dd->cspec;
2696*4882a593Smuzhiyun
2697*4882a593Smuzhiyun if (!(dd->flags & QIB_DCA_ENABLED))
2698*4882a593Smuzhiyun return;
2699*4882a593Smuzhiyun if (cspec->rhdr_cpu[rcd->ctxt] != cpu) {
2700*4882a593Smuzhiyun const struct dca_reg_map *rmp;
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun cspec->rhdr_cpu[rcd->ctxt] = cpu;
2703*4882a593Smuzhiyun rmp = &dca_rcvhdr_reg_map[rcd->ctxt];
2704*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[rmp->shadow_inx] &= rmp->mask;
2705*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[rmp->shadow_inx] |=
2706*4882a593Smuzhiyun (u64) dca3_get_tag(&dd->pcidev->dev, cpu) << rmp->lsb;
2707*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
2708*4882a593Smuzhiyun "Ctxt %d cpu %d dca %llx\n", rcd->ctxt, cpu,
2709*4882a593Smuzhiyun (long long) cspec->dca_rcvhdr_ctrl[rmp->shadow_inx]);
2710*4882a593Smuzhiyun qib_write_kreg(dd, rmp->regno,
2711*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[rmp->shadow_inx]);
2712*4882a593Smuzhiyun cspec->dca_ctrl |= SYM_MASK(DCACtrlA, RcvHdrqDCAEnable);
2713*4882a593Smuzhiyun qib_write_kreg(dd, KREG_IDX(DCACtrlA), cspec->dca_ctrl);
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun }
2716*4882a593Smuzhiyun
qib_update_sdma_dca(struct qib_pportdata * ppd,int cpu)2717*4882a593Smuzhiyun static void qib_update_sdma_dca(struct qib_pportdata *ppd, int cpu)
2718*4882a593Smuzhiyun {
2719*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
2720*4882a593Smuzhiyun struct qib_chip_specific *cspec = dd->cspec;
2721*4882a593Smuzhiyun unsigned pidx = ppd->port - 1;
2722*4882a593Smuzhiyun
2723*4882a593Smuzhiyun if (!(dd->flags & QIB_DCA_ENABLED))
2724*4882a593Smuzhiyun return;
2725*4882a593Smuzhiyun if (cspec->sdma_cpu[pidx] != cpu) {
2726*4882a593Smuzhiyun cspec->sdma_cpu[pidx] = cpu;
2727*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[4] &= ~(ppd->hw_pidx ?
2728*4882a593Smuzhiyun SYM_MASK(DCACtrlF, SendDma1DCAOPH) :
2729*4882a593Smuzhiyun SYM_MASK(DCACtrlF, SendDma0DCAOPH));
2730*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[4] |=
2731*4882a593Smuzhiyun (u64) dca3_get_tag(&dd->pcidev->dev, cpu) <<
2732*4882a593Smuzhiyun (ppd->hw_pidx ?
2733*4882a593Smuzhiyun SYM_LSB(DCACtrlF, SendDma1DCAOPH) :
2734*4882a593Smuzhiyun SYM_LSB(DCACtrlF, SendDma0DCAOPH));
2735*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
2736*4882a593Smuzhiyun "sdma %d cpu %d dca %llx\n", ppd->hw_pidx, cpu,
2737*4882a593Smuzhiyun (long long) cspec->dca_rcvhdr_ctrl[4]);
2738*4882a593Smuzhiyun qib_write_kreg(dd, KREG_IDX(DCACtrlF),
2739*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[4]);
2740*4882a593Smuzhiyun cspec->dca_ctrl |= ppd->hw_pidx ?
2741*4882a593Smuzhiyun SYM_MASK(DCACtrlA, SendDMAHead1DCAEnable) :
2742*4882a593Smuzhiyun SYM_MASK(DCACtrlA, SendDMAHead0DCAEnable);
2743*4882a593Smuzhiyun qib_write_kreg(dd, KREG_IDX(DCACtrlA), cspec->dca_ctrl);
2744*4882a593Smuzhiyun }
2745*4882a593Smuzhiyun }
2746*4882a593Smuzhiyun
qib_setup_dca(struct qib_devdata * dd)2747*4882a593Smuzhiyun static void qib_setup_dca(struct qib_devdata *dd)
2748*4882a593Smuzhiyun {
2749*4882a593Smuzhiyun struct qib_chip_specific *cspec = dd->cspec;
2750*4882a593Smuzhiyun int i;
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cspec->rhdr_cpu); i++)
2753*4882a593Smuzhiyun cspec->rhdr_cpu[i] = -1;
2754*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cspec->sdma_cpu); i++)
2755*4882a593Smuzhiyun cspec->sdma_cpu[i] = -1;
2756*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[0] =
2757*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlB, RcvHdrq0DCAXfrCnt)) |
2758*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlB, RcvHdrq1DCAXfrCnt)) |
2759*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlB, RcvHdrq2DCAXfrCnt)) |
2760*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlB, RcvHdrq3DCAXfrCnt));
2761*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[1] =
2762*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlC, RcvHdrq4DCAXfrCnt)) |
2763*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlC, RcvHdrq5DCAXfrCnt)) |
2764*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlC, RcvHdrq6DCAXfrCnt)) |
2765*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlC, RcvHdrq7DCAXfrCnt));
2766*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[2] =
2767*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlD, RcvHdrq8DCAXfrCnt)) |
2768*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlD, RcvHdrq9DCAXfrCnt)) |
2769*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlD, RcvHdrq10DCAXfrCnt)) |
2770*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlD, RcvHdrq11DCAXfrCnt));
2771*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[3] =
2772*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlE, RcvHdrq12DCAXfrCnt)) |
2773*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlE, RcvHdrq13DCAXfrCnt)) |
2774*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlE, RcvHdrq14DCAXfrCnt)) |
2775*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlE, RcvHdrq15DCAXfrCnt));
2776*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[4] =
2777*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlF, RcvHdrq16DCAXfrCnt)) |
2778*4882a593Smuzhiyun (1ULL << SYM_LSB(DCACtrlF, RcvHdrq17DCAXfrCnt));
2779*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cspec->sdma_cpu); i++)
2780*4882a593Smuzhiyun qib_write_kreg(dd, KREG_IDX(DCACtrlB) + i,
2781*4882a593Smuzhiyun cspec->dca_rcvhdr_ctrl[i]);
2782*4882a593Smuzhiyun for (i = 0; i < cspec->num_msix_entries; i++)
2783*4882a593Smuzhiyun setup_dca_notifier(dd, i);
2784*4882a593Smuzhiyun }
2785*4882a593Smuzhiyun
qib_irq_notifier_notify(struct irq_affinity_notify * notify,const cpumask_t * mask)2786*4882a593Smuzhiyun static void qib_irq_notifier_notify(struct irq_affinity_notify *notify,
2787*4882a593Smuzhiyun const cpumask_t *mask)
2788*4882a593Smuzhiyun {
2789*4882a593Smuzhiyun struct qib_irq_notify *n =
2790*4882a593Smuzhiyun container_of(notify, struct qib_irq_notify, notify);
2791*4882a593Smuzhiyun int cpu = cpumask_first(mask);
2792*4882a593Smuzhiyun
2793*4882a593Smuzhiyun if (n->rcv) {
2794*4882a593Smuzhiyun struct qib_ctxtdata *rcd = (struct qib_ctxtdata *)n->arg;
2795*4882a593Smuzhiyun
2796*4882a593Smuzhiyun qib_update_rhdrq_dca(rcd, cpu);
2797*4882a593Smuzhiyun } else {
2798*4882a593Smuzhiyun struct qib_pportdata *ppd = (struct qib_pportdata *)n->arg;
2799*4882a593Smuzhiyun
2800*4882a593Smuzhiyun qib_update_sdma_dca(ppd, cpu);
2801*4882a593Smuzhiyun }
2802*4882a593Smuzhiyun }
2803*4882a593Smuzhiyun
qib_irq_notifier_release(struct kref * ref)2804*4882a593Smuzhiyun static void qib_irq_notifier_release(struct kref *ref)
2805*4882a593Smuzhiyun {
2806*4882a593Smuzhiyun struct qib_irq_notify *n =
2807*4882a593Smuzhiyun container_of(ref, struct qib_irq_notify, notify.kref);
2808*4882a593Smuzhiyun struct qib_devdata *dd;
2809*4882a593Smuzhiyun
2810*4882a593Smuzhiyun if (n->rcv) {
2811*4882a593Smuzhiyun struct qib_ctxtdata *rcd = (struct qib_ctxtdata *)n->arg;
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun dd = rcd->dd;
2814*4882a593Smuzhiyun } else {
2815*4882a593Smuzhiyun struct qib_pportdata *ppd = (struct qib_pportdata *)n->arg;
2816*4882a593Smuzhiyun
2817*4882a593Smuzhiyun dd = ppd->dd;
2818*4882a593Smuzhiyun }
2819*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
2820*4882a593Smuzhiyun "release on HCA notify 0x%p n 0x%p\n", ref, n);
2821*4882a593Smuzhiyun kfree(n);
2822*4882a593Smuzhiyun }
2823*4882a593Smuzhiyun #endif
2824*4882a593Smuzhiyun
qib_7322_free_irq(struct qib_devdata * dd)2825*4882a593Smuzhiyun static void qib_7322_free_irq(struct qib_devdata *dd)
2826*4882a593Smuzhiyun {
2827*4882a593Smuzhiyun u64 intgranted;
2828*4882a593Smuzhiyun int i;
2829*4882a593Smuzhiyun
2830*4882a593Smuzhiyun dd->cspec->main_int_mask = ~0ULL;
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun for (i = 0; i < dd->cspec->num_msix_entries; i++) {
2833*4882a593Smuzhiyun /* only free IRQs that were allocated */
2834*4882a593Smuzhiyun if (dd->cspec->msix_entries[i].arg) {
2835*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
2836*4882a593Smuzhiyun reset_dca_notifier(dd, i);
2837*4882a593Smuzhiyun #endif
2838*4882a593Smuzhiyun irq_set_affinity_hint(pci_irq_vector(dd->pcidev, i),
2839*4882a593Smuzhiyun NULL);
2840*4882a593Smuzhiyun free_cpumask_var(dd->cspec->msix_entries[i].mask);
2841*4882a593Smuzhiyun pci_free_irq(dd->pcidev, i,
2842*4882a593Smuzhiyun dd->cspec->msix_entries[i].arg);
2843*4882a593Smuzhiyun }
2844*4882a593Smuzhiyun }
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun /* If num_msix_entries was 0, disable the INTx IRQ */
2847*4882a593Smuzhiyun if (!dd->cspec->num_msix_entries)
2848*4882a593Smuzhiyun pci_free_irq(dd->pcidev, 0, dd);
2849*4882a593Smuzhiyun else
2850*4882a593Smuzhiyun dd->cspec->num_msix_entries = 0;
2851*4882a593Smuzhiyun
2852*4882a593Smuzhiyun pci_free_irq_vectors(dd->pcidev);
2853*4882a593Smuzhiyun
2854*4882a593Smuzhiyun /* make sure no MSIx interrupts are left pending */
2855*4882a593Smuzhiyun intgranted = qib_read_kreg64(dd, kr_intgranted);
2856*4882a593Smuzhiyun if (intgranted)
2857*4882a593Smuzhiyun qib_write_kreg(dd, kr_intgranted, intgranted);
2858*4882a593Smuzhiyun }
2859*4882a593Smuzhiyun
qib_setup_7322_cleanup(struct qib_devdata * dd)2860*4882a593Smuzhiyun static void qib_setup_7322_cleanup(struct qib_devdata *dd)
2861*4882a593Smuzhiyun {
2862*4882a593Smuzhiyun int i;
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
2865*4882a593Smuzhiyun if (dd->flags & QIB_DCA_ENABLED) {
2866*4882a593Smuzhiyun dca_remove_requester(&dd->pcidev->dev);
2867*4882a593Smuzhiyun dd->flags &= ~QIB_DCA_ENABLED;
2868*4882a593Smuzhiyun dd->cspec->dca_ctrl = 0;
2869*4882a593Smuzhiyun qib_write_kreg(dd, KREG_IDX(DCACtrlA), dd->cspec->dca_ctrl);
2870*4882a593Smuzhiyun }
2871*4882a593Smuzhiyun #endif
2872*4882a593Smuzhiyun
2873*4882a593Smuzhiyun qib_7322_free_irq(dd);
2874*4882a593Smuzhiyun kfree(dd->cspec->cntrs);
2875*4882a593Smuzhiyun kfree(dd->cspec->sendchkenable);
2876*4882a593Smuzhiyun kfree(dd->cspec->sendgrhchk);
2877*4882a593Smuzhiyun kfree(dd->cspec->sendibchk);
2878*4882a593Smuzhiyun kfree(dd->cspec->msix_entries);
2879*4882a593Smuzhiyun for (i = 0; i < dd->num_pports; i++) {
2880*4882a593Smuzhiyun unsigned long flags;
2881*4882a593Smuzhiyun u32 mask = QSFP_GPIO_MOD_PRS_N |
2882*4882a593Smuzhiyun (QSFP_GPIO_MOD_PRS_N << QSFP_GPIO_PORT2_SHIFT);
2883*4882a593Smuzhiyun
2884*4882a593Smuzhiyun kfree(dd->pport[i].cpspec->portcntrs);
2885*4882a593Smuzhiyun if (dd->flags & QIB_HAS_QSFP) {
2886*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
2887*4882a593Smuzhiyun dd->cspec->gpio_mask &= ~mask;
2888*4882a593Smuzhiyun qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
2889*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
2890*4882a593Smuzhiyun }
2891*4882a593Smuzhiyun }
2892*4882a593Smuzhiyun }
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun /* handle SDMA interrupts */
sdma_7322_intr(struct qib_devdata * dd,u64 istat)2895*4882a593Smuzhiyun static void sdma_7322_intr(struct qib_devdata *dd, u64 istat)
2896*4882a593Smuzhiyun {
2897*4882a593Smuzhiyun struct qib_pportdata *ppd0 = &dd->pport[0];
2898*4882a593Smuzhiyun struct qib_pportdata *ppd1 = &dd->pport[1];
2899*4882a593Smuzhiyun u64 intr0 = istat & (INT_MASK_P(SDma, 0) |
2900*4882a593Smuzhiyun INT_MASK_P(SDmaIdle, 0) | INT_MASK_P(SDmaProgress, 0));
2901*4882a593Smuzhiyun u64 intr1 = istat & (INT_MASK_P(SDma, 1) |
2902*4882a593Smuzhiyun INT_MASK_P(SDmaIdle, 1) | INT_MASK_P(SDmaProgress, 1));
2903*4882a593Smuzhiyun
2904*4882a593Smuzhiyun if (intr0)
2905*4882a593Smuzhiyun qib_sdma_intr(ppd0);
2906*4882a593Smuzhiyun if (intr1)
2907*4882a593Smuzhiyun qib_sdma_intr(ppd1);
2908*4882a593Smuzhiyun
2909*4882a593Smuzhiyun if (istat & INT_MASK_PM(SDmaCleanupDone, 0))
2910*4882a593Smuzhiyun qib_sdma_process_event(ppd0, qib_sdma_event_e20_hw_started);
2911*4882a593Smuzhiyun if (istat & INT_MASK_PM(SDmaCleanupDone, 1))
2912*4882a593Smuzhiyun qib_sdma_process_event(ppd1, qib_sdma_event_e20_hw_started);
2913*4882a593Smuzhiyun }
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun /*
2916*4882a593Smuzhiyun * Set or clear the Send buffer available interrupt enable bit.
2917*4882a593Smuzhiyun */
qib_wantpiobuf_7322_intr(struct qib_devdata * dd,u32 needint)2918*4882a593Smuzhiyun static void qib_wantpiobuf_7322_intr(struct qib_devdata *dd, u32 needint)
2919*4882a593Smuzhiyun {
2920*4882a593Smuzhiyun unsigned long flags;
2921*4882a593Smuzhiyun
2922*4882a593Smuzhiyun spin_lock_irqsave(&dd->sendctrl_lock, flags);
2923*4882a593Smuzhiyun if (needint)
2924*4882a593Smuzhiyun dd->sendctrl |= SYM_MASK(SendCtrl, SendIntBufAvail);
2925*4882a593Smuzhiyun else
2926*4882a593Smuzhiyun dd->sendctrl &= ~SYM_MASK(SendCtrl, SendIntBufAvail);
2927*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
2928*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
2929*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
2930*4882a593Smuzhiyun }
2931*4882a593Smuzhiyun
2932*4882a593Smuzhiyun /*
2933*4882a593Smuzhiyun * Somehow got an interrupt with reserved bits set in interrupt status.
2934*4882a593Smuzhiyun * Print a message so we know it happened, then clear them.
2935*4882a593Smuzhiyun * keep mainline interrupt handler cache-friendly
2936*4882a593Smuzhiyun */
unknown_7322_ibits(struct qib_devdata * dd,u64 istat)2937*4882a593Smuzhiyun static noinline void unknown_7322_ibits(struct qib_devdata *dd, u64 istat)
2938*4882a593Smuzhiyun {
2939*4882a593Smuzhiyun u64 kills;
2940*4882a593Smuzhiyun char msg[128];
2941*4882a593Smuzhiyun
2942*4882a593Smuzhiyun kills = istat & ~QIB_I_BITSEXTANT;
2943*4882a593Smuzhiyun qib_dev_err(dd,
2944*4882a593Smuzhiyun "Clearing reserved interrupt(s) 0x%016llx: %s\n",
2945*4882a593Smuzhiyun (unsigned long long) kills, msg);
2946*4882a593Smuzhiyun qib_write_kreg(dd, kr_intmask, (dd->cspec->int_enable_mask & ~kills));
2947*4882a593Smuzhiyun }
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun /* keep mainline interrupt handler cache-friendly */
unknown_7322_gpio_intr(struct qib_devdata * dd)2950*4882a593Smuzhiyun static noinline void unknown_7322_gpio_intr(struct qib_devdata *dd)
2951*4882a593Smuzhiyun {
2952*4882a593Smuzhiyun u32 gpiostatus;
2953*4882a593Smuzhiyun int handled = 0;
2954*4882a593Smuzhiyun int pidx;
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun /*
2957*4882a593Smuzhiyun * Boards for this chip currently don't use GPIO interrupts,
2958*4882a593Smuzhiyun * so clear by writing GPIOstatus to GPIOclear, and complain
2959*4882a593Smuzhiyun * to developer. To avoid endless repeats, clear
2960*4882a593Smuzhiyun * the bits in the mask, since there is some kind of
2961*4882a593Smuzhiyun * programming error or chip problem.
2962*4882a593Smuzhiyun */
2963*4882a593Smuzhiyun gpiostatus = qib_read_kreg32(dd, kr_gpio_status);
2964*4882a593Smuzhiyun /*
2965*4882a593Smuzhiyun * In theory, writing GPIOstatus to GPIOclear could
2966*4882a593Smuzhiyun * have a bad side-effect on some diagnostic that wanted
2967*4882a593Smuzhiyun * to poll for a status-change, but the various shadows
2968*4882a593Smuzhiyun * make that problematic at best. Diags will just suppress
2969*4882a593Smuzhiyun * all GPIO interrupts during such tests.
2970*4882a593Smuzhiyun */
2971*4882a593Smuzhiyun qib_write_kreg(dd, kr_gpio_clear, gpiostatus);
2972*4882a593Smuzhiyun /*
2973*4882a593Smuzhiyun * Check for QSFP MOD_PRS changes
2974*4882a593Smuzhiyun * only works for single port if IB1 != pidx1
2975*4882a593Smuzhiyun */
2976*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports && (dd->flags & QIB_HAS_QSFP);
2977*4882a593Smuzhiyun ++pidx) {
2978*4882a593Smuzhiyun struct qib_pportdata *ppd;
2979*4882a593Smuzhiyun struct qib_qsfp_data *qd;
2980*4882a593Smuzhiyun u32 mask;
2981*4882a593Smuzhiyun
2982*4882a593Smuzhiyun if (!dd->pport[pidx].link_speed_supported)
2983*4882a593Smuzhiyun continue;
2984*4882a593Smuzhiyun mask = QSFP_GPIO_MOD_PRS_N;
2985*4882a593Smuzhiyun ppd = dd->pport + pidx;
2986*4882a593Smuzhiyun mask <<= (QSFP_GPIO_PORT2_SHIFT * ppd->hw_pidx);
2987*4882a593Smuzhiyun if (gpiostatus & dd->cspec->gpio_mask & mask) {
2988*4882a593Smuzhiyun u64 pins;
2989*4882a593Smuzhiyun
2990*4882a593Smuzhiyun qd = &ppd->cpspec->qsfp_data;
2991*4882a593Smuzhiyun gpiostatus &= ~mask;
2992*4882a593Smuzhiyun pins = qib_read_kreg64(dd, kr_extstatus);
2993*4882a593Smuzhiyun pins >>= SYM_LSB(EXTStatus, GPIOIn);
2994*4882a593Smuzhiyun if (!(pins & mask)) {
2995*4882a593Smuzhiyun ++handled;
2996*4882a593Smuzhiyun qd->t_insert = jiffies;
2997*4882a593Smuzhiyun queue_work(ib_wq, &qd->work);
2998*4882a593Smuzhiyun }
2999*4882a593Smuzhiyun }
3000*4882a593Smuzhiyun }
3001*4882a593Smuzhiyun
3002*4882a593Smuzhiyun if (gpiostatus && !handled) {
3003*4882a593Smuzhiyun const u32 mask = qib_read_kreg32(dd, kr_gpio_mask);
3004*4882a593Smuzhiyun u32 gpio_irq = mask & gpiostatus;
3005*4882a593Smuzhiyun
3006*4882a593Smuzhiyun /*
3007*4882a593Smuzhiyun * Clear any troublemakers, and update chip from shadow
3008*4882a593Smuzhiyun */
3009*4882a593Smuzhiyun dd->cspec->gpio_mask &= ~gpio_irq;
3010*4882a593Smuzhiyun qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun }
3013*4882a593Smuzhiyun
3014*4882a593Smuzhiyun /*
3015*4882a593Smuzhiyun * Handle errors and unusual events first, separate function
3016*4882a593Smuzhiyun * to improve cache hits for fast path interrupt handling.
3017*4882a593Smuzhiyun */
unlikely_7322_intr(struct qib_devdata * dd,u64 istat)3018*4882a593Smuzhiyun static noinline void unlikely_7322_intr(struct qib_devdata *dd, u64 istat)
3019*4882a593Smuzhiyun {
3020*4882a593Smuzhiyun if (istat & ~QIB_I_BITSEXTANT)
3021*4882a593Smuzhiyun unknown_7322_ibits(dd, istat);
3022*4882a593Smuzhiyun if (istat & QIB_I_GPIO)
3023*4882a593Smuzhiyun unknown_7322_gpio_intr(dd);
3024*4882a593Smuzhiyun if (istat & QIB_I_C_ERROR) {
3025*4882a593Smuzhiyun qib_write_kreg(dd, kr_errmask, 0ULL);
3026*4882a593Smuzhiyun tasklet_schedule(&dd->error_tasklet);
3027*4882a593Smuzhiyun }
3028*4882a593Smuzhiyun if (istat & INT_MASK_P(Err, 0) && dd->rcd[0])
3029*4882a593Smuzhiyun handle_7322_p_errors(dd->rcd[0]->ppd);
3030*4882a593Smuzhiyun if (istat & INT_MASK_P(Err, 1) && dd->rcd[1])
3031*4882a593Smuzhiyun handle_7322_p_errors(dd->rcd[1]->ppd);
3032*4882a593Smuzhiyun }
3033*4882a593Smuzhiyun
3034*4882a593Smuzhiyun /*
3035*4882a593Smuzhiyun * Dynamically adjust the rcv int timeout for a context based on incoming
3036*4882a593Smuzhiyun * packet rate.
3037*4882a593Smuzhiyun */
adjust_rcv_timeout(struct qib_ctxtdata * rcd,int npkts)3038*4882a593Smuzhiyun static void adjust_rcv_timeout(struct qib_ctxtdata *rcd, int npkts)
3039*4882a593Smuzhiyun {
3040*4882a593Smuzhiyun struct qib_devdata *dd = rcd->dd;
3041*4882a593Smuzhiyun u32 timeout = dd->cspec->rcvavail_timeout[rcd->ctxt];
3042*4882a593Smuzhiyun
3043*4882a593Smuzhiyun /*
3044*4882a593Smuzhiyun * Dynamically adjust idle timeout on chip
3045*4882a593Smuzhiyun * based on number of packets processed.
3046*4882a593Smuzhiyun */
3047*4882a593Smuzhiyun if (npkts < rcv_int_count && timeout > 2)
3048*4882a593Smuzhiyun timeout >>= 1;
3049*4882a593Smuzhiyun else if (npkts >= rcv_int_count && timeout < rcv_int_timeout)
3050*4882a593Smuzhiyun timeout = min(timeout << 1, rcv_int_timeout);
3051*4882a593Smuzhiyun else
3052*4882a593Smuzhiyun return;
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun dd->cspec->rcvavail_timeout[rcd->ctxt] = timeout;
3055*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvavailtimeout + rcd->ctxt, timeout);
3056*4882a593Smuzhiyun }
3057*4882a593Smuzhiyun
3058*4882a593Smuzhiyun /*
3059*4882a593Smuzhiyun * This is the main interrupt handler.
3060*4882a593Smuzhiyun * It will normally only be used for low frequency interrupts but may
3061*4882a593Smuzhiyun * have to handle all interrupts if INTx is enabled or fewer than normal
3062*4882a593Smuzhiyun * MSIx interrupts were allocated.
3063*4882a593Smuzhiyun * This routine should ignore the interrupt bits for any of the
3064*4882a593Smuzhiyun * dedicated MSIx handlers.
3065*4882a593Smuzhiyun */
qib_7322intr(int irq,void * data)3066*4882a593Smuzhiyun static irqreturn_t qib_7322intr(int irq, void *data)
3067*4882a593Smuzhiyun {
3068*4882a593Smuzhiyun struct qib_devdata *dd = data;
3069*4882a593Smuzhiyun irqreturn_t ret;
3070*4882a593Smuzhiyun u64 istat;
3071*4882a593Smuzhiyun u64 ctxtrbits;
3072*4882a593Smuzhiyun u64 rmask;
3073*4882a593Smuzhiyun unsigned i;
3074*4882a593Smuzhiyun u32 npkts;
3075*4882a593Smuzhiyun
3076*4882a593Smuzhiyun if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT) {
3077*4882a593Smuzhiyun /*
3078*4882a593Smuzhiyun * This return value is not great, but we do not want the
3079*4882a593Smuzhiyun * interrupt core code to remove our interrupt handler
3080*4882a593Smuzhiyun * because we don't appear to be handling an interrupt
3081*4882a593Smuzhiyun * during a chip reset.
3082*4882a593Smuzhiyun */
3083*4882a593Smuzhiyun ret = IRQ_HANDLED;
3084*4882a593Smuzhiyun goto bail;
3085*4882a593Smuzhiyun }
3086*4882a593Smuzhiyun
3087*4882a593Smuzhiyun istat = qib_read_kreg64(dd, kr_intstatus);
3088*4882a593Smuzhiyun
3089*4882a593Smuzhiyun if (unlikely(istat == ~0ULL)) {
3090*4882a593Smuzhiyun qib_bad_intrstatus(dd);
3091*4882a593Smuzhiyun qib_dev_err(dd, "Interrupt status all f's, skipping\n");
3092*4882a593Smuzhiyun /* don't know if it was our interrupt or not */
3093*4882a593Smuzhiyun ret = IRQ_NONE;
3094*4882a593Smuzhiyun goto bail;
3095*4882a593Smuzhiyun }
3096*4882a593Smuzhiyun
3097*4882a593Smuzhiyun istat &= dd->cspec->main_int_mask;
3098*4882a593Smuzhiyun if (unlikely(!istat)) {
3099*4882a593Smuzhiyun /* already handled, or shared and not us */
3100*4882a593Smuzhiyun ret = IRQ_NONE;
3101*4882a593Smuzhiyun goto bail;
3102*4882a593Smuzhiyun }
3103*4882a593Smuzhiyun
3104*4882a593Smuzhiyun this_cpu_inc(*dd->int_counter);
3105*4882a593Smuzhiyun
3106*4882a593Smuzhiyun /* handle "errors" of various kinds first, device ahead of port */
3107*4882a593Smuzhiyun if (unlikely(istat & (~QIB_I_BITSEXTANT | QIB_I_GPIO |
3108*4882a593Smuzhiyun QIB_I_C_ERROR | INT_MASK_P(Err, 0) |
3109*4882a593Smuzhiyun INT_MASK_P(Err, 1))))
3110*4882a593Smuzhiyun unlikely_7322_intr(dd, istat);
3111*4882a593Smuzhiyun
3112*4882a593Smuzhiyun /*
3113*4882a593Smuzhiyun * Clear the interrupt bits we found set, relatively early, so we
3114*4882a593Smuzhiyun * "know" know the chip will have seen this by the time we process
3115*4882a593Smuzhiyun * the queue, and will re-interrupt if necessary. The processor
3116*4882a593Smuzhiyun * itself won't take the interrupt again until we return.
3117*4882a593Smuzhiyun */
3118*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, istat);
3119*4882a593Smuzhiyun
3120*4882a593Smuzhiyun /*
3121*4882a593Smuzhiyun * Handle kernel receive queues before checking for pio buffers
3122*4882a593Smuzhiyun * available since receives can overflow; piobuf waiters can afford
3123*4882a593Smuzhiyun * a few extra cycles, since they were waiting anyway.
3124*4882a593Smuzhiyun */
3125*4882a593Smuzhiyun ctxtrbits = istat & (QIB_I_RCVAVAIL_MASK | QIB_I_RCVURG_MASK);
3126*4882a593Smuzhiyun if (ctxtrbits) {
3127*4882a593Smuzhiyun rmask = (1ULL << QIB_I_RCVAVAIL_LSB) |
3128*4882a593Smuzhiyun (1ULL << QIB_I_RCVURG_LSB);
3129*4882a593Smuzhiyun for (i = 0; i < dd->first_user_ctxt; i++) {
3130*4882a593Smuzhiyun if (ctxtrbits & rmask) {
3131*4882a593Smuzhiyun ctxtrbits &= ~rmask;
3132*4882a593Smuzhiyun if (dd->rcd[i])
3133*4882a593Smuzhiyun qib_kreceive(dd->rcd[i], NULL, &npkts);
3134*4882a593Smuzhiyun }
3135*4882a593Smuzhiyun rmask <<= 1;
3136*4882a593Smuzhiyun }
3137*4882a593Smuzhiyun if (ctxtrbits) {
3138*4882a593Smuzhiyun ctxtrbits = (ctxtrbits >> QIB_I_RCVAVAIL_LSB) |
3139*4882a593Smuzhiyun (ctxtrbits >> QIB_I_RCVURG_LSB);
3140*4882a593Smuzhiyun qib_handle_urcv(dd, ctxtrbits);
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun }
3143*4882a593Smuzhiyun
3144*4882a593Smuzhiyun if (istat & (QIB_I_P_SDMAINT(0) | QIB_I_P_SDMAINT(1)))
3145*4882a593Smuzhiyun sdma_7322_intr(dd, istat);
3146*4882a593Smuzhiyun
3147*4882a593Smuzhiyun if ((istat & QIB_I_SPIOBUFAVAIL) && (dd->flags & QIB_INITTED))
3148*4882a593Smuzhiyun qib_ib_piobufavail(dd);
3149*4882a593Smuzhiyun
3150*4882a593Smuzhiyun ret = IRQ_HANDLED;
3151*4882a593Smuzhiyun bail:
3152*4882a593Smuzhiyun return ret;
3153*4882a593Smuzhiyun }
3154*4882a593Smuzhiyun
3155*4882a593Smuzhiyun /*
3156*4882a593Smuzhiyun * Dedicated receive packet available interrupt handler.
3157*4882a593Smuzhiyun */
qib_7322pintr(int irq,void * data)3158*4882a593Smuzhiyun static irqreturn_t qib_7322pintr(int irq, void *data)
3159*4882a593Smuzhiyun {
3160*4882a593Smuzhiyun struct qib_ctxtdata *rcd = data;
3161*4882a593Smuzhiyun struct qib_devdata *dd = rcd->dd;
3162*4882a593Smuzhiyun u32 npkts;
3163*4882a593Smuzhiyun
3164*4882a593Smuzhiyun if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
3165*4882a593Smuzhiyun /*
3166*4882a593Smuzhiyun * This return value is not great, but we do not want the
3167*4882a593Smuzhiyun * interrupt core code to remove our interrupt handler
3168*4882a593Smuzhiyun * because we don't appear to be handling an interrupt
3169*4882a593Smuzhiyun * during a chip reset.
3170*4882a593Smuzhiyun */
3171*4882a593Smuzhiyun return IRQ_HANDLED;
3172*4882a593Smuzhiyun
3173*4882a593Smuzhiyun this_cpu_inc(*dd->int_counter);
3174*4882a593Smuzhiyun
3175*4882a593Smuzhiyun /* Clear the interrupt bit we expect to be set. */
3176*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, ((1ULL << QIB_I_RCVAVAIL_LSB) |
3177*4882a593Smuzhiyun (1ULL << QIB_I_RCVURG_LSB)) << rcd->ctxt);
3178*4882a593Smuzhiyun
3179*4882a593Smuzhiyun qib_kreceive(rcd, NULL, &npkts);
3180*4882a593Smuzhiyun
3181*4882a593Smuzhiyun return IRQ_HANDLED;
3182*4882a593Smuzhiyun }
3183*4882a593Smuzhiyun
3184*4882a593Smuzhiyun /*
3185*4882a593Smuzhiyun * Dedicated Send buffer available interrupt handler.
3186*4882a593Smuzhiyun */
qib_7322bufavail(int irq,void * data)3187*4882a593Smuzhiyun static irqreturn_t qib_7322bufavail(int irq, void *data)
3188*4882a593Smuzhiyun {
3189*4882a593Smuzhiyun struct qib_devdata *dd = data;
3190*4882a593Smuzhiyun
3191*4882a593Smuzhiyun if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
3192*4882a593Smuzhiyun /*
3193*4882a593Smuzhiyun * This return value is not great, but we do not want the
3194*4882a593Smuzhiyun * interrupt core code to remove our interrupt handler
3195*4882a593Smuzhiyun * because we don't appear to be handling an interrupt
3196*4882a593Smuzhiyun * during a chip reset.
3197*4882a593Smuzhiyun */
3198*4882a593Smuzhiyun return IRQ_HANDLED;
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun this_cpu_inc(*dd->int_counter);
3201*4882a593Smuzhiyun
3202*4882a593Smuzhiyun /* Clear the interrupt bit we expect to be set. */
3203*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, QIB_I_SPIOBUFAVAIL);
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun /* qib_ib_piobufavail() will clear the want PIO interrupt if needed */
3206*4882a593Smuzhiyun if (dd->flags & QIB_INITTED)
3207*4882a593Smuzhiyun qib_ib_piobufavail(dd);
3208*4882a593Smuzhiyun else
3209*4882a593Smuzhiyun qib_wantpiobuf_7322_intr(dd, 0);
3210*4882a593Smuzhiyun
3211*4882a593Smuzhiyun return IRQ_HANDLED;
3212*4882a593Smuzhiyun }
3213*4882a593Smuzhiyun
3214*4882a593Smuzhiyun /*
3215*4882a593Smuzhiyun * Dedicated Send DMA interrupt handler.
3216*4882a593Smuzhiyun */
sdma_intr(int irq,void * data)3217*4882a593Smuzhiyun static irqreturn_t sdma_intr(int irq, void *data)
3218*4882a593Smuzhiyun {
3219*4882a593Smuzhiyun struct qib_pportdata *ppd = data;
3220*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
3221*4882a593Smuzhiyun
3222*4882a593Smuzhiyun if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
3223*4882a593Smuzhiyun /*
3224*4882a593Smuzhiyun * This return value is not great, but we do not want the
3225*4882a593Smuzhiyun * interrupt core code to remove our interrupt handler
3226*4882a593Smuzhiyun * because we don't appear to be handling an interrupt
3227*4882a593Smuzhiyun * during a chip reset.
3228*4882a593Smuzhiyun */
3229*4882a593Smuzhiyun return IRQ_HANDLED;
3230*4882a593Smuzhiyun
3231*4882a593Smuzhiyun this_cpu_inc(*dd->int_counter);
3232*4882a593Smuzhiyun
3233*4882a593Smuzhiyun /* Clear the interrupt bit we expect to be set. */
3234*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
3235*4882a593Smuzhiyun INT_MASK_P(SDma, 1) : INT_MASK_P(SDma, 0));
3236*4882a593Smuzhiyun qib_sdma_intr(ppd);
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun return IRQ_HANDLED;
3239*4882a593Smuzhiyun }
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun /*
3242*4882a593Smuzhiyun * Dedicated Send DMA idle interrupt handler.
3243*4882a593Smuzhiyun */
sdma_idle_intr(int irq,void * data)3244*4882a593Smuzhiyun static irqreturn_t sdma_idle_intr(int irq, void *data)
3245*4882a593Smuzhiyun {
3246*4882a593Smuzhiyun struct qib_pportdata *ppd = data;
3247*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
3248*4882a593Smuzhiyun
3249*4882a593Smuzhiyun if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
3250*4882a593Smuzhiyun /*
3251*4882a593Smuzhiyun * This return value is not great, but we do not want the
3252*4882a593Smuzhiyun * interrupt core code to remove our interrupt handler
3253*4882a593Smuzhiyun * because we don't appear to be handling an interrupt
3254*4882a593Smuzhiyun * during a chip reset.
3255*4882a593Smuzhiyun */
3256*4882a593Smuzhiyun return IRQ_HANDLED;
3257*4882a593Smuzhiyun
3258*4882a593Smuzhiyun this_cpu_inc(*dd->int_counter);
3259*4882a593Smuzhiyun
3260*4882a593Smuzhiyun /* Clear the interrupt bit we expect to be set. */
3261*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
3262*4882a593Smuzhiyun INT_MASK_P(SDmaIdle, 1) : INT_MASK_P(SDmaIdle, 0));
3263*4882a593Smuzhiyun qib_sdma_intr(ppd);
3264*4882a593Smuzhiyun
3265*4882a593Smuzhiyun return IRQ_HANDLED;
3266*4882a593Smuzhiyun }
3267*4882a593Smuzhiyun
3268*4882a593Smuzhiyun /*
3269*4882a593Smuzhiyun * Dedicated Send DMA progress interrupt handler.
3270*4882a593Smuzhiyun */
sdma_progress_intr(int irq,void * data)3271*4882a593Smuzhiyun static irqreturn_t sdma_progress_intr(int irq, void *data)
3272*4882a593Smuzhiyun {
3273*4882a593Smuzhiyun struct qib_pportdata *ppd = data;
3274*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
3275*4882a593Smuzhiyun
3276*4882a593Smuzhiyun if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
3277*4882a593Smuzhiyun /*
3278*4882a593Smuzhiyun * This return value is not great, but we do not want the
3279*4882a593Smuzhiyun * interrupt core code to remove our interrupt handler
3280*4882a593Smuzhiyun * because we don't appear to be handling an interrupt
3281*4882a593Smuzhiyun * during a chip reset.
3282*4882a593Smuzhiyun */
3283*4882a593Smuzhiyun return IRQ_HANDLED;
3284*4882a593Smuzhiyun
3285*4882a593Smuzhiyun this_cpu_inc(*dd->int_counter);
3286*4882a593Smuzhiyun
3287*4882a593Smuzhiyun /* Clear the interrupt bit we expect to be set. */
3288*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
3289*4882a593Smuzhiyun INT_MASK_P(SDmaProgress, 1) :
3290*4882a593Smuzhiyun INT_MASK_P(SDmaProgress, 0));
3291*4882a593Smuzhiyun qib_sdma_intr(ppd);
3292*4882a593Smuzhiyun
3293*4882a593Smuzhiyun return IRQ_HANDLED;
3294*4882a593Smuzhiyun }
3295*4882a593Smuzhiyun
3296*4882a593Smuzhiyun /*
3297*4882a593Smuzhiyun * Dedicated Send DMA cleanup interrupt handler.
3298*4882a593Smuzhiyun */
sdma_cleanup_intr(int irq,void * data)3299*4882a593Smuzhiyun static irqreturn_t sdma_cleanup_intr(int irq, void *data)
3300*4882a593Smuzhiyun {
3301*4882a593Smuzhiyun struct qib_pportdata *ppd = data;
3302*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
3303*4882a593Smuzhiyun
3304*4882a593Smuzhiyun if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
3305*4882a593Smuzhiyun /*
3306*4882a593Smuzhiyun * This return value is not great, but we do not want the
3307*4882a593Smuzhiyun * interrupt core code to remove our interrupt handler
3308*4882a593Smuzhiyun * because we don't appear to be handling an interrupt
3309*4882a593Smuzhiyun * during a chip reset.
3310*4882a593Smuzhiyun */
3311*4882a593Smuzhiyun return IRQ_HANDLED;
3312*4882a593Smuzhiyun
3313*4882a593Smuzhiyun this_cpu_inc(*dd->int_counter);
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun /* Clear the interrupt bit we expect to be set. */
3316*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
3317*4882a593Smuzhiyun INT_MASK_PM(SDmaCleanupDone, 1) :
3318*4882a593Smuzhiyun INT_MASK_PM(SDmaCleanupDone, 0));
3319*4882a593Smuzhiyun qib_sdma_process_event(ppd, qib_sdma_event_e20_hw_started);
3320*4882a593Smuzhiyun
3321*4882a593Smuzhiyun return IRQ_HANDLED;
3322*4882a593Smuzhiyun }
3323*4882a593Smuzhiyun
3324*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
3325*4882a593Smuzhiyun
reset_dca_notifier(struct qib_devdata * dd,int msixnum)3326*4882a593Smuzhiyun static void reset_dca_notifier(struct qib_devdata *dd, int msixnum)
3327*4882a593Smuzhiyun {
3328*4882a593Smuzhiyun if (!dd->cspec->msix_entries[msixnum].dca)
3329*4882a593Smuzhiyun return;
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun qib_devinfo(dd->pcidev, "Disabling notifier on HCA %d irq %d\n",
3332*4882a593Smuzhiyun dd->unit, pci_irq_vector(dd->pcidev, msixnum));
3333*4882a593Smuzhiyun irq_set_affinity_notifier(pci_irq_vector(dd->pcidev, msixnum), NULL);
3334*4882a593Smuzhiyun dd->cspec->msix_entries[msixnum].notifier = NULL;
3335*4882a593Smuzhiyun }
3336*4882a593Smuzhiyun
setup_dca_notifier(struct qib_devdata * dd,int msixnum)3337*4882a593Smuzhiyun static void setup_dca_notifier(struct qib_devdata *dd, int msixnum)
3338*4882a593Smuzhiyun {
3339*4882a593Smuzhiyun struct qib_msix_entry *m = &dd->cspec->msix_entries[msixnum];
3340*4882a593Smuzhiyun struct qib_irq_notify *n;
3341*4882a593Smuzhiyun
3342*4882a593Smuzhiyun if (!m->dca)
3343*4882a593Smuzhiyun return;
3344*4882a593Smuzhiyun n = kzalloc(sizeof(*n), GFP_KERNEL);
3345*4882a593Smuzhiyun if (n) {
3346*4882a593Smuzhiyun int ret;
3347*4882a593Smuzhiyun
3348*4882a593Smuzhiyun m->notifier = n;
3349*4882a593Smuzhiyun n->notify.irq = pci_irq_vector(dd->pcidev, msixnum);
3350*4882a593Smuzhiyun n->notify.notify = qib_irq_notifier_notify;
3351*4882a593Smuzhiyun n->notify.release = qib_irq_notifier_release;
3352*4882a593Smuzhiyun n->arg = m->arg;
3353*4882a593Smuzhiyun n->rcv = m->rcv;
3354*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
3355*4882a593Smuzhiyun "set notifier irq %d rcv %d notify %p\n",
3356*4882a593Smuzhiyun n->notify.irq, n->rcv, &n->notify);
3357*4882a593Smuzhiyun ret = irq_set_affinity_notifier(
3358*4882a593Smuzhiyun n->notify.irq,
3359*4882a593Smuzhiyun &n->notify);
3360*4882a593Smuzhiyun if (ret) {
3361*4882a593Smuzhiyun m->notifier = NULL;
3362*4882a593Smuzhiyun kfree(n);
3363*4882a593Smuzhiyun }
3364*4882a593Smuzhiyun }
3365*4882a593Smuzhiyun }
3366*4882a593Smuzhiyun
3367*4882a593Smuzhiyun #endif
3368*4882a593Smuzhiyun
3369*4882a593Smuzhiyun /*
3370*4882a593Smuzhiyun * Set up our chip-specific interrupt handler.
3371*4882a593Smuzhiyun * The interrupt type has already been setup, so
3372*4882a593Smuzhiyun * we just need to do the registration and error checking.
3373*4882a593Smuzhiyun * If we are using MSIx interrupts, we may fall back to
3374*4882a593Smuzhiyun * INTx later, if the interrupt handler doesn't get called
3375*4882a593Smuzhiyun * within 1/2 second (see verify_interrupt()).
3376*4882a593Smuzhiyun */
qib_setup_7322_interrupt(struct qib_devdata * dd,int clearpend)3377*4882a593Smuzhiyun static void qib_setup_7322_interrupt(struct qib_devdata *dd, int clearpend)
3378*4882a593Smuzhiyun {
3379*4882a593Smuzhiyun int ret, i, msixnum;
3380*4882a593Smuzhiyun u64 redirect[6];
3381*4882a593Smuzhiyun u64 mask;
3382*4882a593Smuzhiyun const struct cpumask *local_mask;
3383*4882a593Smuzhiyun int firstcpu, secondcpu = 0, currrcvcpu = 0;
3384*4882a593Smuzhiyun
3385*4882a593Smuzhiyun if (!dd->num_pports)
3386*4882a593Smuzhiyun return;
3387*4882a593Smuzhiyun
3388*4882a593Smuzhiyun if (clearpend) {
3389*4882a593Smuzhiyun /*
3390*4882a593Smuzhiyun * if not switching interrupt types, be sure interrupts are
3391*4882a593Smuzhiyun * disabled, and then clear anything pending at this point,
3392*4882a593Smuzhiyun * because we are starting clean.
3393*4882a593Smuzhiyun */
3394*4882a593Smuzhiyun qib_7322_set_intr_state(dd, 0);
3395*4882a593Smuzhiyun
3396*4882a593Smuzhiyun /* clear the reset error, init error/hwerror mask */
3397*4882a593Smuzhiyun qib_7322_init_hwerrors(dd);
3398*4882a593Smuzhiyun
3399*4882a593Smuzhiyun /* clear any interrupt bits that might be set */
3400*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, ~0ULL);
3401*4882a593Smuzhiyun
3402*4882a593Smuzhiyun /* make sure no pending MSIx intr, and clear diag reg */
3403*4882a593Smuzhiyun qib_write_kreg(dd, kr_intgranted, ~0ULL);
3404*4882a593Smuzhiyun qib_write_kreg(dd, kr_vecclr_wo_int, ~0ULL);
3405*4882a593Smuzhiyun }
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun if (!dd->cspec->num_msix_entries) {
3408*4882a593Smuzhiyun /* Try to get INTx interrupt */
3409*4882a593Smuzhiyun try_intx:
3410*4882a593Smuzhiyun ret = pci_request_irq(dd->pcidev, 0, qib_7322intr, NULL, dd,
3411*4882a593Smuzhiyun QIB_DRV_NAME);
3412*4882a593Smuzhiyun if (ret) {
3413*4882a593Smuzhiyun qib_dev_err(
3414*4882a593Smuzhiyun dd,
3415*4882a593Smuzhiyun "Couldn't setup INTx interrupt (irq=%d): %d\n",
3416*4882a593Smuzhiyun pci_irq_vector(dd->pcidev, 0), ret);
3417*4882a593Smuzhiyun return;
3418*4882a593Smuzhiyun }
3419*4882a593Smuzhiyun dd->cspec->main_int_mask = ~0ULL;
3420*4882a593Smuzhiyun return;
3421*4882a593Smuzhiyun }
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun /* Try to get MSIx interrupts */
3424*4882a593Smuzhiyun memset(redirect, 0, sizeof(redirect));
3425*4882a593Smuzhiyun mask = ~0ULL;
3426*4882a593Smuzhiyun msixnum = 0;
3427*4882a593Smuzhiyun local_mask = cpumask_of_pcibus(dd->pcidev->bus);
3428*4882a593Smuzhiyun firstcpu = cpumask_first(local_mask);
3429*4882a593Smuzhiyun if (firstcpu >= nr_cpu_ids ||
3430*4882a593Smuzhiyun cpumask_weight(local_mask) == num_online_cpus()) {
3431*4882a593Smuzhiyun local_mask = topology_core_cpumask(0);
3432*4882a593Smuzhiyun firstcpu = cpumask_first(local_mask);
3433*4882a593Smuzhiyun }
3434*4882a593Smuzhiyun if (firstcpu < nr_cpu_ids) {
3435*4882a593Smuzhiyun secondcpu = cpumask_next(firstcpu, local_mask);
3436*4882a593Smuzhiyun if (secondcpu >= nr_cpu_ids)
3437*4882a593Smuzhiyun secondcpu = firstcpu;
3438*4882a593Smuzhiyun currrcvcpu = secondcpu;
3439*4882a593Smuzhiyun }
3440*4882a593Smuzhiyun for (i = 0; msixnum < dd->cspec->num_msix_entries; i++) {
3441*4882a593Smuzhiyun irq_handler_t handler;
3442*4882a593Smuzhiyun void *arg;
3443*4882a593Smuzhiyun int lsb, reg, sh;
3444*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
3445*4882a593Smuzhiyun int dca = 0;
3446*4882a593Smuzhiyun #endif
3447*4882a593Smuzhiyun if (i < ARRAY_SIZE(irq_table)) {
3448*4882a593Smuzhiyun if (irq_table[i].port) {
3449*4882a593Smuzhiyun /* skip if for a non-configured port */
3450*4882a593Smuzhiyun if (irq_table[i].port > dd->num_pports)
3451*4882a593Smuzhiyun continue;
3452*4882a593Smuzhiyun arg = dd->pport + irq_table[i].port - 1;
3453*4882a593Smuzhiyun } else
3454*4882a593Smuzhiyun arg = dd;
3455*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
3456*4882a593Smuzhiyun dca = irq_table[i].dca;
3457*4882a593Smuzhiyun #endif
3458*4882a593Smuzhiyun lsb = irq_table[i].lsb;
3459*4882a593Smuzhiyun handler = irq_table[i].handler;
3460*4882a593Smuzhiyun ret = pci_request_irq(dd->pcidev, msixnum, handler,
3461*4882a593Smuzhiyun NULL, arg, QIB_DRV_NAME "%d%s",
3462*4882a593Smuzhiyun dd->unit,
3463*4882a593Smuzhiyun irq_table[i].name);
3464*4882a593Smuzhiyun } else {
3465*4882a593Smuzhiyun unsigned ctxt;
3466*4882a593Smuzhiyun
3467*4882a593Smuzhiyun ctxt = i - ARRAY_SIZE(irq_table);
3468*4882a593Smuzhiyun /* per krcvq context receive interrupt */
3469*4882a593Smuzhiyun arg = dd->rcd[ctxt];
3470*4882a593Smuzhiyun if (!arg)
3471*4882a593Smuzhiyun continue;
3472*4882a593Smuzhiyun if (qib_krcvq01_no_msi && ctxt < 2)
3473*4882a593Smuzhiyun continue;
3474*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
3475*4882a593Smuzhiyun dca = 1;
3476*4882a593Smuzhiyun #endif
3477*4882a593Smuzhiyun lsb = QIB_I_RCVAVAIL_LSB + ctxt;
3478*4882a593Smuzhiyun handler = qib_7322pintr;
3479*4882a593Smuzhiyun ret = pci_request_irq(dd->pcidev, msixnum, handler,
3480*4882a593Smuzhiyun NULL, arg,
3481*4882a593Smuzhiyun QIB_DRV_NAME "%d (kctx)",
3482*4882a593Smuzhiyun dd->unit);
3483*4882a593Smuzhiyun }
3484*4882a593Smuzhiyun
3485*4882a593Smuzhiyun if (ret) {
3486*4882a593Smuzhiyun /*
3487*4882a593Smuzhiyun * Shouldn't happen since the enable said we could
3488*4882a593Smuzhiyun * have as many as we are trying to setup here.
3489*4882a593Smuzhiyun */
3490*4882a593Smuzhiyun qib_dev_err(dd,
3491*4882a593Smuzhiyun "Couldn't setup MSIx interrupt (vec=%d, irq=%d): %d\n",
3492*4882a593Smuzhiyun msixnum,
3493*4882a593Smuzhiyun pci_irq_vector(dd->pcidev, msixnum),
3494*4882a593Smuzhiyun ret);
3495*4882a593Smuzhiyun qib_7322_free_irq(dd);
3496*4882a593Smuzhiyun pci_alloc_irq_vectors(dd->pcidev, 1, 1,
3497*4882a593Smuzhiyun PCI_IRQ_LEGACY);
3498*4882a593Smuzhiyun goto try_intx;
3499*4882a593Smuzhiyun }
3500*4882a593Smuzhiyun dd->cspec->msix_entries[msixnum].arg = arg;
3501*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
3502*4882a593Smuzhiyun dd->cspec->msix_entries[msixnum].dca = dca;
3503*4882a593Smuzhiyun dd->cspec->msix_entries[msixnum].rcv =
3504*4882a593Smuzhiyun handler == qib_7322pintr;
3505*4882a593Smuzhiyun #endif
3506*4882a593Smuzhiyun if (lsb >= 0) {
3507*4882a593Smuzhiyun reg = lsb / IBA7322_REDIRECT_VEC_PER_REG;
3508*4882a593Smuzhiyun sh = (lsb % IBA7322_REDIRECT_VEC_PER_REG) *
3509*4882a593Smuzhiyun SYM_LSB(IntRedirect0, vec1);
3510*4882a593Smuzhiyun mask &= ~(1ULL << lsb);
3511*4882a593Smuzhiyun redirect[reg] |= ((u64) msixnum) << sh;
3512*4882a593Smuzhiyun }
3513*4882a593Smuzhiyun qib_read_kreg64(dd, 2 * msixnum + 1 +
3514*4882a593Smuzhiyun (QIB_7322_MsixTable_OFFS / sizeof(u64)));
3515*4882a593Smuzhiyun if (firstcpu < nr_cpu_ids &&
3516*4882a593Smuzhiyun zalloc_cpumask_var(
3517*4882a593Smuzhiyun &dd->cspec->msix_entries[msixnum].mask,
3518*4882a593Smuzhiyun GFP_KERNEL)) {
3519*4882a593Smuzhiyun if (handler == qib_7322pintr) {
3520*4882a593Smuzhiyun cpumask_set_cpu(currrcvcpu,
3521*4882a593Smuzhiyun dd->cspec->msix_entries[msixnum].mask);
3522*4882a593Smuzhiyun currrcvcpu = cpumask_next(currrcvcpu,
3523*4882a593Smuzhiyun local_mask);
3524*4882a593Smuzhiyun if (currrcvcpu >= nr_cpu_ids)
3525*4882a593Smuzhiyun currrcvcpu = secondcpu;
3526*4882a593Smuzhiyun } else {
3527*4882a593Smuzhiyun cpumask_set_cpu(firstcpu,
3528*4882a593Smuzhiyun dd->cspec->msix_entries[msixnum].mask);
3529*4882a593Smuzhiyun }
3530*4882a593Smuzhiyun irq_set_affinity_hint(
3531*4882a593Smuzhiyun pci_irq_vector(dd->pcidev, msixnum),
3532*4882a593Smuzhiyun dd->cspec->msix_entries[msixnum].mask);
3533*4882a593Smuzhiyun }
3534*4882a593Smuzhiyun msixnum++;
3535*4882a593Smuzhiyun }
3536*4882a593Smuzhiyun /* Initialize the vector mapping */
3537*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(redirect); i++)
3538*4882a593Smuzhiyun qib_write_kreg(dd, kr_intredirect + i, redirect[i]);
3539*4882a593Smuzhiyun dd->cspec->main_int_mask = mask;
3540*4882a593Smuzhiyun tasklet_setup(&dd->error_tasklet, qib_error_tasklet);
3541*4882a593Smuzhiyun }
3542*4882a593Smuzhiyun
3543*4882a593Smuzhiyun /**
3544*4882a593Smuzhiyun * qib_7322_boardname - fill in the board name and note features
3545*4882a593Smuzhiyun * @dd: the qlogic_ib device
3546*4882a593Smuzhiyun *
3547*4882a593Smuzhiyun * info will be based on the board revision register
3548*4882a593Smuzhiyun */
qib_7322_boardname(struct qib_devdata * dd)3549*4882a593Smuzhiyun static unsigned qib_7322_boardname(struct qib_devdata *dd)
3550*4882a593Smuzhiyun {
3551*4882a593Smuzhiyun /* Will need enumeration of board-types here */
3552*4882a593Smuzhiyun u32 boardid;
3553*4882a593Smuzhiyun unsigned int features = DUAL_PORT_CAP;
3554*4882a593Smuzhiyun
3555*4882a593Smuzhiyun boardid = SYM_FIELD(dd->revision, Revision, BoardID);
3556*4882a593Smuzhiyun
3557*4882a593Smuzhiyun switch (boardid) {
3558*4882a593Smuzhiyun case 0:
3559*4882a593Smuzhiyun dd->boardname = "InfiniPath_QLE7342_Emulation";
3560*4882a593Smuzhiyun break;
3561*4882a593Smuzhiyun case 1:
3562*4882a593Smuzhiyun dd->boardname = "InfiniPath_QLE7340";
3563*4882a593Smuzhiyun dd->flags |= QIB_HAS_QSFP;
3564*4882a593Smuzhiyun features = PORT_SPD_CAP;
3565*4882a593Smuzhiyun break;
3566*4882a593Smuzhiyun case 2:
3567*4882a593Smuzhiyun dd->boardname = "InfiniPath_QLE7342";
3568*4882a593Smuzhiyun dd->flags |= QIB_HAS_QSFP;
3569*4882a593Smuzhiyun break;
3570*4882a593Smuzhiyun case 3:
3571*4882a593Smuzhiyun dd->boardname = "InfiniPath_QMI7342";
3572*4882a593Smuzhiyun break;
3573*4882a593Smuzhiyun case 4:
3574*4882a593Smuzhiyun dd->boardname = "InfiniPath_Unsupported7342";
3575*4882a593Smuzhiyun qib_dev_err(dd, "Unsupported version of QMH7342\n");
3576*4882a593Smuzhiyun features = 0;
3577*4882a593Smuzhiyun break;
3578*4882a593Smuzhiyun case BOARD_QMH7342:
3579*4882a593Smuzhiyun dd->boardname = "InfiniPath_QMH7342";
3580*4882a593Smuzhiyun features = 0x24;
3581*4882a593Smuzhiyun break;
3582*4882a593Smuzhiyun case BOARD_QME7342:
3583*4882a593Smuzhiyun dd->boardname = "InfiniPath_QME7342";
3584*4882a593Smuzhiyun break;
3585*4882a593Smuzhiyun case 8:
3586*4882a593Smuzhiyun dd->boardname = "InfiniPath_QME7362";
3587*4882a593Smuzhiyun dd->flags |= QIB_HAS_QSFP;
3588*4882a593Smuzhiyun break;
3589*4882a593Smuzhiyun case BOARD_QMH7360:
3590*4882a593Smuzhiyun dd->boardname = "Intel IB QDR 1P FLR-QSFP Adptr";
3591*4882a593Smuzhiyun dd->flags |= QIB_HAS_QSFP;
3592*4882a593Smuzhiyun break;
3593*4882a593Smuzhiyun case 15:
3594*4882a593Smuzhiyun dd->boardname = "InfiniPath_QLE7342_TEST";
3595*4882a593Smuzhiyun dd->flags |= QIB_HAS_QSFP;
3596*4882a593Smuzhiyun break;
3597*4882a593Smuzhiyun default:
3598*4882a593Smuzhiyun dd->boardname = "InfiniPath_QLE73xy_UNKNOWN";
3599*4882a593Smuzhiyun qib_dev_err(dd, "Unknown 7322 board type %u\n", boardid);
3600*4882a593Smuzhiyun break;
3601*4882a593Smuzhiyun }
3602*4882a593Smuzhiyun dd->board_atten = 1; /* index into txdds_Xdr */
3603*4882a593Smuzhiyun
3604*4882a593Smuzhiyun snprintf(dd->boardversion, sizeof(dd->boardversion),
3605*4882a593Smuzhiyun "ChipABI %u.%u, %s, InfiniPath%u %u.%u, SW Compat %u\n",
3606*4882a593Smuzhiyun QIB_CHIP_VERS_MAJ, QIB_CHIP_VERS_MIN, dd->boardname,
3607*4882a593Smuzhiyun (unsigned int)SYM_FIELD(dd->revision, Revision_R, Arch),
3608*4882a593Smuzhiyun dd->majrev, dd->minrev,
3609*4882a593Smuzhiyun (unsigned int)SYM_FIELD(dd->revision, Revision_R, SW));
3610*4882a593Smuzhiyun
3611*4882a593Smuzhiyun if (qib_singleport && (features >> PORT_SPD_CAP_SHIFT) & PORT_SPD_CAP) {
3612*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
3613*4882a593Smuzhiyun "IB%u: Forced to single port mode by module parameter\n",
3614*4882a593Smuzhiyun dd->unit);
3615*4882a593Smuzhiyun features &= PORT_SPD_CAP;
3616*4882a593Smuzhiyun }
3617*4882a593Smuzhiyun
3618*4882a593Smuzhiyun return features;
3619*4882a593Smuzhiyun }
3620*4882a593Smuzhiyun
3621*4882a593Smuzhiyun /*
3622*4882a593Smuzhiyun * This routine sleeps, so it can only be called from user context, not
3623*4882a593Smuzhiyun * from interrupt context.
3624*4882a593Smuzhiyun */
qib_do_7322_reset(struct qib_devdata * dd)3625*4882a593Smuzhiyun static int qib_do_7322_reset(struct qib_devdata *dd)
3626*4882a593Smuzhiyun {
3627*4882a593Smuzhiyun u64 val;
3628*4882a593Smuzhiyun u64 *msix_vecsave = NULL;
3629*4882a593Smuzhiyun int i, msix_entries, ret = 1;
3630*4882a593Smuzhiyun u16 cmdval;
3631*4882a593Smuzhiyun u8 int_line, clinesz;
3632*4882a593Smuzhiyun unsigned long flags;
3633*4882a593Smuzhiyun
3634*4882a593Smuzhiyun /* Use dev_err so it shows up in logs, etc. */
3635*4882a593Smuzhiyun qib_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->unit);
3636*4882a593Smuzhiyun
3637*4882a593Smuzhiyun qib_pcie_getcmd(dd, &cmdval, &int_line, &clinesz);
3638*4882a593Smuzhiyun
3639*4882a593Smuzhiyun msix_entries = dd->cspec->num_msix_entries;
3640*4882a593Smuzhiyun
3641*4882a593Smuzhiyun /* no interrupts till re-initted */
3642*4882a593Smuzhiyun qib_7322_set_intr_state(dd, 0);
3643*4882a593Smuzhiyun
3644*4882a593Smuzhiyun qib_7322_free_irq(dd);
3645*4882a593Smuzhiyun
3646*4882a593Smuzhiyun if (msix_entries) {
3647*4882a593Smuzhiyun /* can be up to 512 bytes, too big for stack */
3648*4882a593Smuzhiyun msix_vecsave = kmalloc_array(2 * dd->cspec->num_msix_entries,
3649*4882a593Smuzhiyun sizeof(u64),
3650*4882a593Smuzhiyun GFP_KERNEL);
3651*4882a593Smuzhiyun }
3652*4882a593Smuzhiyun
3653*4882a593Smuzhiyun /*
3654*4882a593Smuzhiyun * Core PCI (as of 2.6.18) doesn't save or rewrite the full vector
3655*4882a593Smuzhiyun * info that is set up by the BIOS, so we have to save and restore
3656*4882a593Smuzhiyun * it ourselves. There is some risk something could change it,
3657*4882a593Smuzhiyun * after we save it, but since we have disabled the MSIx, it
3658*4882a593Smuzhiyun * shouldn't be touched...
3659*4882a593Smuzhiyun */
3660*4882a593Smuzhiyun for (i = 0; i < msix_entries; i++) {
3661*4882a593Smuzhiyun u64 vecaddr, vecdata;
3662*4882a593Smuzhiyun
3663*4882a593Smuzhiyun vecaddr = qib_read_kreg64(dd, 2 * i +
3664*4882a593Smuzhiyun (QIB_7322_MsixTable_OFFS / sizeof(u64)));
3665*4882a593Smuzhiyun vecdata = qib_read_kreg64(dd, 1 + 2 * i +
3666*4882a593Smuzhiyun (QIB_7322_MsixTable_OFFS / sizeof(u64)));
3667*4882a593Smuzhiyun if (msix_vecsave) {
3668*4882a593Smuzhiyun msix_vecsave[2 * i] = vecaddr;
3669*4882a593Smuzhiyun /* save it without the masked bit set */
3670*4882a593Smuzhiyun msix_vecsave[1 + 2 * i] = vecdata & ~0x100000000ULL;
3671*4882a593Smuzhiyun }
3672*4882a593Smuzhiyun }
3673*4882a593Smuzhiyun
3674*4882a593Smuzhiyun dd->pport->cpspec->ibdeltainprog = 0;
3675*4882a593Smuzhiyun dd->pport->cpspec->ibsymdelta = 0;
3676*4882a593Smuzhiyun dd->pport->cpspec->iblnkerrdelta = 0;
3677*4882a593Smuzhiyun dd->pport->cpspec->ibmalfdelta = 0;
3678*4882a593Smuzhiyun /* so we check interrupts work again */
3679*4882a593Smuzhiyun dd->z_int_counter = qib_int_counter(dd);
3680*4882a593Smuzhiyun
3681*4882a593Smuzhiyun /*
3682*4882a593Smuzhiyun * Keep chip from being accessed until we are ready. Use
3683*4882a593Smuzhiyun * writeq() directly, to allow the write even though QIB_PRESENT
3684*4882a593Smuzhiyun * isn't set.
3685*4882a593Smuzhiyun */
3686*4882a593Smuzhiyun dd->flags &= ~(QIB_INITTED | QIB_PRESENT | QIB_BADINTR);
3687*4882a593Smuzhiyun dd->flags |= QIB_DOING_RESET;
3688*4882a593Smuzhiyun val = dd->control | QLOGIC_IB_C_RESET;
3689*4882a593Smuzhiyun writeq(val, &dd->kregbase[kr_control]);
3690*4882a593Smuzhiyun
3691*4882a593Smuzhiyun for (i = 1; i <= 5; i++) {
3692*4882a593Smuzhiyun /*
3693*4882a593Smuzhiyun * Allow MBIST, etc. to complete; longer on each retry.
3694*4882a593Smuzhiyun * We sometimes get machine checks from bus timeout if no
3695*4882a593Smuzhiyun * response, so for now, make it *really* long.
3696*4882a593Smuzhiyun */
3697*4882a593Smuzhiyun msleep(1000 + (1 + i) * 3000);
3698*4882a593Smuzhiyun
3699*4882a593Smuzhiyun qib_pcie_reenable(dd, cmdval, int_line, clinesz);
3700*4882a593Smuzhiyun
3701*4882a593Smuzhiyun /*
3702*4882a593Smuzhiyun * Use readq directly, so we don't need to mark it as PRESENT
3703*4882a593Smuzhiyun * until we get a successful indication that all is well.
3704*4882a593Smuzhiyun */
3705*4882a593Smuzhiyun val = readq(&dd->kregbase[kr_revision]);
3706*4882a593Smuzhiyun if (val == dd->revision)
3707*4882a593Smuzhiyun break;
3708*4882a593Smuzhiyun if (i == 5) {
3709*4882a593Smuzhiyun qib_dev_err(dd,
3710*4882a593Smuzhiyun "Failed to initialize after reset, unusable\n");
3711*4882a593Smuzhiyun ret = 0;
3712*4882a593Smuzhiyun goto bail;
3713*4882a593Smuzhiyun }
3714*4882a593Smuzhiyun }
3715*4882a593Smuzhiyun
3716*4882a593Smuzhiyun dd->flags |= QIB_PRESENT; /* it's back */
3717*4882a593Smuzhiyun
3718*4882a593Smuzhiyun if (msix_entries) {
3719*4882a593Smuzhiyun /* restore the MSIx vector address and data if saved above */
3720*4882a593Smuzhiyun for (i = 0; i < msix_entries; i++) {
3721*4882a593Smuzhiyun if (!msix_vecsave || !msix_vecsave[2 * i])
3722*4882a593Smuzhiyun continue;
3723*4882a593Smuzhiyun qib_write_kreg(dd, 2 * i +
3724*4882a593Smuzhiyun (QIB_7322_MsixTable_OFFS / sizeof(u64)),
3725*4882a593Smuzhiyun msix_vecsave[2 * i]);
3726*4882a593Smuzhiyun qib_write_kreg(dd, 1 + 2 * i +
3727*4882a593Smuzhiyun (QIB_7322_MsixTable_OFFS / sizeof(u64)),
3728*4882a593Smuzhiyun msix_vecsave[1 + 2 * i]);
3729*4882a593Smuzhiyun }
3730*4882a593Smuzhiyun }
3731*4882a593Smuzhiyun
3732*4882a593Smuzhiyun /* initialize the remaining registers. */
3733*4882a593Smuzhiyun for (i = 0; i < dd->num_pports; ++i)
3734*4882a593Smuzhiyun write_7322_init_portregs(&dd->pport[i]);
3735*4882a593Smuzhiyun write_7322_initregs(dd);
3736*4882a593Smuzhiyun
3737*4882a593Smuzhiyun if (qib_pcie_params(dd, dd->lbus_width, &msix_entries))
3738*4882a593Smuzhiyun qib_dev_err(dd,
3739*4882a593Smuzhiyun "Reset failed to setup PCIe or interrupts; continuing anyway\n");
3740*4882a593Smuzhiyun
3741*4882a593Smuzhiyun dd->cspec->num_msix_entries = msix_entries;
3742*4882a593Smuzhiyun qib_setup_7322_interrupt(dd, 1);
3743*4882a593Smuzhiyun
3744*4882a593Smuzhiyun for (i = 0; i < dd->num_pports; ++i) {
3745*4882a593Smuzhiyun struct qib_pportdata *ppd = &dd->pport[i];
3746*4882a593Smuzhiyun
3747*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
3748*4882a593Smuzhiyun ppd->lflags |= QIBL_IB_FORCE_NOTIFY;
3749*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
3750*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
3751*4882a593Smuzhiyun }
3752*4882a593Smuzhiyun
3753*4882a593Smuzhiyun bail:
3754*4882a593Smuzhiyun dd->flags &= ~QIB_DOING_RESET; /* OK or not, no longer resetting */
3755*4882a593Smuzhiyun kfree(msix_vecsave);
3756*4882a593Smuzhiyun return ret;
3757*4882a593Smuzhiyun }
3758*4882a593Smuzhiyun
3759*4882a593Smuzhiyun /**
3760*4882a593Smuzhiyun * qib_7322_put_tid - write a TID to the chip
3761*4882a593Smuzhiyun * @dd: the qlogic_ib device
3762*4882a593Smuzhiyun * @tidptr: pointer to the expected TID (in chip) to update
3763*4882a593Smuzhiyun * @tidtype: 0 for eager, 1 for expected
3764*4882a593Smuzhiyun * @pa: physical address of in memory buffer; tidinvalid if freeing
3765*4882a593Smuzhiyun */
qib_7322_put_tid(struct qib_devdata * dd,u64 __iomem * tidptr,u32 type,unsigned long pa)3766*4882a593Smuzhiyun static void qib_7322_put_tid(struct qib_devdata *dd, u64 __iomem *tidptr,
3767*4882a593Smuzhiyun u32 type, unsigned long pa)
3768*4882a593Smuzhiyun {
3769*4882a593Smuzhiyun if (!(dd->flags & QIB_PRESENT))
3770*4882a593Smuzhiyun return;
3771*4882a593Smuzhiyun if (pa != dd->tidinvalid) {
3772*4882a593Smuzhiyun u64 chippa = pa >> IBA7322_TID_PA_SHIFT;
3773*4882a593Smuzhiyun
3774*4882a593Smuzhiyun /* paranoia checks */
3775*4882a593Smuzhiyun if (pa != (chippa << IBA7322_TID_PA_SHIFT)) {
3776*4882a593Smuzhiyun qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n",
3777*4882a593Smuzhiyun pa);
3778*4882a593Smuzhiyun return;
3779*4882a593Smuzhiyun }
3780*4882a593Smuzhiyun if (chippa >= (1UL << IBA7322_TID_SZ_SHIFT)) {
3781*4882a593Smuzhiyun qib_dev_err(dd,
3782*4882a593Smuzhiyun "Physical page address 0x%lx larger than supported\n",
3783*4882a593Smuzhiyun pa);
3784*4882a593Smuzhiyun return;
3785*4882a593Smuzhiyun }
3786*4882a593Smuzhiyun
3787*4882a593Smuzhiyun if (type == RCVHQ_RCV_TYPE_EAGER)
3788*4882a593Smuzhiyun chippa |= dd->tidtemplate;
3789*4882a593Smuzhiyun else /* for now, always full 4KB page */
3790*4882a593Smuzhiyun chippa |= IBA7322_TID_SZ_4K;
3791*4882a593Smuzhiyun pa = chippa;
3792*4882a593Smuzhiyun }
3793*4882a593Smuzhiyun writeq(pa, tidptr);
3794*4882a593Smuzhiyun }
3795*4882a593Smuzhiyun
3796*4882a593Smuzhiyun /**
3797*4882a593Smuzhiyun * qib_7322_clear_tids - clear all TID entries for a ctxt, expected and eager
3798*4882a593Smuzhiyun * @dd: the qlogic_ib device
3799*4882a593Smuzhiyun * @ctxt: the ctxt
3800*4882a593Smuzhiyun *
3801*4882a593Smuzhiyun * clear all TID entries for a ctxt, expected and eager.
3802*4882a593Smuzhiyun * Used from qib_close().
3803*4882a593Smuzhiyun */
qib_7322_clear_tids(struct qib_devdata * dd,struct qib_ctxtdata * rcd)3804*4882a593Smuzhiyun static void qib_7322_clear_tids(struct qib_devdata *dd,
3805*4882a593Smuzhiyun struct qib_ctxtdata *rcd)
3806*4882a593Smuzhiyun {
3807*4882a593Smuzhiyun u64 __iomem *tidbase;
3808*4882a593Smuzhiyun unsigned long tidinv;
3809*4882a593Smuzhiyun u32 ctxt;
3810*4882a593Smuzhiyun int i;
3811*4882a593Smuzhiyun
3812*4882a593Smuzhiyun if (!dd->kregbase || !rcd)
3813*4882a593Smuzhiyun return;
3814*4882a593Smuzhiyun
3815*4882a593Smuzhiyun ctxt = rcd->ctxt;
3816*4882a593Smuzhiyun
3817*4882a593Smuzhiyun tidinv = dd->tidinvalid;
3818*4882a593Smuzhiyun tidbase = (u64 __iomem *)
3819*4882a593Smuzhiyun ((char __iomem *) dd->kregbase +
3820*4882a593Smuzhiyun dd->rcvtidbase +
3821*4882a593Smuzhiyun ctxt * dd->rcvtidcnt * sizeof(*tidbase));
3822*4882a593Smuzhiyun
3823*4882a593Smuzhiyun for (i = 0; i < dd->rcvtidcnt; i++)
3824*4882a593Smuzhiyun qib_7322_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
3825*4882a593Smuzhiyun tidinv);
3826*4882a593Smuzhiyun
3827*4882a593Smuzhiyun tidbase = (u64 __iomem *)
3828*4882a593Smuzhiyun ((char __iomem *) dd->kregbase +
3829*4882a593Smuzhiyun dd->rcvegrbase +
3830*4882a593Smuzhiyun rcd->rcvegr_tid_base * sizeof(*tidbase));
3831*4882a593Smuzhiyun
3832*4882a593Smuzhiyun for (i = 0; i < rcd->rcvegrcnt; i++)
3833*4882a593Smuzhiyun qib_7322_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER,
3834*4882a593Smuzhiyun tidinv);
3835*4882a593Smuzhiyun }
3836*4882a593Smuzhiyun
3837*4882a593Smuzhiyun /**
3838*4882a593Smuzhiyun * qib_7322_tidtemplate - setup constants for TID updates
3839*4882a593Smuzhiyun * @dd: the qlogic_ib device
3840*4882a593Smuzhiyun *
3841*4882a593Smuzhiyun * We setup stuff that we use a lot, to avoid calculating each time
3842*4882a593Smuzhiyun */
qib_7322_tidtemplate(struct qib_devdata * dd)3843*4882a593Smuzhiyun static void qib_7322_tidtemplate(struct qib_devdata *dd)
3844*4882a593Smuzhiyun {
3845*4882a593Smuzhiyun /*
3846*4882a593Smuzhiyun * For now, we always allocate 4KB buffers (at init) so we can
3847*4882a593Smuzhiyun * receive max size packets. We may want a module parameter to
3848*4882a593Smuzhiyun * specify 2KB or 4KB and/or make it per port instead of per device
3849*4882a593Smuzhiyun * for those who want to reduce memory footprint. Note that the
3850*4882a593Smuzhiyun * rcvhdrentsize size must be large enough to hold the largest
3851*4882a593Smuzhiyun * IB header (currently 96 bytes) that we expect to handle (plus of
3852*4882a593Smuzhiyun * course the 2 dwords of RHF).
3853*4882a593Smuzhiyun */
3854*4882a593Smuzhiyun if (dd->rcvegrbufsize == 2048)
3855*4882a593Smuzhiyun dd->tidtemplate = IBA7322_TID_SZ_2K;
3856*4882a593Smuzhiyun else if (dd->rcvegrbufsize == 4096)
3857*4882a593Smuzhiyun dd->tidtemplate = IBA7322_TID_SZ_4K;
3858*4882a593Smuzhiyun dd->tidinvalid = 0;
3859*4882a593Smuzhiyun }
3860*4882a593Smuzhiyun
3861*4882a593Smuzhiyun /**
3862*4882a593Smuzhiyun * qib_init_7322_get_base_info - set chip-specific flags for user code
3863*4882a593Smuzhiyun * @rcd: the qlogic_ib ctxt
3864*4882a593Smuzhiyun * @kbase: qib_base_info pointer
3865*4882a593Smuzhiyun *
3866*4882a593Smuzhiyun * We set the PCIE flag because the lower bandwidth on PCIe vs
3867*4882a593Smuzhiyun * HyperTransport can affect some user packet algorithims.
3868*4882a593Smuzhiyun */
3869*4882a593Smuzhiyun
qib_7322_get_base_info(struct qib_ctxtdata * rcd,struct qib_base_info * kinfo)3870*4882a593Smuzhiyun static int qib_7322_get_base_info(struct qib_ctxtdata *rcd,
3871*4882a593Smuzhiyun struct qib_base_info *kinfo)
3872*4882a593Smuzhiyun {
3873*4882a593Smuzhiyun kinfo->spi_runtime_flags |= QIB_RUNTIME_CTXT_MSB_IN_QP |
3874*4882a593Smuzhiyun QIB_RUNTIME_PCIE | QIB_RUNTIME_NODMA_RTAIL |
3875*4882a593Smuzhiyun QIB_RUNTIME_HDRSUPP | QIB_RUNTIME_SDMA;
3876*4882a593Smuzhiyun if (rcd->dd->cspec->r1)
3877*4882a593Smuzhiyun kinfo->spi_runtime_flags |= QIB_RUNTIME_RCHK;
3878*4882a593Smuzhiyun if (rcd->dd->flags & QIB_USE_SPCL_TRIG)
3879*4882a593Smuzhiyun kinfo->spi_runtime_flags |= QIB_RUNTIME_SPECIAL_TRIGGER;
3880*4882a593Smuzhiyun
3881*4882a593Smuzhiyun return 0;
3882*4882a593Smuzhiyun }
3883*4882a593Smuzhiyun
3884*4882a593Smuzhiyun static struct qib_message_header *
qib_7322_get_msgheader(struct qib_devdata * dd,__le32 * rhf_addr)3885*4882a593Smuzhiyun qib_7322_get_msgheader(struct qib_devdata *dd, __le32 *rhf_addr)
3886*4882a593Smuzhiyun {
3887*4882a593Smuzhiyun u32 offset = qib_hdrget_offset(rhf_addr);
3888*4882a593Smuzhiyun
3889*4882a593Smuzhiyun return (struct qib_message_header *)
3890*4882a593Smuzhiyun (rhf_addr - dd->rhf_offset + offset);
3891*4882a593Smuzhiyun }
3892*4882a593Smuzhiyun
3893*4882a593Smuzhiyun /*
3894*4882a593Smuzhiyun * Configure number of contexts.
3895*4882a593Smuzhiyun */
qib_7322_config_ctxts(struct qib_devdata * dd)3896*4882a593Smuzhiyun static void qib_7322_config_ctxts(struct qib_devdata *dd)
3897*4882a593Smuzhiyun {
3898*4882a593Smuzhiyun unsigned long flags;
3899*4882a593Smuzhiyun u32 nchipctxts;
3900*4882a593Smuzhiyun
3901*4882a593Smuzhiyun nchipctxts = qib_read_kreg32(dd, kr_contextcnt);
3902*4882a593Smuzhiyun dd->cspec->numctxts = nchipctxts;
3903*4882a593Smuzhiyun if (qib_n_krcv_queues > 1 && dd->num_pports) {
3904*4882a593Smuzhiyun dd->first_user_ctxt = NUM_IB_PORTS +
3905*4882a593Smuzhiyun (qib_n_krcv_queues - 1) * dd->num_pports;
3906*4882a593Smuzhiyun if (dd->first_user_ctxt > nchipctxts)
3907*4882a593Smuzhiyun dd->first_user_ctxt = nchipctxts;
3908*4882a593Smuzhiyun dd->n_krcv_queues = dd->first_user_ctxt / dd->num_pports;
3909*4882a593Smuzhiyun } else {
3910*4882a593Smuzhiyun dd->first_user_ctxt = NUM_IB_PORTS;
3911*4882a593Smuzhiyun dd->n_krcv_queues = 1;
3912*4882a593Smuzhiyun }
3913*4882a593Smuzhiyun
3914*4882a593Smuzhiyun if (!qib_cfgctxts) {
3915*4882a593Smuzhiyun int nctxts = dd->first_user_ctxt + num_online_cpus();
3916*4882a593Smuzhiyun
3917*4882a593Smuzhiyun if (nctxts <= 6)
3918*4882a593Smuzhiyun dd->ctxtcnt = 6;
3919*4882a593Smuzhiyun else if (nctxts <= 10)
3920*4882a593Smuzhiyun dd->ctxtcnt = 10;
3921*4882a593Smuzhiyun else if (nctxts <= nchipctxts)
3922*4882a593Smuzhiyun dd->ctxtcnt = nchipctxts;
3923*4882a593Smuzhiyun } else if (qib_cfgctxts < dd->num_pports)
3924*4882a593Smuzhiyun dd->ctxtcnt = dd->num_pports;
3925*4882a593Smuzhiyun else if (qib_cfgctxts <= nchipctxts)
3926*4882a593Smuzhiyun dd->ctxtcnt = qib_cfgctxts;
3927*4882a593Smuzhiyun if (!dd->ctxtcnt) /* none of the above, set to max */
3928*4882a593Smuzhiyun dd->ctxtcnt = nchipctxts;
3929*4882a593Smuzhiyun
3930*4882a593Smuzhiyun /*
3931*4882a593Smuzhiyun * Chip can be configured for 6, 10, or 18 ctxts, and choice
3932*4882a593Smuzhiyun * affects number of eager TIDs per ctxt (1K, 2K, 4K).
3933*4882a593Smuzhiyun * Lock to be paranoid about later motion, etc.
3934*4882a593Smuzhiyun */
3935*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
3936*4882a593Smuzhiyun if (dd->ctxtcnt > 10)
3937*4882a593Smuzhiyun dd->rcvctrl |= 2ULL << SYM_LSB(RcvCtrl, ContextCfg);
3938*4882a593Smuzhiyun else if (dd->ctxtcnt > 6)
3939*4882a593Smuzhiyun dd->rcvctrl |= 1ULL << SYM_LSB(RcvCtrl, ContextCfg);
3940*4882a593Smuzhiyun /* else configure for default 6 receive ctxts */
3941*4882a593Smuzhiyun
3942*4882a593Smuzhiyun /* The XRC opcode is 5. */
3943*4882a593Smuzhiyun dd->rcvctrl |= 5ULL << SYM_LSB(RcvCtrl, XrcTypeCode);
3944*4882a593Smuzhiyun
3945*4882a593Smuzhiyun /*
3946*4882a593Smuzhiyun * RcvCtrl *must* be written here so that the
3947*4882a593Smuzhiyun * chip understands how to change rcvegrcnt below.
3948*4882a593Smuzhiyun */
3949*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
3950*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
3951*4882a593Smuzhiyun
3952*4882a593Smuzhiyun /* kr_rcvegrcnt changes based on the number of contexts enabled */
3953*4882a593Smuzhiyun dd->cspec->rcvegrcnt = qib_read_kreg32(dd, kr_rcvegrcnt);
3954*4882a593Smuzhiyun if (qib_rcvhdrcnt)
3955*4882a593Smuzhiyun dd->rcvhdrcnt = max(dd->cspec->rcvegrcnt, qib_rcvhdrcnt);
3956*4882a593Smuzhiyun else
3957*4882a593Smuzhiyun dd->rcvhdrcnt = 2 * max(dd->cspec->rcvegrcnt,
3958*4882a593Smuzhiyun dd->num_pports > 1 ? 1024U : 2048U);
3959*4882a593Smuzhiyun }
3960*4882a593Smuzhiyun
qib_7322_get_ib_cfg(struct qib_pportdata * ppd,int which)3961*4882a593Smuzhiyun static int qib_7322_get_ib_cfg(struct qib_pportdata *ppd, int which)
3962*4882a593Smuzhiyun {
3963*4882a593Smuzhiyun
3964*4882a593Smuzhiyun int lsb, ret = 0;
3965*4882a593Smuzhiyun u64 maskr; /* right-justified mask */
3966*4882a593Smuzhiyun
3967*4882a593Smuzhiyun switch (which) {
3968*4882a593Smuzhiyun
3969*4882a593Smuzhiyun case QIB_IB_CFG_LWID_ENB: /* Get allowed Link-width */
3970*4882a593Smuzhiyun ret = ppd->link_width_enabled;
3971*4882a593Smuzhiyun goto done;
3972*4882a593Smuzhiyun
3973*4882a593Smuzhiyun case QIB_IB_CFG_LWID: /* Get currently active Link-width */
3974*4882a593Smuzhiyun ret = ppd->link_width_active;
3975*4882a593Smuzhiyun goto done;
3976*4882a593Smuzhiyun
3977*4882a593Smuzhiyun case QIB_IB_CFG_SPD_ENB: /* Get allowed Link speeds */
3978*4882a593Smuzhiyun ret = ppd->link_speed_enabled;
3979*4882a593Smuzhiyun goto done;
3980*4882a593Smuzhiyun
3981*4882a593Smuzhiyun case QIB_IB_CFG_SPD: /* Get current Link spd */
3982*4882a593Smuzhiyun ret = ppd->link_speed_active;
3983*4882a593Smuzhiyun goto done;
3984*4882a593Smuzhiyun
3985*4882a593Smuzhiyun case QIB_IB_CFG_RXPOL_ENB: /* Get Auto-RX-polarity enable */
3986*4882a593Smuzhiyun lsb = SYM_LSB(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
3987*4882a593Smuzhiyun maskr = SYM_RMASK(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
3988*4882a593Smuzhiyun break;
3989*4882a593Smuzhiyun
3990*4882a593Smuzhiyun case QIB_IB_CFG_LREV_ENB: /* Get Auto-Lane-reversal enable */
3991*4882a593Smuzhiyun lsb = SYM_LSB(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
3992*4882a593Smuzhiyun maskr = SYM_RMASK(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
3993*4882a593Smuzhiyun break;
3994*4882a593Smuzhiyun
3995*4882a593Smuzhiyun case QIB_IB_CFG_LINKLATENCY:
3996*4882a593Smuzhiyun ret = qib_read_kreg_port(ppd, krp_ibcstatus_b) &
3997*4882a593Smuzhiyun SYM_MASK(IBCStatusB_0, LinkRoundTripLatency);
3998*4882a593Smuzhiyun goto done;
3999*4882a593Smuzhiyun
4000*4882a593Smuzhiyun case QIB_IB_CFG_OP_VLS:
4001*4882a593Smuzhiyun ret = ppd->vls_operational;
4002*4882a593Smuzhiyun goto done;
4003*4882a593Smuzhiyun
4004*4882a593Smuzhiyun case QIB_IB_CFG_VL_HIGH_CAP:
4005*4882a593Smuzhiyun ret = 16;
4006*4882a593Smuzhiyun goto done;
4007*4882a593Smuzhiyun
4008*4882a593Smuzhiyun case QIB_IB_CFG_VL_LOW_CAP:
4009*4882a593Smuzhiyun ret = 16;
4010*4882a593Smuzhiyun goto done;
4011*4882a593Smuzhiyun
4012*4882a593Smuzhiyun case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
4013*4882a593Smuzhiyun ret = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
4014*4882a593Smuzhiyun OverrunThreshold);
4015*4882a593Smuzhiyun goto done;
4016*4882a593Smuzhiyun
4017*4882a593Smuzhiyun case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
4018*4882a593Smuzhiyun ret = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
4019*4882a593Smuzhiyun PhyerrThreshold);
4020*4882a593Smuzhiyun goto done;
4021*4882a593Smuzhiyun
4022*4882a593Smuzhiyun case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
4023*4882a593Smuzhiyun /* will only take effect when the link state changes */
4024*4882a593Smuzhiyun ret = (ppd->cpspec->ibcctrl_a &
4025*4882a593Smuzhiyun SYM_MASK(IBCCtrlA_0, LinkDownDefaultState)) ?
4026*4882a593Smuzhiyun IB_LINKINITCMD_SLEEP : IB_LINKINITCMD_POLL;
4027*4882a593Smuzhiyun goto done;
4028*4882a593Smuzhiyun
4029*4882a593Smuzhiyun case QIB_IB_CFG_HRTBT: /* Get Heartbeat off/enable/auto */
4030*4882a593Smuzhiyun lsb = IBA7322_IBC_HRTBT_LSB;
4031*4882a593Smuzhiyun maskr = IBA7322_IBC_HRTBT_RMASK; /* OR of AUTO and ENB */
4032*4882a593Smuzhiyun break;
4033*4882a593Smuzhiyun
4034*4882a593Smuzhiyun case QIB_IB_CFG_PMA_TICKS:
4035*4882a593Smuzhiyun /*
4036*4882a593Smuzhiyun * 0x00 = 10x link transfer rate or 4 nsec. for 2.5Gbs
4037*4882a593Smuzhiyun * Since the clock is always 250MHz, the value is 3, 1 or 0.
4038*4882a593Smuzhiyun */
4039*4882a593Smuzhiyun if (ppd->link_speed_active == QIB_IB_QDR)
4040*4882a593Smuzhiyun ret = 3;
4041*4882a593Smuzhiyun else if (ppd->link_speed_active == QIB_IB_DDR)
4042*4882a593Smuzhiyun ret = 1;
4043*4882a593Smuzhiyun else
4044*4882a593Smuzhiyun ret = 0;
4045*4882a593Smuzhiyun goto done;
4046*4882a593Smuzhiyun
4047*4882a593Smuzhiyun default:
4048*4882a593Smuzhiyun ret = -EINVAL;
4049*4882a593Smuzhiyun goto done;
4050*4882a593Smuzhiyun }
4051*4882a593Smuzhiyun ret = (int)((ppd->cpspec->ibcctrl_b >> lsb) & maskr);
4052*4882a593Smuzhiyun done:
4053*4882a593Smuzhiyun return ret;
4054*4882a593Smuzhiyun }
4055*4882a593Smuzhiyun
4056*4882a593Smuzhiyun /*
4057*4882a593Smuzhiyun * Below again cribbed liberally from older version. Do not lean
4058*4882a593Smuzhiyun * heavily on it.
4059*4882a593Smuzhiyun */
4060*4882a593Smuzhiyun #define IBA7322_IBC_DLIDLMC_SHIFT QIB_7322_IBCCtrlB_0_IB_DLID_LSB
4061*4882a593Smuzhiyun #define IBA7322_IBC_DLIDLMC_MASK (QIB_7322_IBCCtrlB_0_IB_DLID_RMASK \
4062*4882a593Smuzhiyun | (QIB_7322_IBCCtrlB_0_IB_DLID_MASK_RMASK << 16))
4063*4882a593Smuzhiyun
qib_7322_set_ib_cfg(struct qib_pportdata * ppd,int which,u32 val)4064*4882a593Smuzhiyun static int qib_7322_set_ib_cfg(struct qib_pportdata *ppd, int which, u32 val)
4065*4882a593Smuzhiyun {
4066*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
4067*4882a593Smuzhiyun u64 maskr; /* right-justified mask */
4068*4882a593Smuzhiyun int lsb, ret = 0;
4069*4882a593Smuzhiyun u16 lcmd, licmd;
4070*4882a593Smuzhiyun unsigned long flags;
4071*4882a593Smuzhiyun
4072*4882a593Smuzhiyun switch (which) {
4073*4882a593Smuzhiyun case QIB_IB_CFG_LIDLMC:
4074*4882a593Smuzhiyun /*
4075*4882a593Smuzhiyun * Set LID and LMC. Combined to avoid possible hazard
4076*4882a593Smuzhiyun * caller puts LMC in 16MSbits, DLID in 16LSbits of val
4077*4882a593Smuzhiyun */
4078*4882a593Smuzhiyun lsb = IBA7322_IBC_DLIDLMC_SHIFT;
4079*4882a593Smuzhiyun maskr = IBA7322_IBC_DLIDLMC_MASK;
4080*4882a593Smuzhiyun /*
4081*4882a593Smuzhiyun * For header-checking, the SLID in the packet will
4082*4882a593Smuzhiyun * be masked with SendIBSLMCMask, and compared
4083*4882a593Smuzhiyun * with SendIBSLIDAssignMask. Make sure we do not
4084*4882a593Smuzhiyun * set any bits not covered by the mask, or we get
4085*4882a593Smuzhiyun * false-positives.
4086*4882a593Smuzhiyun */
4087*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_sendslid,
4088*4882a593Smuzhiyun val & (val >> 16) & SendIBSLIDAssignMask);
4089*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_sendslidmask,
4090*4882a593Smuzhiyun (val >> 16) & SendIBSLMCMask);
4091*4882a593Smuzhiyun break;
4092*4882a593Smuzhiyun
4093*4882a593Smuzhiyun case QIB_IB_CFG_LWID_ENB: /* set allowed Link-width */
4094*4882a593Smuzhiyun ppd->link_width_enabled = val;
4095*4882a593Smuzhiyun /* convert IB value to chip register value */
4096*4882a593Smuzhiyun if (val == IB_WIDTH_1X)
4097*4882a593Smuzhiyun val = 0;
4098*4882a593Smuzhiyun else if (val == IB_WIDTH_4X)
4099*4882a593Smuzhiyun val = 1;
4100*4882a593Smuzhiyun else
4101*4882a593Smuzhiyun val = 3;
4102*4882a593Smuzhiyun maskr = SYM_RMASK(IBCCtrlB_0, IB_NUM_CHANNELS);
4103*4882a593Smuzhiyun lsb = SYM_LSB(IBCCtrlB_0, IB_NUM_CHANNELS);
4104*4882a593Smuzhiyun break;
4105*4882a593Smuzhiyun
4106*4882a593Smuzhiyun case QIB_IB_CFG_SPD_ENB: /* set allowed Link speeds */
4107*4882a593Smuzhiyun /*
4108*4882a593Smuzhiyun * As with width, only write the actual register if the
4109*4882a593Smuzhiyun * link is currently down, otherwise takes effect on next
4110*4882a593Smuzhiyun * link change. Since setting is being explicitly requested
4111*4882a593Smuzhiyun * (via MAD or sysfs), clear autoneg failure status if speed
4112*4882a593Smuzhiyun * autoneg is enabled.
4113*4882a593Smuzhiyun */
4114*4882a593Smuzhiyun ppd->link_speed_enabled = val;
4115*4882a593Smuzhiyun val <<= IBA7322_IBC_SPEED_LSB;
4116*4882a593Smuzhiyun maskr = IBA7322_IBC_SPEED_MASK | IBA7322_IBC_IBTA_1_2_MASK |
4117*4882a593Smuzhiyun IBA7322_IBC_MAX_SPEED_MASK;
4118*4882a593Smuzhiyun if (val & (val - 1)) {
4119*4882a593Smuzhiyun /* Muliple speeds enabled */
4120*4882a593Smuzhiyun val |= IBA7322_IBC_IBTA_1_2_MASK |
4121*4882a593Smuzhiyun IBA7322_IBC_MAX_SPEED_MASK;
4122*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
4123*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
4124*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
4125*4882a593Smuzhiyun } else if (val & IBA7322_IBC_SPEED_QDR)
4126*4882a593Smuzhiyun val |= IBA7322_IBC_IBTA_1_2_MASK;
4127*4882a593Smuzhiyun /* IBTA 1.2 mode + min/max + speed bits are contiguous */
4128*4882a593Smuzhiyun lsb = SYM_LSB(IBCCtrlB_0, IB_ENHANCED_MODE);
4129*4882a593Smuzhiyun break;
4130*4882a593Smuzhiyun
4131*4882a593Smuzhiyun case QIB_IB_CFG_RXPOL_ENB: /* set Auto-RX-polarity enable */
4132*4882a593Smuzhiyun lsb = SYM_LSB(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
4133*4882a593Smuzhiyun maskr = SYM_RMASK(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
4134*4882a593Smuzhiyun break;
4135*4882a593Smuzhiyun
4136*4882a593Smuzhiyun case QIB_IB_CFG_LREV_ENB: /* set Auto-Lane-reversal enable */
4137*4882a593Smuzhiyun lsb = SYM_LSB(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
4138*4882a593Smuzhiyun maskr = SYM_RMASK(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
4139*4882a593Smuzhiyun break;
4140*4882a593Smuzhiyun
4141*4882a593Smuzhiyun case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
4142*4882a593Smuzhiyun maskr = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
4143*4882a593Smuzhiyun OverrunThreshold);
4144*4882a593Smuzhiyun if (maskr != val) {
4145*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a &=
4146*4882a593Smuzhiyun ~SYM_MASK(IBCCtrlA_0, OverrunThreshold);
4147*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a |= (u64) val <<
4148*4882a593Smuzhiyun SYM_LSB(IBCCtrlA_0, OverrunThreshold);
4149*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a,
4150*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a);
4151*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
4152*4882a593Smuzhiyun }
4153*4882a593Smuzhiyun goto bail;
4154*4882a593Smuzhiyun
4155*4882a593Smuzhiyun case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
4156*4882a593Smuzhiyun maskr = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
4157*4882a593Smuzhiyun PhyerrThreshold);
4158*4882a593Smuzhiyun if (maskr != val) {
4159*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a &=
4160*4882a593Smuzhiyun ~SYM_MASK(IBCCtrlA_0, PhyerrThreshold);
4161*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a |= (u64) val <<
4162*4882a593Smuzhiyun SYM_LSB(IBCCtrlA_0, PhyerrThreshold);
4163*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a,
4164*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a);
4165*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
4166*4882a593Smuzhiyun }
4167*4882a593Smuzhiyun goto bail;
4168*4882a593Smuzhiyun
4169*4882a593Smuzhiyun case QIB_IB_CFG_PKEYS: /* update pkeys */
4170*4882a593Smuzhiyun maskr = (u64) ppd->pkeys[0] | ((u64) ppd->pkeys[1] << 16) |
4171*4882a593Smuzhiyun ((u64) ppd->pkeys[2] << 32) |
4172*4882a593Smuzhiyun ((u64) ppd->pkeys[3] << 48);
4173*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_partitionkey, maskr);
4174*4882a593Smuzhiyun goto bail;
4175*4882a593Smuzhiyun
4176*4882a593Smuzhiyun case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
4177*4882a593Smuzhiyun /* will only take effect when the link state changes */
4178*4882a593Smuzhiyun if (val == IB_LINKINITCMD_POLL)
4179*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a &=
4180*4882a593Smuzhiyun ~SYM_MASK(IBCCtrlA_0, LinkDownDefaultState);
4181*4882a593Smuzhiyun else /* SLEEP */
4182*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a |=
4183*4882a593Smuzhiyun SYM_MASK(IBCCtrlA_0, LinkDownDefaultState);
4184*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
4185*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
4186*4882a593Smuzhiyun goto bail;
4187*4882a593Smuzhiyun
4188*4882a593Smuzhiyun case QIB_IB_CFG_MTU: /* update the MTU in IBC */
4189*4882a593Smuzhiyun /*
4190*4882a593Smuzhiyun * Update our housekeeping variables, and set IBC max
4191*4882a593Smuzhiyun * size, same as init code; max IBC is max we allow in
4192*4882a593Smuzhiyun * buffer, less the qword pbc, plus 1 for ICRC, in dwords
4193*4882a593Smuzhiyun * Set even if it's unchanged, print debug message only
4194*4882a593Smuzhiyun * on changes.
4195*4882a593Smuzhiyun */
4196*4882a593Smuzhiyun val = (ppd->ibmaxlen >> 2) + 1;
4197*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0, MaxPktLen);
4198*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a |= (u64)val <<
4199*4882a593Smuzhiyun SYM_LSB(IBCCtrlA_0, MaxPktLen);
4200*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a,
4201*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a);
4202*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
4203*4882a593Smuzhiyun goto bail;
4204*4882a593Smuzhiyun
4205*4882a593Smuzhiyun case QIB_IB_CFG_LSTATE: /* set the IB link state */
4206*4882a593Smuzhiyun switch (val & 0xffff0000) {
4207*4882a593Smuzhiyun case IB_LINKCMD_DOWN:
4208*4882a593Smuzhiyun lcmd = QLOGIC_IB_IBCC_LINKCMD_DOWN;
4209*4882a593Smuzhiyun ppd->cpspec->ibmalfusesnap = 1;
4210*4882a593Smuzhiyun ppd->cpspec->ibmalfsnap = read_7322_creg32_port(ppd,
4211*4882a593Smuzhiyun crp_errlink);
4212*4882a593Smuzhiyun if (!ppd->cpspec->ibdeltainprog &&
4213*4882a593Smuzhiyun qib_compat_ddr_negotiate) {
4214*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog = 1;
4215*4882a593Smuzhiyun ppd->cpspec->ibsymsnap =
4216*4882a593Smuzhiyun read_7322_creg32_port(ppd,
4217*4882a593Smuzhiyun crp_ibsymbolerr);
4218*4882a593Smuzhiyun ppd->cpspec->iblnkerrsnap =
4219*4882a593Smuzhiyun read_7322_creg32_port(ppd,
4220*4882a593Smuzhiyun crp_iblinkerrrecov);
4221*4882a593Smuzhiyun }
4222*4882a593Smuzhiyun break;
4223*4882a593Smuzhiyun
4224*4882a593Smuzhiyun case IB_LINKCMD_ARMED:
4225*4882a593Smuzhiyun lcmd = QLOGIC_IB_IBCC_LINKCMD_ARMED;
4226*4882a593Smuzhiyun if (ppd->cpspec->ibmalfusesnap) {
4227*4882a593Smuzhiyun ppd->cpspec->ibmalfusesnap = 0;
4228*4882a593Smuzhiyun ppd->cpspec->ibmalfdelta +=
4229*4882a593Smuzhiyun read_7322_creg32_port(ppd,
4230*4882a593Smuzhiyun crp_errlink) -
4231*4882a593Smuzhiyun ppd->cpspec->ibmalfsnap;
4232*4882a593Smuzhiyun }
4233*4882a593Smuzhiyun break;
4234*4882a593Smuzhiyun
4235*4882a593Smuzhiyun case IB_LINKCMD_ACTIVE:
4236*4882a593Smuzhiyun lcmd = QLOGIC_IB_IBCC_LINKCMD_ACTIVE;
4237*4882a593Smuzhiyun break;
4238*4882a593Smuzhiyun
4239*4882a593Smuzhiyun default:
4240*4882a593Smuzhiyun ret = -EINVAL;
4241*4882a593Smuzhiyun qib_dev_err(dd, "bad linkcmd req 0x%x\n", val >> 16);
4242*4882a593Smuzhiyun goto bail;
4243*4882a593Smuzhiyun }
4244*4882a593Smuzhiyun switch (val & 0xffff) {
4245*4882a593Smuzhiyun case IB_LINKINITCMD_NOP:
4246*4882a593Smuzhiyun licmd = 0;
4247*4882a593Smuzhiyun break;
4248*4882a593Smuzhiyun
4249*4882a593Smuzhiyun case IB_LINKINITCMD_POLL:
4250*4882a593Smuzhiyun licmd = QLOGIC_IB_IBCC_LINKINITCMD_POLL;
4251*4882a593Smuzhiyun break;
4252*4882a593Smuzhiyun
4253*4882a593Smuzhiyun case IB_LINKINITCMD_SLEEP:
4254*4882a593Smuzhiyun licmd = QLOGIC_IB_IBCC_LINKINITCMD_SLEEP;
4255*4882a593Smuzhiyun break;
4256*4882a593Smuzhiyun
4257*4882a593Smuzhiyun case IB_LINKINITCMD_DISABLE:
4258*4882a593Smuzhiyun licmd = QLOGIC_IB_IBCC_LINKINITCMD_DISABLE;
4259*4882a593Smuzhiyun ppd->cpspec->chase_end = 0;
4260*4882a593Smuzhiyun /*
4261*4882a593Smuzhiyun * stop state chase counter and timer, if running.
4262*4882a593Smuzhiyun * wait forpending timer, but don't clear .data (ppd)!
4263*4882a593Smuzhiyun */
4264*4882a593Smuzhiyun if (ppd->cpspec->chase_timer.expires) {
4265*4882a593Smuzhiyun del_timer_sync(&ppd->cpspec->chase_timer);
4266*4882a593Smuzhiyun ppd->cpspec->chase_timer.expires = 0;
4267*4882a593Smuzhiyun }
4268*4882a593Smuzhiyun break;
4269*4882a593Smuzhiyun
4270*4882a593Smuzhiyun default:
4271*4882a593Smuzhiyun ret = -EINVAL;
4272*4882a593Smuzhiyun qib_dev_err(dd, "bad linkinitcmd req 0x%x\n",
4273*4882a593Smuzhiyun val & 0xffff);
4274*4882a593Smuzhiyun goto bail;
4275*4882a593Smuzhiyun }
4276*4882a593Smuzhiyun qib_set_ib_7322_lstate(ppd, lcmd, licmd);
4277*4882a593Smuzhiyun goto bail;
4278*4882a593Smuzhiyun
4279*4882a593Smuzhiyun case QIB_IB_CFG_OP_VLS:
4280*4882a593Smuzhiyun if (ppd->vls_operational != val) {
4281*4882a593Smuzhiyun ppd->vls_operational = val;
4282*4882a593Smuzhiyun set_vls(ppd);
4283*4882a593Smuzhiyun }
4284*4882a593Smuzhiyun goto bail;
4285*4882a593Smuzhiyun
4286*4882a593Smuzhiyun case QIB_IB_CFG_VL_HIGH_LIMIT:
4287*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_highprio_limit, val);
4288*4882a593Smuzhiyun goto bail;
4289*4882a593Smuzhiyun
4290*4882a593Smuzhiyun case QIB_IB_CFG_HRTBT: /* set Heartbeat off/enable/auto */
4291*4882a593Smuzhiyun if (val > 3) {
4292*4882a593Smuzhiyun ret = -EINVAL;
4293*4882a593Smuzhiyun goto bail;
4294*4882a593Smuzhiyun }
4295*4882a593Smuzhiyun lsb = IBA7322_IBC_HRTBT_LSB;
4296*4882a593Smuzhiyun maskr = IBA7322_IBC_HRTBT_RMASK; /* OR of AUTO and ENB */
4297*4882a593Smuzhiyun break;
4298*4882a593Smuzhiyun
4299*4882a593Smuzhiyun case QIB_IB_CFG_PORT:
4300*4882a593Smuzhiyun /* val is the port number of the switch we are connected to. */
4301*4882a593Smuzhiyun if (ppd->dd->cspec->r1) {
4302*4882a593Smuzhiyun cancel_delayed_work(&ppd->cpspec->ipg_work);
4303*4882a593Smuzhiyun ppd->cpspec->ipg_tries = 0;
4304*4882a593Smuzhiyun }
4305*4882a593Smuzhiyun goto bail;
4306*4882a593Smuzhiyun
4307*4882a593Smuzhiyun default:
4308*4882a593Smuzhiyun ret = -EINVAL;
4309*4882a593Smuzhiyun goto bail;
4310*4882a593Smuzhiyun }
4311*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b &= ~(maskr << lsb);
4312*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b |= (((u64) val & maskr) << lsb);
4313*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_b, ppd->cpspec->ibcctrl_b);
4314*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
4315*4882a593Smuzhiyun bail:
4316*4882a593Smuzhiyun return ret;
4317*4882a593Smuzhiyun }
4318*4882a593Smuzhiyun
qib_7322_set_loopback(struct qib_pportdata * ppd,const char * what)4319*4882a593Smuzhiyun static int qib_7322_set_loopback(struct qib_pportdata *ppd, const char *what)
4320*4882a593Smuzhiyun {
4321*4882a593Smuzhiyun int ret = 0;
4322*4882a593Smuzhiyun u64 val, ctrlb;
4323*4882a593Smuzhiyun
4324*4882a593Smuzhiyun /* only IBC loopback, may add serdes and xgxs loopbacks later */
4325*4882a593Smuzhiyun if (!strncmp(what, "ibc", 3)) {
4326*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a |= SYM_MASK(IBCCtrlA_0,
4327*4882a593Smuzhiyun Loopback);
4328*4882a593Smuzhiyun val = 0; /* disable heart beat, so link will come up */
4329*4882a593Smuzhiyun qib_devinfo(ppd->dd->pcidev, "Enabling IB%u:%u IBC loopback\n",
4330*4882a593Smuzhiyun ppd->dd->unit, ppd->port);
4331*4882a593Smuzhiyun } else if (!strncmp(what, "off", 3)) {
4332*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0,
4333*4882a593Smuzhiyun Loopback);
4334*4882a593Smuzhiyun /* enable heart beat again */
4335*4882a593Smuzhiyun val = IBA7322_IBC_HRTBT_RMASK << IBA7322_IBC_HRTBT_LSB;
4336*4882a593Smuzhiyun qib_devinfo(ppd->dd->pcidev,
4337*4882a593Smuzhiyun "Disabling IB%u:%u IBC loopback (normal)\n",
4338*4882a593Smuzhiyun ppd->dd->unit, ppd->port);
4339*4882a593Smuzhiyun } else
4340*4882a593Smuzhiyun ret = -EINVAL;
4341*4882a593Smuzhiyun if (!ret) {
4342*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a,
4343*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a);
4344*4882a593Smuzhiyun ctrlb = ppd->cpspec->ibcctrl_b & ~(IBA7322_IBC_HRTBT_MASK
4345*4882a593Smuzhiyun << IBA7322_IBC_HRTBT_LSB);
4346*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b = ctrlb | val;
4347*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_b,
4348*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b);
4349*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_scratch, 0);
4350*4882a593Smuzhiyun }
4351*4882a593Smuzhiyun return ret;
4352*4882a593Smuzhiyun }
4353*4882a593Smuzhiyun
get_vl_weights(struct qib_pportdata * ppd,unsigned regno,struct ib_vl_weight_elem * vl)4354*4882a593Smuzhiyun static void get_vl_weights(struct qib_pportdata *ppd, unsigned regno,
4355*4882a593Smuzhiyun struct ib_vl_weight_elem *vl)
4356*4882a593Smuzhiyun {
4357*4882a593Smuzhiyun unsigned i;
4358*4882a593Smuzhiyun
4359*4882a593Smuzhiyun for (i = 0; i < 16; i++, regno++, vl++) {
4360*4882a593Smuzhiyun u32 val = qib_read_kreg_port(ppd, regno);
4361*4882a593Smuzhiyun
4362*4882a593Smuzhiyun vl->vl = (val >> SYM_LSB(LowPriority0_0, VirtualLane)) &
4363*4882a593Smuzhiyun SYM_RMASK(LowPriority0_0, VirtualLane);
4364*4882a593Smuzhiyun vl->weight = (val >> SYM_LSB(LowPriority0_0, Weight)) &
4365*4882a593Smuzhiyun SYM_RMASK(LowPriority0_0, Weight);
4366*4882a593Smuzhiyun }
4367*4882a593Smuzhiyun }
4368*4882a593Smuzhiyun
set_vl_weights(struct qib_pportdata * ppd,unsigned regno,struct ib_vl_weight_elem * vl)4369*4882a593Smuzhiyun static void set_vl_weights(struct qib_pportdata *ppd, unsigned regno,
4370*4882a593Smuzhiyun struct ib_vl_weight_elem *vl)
4371*4882a593Smuzhiyun {
4372*4882a593Smuzhiyun unsigned i;
4373*4882a593Smuzhiyun
4374*4882a593Smuzhiyun for (i = 0; i < 16; i++, regno++, vl++) {
4375*4882a593Smuzhiyun u64 val;
4376*4882a593Smuzhiyun
4377*4882a593Smuzhiyun val = ((vl->vl & SYM_RMASK(LowPriority0_0, VirtualLane)) <<
4378*4882a593Smuzhiyun SYM_LSB(LowPriority0_0, VirtualLane)) |
4379*4882a593Smuzhiyun ((vl->weight & SYM_RMASK(LowPriority0_0, Weight)) <<
4380*4882a593Smuzhiyun SYM_LSB(LowPriority0_0, Weight));
4381*4882a593Smuzhiyun qib_write_kreg_port(ppd, regno, val);
4382*4882a593Smuzhiyun }
4383*4882a593Smuzhiyun if (!(ppd->p_sendctrl & SYM_MASK(SendCtrl_0, IBVLArbiterEn))) {
4384*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
4385*4882a593Smuzhiyun unsigned long flags;
4386*4882a593Smuzhiyun
4387*4882a593Smuzhiyun spin_lock_irqsave(&dd->sendctrl_lock, flags);
4388*4882a593Smuzhiyun ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, IBVLArbiterEn);
4389*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
4390*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
4391*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4392*4882a593Smuzhiyun }
4393*4882a593Smuzhiyun }
4394*4882a593Smuzhiyun
qib_7322_get_ib_table(struct qib_pportdata * ppd,int which,void * t)4395*4882a593Smuzhiyun static int qib_7322_get_ib_table(struct qib_pportdata *ppd, int which, void *t)
4396*4882a593Smuzhiyun {
4397*4882a593Smuzhiyun switch (which) {
4398*4882a593Smuzhiyun case QIB_IB_TBL_VL_HIGH_ARB:
4399*4882a593Smuzhiyun get_vl_weights(ppd, krp_highprio_0, t);
4400*4882a593Smuzhiyun break;
4401*4882a593Smuzhiyun
4402*4882a593Smuzhiyun case QIB_IB_TBL_VL_LOW_ARB:
4403*4882a593Smuzhiyun get_vl_weights(ppd, krp_lowprio_0, t);
4404*4882a593Smuzhiyun break;
4405*4882a593Smuzhiyun
4406*4882a593Smuzhiyun default:
4407*4882a593Smuzhiyun return -EINVAL;
4408*4882a593Smuzhiyun }
4409*4882a593Smuzhiyun return 0;
4410*4882a593Smuzhiyun }
4411*4882a593Smuzhiyun
qib_7322_set_ib_table(struct qib_pportdata * ppd,int which,void * t)4412*4882a593Smuzhiyun static int qib_7322_set_ib_table(struct qib_pportdata *ppd, int which, void *t)
4413*4882a593Smuzhiyun {
4414*4882a593Smuzhiyun switch (which) {
4415*4882a593Smuzhiyun case QIB_IB_TBL_VL_HIGH_ARB:
4416*4882a593Smuzhiyun set_vl_weights(ppd, krp_highprio_0, t);
4417*4882a593Smuzhiyun break;
4418*4882a593Smuzhiyun
4419*4882a593Smuzhiyun case QIB_IB_TBL_VL_LOW_ARB:
4420*4882a593Smuzhiyun set_vl_weights(ppd, krp_lowprio_0, t);
4421*4882a593Smuzhiyun break;
4422*4882a593Smuzhiyun
4423*4882a593Smuzhiyun default:
4424*4882a593Smuzhiyun return -EINVAL;
4425*4882a593Smuzhiyun }
4426*4882a593Smuzhiyun return 0;
4427*4882a593Smuzhiyun }
4428*4882a593Smuzhiyun
qib_update_7322_usrhead(struct qib_ctxtdata * rcd,u64 hd,u32 updegr,u32 egrhd,u32 npkts)4429*4882a593Smuzhiyun static void qib_update_7322_usrhead(struct qib_ctxtdata *rcd, u64 hd,
4430*4882a593Smuzhiyun u32 updegr, u32 egrhd, u32 npkts)
4431*4882a593Smuzhiyun {
4432*4882a593Smuzhiyun /*
4433*4882a593Smuzhiyun * Need to write timeout register before updating rcvhdrhead to ensure
4434*4882a593Smuzhiyun * that the timer is enabled on reception of a packet.
4435*4882a593Smuzhiyun */
4436*4882a593Smuzhiyun if (hd >> IBA7322_HDRHEAD_PKTINT_SHIFT)
4437*4882a593Smuzhiyun adjust_rcv_timeout(rcd, npkts);
4438*4882a593Smuzhiyun if (updegr)
4439*4882a593Smuzhiyun qib_write_ureg(rcd->dd, ur_rcvegrindexhead, egrhd, rcd->ctxt);
4440*4882a593Smuzhiyun qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
4441*4882a593Smuzhiyun qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
4442*4882a593Smuzhiyun }
4443*4882a593Smuzhiyun
qib_7322_hdrqempty(struct qib_ctxtdata * rcd)4444*4882a593Smuzhiyun static u32 qib_7322_hdrqempty(struct qib_ctxtdata *rcd)
4445*4882a593Smuzhiyun {
4446*4882a593Smuzhiyun u32 head, tail;
4447*4882a593Smuzhiyun
4448*4882a593Smuzhiyun head = qib_read_ureg32(rcd->dd, ur_rcvhdrhead, rcd->ctxt);
4449*4882a593Smuzhiyun if (rcd->rcvhdrtail_kvaddr)
4450*4882a593Smuzhiyun tail = qib_get_rcvhdrtail(rcd);
4451*4882a593Smuzhiyun else
4452*4882a593Smuzhiyun tail = qib_read_ureg32(rcd->dd, ur_rcvhdrtail, rcd->ctxt);
4453*4882a593Smuzhiyun return head == tail;
4454*4882a593Smuzhiyun }
4455*4882a593Smuzhiyun
4456*4882a593Smuzhiyun #define RCVCTRL_COMMON_MODS (QIB_RCVCTRL_CTXT_ENB | \
4457*4882a593Smuzhiyun QIB_RCVCTRL_CTXT_DIS | \
4458*4882a593Smuzhiyun QIB_RCVCTRL_TIDFLOW_ENB | \
4459*4882a593Smuzhiyun QIB_RCVCTRL_TIDFLOW_DIS | \
4460*4882a593Smuzhiyun QIB_RCVCTRL_TAILUPD_ENB | \
4461*4882a593Smuzhiyun QIB_RCVCTRL_TAILUPD_DIS | \
4462*4882a593Smuzhiyun QIB_RCVCTRL_INTRAVAIL_ENB | \
4463*4882a593Smuzhiyun QIB_RCVCTRL_INTRAVAIL_DIS | \
4464*4882a593Smuzhiyun QIB_RCVCTRL_BP_ENB | \
4465*4882a593Smuzhiyun QIB_RCVCTRL_BP_DIS)
4466*4882a593Smuzhiyun
4467*4882a593Smuzhiyun #define RCVCTRL_PORT_MODS (QIB_RCVCTRL_CTXT_ENB | \
4468*4882a593Smuzhiyun QIB_RCVCTRL_CTXT_DIS | \
4469*4882a593Smuzhiyun QIB_RCVCTRL_PKEY_DIS | \
4470*4882a593Smuzhiyun QIB_RCVCTRL_PKEY_ENB)
4471*4882a593Smuzhiyun
4472*4882a593Smuzhiyun /*
4473*4882a593Smuzhiyun * Modify the RCVCTRL register in chip-specific way. This
4474*4882a593Smuzhiyun * is a function because bit positions and (future) register
4475*4882a593Smuzhiyun * location is chip-specifc, but the needed operations are
4476*4882a593Smuzhiyun * generic. <op> is a bit-mask because we often want to
4477*4882a593Smuzhiyun * do multiple modifications.
4478*4882a593Smuzhiyun */
rcvctrl_7322_mod(struct qib_pportdata * ppd,unsigned int op,int ctxt)4479*4882a593Smuzhiyun static void rcvctrl_7322_mod(struct qib_pportdata *ppd, unsigned int op,
4480*4882a593Smuzhiyun int ctxt)
4481*4882a593Smuzhiyun {
4482*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
4483*4882a593Smuzhiyun struct qib_ctxtdata *rcd;
4484*4882a593Smuzhiyun u64 mask, val;
4485*4882a593Smuzhiyun unsigned long flags;
4486*4882a593Smuzhiyun
4487*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
4488*4882a593Smuzhiyun
4489*4882a593Smuzhiyun if (op & QIB_RCVCTRL_TIDFLOW_ENB)
4490*4882a593Smuzhiyun dd->rcvctrl |= SYM_MASK(RcvCtrl, TidFlowEnable);
4491*4882a593Smuzhiyun if (op & QIB_RCVCTRL_TIDFLOW_DIS)
4492*4882a593Smuzhiyun dd->rcvctrl &= ~SYM_MASK(RcvCtrl, TidFlowEnable);
4493*4882a593Smuzhiyun if (op & QIB_RCVCTRL_TAILUPD_ENB)
4494*4882a593Smuzhiyun dd->rcvctrl |= SYM_MASK(RcvCtrl, TailUpd);
4495*4882a593Smuzhiyun if (op & QIB_RCVCTRL_TAILUPD_DIS)
4496*4882a593Smuzhiyun dd->rcvctrl &= ~SYM_MASK(RcvCtrl, TailUpd);
4497*4882a593Smuzhiyun if (op & QIB_RCVCTRL_PKEY_ENB)
4498*4882a593Smuzhiyun ppd->p_rcvctrl &= ~SYM_MASK(RcvCtrl_0, RcvPartitionKeyDisable);
4499*4882a593Smuzhiyun if (op & QIB_RCVCTRL_PKEY_DIS)
4500*4882a593Smuzhiyun ppd->p_rcvctrl |= SYM_MASK(RcvCtrl_0, RcvPartitionKeyDisable);
4501*4882a593Smuzhiyun if (ctxt < 0) {
4502*4882a593Smuzhiyun mask = (1ULL << dd->ctxtcnt) - 1;
4503*4882a593Smuzhiyun rcd = NULL;
4504*4882a593Smuzhiyun } else {
4505*4882a593Smuzhiyun mask = (1ULL << ctxt);
4506*4882a593Smuzhiyun rcd = dd->rcd[ctxt];
4507*4882a593Smuzhiyun }
4508*4882a593Smuzhiyun if ((op & QIB_RCVCTRL_CTXT_ENB) && rcd) {
4509*4882a593Smuzhiyun ppd->p_rcvctrl |=
4510*4882a593Smuzhiyun (mask << SYM_LSB(RcvCtrl_0, ContextEnableKernel));
4511*4882a593Smuzhiyun if (!(dd->flags & QIB_NODMA_RTAIL)) {
4512*4882a593Smuzhiyun op |= QIB_RCVCTRL_TAILUPD_ENB; /* need reg write */
4513*4882a593Smuzhiyun dd->rcvctrl |= SYM_MASK(RcvCtrl, TailUpd);
4514*4882a593Smuzhiyun }
4515*4882a593Smuzhiyun /* Write these registers before the context is enabled. */
4516*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, krc_rcvhdrtailaddr, ctxt,
4517*4882a593Smuzhiyun rcd->rcvhdrqtailaddr_phys);
4518*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, krc_rcvhdraddr, ctxt,
4519*4882a593Smuzhiyun rcd->rcvhdrq_phys);
4520*4882a593Smuzhiyun rcd->seq_cnt = 1;
4521*4882a593Smuzhiyun }
4522*4882a593Smuzhiyun if (op & QIB_RCVCTRL_CTXT_DIS)
4523*4882a593Smuzhiyun ppd->p_rcvctrl &=
4524*4882a593Smuzhiyun ~(mask << SYM_LSB(RcvCtrl_0, ContextEnableKernel));
4525*4882a593Smuzhiyun if (op & QIB_RCVCTRL_BP_ENB)
4526*4882a593Smuzhiyun dd->rcvctrl |= mask << SYM_LSB(RcvCtrl, dontDropRHQFull);
4527*4882a593Smuzhiyun if (op & QIB_RCVCTRL_BP_DIS)
4528*4882a593Smuzhiyun dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, dontDropRHQFull));
4529*4882a593Smuzhiyun if (op & QIB_RCVCTRL_INTRAVAIL_ENB)
4530*4882a593Smuzhiyun dd->rcvctrl |= (mask << SYM_LSB(RcvCtrl, IntrAvail));
4531*4882a593Smuzhiyun if (op & QIB_RCVCTRL_INTRAVAIL_DIS)
4532*4882a593Smuzhiyun dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, IntrAvail));
4533*4882a593Smuzhiyun /*
4534*4882a593Smuzhiyun * Decide which registers to write depending on the ops enabled.
4535*4882a593Smuzhiyun * Special case is "flush" (no bits set at all)
4536*4882a593Smuzhiyun * which needs to write both.
4537*4882a593Smuzhiyun */
4538*4882a593Smuzhiyun if (op == 0 || (op & RCVCTRL_COMMON_MODS))
4539*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
4540*4882a593Smuzhiyun if (op == 0 || (op & RCVCTRL_PORT_MODS))
4541*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_rcvctrl, ppd->p_rcvctrl);
4542*4882a593Smuzhiyun if ((op & QIB_RCVCTRL_CTXT_ENB) && dd->rcd[ctxt]) {
4543*4882a593Smuzhiyun /*
4544*4882a593Smuzhiyun * Init the context registers also; if we were
4545*4882a593Smuzhiyun * disabled, tail and head should both be zero
4546*4882a593Smuzhiyun * already from the enable, but since we don't
4547*4882a593Smuzhiyun * know, we have to do it explicitly.
4548*4882a593Smuzhiyun */
4549*4882a593Smuzhiyun val = qib_read_ureg32(dd, ur_rcvegrindextail, ctxt);
4550*4882a593Smuzhiyun qib_write_ureg(dd, ur_rcvegrindexhead, val, ctxt);
4551*4882a593Smuzhiyun
4552*4882a593Smuzhiyun /* be sure enabling write seen; hd/tl should be 0 */
4553*4882a593Smuzhiyun (void) qib_read_kreg32(dd, kr_scratch);
4554*4882a593Smuzhiyun val = qib_read_ureg32(dd, ur_rcvhdrtail, ctxt);
4555*4882a593Smuzhiyun dd->rcd[ctxt]->head = val;
4556*4882a593Smuzhiyun /* If kctxt, interrupt on next receive. */
4557*4882a593Smuzhiyun if (ctxt < dd->first_user_ctxt)
4558*4882a593Smuzhiyun val |= dd->rhdrhead_intr_off;
4559*4882a593Smuzhiyun qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
4560*4882a593Smuzhiyun } else if ((op & QIB_RCVCTRL_INTRAVAIL_ENB) &&
4561*4882a593Smuzhiyun dd->rcd[ctxt] && dd->rhdrhead_intr_off) {
4562*4882a593Smuzhiyun /* arm rcv interrupt */
4563*4882a593Smuzhiyun val = dd->rcd[ctxt]->head | dd->rhdrhead_intr_off;
4564*4882a593Smuzhiyun qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
4565*4882a593Smuzhiyun }
4566*4882a593Smuzhiyun if (op & QIB_RCVCTRL_CTXT_DIS) {
4567*4882a593Smuzhiyun unsigned f;
4568*4882a593Smuzhiyun
4569*4882a593Smuzhiyun /* Now that the context is disabled, clear these registers. */
4570*4882a593Smuzhiyun if (ctxt >= 0) {
4571*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, krc_rcvhdrtailaddr, ctxt, 0);
4572*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, krc_rcvhdraddr, ctxt, 0);
4573*4882a593Smuzhiyun for (f = 0; f < NUM_TIDFLOWS_CTXT; f++)
4574*4882a593Smuzhiyun qib_write_ureg(dd, ur_rcvflowtable + f,
4575*4882a593Smuzhiyun TIDFLOW_ERRBITS, ctxt);
4576*4882a593Smuzhiyun } else {
4577*4882a593Smuzhiyun unsigned i;
4578*4882a593Smuzhiyun
4579*4882a593Smuzhiyun for (i = 0; i < dd->cfgctxts; i++) {
4580*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, krc_rcvhdrtailaddr,
4581*4882a593Smuzhiyun i, 0);
4582*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, krc_rcvhdraddr, i, 0);
4583*4882a593Smuzhiyun for (f = 0; f < NUM_TIDFLOWS_CTXT; f++)
4584*4882a593Smuzhiyun qib_write_ureg(dd, ur_rcvflowtable + f,
4585*4882a593Smuzhiyun TIDFLOW_ERRBITS, i);
4586*4882a593Smuzhiyun }
4587*4882a593Smuzhiyun }
4588*4882a593Smuzhiyun }
4589*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
4590*4882a593Smuzhiyun }
4591*4882a593Smuzhiyun
4592*4882a593Smuzhiyun /*
4593*4882a593Smuzhiyun * Modify the SENDCTRL register in chip-specific way. This
4594*4882a593Smuzhiyun * is a function where there are multiple such registers with
4595*4882a593Smuzhiyun * slightly different layouts.
4596*4882a593Smuzhiyun * The chip doesn't allow back-to-back sendctrl writes, so write
4597*4882a593Smuzhiyun * the scratch register after writing sendctrl.
4598*4882a593Smuzhiyun *
4599*4882a593Smuzhiyun * Which register is written depends on the operation.
4600*4882a593Smuzhiyun * Most operate on the common register, while
4601*4882a593Smuzhiyun * SEND_ENB and SEND_DIS operate on the per-port ones.
4602*4882a593Smuzhiyun * SEND_ENB is included in common because it can change SPCL_TRIG
4603*4882a593Smuzhiyun */
4604*4882a593Smuzhiyun #define SENDCTRL_COMMON_MODS (\
4605*4882a593Smuzhiyun QIB_SENDCTRL_CLEAR | \
4606*4882a593Smuzhiyun QIB_SENDCTRL_AVAIL_DIS | \
4607*4882a593Smuzhiyun QIB_SENDCTRL_AVAIL_ENB | \
4608*4882a593Smuzhiyun QIB_SENDCTRL_AVAIL_BLIP | \
4609*4882a593Smuzhiyun QIB_SENDCTRL_DISARM | \
4610*4882a593Smuzhiyun QIB_SENDCTRL_DISARM_ALL | \
4611*4882a593Smuzhiyun QIB_SENDCTRL_SEND_ENB)
4612*4882a593Smuzhiyun
4613*4882a593Smuzhiyun #define SENDCTRL_PORT_MODS (\
4614*4882a593Smuzhiyun QIB_SENDCTRL_CLEAR | \
4615*4882a593Smuzhiyun QIB_SENDCTRL_SEND_ENB | \
4616*4882a593Smuzhiyun QIB_SENDCTRL_SEND_DIS | \
4617*4882a593Smuzhiyun QIB_SENDCTRL_FLUSH)
4618*4882a593Smuzhiyun
sendctrl_7322_mod(struct qib_pportdata * ppd,u32 op)4619*4882a593Smuzhiyun static void sendctrl_7322_mod(struct qib_pportdata *ppd, u32 op)
4620*4882a593Smuzhiyun {
4621*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
4622*4882a593Smuzhiyun u64 tmp_dd_sendctrl;
4623*4882a593Smuzhiyun unsigned long flags;
4624*4882a593Smuzhiyun
4625*4882a593Smuzhiyun spin_lock_irqsave(&dd->sendctrl_lock, flags);
4626*4882a593Smuzhiyun
4627*4882a593Smuzhiyun /* First the dd ones that are "sticky", saved in shadow */
4628*4882a593Smuzhiyun if (op & QIB_SENDCTRL_CLEAR)
4629*4882a593Smuzhiyun dd->sendctrl = 0;
4630*4882a593Smuzhiyun if (op & QIB_SENDCTRL_AVAIL_DIS)
4631*4882a593Smuzhiyun dd->sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
4632*4882a593Smuzhiyun else if (op & QIB_SENDCTRL_AVAIL_ENB) {
4633*4882a593Smuzhiyun dd->sendctrl |= SYM_MASK(SendCtrl, SendBufAvailUpd);
4634*4882a593Smuzhiyun if (dd->flags & QIB_USE_SPCL_TRIG)
4635*4882a593Smuzhiyun dd->sendctrl |= SYM_MASK(SendCtrl, SpecialTriggerEn);
4636*4882a593Smuzhiyun }
4637*4882a593Smuzhiyun
4638*4882a593Smuzhiyun /* Then the ppd ones that are "sticky", saved in shadow */
4639*4882a593Smuzhiyun if (op & QIB_SENDCTRL_SEND_DIS)
4640*4882a593Smuzhiyun ppd->p_sendctrl &= ~SYM_MASK(SendCtrl_0, SendEnable);
4641*4882a593Smuzhiyun else if (op & QIB_SENDCTRL_SEND_ENB)
4642*4882a593Smuzhiyun ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, SendEnable);
4643*4882a593Smuzhiyun
4644*4882a593Smuzhiyun if (op & QIB_SENDCTRL_DISARM_ALL) {
4645*4882a593Smuzhiyun u32 i, last;
4646*4882a593Smuzhiyun
4647*4882a593Smuzhiyun tmp_dd_sendctrl = dd->sendctrl;
4648*4882a593Smuzhiyun last = dd->piobcnt2k + dd->piobcnt4k + NUM_VL15_BUFS;
4649*4882a593Smuzhiyun /*
4650*4882a593Smuzhiyun * Disarm any buffers that are not yet launched,
4651*4882a593Smuzhiyun * disabling updates until done.
4652*4882a593Smuzhiyun */
4653*4882a593Smuzhiyun tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
4654*4882a593Smuzhiyun for (i = 0; i < last; i++) {
4655*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendctrl,
4656*4882a593Smuzhiyun tmp_dd_sendctrl |
4657*4882a593Smuzhiyun SYM_MASK(SendCtrl, Disarm) | i);
4658*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
4659*4882a593Smuzhiyun }
4660*4882a593Smuzhiyun }
4661*4882a593Smuzhiyun
4662*4882a593Smuzhiyun if (op & QIB_SENDCTRL_FLUSH) {
4663*4882a593Smuzhiyun u64 tmp_ppd_sendctrl = ppd->p_sendctrl;
4664*4882a593Smuzhiyun
4665*4882a593Smuzhiyun /*
4666*4882a593Smuzhiyun * Now drain all the fifos. The Abort bit should never be
4667*4882a593Smuzhiyun * needed, so for now, at least, we don't use it.
4668*4882a593Smuzhiyun */
4669*4882a593Smuzhiyun tmp_ppd_sendctrl |=
4670*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, TxeDrainRmFifo) |
4671*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, TxeDrainLaFifo) |
4672*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, TxeBypassIbc);
4673*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_sendctrl, tmp_ppd_sendctrl);
4674*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
4675*4882a593Smuzhiyun }
4676*4882a593Smuzhiyun
4677*4882a593Smuzhiyun tmp_dd_sendctrl = dd->sendctrl;
4678*4882a593Smuzhiyun
4679*4882a593Smuzhiyun if (op & QIB_SENDCTRL_DISARM)
4680*4882a593Smuzhiyun tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Disarm) |
4681*4882a593Smuzhiyun ((op & QIB_7322_SendCtrl_DisarmSendBuf_RMASK) <<
4682*4882a593Smuzhiyun SYM_LSB(SendCtrl, DisarmSendBuf));
4683*4882a593Smuzhiyun if ((op & QIB_SENDCTRL_AVAIL_BLIP) &&
4684*4882a593Smuzhiyun (dd->sendctrl & SYM_MASK(SendCtrl, SendBufAvailUpd)))
4685*4882a593Smuzhiyun tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
4686*4882a593Smuzhiyun
4687*4882a593Smuzhiyun if (op == 0 || (op & SENDCTRL_COMMON_MODS)) {
4688*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl);
4689*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
4690*4882a593Smuzhiyun }
4691*4882a593Smuzhiyun
4692*4882a593Smuzhiyun if (op == 0 || (op & SENDCTRL_PORT_MODS)) {
4693*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
4694*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
4695*4882a593Smuzhiyun }
4696*4882a593Smuzhiyun
4697*4882a593Smuzhiyun if (op & QIB_SENDCTRL_AVAIL_BLIP) {
4698*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
4699*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
4700*4882a593Smuzhiyun }
4701*4882a593Smuzhiyun
4702*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4703*4882a593Smuzhiyun
4704*4882a593Smuzhiyun if (op & QIB_SENDCTRL_FLUSH) {
4705*4882a593Smuzhiyun u32 v;
4706*4882a593Smuzhiyun /*
4707*4882a593Smuzhiyun * ensure writes have hit chip, then do a few
4708*4882a593Smuzhiyun * more reads, to allow DMA of pioavail registers
4709*4882a593Smuzhiyun * to occur, so in-memory copy is in sync with
4710*4882a593Smuzhiyun * the chip. Not always safe to sleep.
4711*4882a593Smuzhiyun */
4712*4882a593Smuzhiyun v = qib_read_kreg32(dd, kr_scratch);
4713*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, v);
4714*4882a593Smuzhiyun v = qib_read_kreg32(dd, kr_scratch);
4715*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, v);
4716*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
4717*4882a593Smuzhiyun }
4718*4882a593Smuzhiyun }
4719*4882a593Smuzhiyun
4720*4882a593Smuzhiyun #define _PORT_VIRT_FLAG 0x8000U /* "virtual", need adjustments */
4721*4882a593Smuzhiyun #define _PORT_64BIT_FLAG 0x10000U /* not "virtual", but 64bit */
4722*4882a593Smuzhiyun #define _PORT_CNTR_IDXMASK 0x7fffU /* mask off flags above */
4723*4882a593Smuzhiyun
4724*4882a593Smuzhiyun /**
4725*4882a593Smuzhiyun * qib_portcntr_7322 - read a per-port chip counter
4726*4882a593Smuzhiyun * @ppd: the qlogic_ib pport
4727*4882a593Smuzhiyun * @creg: the counter to read (not a chip offset)
4728*4882a593Smuzhiyun */
qib_portcntr_7322(struct qib_pportdata * ppd,u32 reg)4729*4882a593Smuzhiyun static u64 qib_portcntr_7322(struct qib_pportdata *ppd, u32 reg)
4730*4882a593Smuzhiyun {
4731*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
4732*4882a593Smuzhiyun u64 ret = 0ULL;
4733*4882a593Smuzhiyun u16 creg;
4734*4882a593Smuzhiyun /* 0xffff for unimplemented or synthesized counters */
4735*4882a593Smuzhiyun static const u32 xlator[] = {
4736*4882a593Smuzhiyun [QIBPORTCNTR_PKTSEND] = crp_pktsend | _PORT_64BIT_FLAG,
4737*4882a593Smuzhiyun [QIBPORTCNTR_WORDSEND] = crp_wordsend | _PORT_64BIT_FLAG,
4738*4882a593Smuzhiyun [QIBPORTCNTR_PSXMITDATA] = crp_psxmitdatacount,
4739*4882a593Smuzhiyun [QIBPORTCNTR_PSXMITPKTS] = crp_psxmitpktscount,
4740*4882a593Smuzhiyun [QIBPORTCNTR_PSXMITWAIT] = crp_psxmitwaitcount,
4741*4882a593Smuzhiyun [QIBPORTCNTR_SENDSTALL] = crp_sendstall,
4742*4882a593Smuzhiyun [QIBPORTCNTR_PKTRCV] = crp_pktrcv | _PORT_64BIT_FLAG,
4743*4882a593Smuzhiyun [QIBPORTCNTR_PSRCVDATA] = crp_psrcvdatacount,
4744*4882a593Smuzhiyun [QIBPORTCNTR_PSRCVPKTS] = crp_psrcvpktscount,
4745*4882a593Smuzhiyun [QIBPORTCNTR_RCVEBP] = crp_rcvebp,
4746*4882a593Smuzhiyun [QIBPORTCNTR_RCVOVFL] = crp_rcvovfl,
4747*4882a593Smuzhiyun [QIBPORTCNTR_WORDRCV] = crp_wordrcv | _PORT_64BIT_FLAG,
4748*4882a593Smuzhiyun [QIBPORTCNTR_RXDROPPKT] = 0xffff, /* not needed for 7322 */
4749*4882a593Smuzhiyun [QIBPORTCNTR_RXLOCALPHYERR] = crp_rxotherlocalphyerr,
4750*4882a593Smuzhiyun [QIBPORTCNTR_RXVLERR] = crp_rxvlerr,
4751*4882a593Smuzhiyun [QIBPORTCNTR_ERRICRC] = crp_erricrc,
4752*4882a593Smuzhiyun [QIBPORTCNTR_ERRVCRC] = crp_errvcrc,
4753*4882a593Smuzhiyun [QIBPORTCNTR_ERRLPCRC] = crp_errlpcrc,
4754*4882a593Smuzhiyun [QIBPORTCNTR_BADFORMAT] = crp_badformat,
4755*4882a593Smuzhiyun [QIBPORTCNTR_ERR_RLEN] = crp_err_rlen,
4756*4882a593Smuzhiyun [QIBPORTCNTR_IBSYMBOLERR] = crp_ibsymbolerr,
4757*4882a593Smuzhiyun [QIBPORTCNTR_INVALIDRLEN] = crp_invalidrlen,
4758*4882a593Smuzhiyun [QIBPORTCNTR_UNSUPVL] = crp_txunsupvl,
4759*4882a593Smuzhiyun [QIBPORTCNTR_EXCESSBUFOVFL] = crp_excessbufferovfl,
4760*4882a593Smuzhiyun [QIBPORTCNTR_ERRLINK] = crp_errlink,
4761*4882a593Smuzhiyun [QIBPORTCNTR_IBLINKDOWN] = crp_iblinkdown,
4762*4882a593Smuzhiyun [QIBPORTCNTR_IBLINKERRRECOV] = crp_iblinkerrrecov,
4763*4882a593Smuzhiyun [QIBPORTCNTR_LLI] = crp_locallinkintegrityerr,
4764*4882a593Smuzhiyun [QIBPORTCNTR_VL15PKTDROP] = crp_vl15droppedpkt,
4765*4882a593Smuzhiyun [QIBPORTCNTR_ERRPKEY] = crp_errpkey,
4766*4882a593Smuzhiyun /*
4767*4882a593Smuzhiyun * the next 3 aren't really counters, but were implemented
4768*4882a593Smuzhiyun * as counters in older chips, so still get accessed as
4769*4882a593Smuzhiyun * though they were counters from this code.
4770*4882a593Smuzhiyun */
4771*4882a593Smuzhiyun [QIBPORTCNTR_PSINTERVAL] = krp_psinterval,
4772*4882a593Smuzhiyun [QIBPORTCNTR_PSSTART] = krp_psstart,
4773*4882a593Smuzhiyun [QIBPORTCNTR_PSSTAT] = krp_psstat,
4774*4882a593Smuzhiyun /* pseudo-counter, summed for all ports */
4775*4882a593Smuzhiyun [QIBPORTCNTR_KHDROVFL] = 0xffff,
4776*4882a593Smuzhiyun };
4777*4882a593Smuzhiyun
4778*4882a593Smuzhiyun if (reg >= ARRAY_SIZE(xlator)) {
4779*4882a593Smuzhiyun qib_devinfo(ppd->dd->pcidev,
4780*4882a593Smuzhiyun "Unimplemented portcounter %u\n", reg);
4781*4882a593Smuzhiyun goto done;
4782*4882a593Smuzhiyun }
4783*4882a593Smuzhiyun creg = xlator[reg] & _PORT_CNTR_IDXMASK;
4784*4882a593Smuzhiyun
4785*4882a593Smuzhiyun /* handle non-counters and special cases first */
4786*4882a593Smuzhiyun if (reg == QIBPORTCNTR_KHDROVFL) {
4787*4882a593Smuzhiyun int i;
4788*4882a593Smuzhiyun
4789*4882a593Smuzhiyun /* sum over all kernel contexts (skip if mini_init) */
4790*4882a593Smuzhiyun for (i = 0; dd->rcd && i < dd->first_user_ctxt; i++) {
4791*4882a593Smuzhiyun struct qib_ctxtdata *rcd = dd->rcd[i];
4792*4882a593Smuzhiyun
4793*4882a593Smuzhiyun if (!rcd || rcd->ppd != ppd)
4794*4882a593Smuzhiyun continue;
4795*4882a593Smuzhiyun ret += read_7322_creg32(dd, cr_base_egrovfl + i);
4796*4882a593Smuzhiyun }
4797*4882a593Smuzhiyun goto done;
4798*4882a593Smuzhiyun } else if (reg == QIBPORTCNTR_RXDROPPKT) {
4799*4882a593Smuzhiyun /*
4800*4882a593Smuzhiyun * Used as part of the synthesis of port_rcv_errors
4801*4882a593Smuzhiyun * in the verbs code for IBTA counters. Not needed for 7322,
4802*4882a593Smuzhiyun * because all the errors are already counted by other cntrs.
4803*4882a593Smuzhiyun */
4804*4882a593Smuzhiyun goto done;
4805*4882a593Smuzhiyun } else if (reg == QIBPORTCNTR_PSINTERVAL ||
4806*4882a593Smuzhiyun reg == QIBPORTCNTR_PSSTART || reg == QIBPORTCNTR_PSSTAT) {
4807*4882a593Smuzhiyun /* were counters in older chips, now per-port kernel regs */
4808*4882a593Smuzhiyun ret = qib_read_kreg_port(ppd, creg);
4809*4882a593Smuzhiyun goto done;
4810*4882a593Smuzhiyun }
4811*4882a593Smuzhiyun
4812*4882a593Smuzhiyun /*
4813*4882a593Smuzhiyun * Only fast increment counters are 64 bits; use 32 bit reads to
4814*4882a593Smuzhiyun * avoid two independent reads when on Opteron.
4815*4882a593Smuzhiyun */
4816*4882a593Smuzhiyun if (xlator[reg] & _PORT_64BIT_FLAG)
4817*4882a593Smuzhiyun ret = read_7322_creg_port(ppd, creg);
4818*4882a593Smuzhiyun else
4819*4882a593Smuzhiyun ret = read_7322_creg32_port(ppd, creg);
4820*4882a593Smuzhiyun if (creg == crp_ibsymbolerr) {
4821*4882a593Smuzhiyun if (ppd->cpspec->ibdeltainprog)
4822*4882a593Smuzhiyun ret -= ret - ppd->cpspec->ibsymsnap;
4823*4882a593Smuzhiyun ret -= ppd->cpspec->ibsymdelta;
4824*4882a593Smuzhiyun } else if (creg == crp_iblinkerrrecov) {
4825*4882a593Smuzhiyun if (ppd->cpspec->ibdeltainprog)
4826*4882a593Smuzhiyun ret -= ret - ppd->cpspec->iblnkerrsnap;
4827*4882a593Smuzhiyun ret -= ppd->cpspec->iblnkerrdelta;
4828*4882a593Smuzhiyun } else if (creg == crp_errlink)
4829*4882a593Smuzhiyun ret -= ppd->cpspec->ibmalfdelta;
4830*4882a593Smuzhiyun else if (creg == crp_iblinkdown)
4831*4882a593Smuzhiyun ret += ppd->cpspec->iblnkdowndelta;
4832*4882a593Smuzhiyun done:
4833*4882a593Smuzhiyun return ret;
4834*4882a593Smuzhiyun }
4835*4882a593Smuzhiyun
4836*4882a593Smuzhiyun /*
4837*4882a593Smuzhiyun * Device counter names (not port-specific), one line per stat,
4838*4882a593Smuzhiyun * single string. Used by utilities like ipathstats to print the stats
4839*4882a593Smuzhiyun * in a way which works for different versions of drivers, without changing
4840*4882a593Smuzhiyun * the utility. Names need to be 12 chars or less (w/o newline), for proper
4841*4882a593Smuzhiyun * display by utility.
4842*4882a593Smuzhiyun * Non-error counters are first.
4843*4882a593Smuzhiyun * Start of "error" conters is indicated by a leading "E " on the first
4844*4882a593Smuzhiyun * "error" counter, and doesn't count in label length.
4845*4882a593Smuzhiyun * The EgrOvfl list needs to be last so we truncate them at the configured
4846*4882a593Smuzhiyun * context count for the device.
4847*4882a593Smuzhiyun * cntr7322indices contains the corresponding register indices.
4848*4882a593Smuzhiyun */
4849*4882a593Smuzhiyun static const char cntr7322names[] =
4850*4882a593Smuzhiyun "Interrupts\n"
4851*4882a593Smuzhiyun "HostBusStall\n"
4852*4882a593Smuzhiyun "E RxTIDFull\n"
4853*4882a593Smuzhiyun "RxTIDInvalid\n"
4854*4882a593Smuzhiyun "RxTIDFloDrop\n" /* 7322 only */
4855*4882a593Smuzhiyun "Ctxt0EgrOvfl\n"
4856*4882a593Smuzhiyun "Ctxt1EgrOvfl\n"
4857*4882a593Smuzhiyun "Ctxt2EgrOvfl\n"
4858*4882a593Smuzhiyun "Ctxt3EgrOvfl\n"
4859*4882a593Smuzhiyun "Ctxt4EgrOvfl\n"
4860*4882a593Smuzhiyun "Ctxt5EgrOvfl\n"
4861*4882a593Smuzhiyun "Ctxt6EgrOvfl\n"
4862*4882a593Smuzhiyun "Ctxt7EgrOvfl\n"
4863*4882a593Smuzhiyun "Ctxt8EgrOvfl\n"
4864*4882a593Smuzhiyun "Ctxt9EgrOvfl\n"
4865*4882a593Smuzhiyun "Ctx10EgrOvfl\n"
4866*4882a593Smuzhiyun "Ctx11EgrOvfl\n"
4867*4882a593Smuzhiyun "Ctx12EgrOvfl\n"
4868*4882a593Smuzhiyun "Ctx13EgrOvfl\n"
4869*4882a593Smuzhiyun "Ctx14EgrOvfl\n"
4870*4882a593Smuzhiyun "Ctx15EgrOvfl\n"
4871*4882a593Smuzhiyun "Ctx16EgrOvfl\n"
4872*4882a593Smuzhiyun "Ctx17EgrOvfl\n"
4873*4882a593Smuzhiyun ;
4874*4882a593Smuzhiyun
4875*4882a593Smuzhiyun static const u32 cntr7322indices[] = {
4876*4882a593Smuzhiyun cr_lbint | _PORT_64BIT_FLAG,
4877*4882a593Smuzhiyun cr_lbstall | _PORT_64BIT_FLAG,
4878*4882a593Smuzhiyun cr_tidfull,
4879*4882a593Smuzhiyun cr_tidinvalid,
4880*4882a593Smuzhiyun cr_rxtidflowdrop,
4881*4882a593Smuzhiyun cr_base_egrovfl + 0,
4882*4882a593Smuzhiyun cr_base_egrovfl + 1,
4883*4882a593Smuzhiyun cr_base_egrovfl + 2,
4884*4882a593Smuzhiyun cr_base_egrovfl + 3,
4885*4882a593Smuzhiyun cr_base_egrovfl + 4,
4886*4882a593Smuzhiyun cr_base_egrovfl + 5,
4887*4882a593Smuzhiyun cr_base_egrovfl + 6,
4888*4882a593Smuzhiyun cr_base_egrovfl + 7,
4889*4882a593Smuzhiyun cr_base_egrovfl + 8,
4890*4882a593Smuzhiyun cr_base_egrovfl + 9,
4891*4882a593Smuzhiyun cr_base_egrovfl + 10,
4892*4882a593Smuzhiyun cr_base_egrovfl + 11,
4893*4882a593Smuzhiyun cr_base_egrovfl + 12,
4894*4882a593Smuzhiyun cr_base_egrovfl + 13,
4895*4882a593Smuzhiyun cr_base_egrovfl + 14,
4896*4882a593Smuzhiyun cr_base_egrovfl + 15,
4897*4882a593Smuzhiyun cr_base_egrovfl + 16,
4898*4882a593Smuzhiyun cr_base_egrovfl + 17,
4899*4882a593Smuzhiyun };
4900*4882a593Smuzhiyun
4901*4882a593Smuzhiyun /*
4902*4882a593Smuzhiyun * same as cntr7322names and cntr7322indices, but for port-specific counters.
4903*4882a593Smuzhiyun * portcntr7322indices is somewhat complicated by some registers needing
4904*4882a593Smuzhiyun * adjustments of various kinds, and those are ORed with _PORT_VIRT_FLAG
4905*4882a593Smuzhiyun */
4906*4882a593Smuzhiyun static const char portcntr7322names[] =
4907*4882a593Smuzhiyun "TxPkt\n"
4908*4882a593Smuzhiyun "TxFlowPkt\n"
4909*4882a593Smuzhiyun "TxWords\n"
4910*4882a593Smuzhiyun "RxPkt\n"
4911*4882a593Smuzhiyun "RxFlowPkt\n"
4912*4882a593Smuzhiyun "RxWords\n"
4913*4882a593Smuzhiyun "TxFlowStall\n"
4914*4882a593Smuzhiyun "TxDmaDesc\n" /* 7220 and 7322-only */
4915*4882a593Smuzhiyun "E RxDlidFltr\n" /* 7220 and 7322-only */
4916*4882a593Smuzhiyun "IBStatusChng\n"
4917*4882a593Smuzhiyun "IBLinkDown\n"
4918*4882a593Smuzhiyun "IBLnkRecov\n"
4919*4882a593Smuzhiyun "IBRxLinkErr\n"
4920*4882a593Smuzhiyun "IBSymbolErr\n"
4921*4882a593Smuzhiyun "RxLLIErr\n"
4922*4882a593Smuzhiyun "RxBadFormat\n"
4923*4882a593Smuzhiyun "RxBadLen\n"
4924*4882a593Smuzhiyun "RxBufOvrfl\n"
4925*4882a593Smuzhiyun "RxEBP\n"
4926*4882a593Smuzhiyun "RxFlowCtlErr\n"
4927*4882a593Smuzhiyun "RxICRCerr\n"
4928*4882a593Smuzhiyun "RxLPCRCerr\n"
4929*4882a593Smuzhiyun "RxVCRCerr\n"
4930*4882a593Smuzhiyun "RxInvalLen\n"
4931*4882a593Smuzhiyun "RxInvalPKey\n"
4932*4882a593Smuzhiyun "RxPktDropped\n"
4933*4882a593Smuzhiyun "TxBadLength\n"
4934*4882a593Smuzhiyun "TxDropped\n"
4935*4882a593Smuzhiyun "TxInvalLen\n"
4936*4882a593Smuzhiyun "TxUnderrun\n"
4937*4882a593Smuzhiyun "TxUnsupVL\n"
4938*4882a593Smuzhiyun "RxLclPhyErr\n" /* 7220 and 7322-only from here down */
4939*4882a593Smuzhiyun "RxVL15Drop\n"
4940*4882a593Smuzhiyun "RxVlErr\n"
4941*4882a593Smuzhiyun "XcessBufOvfl\n"
4942*4882a593Smuzhiyun "RxQPBadCtxt\n" /* 7322-only from here down */
4943*4882a593Smuzhiyun "TXBadHeader\n"
4944*4882a593Smuzhiyun ;
4945*4882a593Smuzhiyun
4946*4882a593Smuzhiyun static const u32 portcntr7322indices[] = {
4947*4882a593Smuzhiyun QIBPORTCNTR_PKTSEND | _PORT_VIRT_FLAG,
4948*4882a593Smuzhiyun crp_pktsendflow,
4949*4882a593Smuzhiyun QIBPORTCNTR_WORDSEND | _PORT_VIRT_FLAG,
4950*4882a593Smuzhiyun QIBPORTCNTR_PKTRCV | _PORT_VIRT_FLAG,
4951*4882a593Smuzhiyun crp_pktrcvflowctrl,
4952*4882a593Smuzhiyun QIBPORTCNTR_WORDRCV | _PORT_VIRT_FLAG,
4953*4882a593Smuzhiyun QIBPORTCNTR_SENDSTALL | _PORT_VIRT_FLAG,
4954*4882a593Smuzhiyun crp_txsdmadesc | _PORT_64BIT_FLAG,
4955*4882a593Smuzhiyun crp_rxdlidfltr,
4956*4882a593Smuzhiyun crp_ibstatuschange,
4957*4882a593Smuzhiyun QIBPORTCNTR_IBLINKDOWN | _PORT_VIRT_FLAG,
4958*4882a593Smuzhiyun QIBPORTCNTR_IBLINKERRRECOV | _PORT_VIRT_FLAG,
4959*4882a593Smuzhiyun QIBPORTCNTR_ERRLINK | _PORT_VIRT_FLAG,
4960*4882a593Smuzhiyun QIBPORTCNTR_IBSYMBOLERR | _PORT_VIRT_FLAG,
4961*4882a593Smuzhiyun QIBPORTCNTR_LLI | _PORT_VIRT_FLAG,
4962*4882a593Smuzhiyun QIBPORTCNTR_BADFORMAT | _PORT_VIRT_FLAG,
4963*4882a593Smuzhiyun QIBPORTCNTR_ERR_RLEN | _PORT_VIRT_FLAG,
4964*4882a593Smuzhiyun QIBPORTCNTR_RCVOVFL | _PORT_VIRT_FLAG,
4965*4882a593Smuzhiyun QIBPORTCNTR_RCVEBP | _PORT_VIRT_FLAG,
4966*4882a593Smuzhiyun crp_rcvflowctrlviol,
4967*4882a593Smuzhiyun QIBPORTCNTR_ERRICRC | _PORT_VIRT_FLAG,
4968*4882a593Smuzhiyun QIBPORTCNTR_ERRLPCRC | _PORT_VIRT_FLAG,
4969*4882a593Smuzhiyun QIBPORTCNTR_ERRVCRC | _PORT_VIRT_FLAG,
4970*4882a593Smuzhiyun QIBPORTCNTR_INVALIDRLEN | _PORT_VIRT_FLAG,
4971*4882a593Smuzhiyun QIBPORTCNTR_ERRPKEY | _PORT_VIRT_FLAG,
4972*4882a593Smuzhiyun QIBPORTCNTR_RXDROPPKT | _PORT_VIRT_FLAG,
4973*4882a593Smuzhiyun crp_txminmaxlenerr,
4974*4882a593Smuzhiyun crp_txdroppedpkt,
4975*4882a593Smuzhiyun crp_txlenerr,
4976*4882a593Smuzhiyun crp_txunderrun,
4977*4882a593Smuzhiyun crp_txunsupvl,
4978*4882a593Smuzhiyun QIBPORTCNTR_RXLOCALPHYERR | _PORT_VIRT_FLAG,
4979*4882a593Smuzhiyun QIBPORTCNTR_VL15PKTDROP | _PORT_VIRT_FLAG,
4980*4882a593Smuzhiyun QIBPORTCNTR_RXVLERR | _PORT_VIRT_FLAG,
4981*4882a593Smuzhiyun QIBPORTCNTR_EXCESSBUFOVFL | _PORT_VIRT_FLAG,
4982*4882a593Smuzhiyun crp_rxqpinvalidctxt,
4983*4882a593Smuzhiyun crp_txhdrerr,
4984*4882a593Smuzhiyun };
4985*4882a593Smuzhiyun
4986*4882a593Smuzhiyun /* do all the setup to make the counter reads efficient later */
init_7322_cntrnames(struct qib_devdata * dd)4987*4882a593Smuzhiyun static void init_7322_cntrnames(struct qib_devdata *dd)
4988*4882a593Smuzhiyun {
4989*4882a593Smuzhiyun int i, j = 0;
4990*4882a593Smuzhiyun char *s;
4991*4882a593Smuzhiyun
4992*4882a593Smuzhiyun for (i = 0, s = (char *)cntr7322names; s && j <= dd->cfgctxts;
4993*4882a593Smuzhiyun i++) {
4994*4882a593Smuzhiyun /* we always have at least one counter before the egrovfl */
4995*4882a593Smuzhiyun if (!j && !strncmp("Ctxt0EgrOvfl", s + 1, 12))
4996*4882a593Smuzhiyun j = 1;
4997*4882a593Smuzhiyun s = strchr(s + 1, '\n');
4998*4882a593Smuzhiyun if (s && j)
4999*4882a593Smuzhiyun j++;
5000*4882a593Smuzhiyun }
5001*4882a593Smuzhiyun dd->cspec->ncntrs = i;
5002*4882a593Smuzhiyun if (!s)
5003*4882a593Smuzhiyun /* full list; size is without terminating null */
5004*4882a593Smuzhiyun dd->cspec->cntrnamelen = sizeof(cntr7322names) - 1;
5005*4882a593Smuzhiyun else
5006*4882a593Smuzhiyun dd->cspec->cntrnamelen = 1 + s - cntr7322names;
5007*4882a593Smuzhiyun dd->cspec->cntrs = kmalloc_array(dd->cspec->ncntrs, sizeof(u64),
5008*4882a593Smuzhiyun GFP_KERNEL);
5009*4882a593Smuzhiyun
5010*4882a593Smuzhiyun for (i = 0, s = (char *)portcntr7322names; s; i++)
5011*4882a593Smuzhiyun s = strchr(s + 1, '\n');
5012*4882a593Smuzhiyun dd->cspec->nportcntrs = i - 1;
5013*4882a593Smuzhiyun dd->cspec->portcntrnamelen = sizeof(portcntr7322names) - 1;
5014*4882a593Smuzhiyun for (i = 0; i < dd->num_pports; ++i) {
5015*4882a593Smuzhiyun dd->pport[i].cpspec->portcntrs =
5016*4882a593Smuzhiyun kmalloc_array(dd->cspec->nportcntrs, sizeof(u64),
5017*4882a593Smuzhiyun GFP_KERNEL);
5018*4882a593Smuzhiyun }
5019*4882a593Smuzhiyun }
5020*4882a593Smuzhiyun
qib_read_7322cntrs(struct qib_devdata * dd,loff_t pos,char ** namep,u64 ** cntrp)5021*4882a593Smuzhiyun static u32 qib_read_7322cntrs(struct qib_devdata *dd, loff_t pos, char **namep,
5022*4882a593Smuzhiyun u64 **cntrp)
5023*4882a593Smuzhiyun {
5024*4882a593Smuzhiyun u32 ret;
5025*4882a593Smuzhiyun
5026*4882a593Smuzhiyun if (namep) {
5027*4882a593Smuzhiyun ret = dd->cspec->cntrnamelen;
5028*4882a593Smuzhiyun if (pos >= ret)
5029*4882a593Smuzhiyun ret = 0; /* final read after getting everything */
5030*4882a593Smuzhiyun else
5031*4882a593Smuzhiyun *namep = (char *) cntr7322names;
5032*4882a593Smuzhiyun } else {
5033*4882a593Smuzhiyun u64 *cntr = dd->cspec->cntrs;
5034*4882a593Smuzhiyun int i;
5035*4882a593Smuzhiyun
5036*4882a593Smuzhiyun ret = dd->cspec->ncntrs * sizeof(u64);
5037*4882a593Smuzhiyun if (!cntr || pos >= ret) {
5038*4882a593Smuzhiyun /* everything read, or couldn't get memory */
5039*4882a593Smuzhiyun ret = 0;
5040*4882a593Smuzhiyun goto done;
5041*4882a593Smuzhiyun }
5042*4882a593Smuzhiyun *cntrp = cntr;
5043*4882a593Smuzhiyun for (i = 0; i < dd->cspec->ncntrs; i++)
5044*4882a593Smuzhiyun if (cntr7322indices[i] & _PORT_64BIT_FLAG)
5045*4882a593Smuzhiyun *cntr++ = read_7322_creg(dd,
5046*4882a593Smuzhiyun cntr7322indices[i] &
5047*4882a593Smuzhiyun _PORT_CNTR_IDXMASK);
5048*4882a593Smuzhiyun else
5049*4882a593Smuzhiyun *cntr++ = read_7322_creg32(dd,
5050*4882a593Smuzhiyun cntr7322indices[i]);
5051*4882a593Smuzhiyun }
5052*4882a593Smuzhiyun done:
5053*4882a593Smuzhiyun return ret;
5054*4882a593Smuzhiyun }
5055*4882a593Smuzhiyun
qib_read_7322portcntrs(struct qib_devdata * dd,loff_t pos,u32 port,char ** namep,u64 ** cntrp)5056*4882a593Smuzhiyun static u32 qib_read_7322portcntrs(struct qib_devdata *dd, loff_t pos, u32 port,
5057*4882a593Smuzhiyun char **namep, u64 **cntrp)
5058*4882a593Smuzhiyun {
5059*4882a593Smuzhiyun u32 ret;
5060*4882a593Smuzhiyun
5061*4882a593Smuzhiyun if (namep) {
5062*4882a593Smuzhiyun ret = dd->cspec->portcntrnamelen;
5063*4882a593Smuzhiyun if (pos >= ret)
5064*4882a593Smuzhiyun ret = 0; /* final read after getting everything */
5065*4882a593Smuzhiyun else
5066*4882a593Smuzhiyun *namep = (char *)portcntr7322names;
5067*4882a593Smuzhiyun } else {
5068*4882a593Smuzhiyun struct qib_pportdata *ppd = &dd->pport[port];
5069*4882a593Smuzhiyun u64 *cntr = ppd->cpspec->portcntrs;
5070*4882a593Smuzhiyun int i;
5071*4882a593Smuzhiyun
5072*4882a593Smuzhiyun ret = dd->cspec->nportcntrs * sizeof(u64);
5073*4882a593Smuzhiyun if (!cntr || pos >= ret) {
5074*4882a593Smuzhiyun /* everything read, or couldn't get memory */
5075*4882a593Smuzhiyun ret = 0;
5076*4882a593Smuzhiyun goto done;
5077*4882a593Smuzhiyun }
5078*4882a593Smuzhiyun *cntrp = cntr;
5079*4882a593Smuzhiyun for (i = 0; i < dd->cspec->nportcntrs; i++) {
5080*4882a593Smuzhiyun if (portcntr7322indices[i] & _PORT_VIRT_FLAG)
5081*4882a593Smuzhiyun *cntr++ = qib_portcntr_7322(ppd,
5082*4882a593Smuzhiyun portcntr7322indices[i] &
5083*4882a593Smuzhiyun _PORT_CNTR_IDXMASK);
5084*4882a593Smuzhiyun else if (portcntr7322indices[i] & _PORT_64BIT_FLAG)
5085*4882a593Smuzhiyun *cntr++ = read_7322_creg_port(ppd,
5086*4882a593Smuzhiyun portcntr7322indices[i] &
5087*4882a593Smuzhiyun _PORT_CNTR_IDXMASK);
5088*4882a593Smuzhiyun else
5089*4882a593Smuzhiyun *cntr++ = read_7322_creg32_port(ppd,
5090*4882a593Smuzhiyun portcntr7322indices[i]);
5091*4882a593Smuzhiyun }
5092*4882a593Smuzhiyun }
5093*4882a593Smuzhiyun done:
5094*4882a593Smuzhiyun return ret;
5095*4882a593Smuzhiyun }
5096*4882a593Smuzhiyun
5097*4882a593Smuzhiyun /**
5098*4882a593Smuzhiyun * qib_get_7322_faststats - get word counters from chip before they overflow
5099*4882a593Smuzhiyun * @opaque - contains a pointer to the qlogic_ib device qib_devdata
5100*4882a593Smuzhiyun *
5101*4882a593Smuzhiyun * VESTIGIAL IBA7322 has no "small fast counters", so the only
5102*4882a593Smuzhiyun * real purpose of this function is to maintain the notion of
5103*4882a593Smuzhiyun * "active time", which in turn is only logged into the eeprom,
5104*4882a593Smuzhiyun * which we don;t have, yet, for 7322-based boards.
5105*4882a593Smuzhiyun *
5106*4882a593Smuzhiyun * called from add_timer
5107*4882a593Smuzhiyun */
qib_get_7322_faststats(struct timer_list * t)5108*4882a593Smuzhiyun static void qib_get_7322_faststats(struct timer_list *t)
5109*4882a593Smuzhiyun {
5110*4882a593Smuzhiyun struct qib_devdata *dd = from_timer(dd, t, stats_timer);
5111*4882a593Smuzhiyun struct qib_pportdata *ppd;
5112*4882a593Smuzhiyun unsigned long flags;
5113*4882a593Smuzhiyun u64 traffic_wds;
5114*4882a593Smuzhiyun int pidx;
5115*4882a593Smuzhiyun
5116*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx) {
5117*4882a593Smuzhiyun ppd = dd->pport + pidx;
5118*4882a593Smuzhiyun
5119*4882a593Smuzhiyun /*
5120*4882a593Smuzhiyun * If port isn't enabled or not operational ports, or
5121*4882a593Smuzhiyun * diags is running (can cause memory diags to fail)
5122*4882a593Smuzhiyun * skip this port this time.
5123*4882a593Smuzhiyun */
5124*4882a593Smuzhiyun if (!ppd->link_speed_supported || !(dd->flags & QIB_INITTED)
5125*4882a593Smuzhiyun || dd->diag_client)
5126*4882a593Smuzhiyun continue;
5127*4882a593Smuzhiyun
5128*4882a593Smuzhiyun /*
5129*4882a593Smuzhiyun * Maintain an activity timer, based on traffic
5130*4882a593Smuzhiyun * exceeding a threshold, so we need to check the word-counts
5131*4882a593Smuzhiyun * even if they are 64-bit.
5132*4882a593Smuzhiyun */
5133*4882a593Smuzhiyun traffic_wds = qib_portcntr_7322(ppd, QIBPORTCNTR_WORDRCV) +
5134*4882a593Smuzhiyun qib_portcntr_7322(ppd, QIBPORTCNTR_WORDSEND);
5135*4882a593Smuzhiyun spin_lock_irqsave(&ppd->dd->eep_st_lock, flags);
5136*4882a593Smuzhiyun traffic_wds -= ppd->dd->traffic_wds;
5137*4882a593Smuzhiyun ppd->dd->traffic_wds += traffic_wds;
5138*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->dd->eep_st_lock, flags);
5139*4882a593Smuzhiyun if (ppd->cpspec->qdr_dfe_on && (ppd->link_speed_active &
5140*4882a593Smuzhiyun QIB_IB_QDR) &&
5141*4882a593Smuzhiyun (ppd->lflags & (QIBL_LINKINIT | QIBL_LINKARMED |
5142*4882a593Smuzhiyun QIBL_LINKACTIVE)) &&
5143*4882a593Smuzhiyun ppd->cpspec->qdr_dfe_time &&
5144*4882a593Smuzhiyun time_is_before_jiffies(ppd->cpspec->qdr_dfe_time)) {
5145*4882a593Smuzhiyun ppd->cpspec->qdr_dfe_on = 0;
5146*4882a593Smuzhiyun
5147*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
5148*4882a593Smuzhiyun ppd->dd->cspec->r1 ?
5149*4882a593Smuzhiyun QDR_STATIC_ADAPT_INIT_R1 :
5150*4882a593Smuzhiyun QDR_STATIC_ADAPT_INIT);
5151*4882a593Smuzhiyun force_h1(ppd);
5152*4882a593Smuzhiyun }
5153*4882a593Smuzhiyun }
5154*4882a593Smuzhiyun mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
5155*4882a593Smuzhiyun }
5156*4882a593Smuzhiyun
5157*4882a593Smuzhiyun /*
5158*4882a593Smuzhiyun * If we were using MSIx, try to fallback to INTx.
5159*4882a593Smuzhiyun */
qib_7322_intr_fallback(struct qib_devdata * dd)5160*4882a593Smuzhiyun static int qib_7322_intr_fallback(struct qib_devdata *dd)
5161*4882a593Smuzhiyun {
5162*4882a593Smuzhiyun if (!dd->cspec->num_msix_entries)
5163*4882a593Smuzhiyun return 0; /* already using INTx */
5164*4882a593Smuzhiyun
5165*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
5166*4882a593Smuzhiyun "MSIx interrupt not detected, trying INTx interrupts\n");
5167*4882a593Smuzhiyun qib_7322_free_irq(dd);
5168*4882a593Smuzhiyun if (pci_alloc_irq_vectors(dd->pcidev, 1, 1, PCI_IRQ_LEGACY) < 0)
5169*4882a593Smuzhiyun qib_dev_err(dd, "Failed to enable INTx\n");
5170*4882a593Smuzhiyun qib_setup_7322_interrupt(dd, 0);
5171*4882a593Smuzhiyun return 1;
5172*4882a593Smuzhiyun }
5173*4882a593Smuzhiyun
5174*4882a593Smuzhiyun /*
5175*4882a593Smuzhiyun * Reset the XGXS (between serdes and IBC). Slightly less intrusive
5176*4882a593Smuzhiyun * than resetting the IBC or external link state, and useful in some
5177*4882a593Smuzhiyun * cases to cause some retraining. To do this right, we reset IBC
5178*4882a593Smuzhiyun * as well, then return to previous state (which may be still in reset)
5179*4882a593Smuzhiyun * NOTE: some callers of this "know" this writes the current value
5180*4882a593Smuzhiyun * of cpspec->ibcctrl_a as part of it's operation, so if that changes,
5181*4882a593Smuzhiyun * check all callers.
5182*4882a593Smuzhiyun */
qib_7322_mini_pcs_reset(struct qib_pportdata * ppd)5183*4882a593Smuzhiyun static void qib_7322_mini_pcs_reset(struct qib_pportdata *ppd)
5184*4882a593Smuzhiyun {
5185*4882a593Smuzhiyun u64 val;
5186*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
5187*4882a593Smuzhiyun const u64 reset_bits = SYM_MASK(IBPCSConfig_0, xcv_rreset) |
5188*4882a593Smuzhiyun SYM_MASK(IBPCSConfig_0, xcv_treset) |
5189*4882a593Smuzhiyun SYM_MASK(IBPCSConfig_0, tx_rx_reset);
5190*4882a593Smuzhiyun
5191*4882a593Smuzhiyun val = qib_read_kreg_port(ppd, krp_ib_pcsconfig);
5192*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrmask,
5193*4882a593Smuzhiyun dd->cspec->hwerrmask & ~HWE_MASK(statusValidNoEop));
5194*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a,
5195*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a &
5196*4882a593Smuzhiyun ~SYM_MASK(IBCCtrlA_0, IBLinkEn));
5197*4882a593Smuzhiyun
5198*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ib_pcsconfig, val | reset_bits);
5199*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
5200*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ib_pcsconfig, val & ~reset_bits);
5201*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
5202*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
5203*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrclear,
5204*4882a593Smuzhiyun SYM_MASK(HwErrClear, statusValidNoEopClear));
5205*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
5206*4882a593Smuzhiyun }
5207*4882a593Smuzhiyun
5208*4882a593Smuzhiyun /*
5209*4882a593Smuzhiyun * This code for non-IBTA-compliant IB speed negotiation is only known to
5210*4882a593Smuzhiyun * work for the SDR to DDR transition, and only between an HCA and a switch
5211*4882a593Smuzhiyun * with recent firmware. It is based on observed heuristics, rather than
5212*4882a593Smuzhiyun * actual knowledge of the non-compliant speed negotiation.
5213*4882a593Smuzhiyun * It has a number of hard-coded fields, since the hope is to rewrite this
5214*4882a593Smuzhiyun * when a spec is available on how the negoation is intended to work.
5215*4882a593Smuzhiyun */
autoneg_7322_sendpkt(struct qib_pportdata * ppd,u32 * hdr,u32 dcnt,u32 * data)5216*4882a593Smuzhiyun static void autoneg_7322_sendpkt(struct qib_pportdata *ppd, u32 *hdr,
5217*4882a593Smuzhiyun u32 dcnt, u32 *data)
5218*4882a593Smuzhiyun {
5219*4882a593Smuzhiyun int i;
5220*4882a593Smuzhiyun u64 pbc;
5221*4882a593Smuzhiyun u32 __iomem *piobuf;
5222*4882a593Smuzhiyun u32 pnum, control, len;
5223*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
5224*4882a593Smuzhiyun
5225*4882a593Smuzhiyun i = 0;
5226*4882a593Smuzhiyun len = 7 + dcnt + 1; /* 7 dword header, dword data, icrc */
5227*4882a593Smuzhiyun control = qib_7322_setpbc_control(ppd, len, 0, 15);
5228*4882a593Smuzhiyun pbc = ((u64) control << 32) | len;
5229*4882a593Smuzhiyun while (!(piobuf = qib_7322_getsendbuf(ppd, pbc, &pnum))) {
5230*4882a593Smuzhiyun if (i++ > 15)
5231*4882a593Smuzhiyun return;
5232*4882a593Smuzhiyun udelay(2);
5233*4882a593Smuzhiyun }
5234*4882a593Smuzhiyun /* disable header check on this packet, since it can't be valid */
5235*4882a593Smuzhiyun dd->f_txchk_change(dd, pnum, 1, TXCHK_CHG_TYPE_DIS1, NULL);
5236*4882a593Smuzhiyun writeq(pbc, piobuf);
5237*4882a593Smuzhiyun qib_flush_wc();
5238*4882a593Smuzhiyun qib_pio_copy(piobuf + 2, hdr, 7);
5239*4882a593Smuzhiyun qib_pio_copy(piobuf + 9, data, dcnt);
5240*4882a593Smuzhiyun if (dd->flags & QIB_USE_SPCL_TRIG) {
5241*4882a593Smuzhiyun u32 spcl_off = (pnum >= dd->piobcnt2k) ? 2047 : 1023;
5242*4882a593Smuzhiyun
5243*4882a593Smuzhiyun qib_flush_wc();
5244*4882a593Smuzhiyun __raw_writel(0xaebecede, piobuf + spcl_off);
5245*4882a593Smuzhiyun }
5246*4882a593Smuzhiyun qib_flush_wc();
5247*4882a593Smuzhiyun qib_sendbuf_done(dd, pnum);
5248*4882a593Smuzhiyun /* and re-enable hdr check */
5249*4882a593Smuzhiyun dd->f_txchk_change(dd, pnum, 1, TXCHK_CHG_TYPE_ENAB1, NULL);
5250*4882a593Smuzhiyun }
5251*4882a593Smuzhiyun
5252*4882a593Smuzhiyun /*
5253*4882a593Smuzhiyun * _start packet gets sent twice at start, _done gets sent twice at end
5254*4882a593Smuzhiyun */
qib_autoneg_7322_send(struct qib_pportdata * ppd,int which)5255*4882a593Smuzhiyun static void qib_autoneg_7322_send(struct qib_pportdata *ppd, int which)
5256*4882a593Smuzhiyun {
5257*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
5258*4882a593Smuzhiyun static u32 swapped;
5259*4882a593Smuzhiyun u32 dw, i, hcnt, dcnt, *data;
5260*4882a593Smuzhiyun static u32 hdr[7] = { 0xf002ffff, 0x48ffff, 0x6400abba };
5261*4882a593Smuzhiyun static u32 madpayload_start[0x40] = {
5262*4882a593Smuzhiyun 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
5263*4882a593Smuzhiyun 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
5264*4882a593Smuzhiyun 0x1, 0x1388, 0x15e, 0x1, /* rest 0's */
5265*4882a593Smuzhiyun };
5266*4882a593Smuzhiyun static u32 madpayload_done[0x40] = {
5267*4882a593Smuzhiyun 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
5268*4882a593Smuzhiyun 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
5269*4882a593Smuzhiyun 0x40000001, 0x1388, 0x15e, /* rest 0's */
5270*4882a593Smuzhiyun };
5271*4882a593Smuzhiyun
5272*4882a593Smuzhiyun dcnt = ARRAY_SIZE(madpayload_start);
5273*4882a593Smuzhiyun hcnt = ARRAY_SIZE(hdr);
5274*4882a593Smuzhiyun if (!swapped) {
5275*4882a593Smuzhiyun /* for maintainability, do it at runtime */
5276*4882a593Smuzhiyun for (i = 0; i < hcnt; i++) {
5277*4882a593Smuzhiyun dw = (__force u32) cpu_to_be32(hdr[i]);
5278*4882a593Smuzhiyun hdr[i] = dw;
5279*4882a593Smuzhiyun }
5280*4882a593Smuzhiyun for (i = 0; i < dcnt; i++) {
5281*4882a593Smuzhiyun dw = (__force u32) cpu_to_be32(madpayload_start[i]);
5282*4882a593Smuzhiyun madpayload_start[i] = dw;
5283*4882a593Smuzhiyun dw = (__force u32) cpu_to_be32(madpayload_done[i]);
5284*4882a593Smuzhiyun madpayload_done[i] = dw;
5285*4882a593Smuzhiyun }
5286*4882a593Smuzhiyun swapped = 1;
5287*4882a593Smuzhiyun }
5288*4882a593Smuzhiyun
5289*4882a593Smuzhiyun data = which ? madpayload_done : madpayload_start;
5290*4882a593Smuzhiyun
5291*4882a593Smuzhiyun autoneg_7322_sendpkt(ppd, hdr, dcnt, data);
5292*4882a593Smuzhiyun qib_read_kreg64(dd, kr_scratch);
5293*4882a593Smuzhiyun udelay(2);
5294*4882a593Smuzhiyun autoneg_7322_sendpkt(ppd, hdr, dcnt, data);
5295*4882a593Smuzhiyun qib_read_kreg64(dd, kr_scratch);
5296*4882a593Smuzhiyun udelay(2);
5297*4882a593Smuzhiyun }
5298*4882a593Smuzhiyun
5299*4882a593Smuzhiyun /*
5300*4882a593Smuzhiyun * Do the absolute minimum to cause an IB speed change, and make it
5301*4882a593Smuzhiyun * ready, but don't actually trigger the change. The caller will
5302*4882a593Smuzhiyun * do that when ready (if link is in Polling training state, it will
5303*4882a593Smuzhiyun * happen immediately, otherwise when link next goes down)
5304*4882a593Smuzhiyun *
5305*4882a593Smuzhiyun * This routine should only be used as part of the DDR autonegotation
5306*4882a593Smuzhiyun * code for devices that are not compliant with IB 1.2 (or code that
5307*4882a593Smuzhiyun * fixes things up for same).
5308*4882a593Smuzhiyun *
5309*4882a593Smuzhiyun * When link has gone down, and autoneg enabled, or autoneg has
5310*4882a593Smuzhiyun * failed and we give up until next time we set both speeds, and
5311*4882a593Smuzhiyun * then we want IBTA enabled as well as "use max enabled speed.
5312*4882a593Smuzhiyun */
set_7322_ibspeed_fast(struct qib_pportdata * ppd,u32 speed)5313*4882a593Smuzhiyun static void set_7322_ibspeed_fast(struct qib_pportdata *ppd, u32 speed)
5314*4882a593Smuzhiyun {
5315*4882a593Smuzhiyun u64 newctrlb;
5316*4882a593Smuzhiyun
5317*4882a593Smuzhiyun newctrlb = ppd->cpspec->ibcctrl_b & ~(IBA7322_IBC_SPEED_MASK |
5318*4882a593Smuzhiyun IBA7322_IBC_IBTA_1_2_MASK |
5319*4882a593Smuzhiyun IBA7322_IBC_MAX_SPEED_MASK);
5320*4882a593Smuzhiyun
5321*4882a593Smuzhiyun if (speed & (speed - 1)) /* multiple speeds */
5322*4882a593Smuzhiyun newctrlb |= (speed << IBA7322_IBC_SPEED_LSB) |
5323*4882a593Smuzhiyun IBA7322_IBC_IBTA_1_2_MASK |
5324*4882a593Smuzhiyun IBA7322_IBC_MAX_SPEED_MASK;
5325*4882a593Smuzhiyun else
5326*4882a593Smuzhiyun newctrlb |= speed == QIB_IB_QDR ?
5327*4882a593Smuzhiyun IBA7322_IBC_SPEED_QDR | IBA7322_IBC_IBTA_1_2_MASK :
5328*4882a593Smuzhiyun ((speed == QIB_IB_DDR ?
5329*4882a593Smuzhiyun IBA7322_IBC_SPEED_DDR : IBA7322_IBC_SPEED_SDR));
5330*4882a593Smuzhiyun
5331*4882a593Smuzhiyun if (newctrlb == ppd->cpspec->ibcctrl_b)
5332*4882a593Smuzhiyun return;
5333*4882a593Smuzhiyun
5334*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b = newctrlb;
5335*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_b, ppd->cpspec->ibcctrl_b);
5336*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_scratch, 0);
5337*4882a593Smuzhiyun }
5338*4882a593Smuzhiyun
5339*4882a593Smuzhiyun /*
5340*4882a593Smuzhiyun * This routine is only used when we are not talking to another
5341*4882a593Smuzhiyun * IB 1.2-compliant device that we think can do DDR.
5342*4882a593Smuzhiyun * (This includes all existing switch chips as of Oct 2007.)
5343*4882a593Smuzhiyun * 1.2-compliant devices go directly to DDR prior to reaching INIT
5344*4882a593Smuzhiyun */
try_7322_autoneg(struct qib_pportdata * ppd)5345*4882a593Smuzhiyun static void try_7322_autoneg(struct qib_pportdata *ppd)
5346*4882a593Smuzhiyun {
5347*4882a593Smuzhiyun unsigned long flags;
5348*4882a593Smuzhiyun
5349*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
5350*4882a593Smuzhiyun ppd->lflags |= QIBL_IB_AUTONEG_INPROG;
5351*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5352*4882a593Smuzhiyun qib_autoneg_7322_send(ppd, 0);
5353*4882a593Smuzhiyun set_7322_ibspeed_fast(ppd, QIB_IB_DDR);
5354*4882a593Smuzhiyun qib_7322_mini_pcs_reset(ppd);
5355*4882a593Smuzhiyun /* 2 msec is minimum length of a poll cycle */
5356*4882a593Smuzhiyun queue_delayed_work(ib_wq, &ppd->cpspec->autoneg_work,
5357*4882a593Smuzhiyun msecs_to_jiffies(2));
5358*4882a593Smuzhiyun }
5359*4882a593Smuzhiyun
5360*4882a593Smuzhiyun /*
5361*4882a593Smuzhiyun * Handle the empirically determined mechanism for auto-negotiation
5362*4882a593Smuzhiyun * of DDR speed with switches.
5363*4882a593Smuzhiyun */
autoneg_7322_work(struct work_struct * work)5364*4882a593Smuzhiyun static void autoneg_7322_work(struct work_struct *work)
5365*4882a593Smuzhiyun {
5366*4882a593Smuzhiyun struct qib_pportdata *ppd;
5367*4882a593Smuzhiyun u32 i;
5368*4882a593Smuzhiyun unsigned long flags;
5369*4882a593Smuzhiyun
5370*4882a593Smuzhiyun ppd = container_of(work, struct qib_chippport_specific,
5371*4882a593Smuzhiyun autoneg_work.work)->ppd;
5372*4882a593Smuzhiyun
5373*4882a593Smuzhiyun /*
5374*4882a593Smuzhiyun * Busy wait for this first part, it should be at most a
5375*4882a593Smuzhiyun * few hundred usec, since we scheduled ourselves for 2msec.
5376*4882a593Smuzhiyun */
5377*4882a593Smuzhiyun for (i = 0; i < 25; i++) {
5378*4882a593Smuzhiyun if (SYM_FIELD(ppd->lastibcstat, IBCStatusA_0, LinkState)
5379*4882a593Smuzhiyun == IB_7322_LT_STATE_POLLQUIET) {
5380*4882a593Smuzhiyun qib_set_linkstate(ppd, QIB_IB_LINKDOWN_DISABLE);
5381*4882a593Smuzhiyun break;
5382*4882a593Smuzhiyun }
5383*4882a593Smuzhiyun udelay(100);
5384*4882a593Smuzhiyun }
5385*4882a593Smuzhiyun
5386*4882a593Smuzhiyun if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
5387*4882a593Smuzhiyun goto done; /* we got there early or told to stop */
5388*4882a593Smuzhiyun
5389*4882a593Smuzhiyun /* we expect this to timeout */
5390*4882a593Smuzhiyun if (wait_event_timeout(ppd->cpspec->autoneg_wait,
5391*4882a593Smuzhiyun !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
5392*4882a593Smuzhiyun msecs_to_jiffies(90)))
5393*4882a593Smuzhiyun goto done;
5394*4882a593Smuzhiyun qib_7322_mini_pcs_reset(ppd);
5395*4882a593Smuzhiyun
5396*4882a593Smuzhiyun /* we expect this to timeout */
5397*4882a593Smuzhiyun if (wait_event_timeout(ppd->cpspec->autoneg_wait,
5398*4882a593Smuzhiyun !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
5399*4882a593Smuzhiyun msecs_to_jiffies(1700)))
5400*4882a593Smuzhiyun goto done;
5401*4882a593Smuzhiyun qib_7322_mini_pcs_reset(ppd);
5402*4882a593Smuzhiyun
5403*4882a593Smuzhiyun set_7322_ibspeed_fast(ppd, QIB_IB_SDR);
5404*4882a593Smuzhiyun
5405*4882a593Smuzhiyun /*
5406*4882a593Smuzhiyun * Wait up to 250 msec for link to train and get to INIT at DDR;
5407*4882a593Smuzhiyun * this should terminate early.
5408*4882a593Smuzhiyun */
5409*4882a593Smuzhiyun wait_event_timeout(ppd->cpspec->autoneg_wait,
5410*4882a593Smuzhiyun !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
5411*4882a593Smuzhiyun msecs_to_jiffies(250));
5412*4882a593Smuzhiyun done:
5413*4882a593Smuzhiyun if (ppd->lflags & QIBL_IB_AUTONEG_INPROG) {
5414*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
5415*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
5416*4882a593Smuzhiyun if (ppd->cpspec->autoneg_tries == AUTONEG_TRIES) {
5417*4882a593Smuzhiyun ppd->lflags |= QIBL_IB_AUTONEG_FAILED;
5418*4882a593Smuzhiyun ppd->cpspec->autoneg_tries = 0;
5419*4882a593Smuzhiyun }
5420*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5421*4882a593Smuzhiyun set_7322_ibspeed_fast(ppd, ppd->link_speed_enabled);
5422*4882a593Smuzhiyun }
5423*4882a593Smuzhiyun }
5424*4882a593Smuzhiyun
5425*4882a593Smuzhiyun /*
5426*4882a593Smuzhiyun * This routine is used to request IPG set in the QLogic switch.
5427*4882a593Smuzhiyun * Only called if r1.
5428*4882a593Smuzhiyun */
try_7322_ipg(struct qib_pportdata * ppd)5429*4882a593Smuzhiyun static void try_7322_ipg(struct qib_pportdata *ppd)
5430*4882a593Smuzhiyun {
5431*4882a593Smuzhiyun struct qib_ibport *ibp = &ppd->ibport_data;
5432*4882a593Smuzhiyun struct ib_mad_send_buf *send_buf;
5433*4882a593Smuzhiyun struct ib_mad_agent *agent;
5434*4882a593Smuzhiyun struct ib_smp *smp;
5435*4882a593Smuzhiyun unsigned delay;
5436*4882a593Smuzhiyun int ret;
5437*4882a593Smuzhiyun
5438*4882a593Smuzhiyun agent = ibp->rvp.send_agent;
5439*4882a593Smuzhiyun if (!agent)
5440*4882a593Smuzhiyun goto retry;
5441*4882a593Smuzhiyun
5442*4882a593Smuzhiyun send_buf = ib_create_send_mad(agent, 0, 0, 0, IB_MGMT_MAD_HDR,
5443*4882a593Smuzhiyun IB_MGMT_MAD_DATA, GFP_ATOMIC,
5444*4882a593Smuzhiyun IB_MGMT_BASE_VERSION);
5445*4882a593Smuzhiyun if (IS_ERR(send_buf))
5446*4882a593Smuzhiyun goto retry;
5447*4882a593Smuzhiyun
5448*4882a593Smuzhiyun if (!ibp->smi_ah) {
5449*4882a593Smuzhiyun struct ib_ah *ah;
5450*4882a593Smuzhiyun
5451*4882a593Smuzhiyun ah = qib_create_qp0_ah(ibp, be16_to_cpu(IB_LID_PERMISSIVE));
5452*4882a593Smuzhiyun if (IS_ERR(ah))
5453*4882a593Smuzhiyun ret = PTR_ERR(ah);
5454*4882a593Smuzhiyun else {
5455*4882a593Smuzhiyun send_buf->ah = ah;
5456*4882a593Smuzhiyun ibp->smi_ah = ibah_to_rvtah(ah);
5457*4882a593Smuzhiyun ret = 0;
5458*4882a593Smuzhiyun }
5459*4882a593Smuzhiyun } else {
5460*4882a593Smuzhiyun send_buf->ah = &ibp->smi_ah->ibah;
5461*4882a593Smuzhiyun ret = 0;
5462*4882a593Smuzhiyun }
5463*4882a593Smuzhiyun
5464*4882a593Smuzhiyun smp = send_buf->mad;
5465*4882a593Smuzhiyun smp->base_version = IB_MGMT_BASE_VERSION;
5466*4882a593Smuzhiyun smp->mgmt_class = IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE;
5467*4882a593Smuzhiyun smp->class_version = 1;
5468*4882a593Smuzhiyun smp->method = IB_MGMT_METHOD_SEND;
5469*4882a593Smuzhiyun smp->hop_cnt = 1;
5470*4882a593Smuzhiyun smp->attr_id = QIB_VENDOR_IPG;
5471*4882a593Smuzhiyun smp->attr_mod = 0;
5472*4882a593Smuzhiyun
5473*4882a593Smuzhiyun if (!ret)
5474*4882a593Smuzhiyun ret = ib_post_send_mad(send_buf, NULL);
5475*4882a593Smuzhiyun if (ret)
5476*4882a593Smuzhiyun ib_free_send_mad(send_buf);
5477*4882a593Smuzhiyun retry:
5478*4882a593Smuzhiyun delay = 2 << ppd->cpspec->ipg_tries;
5479*4882a593Smuzhiyun queue_delayed_work(ib_wq, &ppd->cpspec->ipg_work,
5480*4882a593Smuzhiyun msecs_to_jiffies(delay));
5481*4882a593Smuzhiyun }
5482*4882a593Smuzhiyun
5483*4882a593Smuzhiyun /*
5484*4882a593Smuzhiyun * Timeout handler for setting IPG.
5485*4882a593Smuzhiyun * Only called if r1.
5486*4882a593Smuzhiyun */
ipg_7322_work(struct work_struct * work)5487*4882a593Smuzhiyun static void ipg_7322_work(struct work_struct *work)
5488*4882a593Smuzhiyun {
5489*4882a593Smuzhiyun struct qib_pportdata *ppd;
5490*4882a593Smuzhiyun
5491*4882a593Smuzhiyun ppd = container_of(work, struct qib_chippport_specific,
5492*4882a593Smuzhiyun ipg_work.work)->ppd;
5493*4882a593Smuzhiyun if ((ppd->lflags & (QIBL_LINKINIT | QIBL_LINKARMED | QIBL_LINKACTIVE))
5494*4882a593Smuzhiyun && ++ppd->cpspec->ipg_tries <= 10)
5495*4882a593Smuzhiyun try_7322_ipg(ppd);
5496*4882a593Smuzhiyun }
5497*4882a593Smuzhiyun
qib_7322_iblink_state(u64 ibcs)5498*4882a593Smuzhiyun static u32 qib_7322_iblink_state(u64 ibcs)
5499*4882a593Smuzhiyun {
5500*4882a593Smuzhiyun u32 state = (u32)SYM_FIELD(ibcs, IBCStatusA_0, LinkState);
5501*4882a593Smuzhiyun
5502*4882a593Smuzhiyun switch (state) {
5503*4882a593Smuzhiyun case IB_7322_L_STATE_INIT:
5504*4882a593Smuzhiyun state = IB_PORT_INIT;
5505*4882a593Smuzhiyun break;
5506*4882a593Smuzhiyun case IB_7322_L_STATE_ARM:
5507*4882a593Smuzhiyun state = IB_PORT_ARMED;
5508*4882a593Smuzhiyun break;
5509*4882a593Smuzhiyun case IB_7322_L_STATE_ACTIVE:
5510*4882a593Smuzhiyun case IB_7322_L_STATE_ACT_DEFER:
5511*4882a593Smuzhiyun state = IB_PORT_ACTIVE;
5512*4882a593Smuzhiyun break;
5513*4882a593Smuzhiyun default:
5514*4882a593Smuzhiyun fallthrough;
5515*4882a593Smuzhiyun case IB_7322_L_STATE_DOWN:
5516*4882a593Smuzhiyun state = IB_PORT_DOWN;
5517*4882a593Smuzhiyun break;
5518*4882a593Smuzhiyun }
5519*4882a593Smuzhiyun return state;
5520*4882a593Smuzhiyun }
5521*4882a593Smuzhiyun
5522*4882a593Smuzhiyun /* returns the IBTA port state, rather than the IBC link training state */
qib_7322_phys_portstate(u64 ibcs)5523*4882a593Smuzhiyun static u8 qib_7322_phys_portstate(u64 ibcs)
5524*4882a593Smuzhiyun {
5525*4882a593Smuzhiyun u8 state = (u8)SYM_FIELD(ibcs, IBCStatusA_0, LinkTrainingState);
5526*4882a593Smuzhiyun return qib_7322_physportstate[state];
5527*4882a593Smuzhiyun }
5528*4882a593Smuzhiyun
qib_7322_ib_updown(struct qib_pportdata * ppd,int ibup,u64 ibcs)5529*4882a593Smuzhiyun static int qib_7322_ib_updown(struct qib_pportdata *ppd, int ibup, u64 ibcs)
5530*4882a593Smuzhiyun {
5531*4882a593Smuzhiyun int ret = 0, symadj = 0;
5532*4882a593Smuzhiyun unsigned long flags;
5533*4882a593Smuzhiyun int mult;
5534*4882a593Smuzhiyun
5535*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
5536*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_FORCE_NOTIFY;
5537*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5538*4882a593Smuzhiyun
5539*4882a593Smuzhiyun /* Update our picture of width and speed from chip */
5540*4882a593Smuzhiyun if (ibcs & SYM_MASK(IBCStatusA_0, LinkSpeedQDR)) {
5541*4882a593Smuzhiyun ppd->link_speed_active = QIB_IB_QDR;
5542*4882a593Smuzhiyun mult = 4;
5543*4882a593Smuzhiyun } else if (ibcs & SYM_MASK(IBCStatusA_0, LinkSpeedActive)) {
5544*4882a593Smuzhiyun ppd->link_speed_active = QIB_IB_DDR;
5545*4882a593Smuzhiyun mult = 2;
5546*4882a593Smuzhiyun } else {
5547*4882a593Smuzhiyun ppd->link_speed_active = QIB_IB_SDR;
5548*4882a593Smuzhiyun mult = 1;
5549*4882a593Smuzhiyun }
5550*4882a593Smuzhiyun if (ibcs & SYM_MASK(IBCStatusA_0, LinkWidthActive)) {
5551*4882a593Smuzhiyun ppd->link_width_active = IB_WIDTH_4X;
5552*4882a593Smuzhiyun mult *= 4;
5553*4882a593Smuzhiyun } else
5554*4882a593Smuzhiyun ppd->link_width_active = IB_WIDTH_1X;
5555*4882a593Smuzhiyun ppd->delay_mult = ib_rate_to_delay[mult_to_ib_rate(mult)];
5556*4882a593Smuzhiyun
5557*4882a593Smuzhiyun if (!ibup) {
5558*4882a593Smuzhiyun u64 clr;
5559*4882a593Smuzhiyun
5560*4882a593Smuzhiyun /* Link went down. */
5561*4882a593Smuzhiyun /* do IPG MAD again after linkdown, even if last time failed */
5562*4882a593Smuzhiyun ppd->cpspec->ipg_tries = 0;
5563*4882a593Smuzhiyun clr = qib_read_kreg_port(ppd, krp_ibcstatus_b) &
5564*4882a593Smuzhiyun (SYM_MASK(IBCStatusB_0, heartbeat_timed_out) |
5565*4882a593Smuzhiyun SYM_MASK(IBCStatusB_0, heartbeat_crosstalk));
5566*4882a593Smuzhiyun if (clr)
5567*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcstatus_b, clr);
5568*4882a593Smuzhiyun if (!(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
5569*4882a593Smuzhiyun QIBL_IB_AUTONEG_INPROG)))
5570*4882a593Smuzhiyun set_7322_ibspeed_fast(ppd, ppd->link_speed_enabled);
5571*4882a593Smuzhiyun if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
5572*4882a593Smuzhiyun struct qib_qsfp_data *qd =
5573*4882a593Smuzhiyun &ppd->cpspec->qsfp_data;
5574*4882a593Smuzhiyun /* unlock the Tx settings, speed may change */
5575*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_tx_deemph_override,
5576*4882a593Smuzhiyun SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
5577*4882a593Smuzhiyun reset_tx_deemphasis_override));
5578*4882a593Smuzhiyun qib_cancel_sends(ppd);
5579*4882a593Smuzhiyun /* on link down, ensure sane pcs state */
5580*4882a593Smuzhiyun qib_7322_mini_pcs_reset(ppd);
5581*4882a593Smuzhiyun /* schedule the qsfp refresh which should turn the link
5582*4882a593Smuzhiyun off */
5583*4882a593Smuzhiyun if (ppd->dd->flags & QIB_HAS_QSFP) {
5584*4882a593Smuzhiyun qd->t_insert = jiffies;
5585*4882a593Smuzhiyun queue_work(ib_wq, &qd->work);
5586*4882a593Smuzhiyun }
5587*4882a593Smuzhiyun spin_lock_irqsave(&ppd->sdma_lock, flags);
5588*4882a593Smuzhiyun if (__qib_sdma_running(ppd))
5589*4882a593Smuzhiyun __qib_sdma_process_event(ppd,
5590*4882a593Smuzhiyun qib_sdma_event_e70_go_idle);
5591*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->sdma_lock, flags);
5592*4882a593Smuzhiyun }
5593*4882a593Smuzhiyun clr = read_7322_creg32_port(ppd, crp_iblinkdown);
5594*4882a593Smuzhiyun if (clr == ppd->cpspec->iblnkdownsnap)
5595*4882a593Smuzhiyun ppd->cpspec->iblnkdowndelta++;
5596*4882a593Smuzhiyun } else {
5597*4882a593Smuzhiyun if (qib_compat_ddr_negotiate &&
5598*4882a593Smuzhiyun !(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
5599*4882a593Smuzhiyun QIBL_IB_AUTONEG_INPROG)) &&
5600*4882a593Smuzhiyun ppd->link_speed_active == QIB_IB_SDR &&
5601*4882a593Smuzhiyun (ppd->link_speed_enabled & QIB_IB_DDR)
5602*4882a593Smuzhiyun && ppd->cpspec->autoneg_tries < AUTONEG_TRIES) {
5603*4882a593Smuzhiyun /* we are SDR, and auto-negotiation enabled */
5604*4882a593Smuzhiyun ++ppd->cpspec->autoneg_tries;
5605*4882a593Smuzhiyun if (!ppd->cpspec->ibdeltainprog) {
5606*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog = 1;
5607*4882a593Smuzhiyun ppd->cpspec->ibsymdelta +=
5608*4882a593Smuzhiyun read_7322_creg32_port(ppd,
5609*4882a593Smuzhiyun crp_ibsymbolerr) -
5610*4882a593Smuzhiyun ppd->cpspec->ibsymsnap;
5611*4882a593Smuzhiyun ppd->cpspec->iblnkerrdelta +=
5612*4882a593Smuzhiyun read_7322_creg32_port(ppd,
5613*4882a593Smuzhiyun crp_iblinkerrrecov) -
5614*4882a593Smuzhiyun ppd->cpspec->iblnkerrsnap;
5615*4882a593Smuzhiyun }
5616*4882a593Smuzhiyun try_7322_autoneg(ppd);
5617*4882a593Smuzhiyun ret = 1; /* no other IB status change processing */
5618*4882a593Smuzhiyun } else if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
5619*4882a593Smuzhiyun ppd->link_speed_active == QIB_IB_SDR) {
5620*4882a593Smuzhiyun qib_autoneg_7322_send(ppd, 1);
5621*4882a593Smuzhiyun set_7322_ibspeed_fast(ppd, QIB_IB_DDR);
5622*4882a593Smuzhiyun qib_7322_mini_pcs_reset(ppd);
5623*4882a593Smuzhiyun udelay(2);
5624*4882a593Smuzhiyun ret = 1; /* no other IB status change processing */
5625*4882a593Smuzhiyun } else if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
5626*4882a593Smuzhiyun (ppd->link_speed_active & QIB_IB_DDR)) {
5627*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
5628*4882a593Smuzhiyun ppd->lflags &= ~(QIBL_IB_AUTONEG_INPROG |
5629*4882a593Smuzhiyun QIBL_IB_AUTONEG_FAILED);
5630*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5631*4882a593Smuzhiyun ppd->cpspec->autoneg_tries = 0;
5632*4882a593Smuzhiyun /* re-enable SDR, for next link down */
5633*4882a593Smuzhiyun set_7322_ibspeed_fast(ppd, ppd->link_speed_enabled);
5634*4882a593Smuzhiyun wake_up(&ppd->cpspec->autoneg_wait);
5635*4882a593Smuzhiyun symadj = 1;
5636*4882a593Smuzhiyun } else if (ppd->lflags & QIBL_IB_AUTONEG_FAILED) {
5637*4882a593Smuzhiyun /*
5638*4882a593Smuzhiyun * Clear autoneg failure flag, and do setup
5639*4882a593Smuzhiyun * so we'll try next time link goes down and
5640*4882a593Smuzhiyun * back to INIT (possibly connected to a
5641*4882a593Smuzhiyun * different device).
5642*4882a593Smuzhiyun */
5643*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
5644*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
5645*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5646*4882a593Smuzhiyun ppd->cpspec->ibcctrl_b |= IBA7322_IBC_IBTA_1_2_MASK;
5647*4882a593Smuzhiyun symadj = 1;
5648*4882a593Smuzhiyun }
5649*4882a593Smuzhiyun if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
5650*4882a593Smuzhiyun symadj = 1;
5651*4882a593Smuzhiyun if (ppd->dd->cspec->r1 && ppd->cpspec->ipg_tries <= 10)
5652*4882a593Smuzhiyun try_7322_ipg(ppd);
5653*4882a593Smuzhiyun if (!ppd->cpspec->recovery_init)
5654*4882a593Smuzhiyun setup_7322_link_recovery(ppd, 0);
5655*4882a593Smuzhiyun ppd->cpspec->qdr_dfe_time = jiffies +
5656*4882a593Smuzhiyun msecs_to_jiffies(QDR_DFE_DISABLE_DELAY);
5657*4882a593Smuzhiyun }
5658*4882a593Smuzhiyun ppd->cpspec->ibmalfusesnap = 0;
5659*4882a593Smuzhiyun ppd->cpspec->ibmalfsnap = read_7322_creg32_port(ppd,
5660*4882a593Smuzhiyun crp_errlink);
5661*4882a593Smuzhiyun }
5662*4882a593Smuzhiyun if (symadj) {
5663*4882a593Smuzhiyun ppd->cpspec->iblnkdownsnap =
5664*4882a593Smuzhiyun read_7322_creg32_port(ppd, crp_iblinkdown);
5665*4882a593Smuzhiyun if (ppd->cpspec->ibdeltainprog) {
5666*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog = 0;
5667*4882a593Smuzhiyun ppd->cpspec->ibsymdelta += read_7322_creg32_port(ppd,
5668*4882a593Smuzhiyun crp_ibsymbolerr) - ppd->cpspec->ibsymsnap;
5669*4882a593Smuzhiyun ppd->cpspec->iblnkerrdelta += read_7322_creg32_port(ppd,
5670*4882a593Smuzhiyun crp_iblinkerrrecov) - ppd->cpspec->iblnkerrsnap;
5671*4882a593Smuzhiyun }
5672*4882a593Smuzhiyun } else if (!ibup && qib_compat_ddr_negotiate &&
5673*4882a593Smuzhiyun !ppd->cpspec->ibdeltainprog &&
5674*4882a593Smuzhiyun !(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
5675*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog = 1;
5676*4882a593Smuzhiyun ppd->cpspec->ibsymsnap = read_7322_creg32_port(ppd,
5677*4882a593Smuzhiyun crp_ibsymbolerr);
5678*4882a593Smuzhiyun ppd->cpspec->iblnkerrsnap = read_7322_creg32_port(ppd,
5679*4882a593Smuzhiyun crp_iblinkerrrecov);
5680*4882a593Smuzhiyun }
5681*4882a593Smuzhiyun
5682*4882a593Smuzhiyun if (!ret)
5683*4882a593Smuzhiyun qib_setup_7322_setextled(ppd, ibup);
5684*4882a593Smuzhiyun return ret;
5685*4882a593Smuzhiyun }
5686*4882a593Smuzhiyun
5687*4882a593Smuzhiyun /*
5688*4882a593Smuzhiyun * Does read/modify/write to appropriate registers to
5689*4882a593Smuzhiyun * set output and direction bits selected by mask.
5690*4882a593Smuzhiyun * these are in their canonical postions (e.g. lsb of
5691*4882a593Smuzhiyun * dir will end up in D48 of extctrl on existing chips).
5692*4882a593Smuzhiyun * returns contents of GP Inputs.
5693*4882a593Smuzhiyun */
gpio_7322_mod(struct qib_devdata * dd,u32 out,u32 dir,u32 mask)5694*4882a593Smuzhiyun static int gpio_7322_mod(struct qib_devdata *dd, u32 out, u32 dir, u32 mask)
5695*4882a593Smuzhiyun {
5696*4882a593Smuzhiyun u64 read_val, new_out;
5697*4882a593Smuzhiyun unsigned long flags;
5698*4882a593Smuzhiyun
5699*4882a593Smuzhiyun if (mask) {
5700*4882a593Smuzhiyun /* some bits being written, lock access to GPIO */
5701*4882a593Smuzhiyun dir &= mask;
5702*4882a593Smuzhiyun out &= mask;
5703*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
5704*4882a593Smuzhiyun dd->cspec->extctrl &= ~((u64)mask << SYM_LSB(EXTCtrl, GPIOOe));
5705*4882a593Smuzhiyun dd->cspec->extctrl |= ((u64) dir << SYM_LSB(EXTCtrl, GPIOOe));
5706*4882a593Smuzhiyun new_out = (dd->cspec->gpio_out & ~mask) | out;
5707*4882a593Smuzhiyun
5708*4882a593Smuzhiyun qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
5709*4882a593Smuzhiyun qib_write_kreg(dd, kr_gpio_out, new_out);
5710*4882a593Smuzhiyun dd->cspec->gpio_out = new_out;
5711*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
5712*4882a593Smuzhiyun }
5713*4882a593Smuzhiyun /*
5714*4882a593Smuzhiyun * It is unlikely that a read at this time would get valid
5715*4882a593Smuzhiyun * data on a pin whose direction line was set in the same
5716*4882a593Smuzhiyun * call to this function. We include the read here because
5717*4882a593Smuzhiyun * that allows us to potentially combine a change on one pin with
5718*4882a593Smuzhiyun * a read on another, and because the old code did something like
5719*4882a593Smuzhiyun * this.
5720*4882a593Smuzhiyun */
5721*4882a593Smuzhiyun read_val = qib_read_kreg64(dd, kr_extstatus);
5722*4882a593Smuzhiyun return SYM_FIELD(read_val, EXTStatus, GPIOIn);
5723*4882a593Smuzhiyun }
5724*4882a593Smuzhiyun
5725*4882a593Smuzhiyun /* Enable writes to config EEPROM, if possible. Returns previous state */
qib_7322_eeprom_wen(struct qib_devdata * dd,int wen)5726*4882a593Smuzhiyun static int qib_7322_eeprom_wen(struct qib_devdata *dd, int wen)
5727*4882a593Smuzhiyun {
5728*4882a593Smuzhiyun int prev_wen;
5729*4882a593Smuzhiyun u32 mask;
5730*4882a593Smuzhiyun
5731*4882a593Smuzhiyun mask = 1 << QIB_EEPROM_WEN_NUM;
5732*4882a593Smuzhiyun prev_wen = ~gpio_7322_mod(dd, 0, 0, 0) >> QIB_EEPROM_WEN_NUM;
5733*4882a593Smuzhiyun gpio_7322_mod(dd, wen ? 0 : mask, mask, mask);
5734*4882a593Smuzhiyun
5735*4882a593Smuzhiyun return prev_wen & 1;
5736*4882a593Smuzhiyun }
5737*4882a593Smuzhiyun
5738*4882a593Smuzhiyun /*
5739*4882a593Smuzhiyun * Read fundamental info we need to use the chip. These are
5740*4882a593Smuzhiyun * the registers that describe chip capabilities, and are
5741*4882a593Smuzhiyun * saved in shadow registers.
5742*4882a593Smuzhiyun */
get_7322_chip_params(struct qib_devdata * dd)5743*4882a593Smuzhiyun static void get_7322_chip_params(struct qib_devdata *dd)
5744*4882a593Smuzhiyun {
5745*4882a593Smuzhiyun u64 val;
5746*4882a593Smuzhiyun u32 piobufs;
5747*4882a593Smuzhiyun int mtu;
5748*4882a593Smuzhiyun
5749*4882a593Smuzhiyun dd->palign = qib_read_kreg32(dd, kr_pagealign);
5750*4882a593Smuzhiyun
5751*4882a593Smuzhiyun dd->uregbase = qib_read_kreg32(dd, kr_userregbase);
5752*4882a593Smuzhiyun
5753*4882a593Smuzhiyun dd->rcvtidcnt = qib_read_kreg32(dd, kr_rcvtidcnt);
5754*4882a593Smuzhiyun dd->rcvtidbase = qib_read_kreg32(dd, kr_rcvtidbase);
5755*4882a593Smuzhiyun dd->rcvegrbase = qib_read_kreg32(dd, kr_rcvegrbase);
5756*4882a593Smuzhiyun dd->piobufbase = qib_read_kreg64(dd, kr_sendpiobufbase);
5757*4882a593Smuzhiyun dd->pio2k_bufbase = dd->piobufbase & 0xffffffff;
5758*4882a593Smuzhiyun
5759*4882a593Smuzhiyun val = qib_read_kreg64(dd, kr_sendpiobufcnt);
5760*4882a593Smuzhiyun dd->piobcnt2k = val & ~0U;
5761*4882a593Smuzhiyun dd->piobcnt4k = val >> 32;
5762*4882a593Smuzhiyun val = qib_read_kreg64(dd, kr_sendpiosize);
5763*4882a593Smuzhiyun dd->piosize2k = val & ~0U;
5764*4882a593Smuzhiyun dd->piosize4k = val >> 32;
5765*4882a593Smuzhiyun
5766*4882a593Smuzhiyun mtu = ib_mtu_enum_to_int(qib_ibmtu);
5767*4882a593Smuzhiyun if (mtu == -1)
5768*4882a593Smuzhiyun mtu = QIB_DEFAULT_MTU;
5769*4882a593Smuzhiyun dd->pport[0].ibmtu = (u32)mtu;
5770*4882a593Smuzhiyun dd->pport[1].ibmtu = (u32)mtu;
5771*4882a593Smuzhiyun
5772*4882a593Smuzhiyun /* these may be adjusted in init_chip_wc_pat() */
5773*4882a593Smuzhiyun dd->pio2kbase = (u32 __iomem *)
5774*4882a593Smuzhiyun ((char __iomem *) dd->kregbase + dd->pio2k_bufbase);
5775*4882a593Smuzhiyun dd->pio4kbase = (u32 __iomem *)
5776*4882a593Smuzhiyun ((char __iomem *) dd->kregbase +
5777*4882a593Smuzhiyun (dd->piobufbase >> 32));
5778*4882a593Smuzhiyun /*
5779*4882a593Smuzhiyun * 4K buffers take 2 pages; we use roundup just to be
5780*4882a593Smuzhiyun * paranoid; we calculate it once here, rather than on
5781*4882a593Smuzhiyun * ever buf allocate
5782*4882a593Smuzhiyun */
5783*4882a593Smuzhiyun dd->align4k = ALIGN(dd->piosize4k, dd->palign);
5784*4882a593Smuzhiyun
5785*4882a593Smuzhiyun piobufs = dd->piobcnt4k + dd->piobcnt2k + NUM_VL15_BUFS;
5786*4882a593Smuzhiyun
5787*4882a593Smuzhiyun dd->pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2) /
5788*4882a593Smuzhiyun (sizeof(u64) * BITS_PER_BYTE / 2);
5789*4882a593Smuzhiyun }
5790*4882a593Smuzhiyun
5791*4882a593Smuzhiyun /*
5792*4882a593Smuzhiyun * The chip base addresses in cspec and cpspec have to be set
5793*4882a593Smuzhiyun * after possible init_chip_wc_pat(), rather than in
5794*4882a593Smuzhiyun * get_7322_chip_params(), so split out as separate function
5795*4882a593Smuzhiyun */
qib_7322_set_baseaddrs(struct qib_devdata * dd)5796*4882a593Smuzhiyun static void qib_7322_set_baseaddrs(struct qib_devdata *dd)
5797*4882a593Smuzhiyun {
5798*4882a593Smuzhiyun u32 cregbase;
5799*4882a593Smuzhiyun
5800*4882a593Smuzhiyun cregbase = qib_read_kreg32(dd, kr_counterregbase);
5801*4882a593Smuzhiyun
5802*4882a593Smuzhiyun dd->cspec->cregbase = (u64 __iomem *)(cregbase +
5803*4882a593Smuzhiyun (char __iomem *)dd->kregbase);
5804*4882a593Smuzhiyun
5805*4882a593Smuzhiyun dd->egrtidbase = (u64 __iomem *)
5806*4882a593Smuzhiyun ((char __iomem *) dd->kregbase + dd->rcvegrbase);
5807*4882a593Smuzhiyun
5808*4882a593Smuzhiyun /* port registers are defined as relative to base of chip */
5809*4882a593Smuzhiyun dd->pport[0].cpspec->kpregbase =
5810*4882a593Smuzhiyun (u64 __iomem *)((char __iomem *)dd->kregbase);
5811*4882a593Smuzhiyun dd->pport[1].cpspec->kpregbase =
5812*4882a593Smuzhiyun (u64 __iomem *)(dd->palign +
5813*4882a593Smuzhiyun (char __iomem *)dd->kregbase);
5814*4882a593Smuzhiyun dd->pport[0].cpspec->cpregbase =
5815*4882a593Smuzhiyun (u64 __iomem *)(qib_read_kreg_port(&dd->pport[0],
5816*4882a593Smuzhiyun kr_counterregbase) + (char __iomem *)dd->kregbase);
5817*4882a593Smuzhiyun dd->pport[1].cpspec->cpregbase =
5818*4882a593Smuzhiyun (u64 __iomem *)(qib_read_kreg_port(&dd->pport[1],
5819*4882a593Smuzhiyun kr_counterregbase) + (char __iomem *)dd->kregbase);
5820*4882a593Smuzhiyun }
5821*4882a593Smuzhiyun
5822*4882a593Smuzhiyun /*
5823*4882a593Smuzhiyun * This is a fairly special-purpose observer, so we only support
5824*4882a593Smuzhiyun * the port-specific parts of SendCtrl
5825*4882a593Smuzhiyun */
5826*4882a593Smuzhiyun
5827*4882a593Smuzhiyun #define SENDCTRL_SHADOWED (SYM_MASK(SendCtrl_0, SendEnable) | \
5828*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, SDmaEnable) | \
5829*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, SDmaIntEnable) | \
5830*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, SDmaSingleDescriptor) | \
5831*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, SDmaHalt) | \
5832*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, IBVLArbiterEn) | \
5833*4882a593Smuzhiyun SYM_MASK(SendCtrl_0, ForceCreditUpToDate))
5834*4882a593Smuzhiyun
sendctrl_hook(struct qib_devdata * dd,const struct diag_observer * op,u32 offs,u64 * data,u64 mask,int only_32)5835*4882a593Smuzhiyun static int sendctrl_hook(struct qib_devdata *dd,
5836*4882a593Smuzhiyun const struct diag_observer *op, u32 offs,
5837*4882a593Smuzhiyun u64 *data, u64 mask, int only_32)
5838*4882a593Smuzhiyun {
5839*4882a593Smuzhiyun unsigned long flags;
5840*4882a593Smuzhiyun unsigned idx;
5841*4882a593Smuzhiyun unsigned pidx;
5842*4882a593Smuzhiyun struct qib_pportdata *ppd = NULL;
5843*4882a593Smuzhiyun u64 local_data, all_bits;
5844*4882a593Smuzhiyun
5845*4882a593Smuzhiyun /*
5846*4882a593Smuzhiyun * The fixed correspondence between Physical ports and pports is
5847*4882a593Smuzhiyun * severed. We need to hunt for the ppd that corresponds
5848*4882a593Smuzhiyun * to the offset we got. And we have to do that without admitting
5849*4882a593Smuzhiyun * we know the stride, apparently.
5850*4882a593Smuzhiyun */
5851*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx) {
5852*4882a593Smuzhiyun u64 __iomem *psptr;
5853*4882a593Smuzhiyun u32 psoffs;
5854*4882a593Smuzhiyun
5855*4882a593Smuzhiyun ppd = dd->pport + pidx;
5856*4882a593Smuzhiyun if (!ppd->cpspec->kpregbase)
5857*4882a593Smuzhiyun continue;
5858*4882a593Smuzhiyun
5859*4882a593Smuzhiyun psptr = ppd->cpspec->kpregbase + krp_sendctrl;
5860*4882a593Smuzhiyun psoffs = (u32) (psptr - dd->kregbase) * sizeof(*psptr);
5861*4882a593Smuzhiyun if (psoffs == offs)
5862*4882a593Smuzhiyun break;
5863*4882a593Smuzhiyun }
5864*4882a593Smuzhiyun
5865*4882a593Smuzhiyun /* If pport is not being managed by driver, just avoid shadows. */
5866*4882a593Smuzhiyun if (pidx >= dd->num_pports)
5867*4882a593Smuzhiyun ppd = NULL;
5868*4882a593Smuzhiyun
5869*4882a593Smuzhiyun /* In any case, "idx" is flat index in kreg space */
5870*4882a593Smuzhiyun idx = offs / sizeof(u64);
5871*4882a593Smuzhiyun
5872*4882a593Smuzhiyun all_bits = ~0ULL;
5873*4882a593Smuzhiyun if (only_32)
5874*4882a593Smuzhiyun all_bits >>= 32;
5875*4882a593Smuzhiyun
5876*4882a593Smuzhiyun spin_lock_irqsave(&dd->sendctrl_lock, flags);
5877*4882a593Smuzhiyun if (!ppd || (mask & all_bits) != all_bits) {
5878*4882a593Smuzhiyun /*
5879*4882a593Smuzhiyun * At least some mask bits are zero, so we need
5880*4882a593Smuzhiyun * to read. The judgement call is whether from
5881*4882a593Smuzhiyun * reg or shadow. First-cut: read reg, and complain
5882*4882a593Smuzhiyun * if any bits which should be shadowed are different
5883*4882a593Smuzhiyun * from their shadowed value.
5884*4882a593Smuzhiyun */
5885*4882a593Smuzhiyun if (only_32)
5886*4882a593Smuzhiyun local_data = (u64)qib_read_kreg32(dd, idx);
5887*4882a593Smuzhiyun else
5888*4882a593Smuzhiyun local_data = qib_read_kreg64(dd, idx);
5889*4882a593Smuzhiyun *data = (local_data & ~mask) | (*data & mask);
5890*4882a593Smuzhiyun }
5891*4882a593Smuzhiyun if (mask) {
5892*4882a593Smuzhiyun /*
5893*4882a593Smuzhiyun * At least some mask bits are one, so we need
5894*4882a593Smuzhiyun * to write, but only shadow some bits.
5895*4882a593Smuzhiyun */
5896*4882a593Smuzhiyun u64 sval, tval; /* Shadowed, transient */
5897*4882a593Smuzhiyun
5898*4882a593Smuzhiyun /*
5899*4882a593Smuzhiyun * New shadow val is bits we don't want to touch,
5900*4882a593Smuzhiyun * ORed with bits we do, that are intended for shadow.
5901*4882a593Smuzhiyun */
5902*4882a593Smuzhiyun if (ppd) {
5903*4882a593Smuzhiyun sval = ppd->p_sendctrl & ~mask;
5904*4882a593Smuzhiyun sval |= *data & SENDCTRL_SHADOWED & mask;
5905*4882a593Smuzhiyun ppd->p_sendctrl = sval;
5906*4882a593Smuzhiyun } else
5907*4882a593Smuzhiyun sval = *data & SENDCTRL_SHADOWED & mask;
5908*4882a593Smuzhiyun tval = sval | (*data & ~SENDCTRL_SHADOWED & mask);
5909*4882a593Smuzhiyun qib_write_kreg(dd, idx, tval);
5910*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0Ull);
5911*4882a593Smuzhiyun }
5912*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
5913*4882a593Smuzhiyun return only_32 ? 4 : 8;
5914*4882a593Smuzhiyun }
5915*4882a593Smuzhiyun
5916*4882a593Smuzhiyun static const struct diag_observer sendctrl_0_observer = {
5917*4882a593Smuzhiyun sendctrl_hook, KREG_IDX(SendCtrl_0) * sizeof(u64),
5918*4882a593Smuzhiyun KREG_IDX(SendCtrl_0) * sizeof(u64)
5919*4882a593Smuzhiyun };
5920*4882a593Smuzhiyun
5921*4882a593Smuzhiyun static const struct diag_observer sendctrl_1_observer = {
5922*4882a593Smuzhiyun sendctrl_hook, KREG_IDX(SendCtrl_1) * sizeof(u64),
5923*4882a593Smuzhiyun KREG_IDX(SendCtrl_1) * sizeof(u64)
5924*4882a593Smuzhiyun };
5925*4882a593Smuzhiyun
5926*4882a593Smuzhiyun static ushort sdma_fetch_prio = 8;
5927*4882a593Smuzhiyun module_param_named(sdma_fetch_prio, sdma_fetch_prio, ushort, S_IRUGO);
5928*4882a593Smuzhiyun MODULE_PARM_DESC(sdma_fetch_prio, "SDMA descriptor fetch priority");
5929*4882a593Smuzhiyun
5930*4882a593Smuzhiyun /* Besides logging QSFP events, we set appropriate TxDDS values */
5931*4882a593Smuzhiyun static void init_txdds_table(struct qib_pportdata *ppd, int override);
5932*4882a593Smuzhiyun
qsfp_7322_event(struct work_struct * work)5933*4882a593Smuzhiyun static void qsfp_7322_event(struct work_struct *work)
5934*4882a593Smuzhiyun {
5935*4882a593Smuzhiyun struct qib_qsfp_data *qd;
5936*4882a593Smuzhiyun struct qib_pportdata *ppd;
5937*4882a593Smuzhiyun unsigned long pwrup;
5938*4882a593Smuzhiyun unsigned long flags;
5939*4882a593Smuzhiyun int ret;
5940*4882a593Smuzhiyun u32 le2;
5941*4882a593Smuzhiyun
5942*4882a593Smuzhiyun qd = container_of(work, struct qib_qsfp_data, work);
5943*4882a593Smuzhiyun ppd = qd->ppd;
5944*4882a593Smuzhiyun pwrup = qd->t_insert +
5945*4882a593Smuzhiyun msecs_to_jiffies(QSFP_PWR_LAG_MSEC - QSFP_MODPRS_LAG_MSEC);
5946*4882a593Smuzhiyun
5947*4882a593Smuzhiyun /* Delay for 20 msecs to allow ModPrs resistor to setup */
5948*4882a593Smuzhiyun mdelay(QSFP_MODPRS_LAG_MSEC);
5949*4882a593Smuzhiyun
5950*4882a593Smuzhiyun if (!qib_qsfp_mod_present(ppd)) {
5951*4882a593Smuzhiyun ppd->cpspec->qsfp_data.modpresent = 0;
5952*4882a593Smuzhiyun /* Set the physical link to disabled */
5953*4882a593Smuzhiyun qib_set_ib_7322_lstate(ppd, 0,
5954*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
5955*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
5956*4882a593Smuzhiyun ppd->lflags &= ~QIBL_LINKV;
5957*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5958*4882a593Smuzhiyun } else {
5959*4882a593Smuzhiyun /*
5960*4882a593Smuzhiyun * Some QSFP's not only do not respond until the full power-up
5961*4882a593Smuzhiyun * time, but may behave badly if we try. So hold off responding
5962*4882a593Smuzhiyun * to insertion.
5963*4882a593Smuzhiyun */
5964*4882a593Smuzhiyun while (1) {
5965*4882a593Smuzhiyun if (time_is_before_jiffies(pwrup))
5966*4882a593Smuzhiyun break;
5967*4882a593Smuzhiyun msleep(20);
5968*4882a593Smuzhiyun }
5969*4882a593Smuzhiyun
5970*4882a593Smuzhiyun ret = qib_refresh_qsfp_cache(ppd, &qd->cache);
5971*4882a593Smuzhiyun
5972*4882a593Smuzhiyun /*
5973*4882a593Smuzhiyun * Need to change LE2 back to defaults if we couldn't
5974*4882a593Smuzhiyun * read the cable type (to handle cable swaps), so do this
5975*4882a593Smuzhiyun * even on failure to read cable information. We don't
5976*4882a593Smuzhiyun * get here for QME, so IS_QME check not needed here.
5977*4882a593Smuzhiyun */
5978*4882a593Smuzhiyun if (!ret && !ppd->dd->cspec->r1) {
5979*4882a593Smuzhiyun if (QSFP_IS_ACTIVE_FAR(qd->cache.tech))
5980*4882a593Smuzhiyun le2 = LE2_QME;
5981*4882a593Smuzhiyun else if (qd->cache.atten[1] >= qib_long_atten &&
5982*4882a593Smuzhiyun QSFP_IS_CU(qd->cache.tech))
5983*4882a593Smuzhiyun le2 = LE2_5m;
5984*4882a593Smuzhiyun else
5985*4882a593Smuzhiyun le2 = LE2_DEFAULT;
5986*4882a593Smuzhiyun } else
5987*4882a593Smuzhiyun le2 = LE2_DEFAULT;
5988*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 13, (le2 << 7), BMASK(9, 7));
5989*4882a593Smuzhiyun /*
5990*4882a593Smuzhiyun * We always change parameteters, since we can choose
5991*4882a593Smuzhiyun * values for cables without eeproms, and the cable may have
5992*4882a593Smuzhiyun * changed from a cable with full or partial eeprom content
5993*4882a593Smuzhiyun * to one with partial or no content.
5994*4882a593Smuzhiyun */
5995*4882a593Smuzhiyun init_txdds_table(ppd, 0);
5996*4882a593Smuzhiyun /* The physical link is being re-enabled only when the
5997*4882a593Smuzhiyun * previous state was DISABLED and the VALID bit is not
5998*4882a593Smuzhiyun * set. This should only happen when the cable has been
5999*4882a593Smuzhiyun * physically pulled. */
6000*4882a593Smuzhiyun if (!ppd->cpspec->qsfp_data.modpresent &&
6001*4882a593Smuzhiyun (ppd->lflags & (QIBL_LINKV | QIBL_IB_LINK_DISABLED))) {
6002*4882a593Smuzhiyun ppd->cpspec->qsfp_data.modpresent = 1;
6003*4882a593Smuzhiyun qib_set_ib_7322_lstate(ppd, 0,
6004*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKINITCMD_SLEEP);
6005*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
6006*4882a593Smuzhiyun ppd->lflags |= QIBL_LINKV;
6007*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
6008*4882a593Smuzhiyun }
6009*4882a593Smuzhiyun }
6010*4882a593Smuzhiyun }
6011*4882a593Smuzhiyun
6012*4882a593Smuzhiyun /*
6013*4882a593Smuzhiyun * There is little we can do but complain to the user if QSFP
6014*4882a593Smuzhiyun * initialization fails.
6015*4882a593Smuzhiyun */
qib_init_7322_qsfp(struct qib_pportdata * ppd)6016*4882a593Smuzhiyun static void qib_init_7322_qsfp(struct qib_pportdata *ppd)
6017*4882a593Smuzhiyun {
6018*4882a593Smuzhiyun unsigned long flags;
6019*4882a593Smuzhiyun struct qib_qsfp_data *qd = &ppd->cpspec->qsfp_data;
6020*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
6021*4882a593Smuzhiyun u64 mod_prs_bit = QSFP_GPIO_MOD_PRS_N;
6022*4882a593Smuzhiyun
6023*4882a593Smuzhiyun mod_prs_bit <<= (QSFP_GPIO_PORT2_SHIFT * ppd->hw_pidx);
6024*4882a593Smuzhiyun qd->ppd = ppd;
6025*4882a593Smuzhiyun qib_qsfp_init(qd, qsfp_7322_event);
6026*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
6027*4882a593Smuzhiyun dd->cspec->extctrl |= (mod_prs_bit << SYM_LSB(EXTCtrl, GPIOInvert));
6028*4882a593Smuzhiyun dd->cspec->gpio_mask |= mod_prs_bit;
6029*4882a593Smuzhiyun qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
6030*4882a593Smuzhiyun qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
6031*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
6032*4882a593Smuzhiyun }
6033*4882a593Smuzhiyun
6034*4882a593Smuzhiyun /*
6035*4882a593Smuzhiyun * called at device initialization time, and also if the txselect
6036*4882a593Smuzhiyun * module parameter is changed. This is used for cables that don't
6037*4882a593Smuzhiyun * have valid QSFP EEPROMs (not present, or attenuation is zero).
6038*4882a593Smuzhiyun * We initialize to the default, then if there is a specific
6039*4882a593Smuzhiyun * unit,port match, we use that (and set it immediately, for the
6040*4882a593Smuzhiyun * current speed, if the link is at INIT or better).
6041*4882a593Smuzhiyun * String format is "default# unit#,port#=# ... u,p=#", separators must
6042*4882a593Smuzhiyun * be a SPACE character. A newline terminates. The u,p=# tuples may
6043*4882a593Smuzhiyun * optionally have "u,p=#,#", where the final # is the H1 value
6044*4882a593Smuzhiyun * The last specific match is used (actually, all are used, but last
6045*4882a593Smuzhiyun * one is the one that winds up set); if none at all, fall back on default.
6046*4882a593Smuzhiyun */
set_no_qsfp_atten(struct qib_devdata * dd,int change)6047*4882a593Smuzhiyun static void set_no_qsfp_atten(struct qib_devdata *dd, int change)
6048*4882a593Smuzhiyun {
6049*4882a593Smuzhiyun char *nxt, *str;
6050*4882a593Smuzhiyun u32 pidx, unit, port, deflt, h1;
6051*4882a593Smuzhiyun unsigned long val;
6052*4882a593Smuzhiyun int any = 0, seth1;
6053*4882a593Smuzhiyun int txdds_size;
6054*4882a593Smuzhiyun
6055*4882a593Smuzhiyun str = txselect_list;
6056*4882a593Smuzhiyun
6057*4882a593Smuzhiyun /* default number is validated in setup_txselect() */
6058*4882a593Smuzhiyun deflt = simple_strtoul(str, &nxt, 0);
6059*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx)
6060*4882a593Smuzhiyun dd->pport[pidx].cpspec->no_eep = deflt;
6061*4882a593Smuzhiyun
6062*4882a593Smuzhiyun txdds_size = TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ;
6063*4882a593Smuzhiyun if (IS_QME(dd) || IS_QMH(dd))
6064*4882a593Smuzhiyun txdds_size += TXDDS_MFG_SZ;
6065*4882a593Smuzhiyun
6066*4882a593Smuzhiyun while (*nxt && nxt[1]) {
6067*4882a593Smuzhiyun str = ++nxt;
6068*4882a593Smuzhiyun unit = simple_strtoul(str, &nxt, 0);
6069*4882a593Smuzhiyun if (nxt == str || !*nxt || *nxt != ',') {
6070*4882a593Smuzhiyun while (*nxt && *nxt++ != ' ') /* skip to next, if any */
6071*4882a593Smuzhiyun ;
6072*4882a593Smuzhiyun continue;
6073*4882a593Smuzhiyun }
6074*4882a593Smuzhiyun str = ++nxt;
6075*4882a593Smuzhiyun port = simple_strtoul(str, &nxt, 0);
6076*4882a593Smuzhiyun if (nxt == str || *nxt != '=') {
6077*4882a593Smuzhiyun while (*nxt && *nxt++ != ' ') /* skip to next, if any */
6078*4882a593Smuzhiyun ;
6079*4882a593Smuzhiyun continue;
6080*4882a593Smuzhiyun }
6081*4882a593Smuzhiyun str = ++nxt;
6082*4882a593Smuzhiyun val = simple_strtoul(str, &nxt, 0);
6083*4882a593Smuzhiyun if (nxt == str) {
6084*4882a593Smuzhiyun while (*nxt && *nxt++ != ' ') /* skip to next, if any */
6085*4882a593Smuzhiyun ;
6086*4882a593Smuzhiyun continue;
6087*4882a593Smuzhiyun }
6088*4882a593Smuzhiyun if (val >= txdds_size)
6089*4882a593Smuzhiyun continue;
6090*4882a593Smuzhiyun seth1 = 0;
6091*4882a593Smuzhiyun h1 = 0; /* gcc thinks it might be used uninitted */
6092*4882a593Smuzhiyun if (*nxt == ',' && nxt[1]) {
6093*4882a593Smuzhiyun str = ++nxt;
6094*4882a593Smuzhiyun h1 = (u32)simple_strtoul(str, &nxt, 0);
6095*4882a593Smuzhiyun if (nxt == str)
6096*4882a593Smuzhiyun while (*nxt && *nxt++ != ' ') /* skip */
6097*4882a593Smuzhiyun ;
6098*4882a593Smuzhiyun else
6099*4882a593Smuzhiyun seth1 = 1;
6100*4882a593Smuzhiyun }
6101*4882a593Smuzhiyun for (pidx = 0; dd->unit == unit && pidx < dd->num_pports;
6102*4882a593Smuzhiyun ++pidx) {
6103*4882a593Smuzhiyun struct qib_pportdata *ppd = &dd->pport[pidx];
6104*4882a593Smuzhiyun
6105*4882a593Smuzhiyun if (ppd->port != port || !ppd->link_speed_supported)
6106*4882a593Smuzhiyun continue;
6107*4882a593Smuzhiyun ppd->cpspec->no_eep = val;
6108*4882a593Smuzhiyun if (seth1)
6109*4882a593Smuzhiyun ppd->cpspec->h1_val = h1;
6110*4882a593Smuzhiyun /* now change the IBC and serdes, overriding generic */
6111*4882a593Smuzhiyun init_txdds_table(ppd, 1);
6112*4882a593Smuzhiyun /* Re-enable the physical state machine on mezz boards
6113*4882a593Smuzhiyun * now that the correct settings have been set.
6114*4882a593Smuzhiyun * QSFP boards are handles by the QSFP event handler */
6115*4882a593Smuzhiyun if (IS_QMH(dd) || IS_QME(dd))
6116*4882a593Smuzhiyun qib_set_ib_7322_lstate(ppd, 0,
6117*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKINITCMD_SLEEP);
6118*4882a593Smuzhiyun any++;
6119*4882a593Smuzhiyun }
6120*4882a593Smuzhiyun if (*nxt == '\n')
6121*4882a593Smuzhiyun break; /* done */
6122*4882a593Smuzhiyun }
6123*4882a593Smuzhiyun if (change && !any) {
6124*4882a593Smuzhiyun /* no specific setting, use the default.
6125*4882a593Smuzhiyun * Change the IBC and serdes, but since it's
6126*4882a593Smuzhiyun * general, don't override specific settings.
6127*4882a593Smuzhiyun */
6128*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx)
6129*4882a593Smuzhiyun if (dd->pport[pidx].link_speed_supported)
6130*4882a593Smuzhiyun init_txdds_table(&dd->pport[pidx], 0);
6131*4882a593Smuzhiyun }
6132*4882a593Smuzhiyun }
6133*4882a593Smuzhiyun
6134*4882a593Smuzhiyun /* handle the txselect parameter changing */
setup_txselect(const char * str,const struct kernel_param * kp)6135*4882a593Smuzhiyun static int setup_txselect(const char *str, const struct kernel_param *kp)
6136*4882a593Smuzhiyun {
6137*4882a593Smuzhiyun struct qib_devdata *dd;
6138*4882a593Smuzhiyun unsigned long index, val;
6139*4882a593Smuzhiyun char *n;
6140*4882a593Smuzhiyun
6141*4882a593Smuzhiyun if (strlen(str) >= ARRAY_SIZE(txselect_list)) {
6142*4882a593Smuzhiyun pr_info("txselect_values string too long\n");
6143*4882a593Smuzhiyun return -ENOSPC;
6144*4882a593Smuzhiyun }
6145*4882a593Smuzhiyun val = simple_strtoul(str, &n, 0);
6146*4882a593Smuzhiyun if (n == str || val >= (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ +
6147*4882a593Smuzhiyun TXDDS_MFG_SZ)) {
6148*4882a593Smuzhiyun pr_info("txselect_values must start with a number < %d\n",
6149*4882a593Smuzhiyun TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ + TXDDS_MFG_SZ);
6150*4882a593Smuzhiyun return -EINVAL;
6151*4882a593Smuzhiyun }
6152*4882a593Smuzhiyun strncpy(txselect_list, str, ARRAY_SIZE(txselect_list) - 1);
6153*4882a593Smuzhiyun
6154*4882a593Smuzhiyun xa_for_each(&qib_dev_table, index, dd)
6155*4882a593Smuzhiyun if (dd->deviceid == PCI_DEVICE_ID_QLOGIC_IB_7322)
6156*4882a593Smuzhiyun set_no_qsfp_atten(dd, 1);
6157*4882a593Smuzhiyun return 0;
6158*4882a593Smuzhiyun }
6159*4882a593Smuzhiyun
6160*4882a593Smuzhiyun /*
6161*4882a593Smuzhiyun * Write the final few registers that depend on some of the
6162*4882a593Smuzhiyun * init setup. Done late in init, just before bringing up
6163*4882a593Smuzhiyun * the serdes.
6164*4882a593Smuzhiyun */
qib_late_7322_initreg(struct qib_devdata * dd)6165*4882a593Smuzhiyun static int qib_late_7322_initreg(struct qib_devdata *dd)
6166*4882a593Smuzhiyun {
6167*4882a593Smuzhiyun int ret = 0, n;
6168*4882a593Smuzhiyun u64 val;
6169*4882a593Smuzhiyun
6170*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvhdrentsize, dd->rcvhdrentsize);
6171*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvhdrsize, dd->rcvhdrsize);
6172*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvhdrcnt, dd->rcvhdrcnt);
6173*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendpioavailaddr, dd->pioavailregs_phys);
6174*4882a593Smuzhiyun val = qib_read_kreg64(dd, kr_sendpioavailaddr);
6175*4882a593Smuzhiyun if (val != dd->pioavailregs_phys) {
6176*4882a593Smuzhiyun qib_dev_err(dd,
6177*4882a593Smuzhiyun "Catastrophic software error, SendPIOAvailAddr written as %lx, read back as %llx\n",
6178*4882a593Smuzhiyun (unsigned long) dd->pioavailregs_phys,
6179*4882a593Smuzhiyun (unsigned long long) val);
6180*4882a593Smuzhiyun ret = -EINVAL;
6181*4882a593Smuzhiyun }
6182*4882a593Smuzhiyun
6183*4882a593Smuzhiyun n = dd->piobcnt2k + dd->piobcnt4k + NUM_VL15_BUFS;
6184*4882a593Smuzhiyun qib_7322_txchk_change(dd, 0, n, TXCHK_CHG_TYPE_KERN, NULL);
6185*4882a593Smuzhiyun /* driver sends get pkey, lid, etc. checking also, to catch bugs */
6186*4882a593Smuzhiyun qib_7322_txchk_change(dd, 0, n, TXCHK_CHG_TYPE_ENAB1, NULL);
6187*4882a593Smuzhiyun
6188*4882a593Smuzhiyun qib_register_observer(dd, &sendctrl_0_observer);
6189*4882a593Smuzhiyun qib_register_observer(dd, &sendctrl_1_observer);
6190*4882a593Smuzhiyun
6191*4882a593Smuzhiyun dd->control &= ~QLOGIC_IB_C_SDMAFETCHPRIOEN;
6192*4882a593Smuzhiyun qib_write_kreg(dd, kr_control, dd->control);
6193*4882a593Smuzhiyun /*
6194*4882a593Smuzhiyun * Set SendDmaFetchPriority and init Tx params, including
6195*4882a593Smuzhiyun * QSFP handler on boards that have QSFP.
6196*4882a593Smuzhiyun * First set our default attenuation entry for cables that
6197*4882a593Smuzhiyun * don't have valid attenuation.
6198*4882a593Smuzhiyun */
6199*4882a593Smuzhiyun set_no_qsfp_atten(dd, 0);
6200*4882a593Smuzhiyun for (n = 0; n < dd->num_pports; ++n) {
6201*4882a593Smuzhiyun struct qib_pportdata *ppd = dd->pport + n;
6202*4882a593Smuzhiyun
6203*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmaprioritythld,
6204*4882a593Smuzhiyun sdma_fetch_prio & 0xf);
6205*4882a593Smuzhiyun /* Initialize qsfp if present on board. */
6206*4882a593Smuzhiyun if (dd->flags & QIB_HAS_QSFP)
6207*4882a593Smuzhiyun qib_init_7322_qsfp(ppd);
6208*4882a593Smuzhiyun }
6209*4882a593Smuzhiyun dd->control |= QLOGIC_IB_C_SDMAFETCHPRIOEN;
6210*4882a593Smuzhiyun qib_write_kreg(dd, kr_control, dd->control);
6211*4882a593Smuzhiyun
6212*4882a593Smuzhiyun return ret;
6213*4882a593Smuzhiyun }
6214*4882a593Smuzhiyun
6215*4882a593Smuzhiyun /* per IB port errors. */
6216*4882a593Smuzhiyun #define SENDCTRL_PIBP (MASK_ACROSS(0, 1) | MASK_ACROSS(3, 3) | \
6217*4882a593Smuzhiyun MASK_ACROSS(8, 15))
6218*4882a593Smuzhiyun #define RCVCTRL_PIBP (MASK_ACROSS(0, 17) | MASK_ACROSS(39, 41))
6219*4882a593Smuzhiyun #define ERRS_PIBP (MASK_ACROSS(57, 58) | MASK_ACROSS(54, 54) | \
6220*4882a593Smuzhiyun MASK_ACROSS(36, 49) | MASK_ACROSS(29, 34) | MASK_ACROSS(14, 17) | \
6221*4882a593Smuzhiyun MASK_ACROSS(0, 11))
6222*4882a593Smuzhiyun
6223*4882a593Smuzhiyun /*
6224*4882a593Smuzhiyun * Write the initialization per-port registers that need to be done at
6225*4882a593Smuzhiyun * driver load and after reset completes (i.e., that aren't done as part
6226*4882a593Smuzhiyun * of other init procedures called from qib_init.c).
6227*4882a593Smuzhiyun * Some of these should be redundant on reset, but play safe.
6228*4882a593Smuzhiyun */
write_7322_init_portregs(struct qib_pportdata * ppd)6229*4882a593Smuzhiyun static void write_7322_init_portregs(struct qib_pportdata *ppd)
6230*4882a593Smuzhiyun {
6231*4882a593Smuzhiyun u64 val;
6232*4882a593Smuzhiyun int i;
6233*4882a593Smuzhiyun
6234*4882a593Smuzhiyun if (!ppd->link_speed_supported) {
6235*4882a593Smuzhiyun /* no buffer credits for this port */
6236*4882a593Smuzhiyun for (i = 1; i < 8; i++)
6237*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_rxcreditvl0 + i, 0);
6238*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_b, 0);
6239*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_scratch, 0);
6240*4882a593Smuzhiyun return;
6241*4882a593Smuzhiyun }
6242*4882a593Smuzhiyun
6243*4882a593Smuzhiyun /*
6244*4882a593Smuzhiyun * Set the number of supported virtual lanes in IBC,
6245*4882a593Smuzhiyun * for flow control packet handling on unsupported VLs
6246*4882a593Smuzhiyun */
6247*4882a593Smuzhiyun val = qib_read_kreg_port(ppd, krp_ibsdtestiftx);
6248*4882a593Smuzhiyun val &= ~SYM_MASK(IB_SDTEST_IF_TX_0, VL_CAP);
6249*4882a593Smuzhiyun val |= (u64)(ppd->vls_supported - 1) <<
6250*4882a593Smuzhiyun SYM_LSB(IB_SDTEST_IF_TX_0, VL_CAP);
6251*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibsdtestiftx, val);
6252*4882a593Smuzhiyun
6253*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_rcvbthqp, QIB_KD_QP);
6254*4882a593Smuzhiyun
6255*4882a593Smuzhiyun /* enable tx header checking */
6256*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_sendcheckcontrol, IBA7322_SENDCHK_PKEY |
6257*4882a593Smuzhiyun IBA7322_SENDCHK_BTHQP | IBA7322_SENDCHK_SLID |
6258*4882a593Smuzhiyun IBA7322_SENDCHK_RAW_IPV6 | IBA7322_SENDCHK_MINSZ);
6259*4882a593Smuzhiyun
6260*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ncmodectrl,
6261*4882a593Smuzhiyun SYM_MASK(IBNCModeCtrl_0, ScrambleCapLocal));
6262*4882a593Smuzhiyun
6263*4882a593Smuzhiyun /*
6264*4882a593Smuzhiyun * Unconditionally clear the bufmask bits. If SDMA is
6265*4882a593Smuzhiyun * enabled, we'll set them appropriately later.
6266*4882a593Smuzhiyun */
6267*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmabufmask0, 0);
6268*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmabufmask1, 0);
6269*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmabufmask2, 0);
6270*4882a593Smuzhiyun if (ppd->dd->cspec->r1)
6271*4882a593Smuzhiyun ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, ForceCreditUpToDate);
6272*4882a593Smuzhiyun }
6273*4882a593Smuzhiyun
6274*4882a593Smuzhiyun /*
6275*4882a593Smuzhiyun * Write the initialization per-device registers that need to be done at
6276*4882a593Smuzhiyun * driver load and after reset completes (i.e., that aren't done as part
6277*4882a593Smuzhiyun * of other init procedures called from qib_init.c). Also write per-port
6278*4882a593Smuzhiyun * registers that are affected by overall device config, such as QP mapping
6279*4882a593Smuzhiyun * Some of these should be redundant on reset, but play safe.
6280*4882a593Smuzhiyun */
write_7322_initregs(struct qib_devdata * dd)6281*4882a593Smuzhiyun static void write_7322_initregs(struct qib_devdata *dd)
6282*4882a593Smuzhiyun {
6283*4882a593Smuzhiyun struct qib_pportdata *ppd;
6284*4882a593Smuzhiyun int i, pidx;
6285*4882a593Smuzhiyun u64 val;
6286*4882a593Smuzhiyun
6287*4882a593Smuzhiyun /* Set Multicast QPs received by port 2 to map to context one. */
6288*4882a593Smuzhiyun qib_write_kreg(dd, KREG_IDX(RcvQPMulticastContext_1), 1);
6289*4882a593Smuzhiyun
6290*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx) {
6291*4882a593Smuzhiyun unsigned n, regno;
6292*4882a593Smuzhiyun unsigned long flags;
6293*4882a593Smuzhiyun
6294*4882a593Smuzhiyun if (dd->n_krcv_queues < 2 ||
6295*4882a593Smuzhiyun !dd->pport[pidx].link_speed_supported)
6296*4882a593Smuzhiyun continue;
6297*4882a593Smuzhiyun
6298*4882a593Smuzhiyun ppd = &dd->pport[pidx];
6299*4882a593Smuzhiyun
6300*4882a593Smuzhiyun /* be paranoid against later code motion, etc. */
6301*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
6302*4882a593Smuzhiyun ppd->p_rcvctrl |= SYM_MASK(RcvCtrl_0, RcvQPMapEnable);
6303*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
6304*4882a593Smuzhiyun
6305*4882a593Smuzhiyun /* Initialize QP to context mapping */
6306*4882a593Smuzhiyun regno = krp_rcvqpmaptable;
6307*4882a593Smuzhiyun val = 0;
6308*4882a593Smuzhiyun if (dd->num_pports > 1)
6309*4882a593Smuzhiyun n = dd->first_user_ctxt / dd->num_pports;
6310*4882a593Smuzhiyun else
6311*4882a593Smuzhiyun n = dd->first_user_ctxt - 1;
6312*4882a593Smuzhiyun for (i = 0; i < 32; ) {
6313*4882a593Smuzhiyun unsigned ctxt;
6314*4882a593Smuzhiyun
6315*4882a593Smuzhiyun if (dd->num_pports > 1)
6316*4882a593Smuzhiyun ctxt = (i % n) * dd->num_pports + pidx;
6317*4882a593Smuzhiyun else if (i % n)
6318*4882a593Smuzhiyun ctxt = (i % n) + 1;
6319*4882a593Smuzhiyun else
6320*4882a593Smuzhiyun ctxt = ppd->hw_pidx;
6321*4882a593Smuzhiyun val |= ctxt << (5 * (i % 6));
6322*4882a593Smuzhiyun i++;
6323*4882a593Smuzhiyun if (i % 6 == 0) {
6324*4882a593Smuzhiyun qib_write_kreg_port(ppd, regno, val);
6325*4882a593Smuzhiyun val = 0;
6326*4882a593Smuzhiyun regno++;
6327*4882a593Smuzhiyun }
6328*4882a593Smuzhiyun }
6329*4882a593Smuzhiyun qib_write_kreg_port(ppd, regno, val);
6330*4882a593Smuzhiyun }
6331*4882a593Smuzhiyun
6332*4882a593Smuzhiyun /*
6333*4882a593Smuzhiyun * Setup up interrupt mitigation for kernel contexts, but
6334*4882a593Smuzhiyun * not user contexts (user contexts use interrupts when
6335*4882a593Smuzhiyun * stalled waiting for any packet, so want those interrupts
6336*4882a593Smuzhiyun * right away).
6337*4882a593Smuzhiyun */
6338*4882a593Smuzhiyun for (i = 0; i < dd->first_user_ctxt; i++) {
6339*4882a593Smuzhiyun dd->cspec->rcvavail_timeout[i] = rcv_int_timeout;
6340*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvavailtimeout + i, rcv_int_timeout);
6341*4882a593Smuzhiyun }
6342*4882a593Smuzhiyun
6343*4882a593Smuzhiyun /*
6344*4882a593Smuzhiyun * Initialize as (disabled) rcvflow tables. Application code
6345*4882a593Smuzhiyun * will setup each flow as it uses the flow.
6346*4882a593Smuzhiyun * Doesn't clear any of the error bits that might be set.
6347*4882a593Smuzhiyun */
6348*4882a593Smuzhiyun val = TIDFLOW_ERRBITS; /* these are W1C */
6349*4882a593Smuzhiyun for (i = 0; i < dd->cfgctxts; i++) {
6350*4882a593Smuzhiyun int flow;
6351*4882a593Smuzhiyun
6352*4882a593Smuzhiyun for (flow = 0; flow < NUM_TIDFLOWS_CTXT; flow++)
6353*4882a593Smuzhiyun qib_write_ureg(dd, ur_rcvflowtable+flow, val, i);
6354*4882a593Smuzhiyun }
6355*4882a593Smuzhiyun
6356*4882a593Smuzhiyun /*
6357*4882a593Smuzhiyun * dual cards init to dual port recovery, single port cards to
6358*4882a593Smuzhiyun * the one port. Dual port cards may later adjust to 1 port,
6359*4882a593Smuzhiyun * and then back to dual port if both ports are connected
6360*4882a593Smuzhiyun * */
6361*4882a593Smuzhiyun if (dd->num_pports)
6362*4882a593Smuzhiyun setup_7322_link_recovery(dd->pport, dd->num_pports > 1);
6363*4882a593Smuzhiyun }
6364*4882a593Smuzhiyun
qib_init_7322_variables(struct qib_devdata * dd)6365*4882a593Smuzhiyun static int qib_init_7322_variables(struct qib_devdata *dd)
6366*4882a593Smuzhiyun {
6367*4882a593Smuzhiyun struct qib_pportdata *ppd;
6368*4882a593Smuzhiyun unsigned features, pidx, sbufcnt;
6369*4882a593Smuzhiyun int ret, mtu;
6370*4882a593Smuzhiyun u32 sbufs, updthresh;
6371*4882a593Smuzhiyun resource_size_t vl15off;
6372*4882a593Smuzhiyun
6373*4882a593Smuzhiyun /* pport structs are contiguous, allocated after devdata */
6374*4882a593Smuzhiyun ppd = (struct qib_pportdata *)(dd + 1);
6375*4882a593Smuzhiyun dd->pport = ppd;
6376*4882a593Smuzhiyun ppd[0].dd = dd;
6377*4882a593Smuzhiyun ppd[1].dd = dd;
6378*4882a593Smuzhiyun
6379*4882a593Smuzhiyun dd->cspec = (struct qib_chip_specific *)(ppd + 2);
6380*4882a593Smuzhiyun
6381*4882a593Smuzhiyun ppd[0].cpspec = (struct qib_chippport_specific *)(dd->cspec + 1);
6382*4882a593Smuzhiyun ppd[1].cpspec = &ppd[0].cpspec[1];
6383*4882a593Smuzhiyun ppd[0].cpspec->ppd = &ppd[0]; /* for autoneg_7322_work() */
6384*4882a593Smuzhiyun ppd[1].cpspec->ppd = &ppd[1]; /* for autoneg_7322_work() */
6385*4882a593Smuzhiyun
6386*4882a593Smuzhiyun spin_lock_init(&dd->cspec->rcvmod_lock);
6387*4882a593Smuzhiyun spin_lock_init(&dd->cspec->gpio_lock);
6388*4882a593Smuzhiyun
6389*4882a593Smuzhiyun /* we haven't yet set QIB_PRESENT, so use read directly */
6390*4882a593Smuzhiyun dd->revision = readq(&dd->kregbase[kr_revision]);
6391*4882a593Smuzhiyun
6392*4882a593Smuzhiyun if ((dd->revision & 0xffffffffU) == 0xffffffffU) {
6393*4882a593Smuzhiyun qib_dev_err(dd,
6394*4882a593Smuzhiyun "Revision register read failure, giving up initialization\n");
6395*4882a593Smuzhiyun ret = -ENODEV;
6396*4882a593Smuzhiyun goto bail;
6397*4882a593Smuzhiyun }
6398*4882a593Smuzhiyun dd->flags |= QIB_PRESENT; /* now register routines work */
6399*4882a593Smuzhiyun
6400*4882a593Smuzhiyun dd->majrev = (u8) SYM_FIELD(dd->revision, Revision_R, ChipRevMajor);
6401*4882a593Smuzhiyun dd->minrev = (u8) SYM_FIELD(dd->revision, Revision_R, ChipRevMinor);
6402*4882a593Smuzhiyun dd->cspec->r1 = dd->minrev == 1;
6403*4882a593Smuzhiyun
6404*4882a593Smuzhiyun get_7322_chip_params(dd);
6405*4882a593Smuzhiyun features = qib_7322_boardname(dd);
6406*4882a593Smuzhiyun
6407*4882a593Smuzhiyun /* now that piobcnt2k and 4k set, we can allocate these */
6408*4882a593Smuzhiyun sbufcnt = dd->piobcnt2k + dd->piobcnt4k +
6409*4882a593Smuzhiyun NUM_VL15_BUFS + BITS_PER_LONG - 1;
6410*4882a593Smuzhiyun sbufcnt /= BITS_PER_LONG;
6411*4882a593Smuzhiyun dd->cspec->sendchkenable =
6412*4882a593Smuzhiyun kmalloc_array(sbufcnt, sizeof(*dd->cspec->sendchkenable),
6413*4882a593Smuzhiyun GFP_KERNEL);
6414*4882a593Smuzhiyun dd->cspec->sendgrhchk =
6415*4882a593Smuzhiyun kmalloc_array(sbufcnt, sizeof(*dd->cspec->sendgrhchk),
6416*4882a593Smuzhiyun GFP_KERNEL);
6417*4882a593Smuzhiyun dd->cspec->sendibchk =
6418*4882a593Smuzhiyun kmalloc_array(sbufcnt, sizeof(*dd->cspec->sendibchk),
6419*4882a593Smuzhiyun GFP_KERNEL);
6420*4882a593Smuzhiyun if (!dd->cspec->sendchkenable || !dd->cspec->sendgrhchk ||
6421*4882a593Smuzhiyun !dd->cspec->sendibchk) {
6422*4882a593Smuzhiyun ret = -ENOMEM;
6423*4882a593Smuzhiyun goto bail;
6424*4882a593Smuzhiyun }
6425*4882a593Smuzhiyun
6426*4882a593Smuzhiyun ppd = dd->pport;
6427*4882a593Smuzhiyun
6428*4882a593Smuzhiyun /*
6429*4882a593Smuzhiyun * GPIO bits for TWSI data and clock,
6430*4882a593Smuzhiyun * used for serial EEPROM.
6431*4882a593Smuzhiyun */
6432*4882a593Smuzhiyun dd->gpio_sda_num = _QIB_GPIO_SDA_NUM;
6433*4882a593Smuzhiyun dd->gpio_scl_num = _QIB_GPIO_SCL_NUM;
6434*4882a593Smuzhiyun dd->twsi_eeprom_dev = QIB_TWSI_EEPROM_DEV;
6435*4882a593Smuzhiyun
6436*4882a593Smuzhiyun dd->flags |= QIB_HAS_INTX | QIB_HAS_LINK_LATENCY |
6437*4882a593Smuzhiyun QIB_NODMA_RTAIL | QIB_HAS_VLSUPP | QIB_HAS_HDRSUPP |
6438*4882a593Smuzhiyun QIB_HAS_THRESH_UPDATE |
6439*4882a593Smuzhiyun (sdma_idle_cnt ? QIB_HAS_SDMA_TIMEOUT : 0);
6440*4882a593Smuzhiyun dd->flags |= qib_special_trigger ?
6441*4882a593Smuzhiyun QIB_USE_SPCL_TRIG : QIB_HAS_SEND_DMA;
6442*4882a593Smuzhiyun
6443*4882a593Smuzhiyun /*
6444*4882a593Smuzhiyun * Setup initial values. These may change when PAT is enabled, but
6445*4882a593Smuzhiyun * we need these to do initial chip register accesses.
6446*4882a593Smuzhiyun */
6447*4882a593Smuzhiyun qib_7322_set_baseaddrs(dd);
6448*4882a593Smuzhiyun
6449*4882a593Smuzhiyun mtu = ib_mtu_enum_to_int(qib_ibmtu);
6450*4882a593Smuzhiyun if (mtu == -1)
6451*4882a593Smuzhiyun mtu = QIB_DEFAULT_MTU;
6452*4882a593Smuzhiyun
6453*4882a593Smuzhiyun dd->cspec->int_enable_mask = QIB_I_BITSEXTANT;
6454*4882a593Smuzhiyun /* all hwerrors become interrupts, unless special purposed */
6455*4882a593Smuzhiyun dd->cspec->hwerrmask = ~0ULL;
6456*4882a593Smuzhiyun /* link_recovery setup causes these errors, so ignore them,
6457*4882a593Smuzhiyun * other than clearing them when they occur */
6458*4882a593Smuzhiyun dd->cspec->hwerrmask &=
6459*4882a593Smuzhiyun ~(SYM_MASK(HwErrMask, IBSerdesPClkNotDetectMask_0) |
6460*4882a593Smuzhiyun SYM_MASK(HwErrMask, IBSerdesPClkNotDetectMask_1) |
6461*4882a593Smuzhiyun HWE_MASK(LATriggered));
6462*4882a593Smuzhiyun
6463*4882a593Smuzhiyun for (pidx = 0; pidx < NUM_IB_PORTS; ++pidx) {
6464*4882a593Smuzhiyun struct qib_chippport_specific *cp = ppd->cpspec;
6465*4882a593Smuzhiyun
6466*4882a593Smuzhiyun ppd->link_speed_supported = features & PORT_SPD_CAP;
6467*4882a593Smuzhiyun features >>= PORT_SPD_CAP_SHIFT;
6468*4882a593Smuzhiyun if (!ppd->link_speed_supported) {
6469*4882a593Smuzhiyun /* single port mode (7340, or configured) */
6470*4882a593Smuzhiyun dd->skip_kctxt_mask |= 1 << pidx;
6471*4882a593Smuzhiyun if (pidx == 0) {
6472*4882a593Smuzhiyun /* Make sure port is disabled. */
6473*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_rcvctrl, 0);
6474*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a, 0);
6475*4882a593Smuzhiyun ppd[0] = ppd[1];
6476*4882a593Smuzhiyun dd->cspec->hwerrmask &= ~(SYM_MASK(HwErrMask,
6477*4882a593Smuzhiyun IBSerdesPClkNotDetectMask_0)
6478*4882a593Smuzhiyun | SYM_MASK(HwErrMask,
6479*4882a593Smuzhiyun SDmaMemReadErrMask_0));
6480*4882a593Smuzhiyun dd->cspec->int_enable_mask &= ~(
6481*4882a593Smuzhiyun SYM_MASK(IntMask, SDmaCleanupDoneMask_0) |
6482*4882a593Smuzhiyun SYM_MASK(IntMask, SDmaIdleIntMask_0) |
6483*4882a593Smuzhiyun SYM_MASK(IntMask, SDmaProgressIntMask_0) |
6484*4882a593Smuzhiyun SYM_MASK(IntMask, SDmaIntMask_0) |
6485*4882a593Smuzhiyun SYM_MASK(IntMask, ErrIntMask_0) |
6486*4882a593Smuzhiyun SYM_MASK(IntMask, SendDoneIntMask_0));
6487*4882a593Smuzhiyun } else {
6488*4882a593Smuzhiyun /* Make sure port is disabled. */
6489*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_rcvctrl, 0);
6490*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a, 0);
6491*4882a593Smuzhiyun dd->cspec->hwerrmask &= ~(SYM_MASK(HwErrMask,
6492*4882a593Smuzhiyun IBSerdesPClkNotDetectMask_1)
6493*4882a593Smuzhiyun | SYM_MASK(HwErrMask,
6494*4882a593Smuzhiyun SDmaMemReadErrMask_1));
6495*4882a593Smuzhiyun dd->cspec->int_enable_mask &= ~(
6496*4882a593Smuzhiyun SYM_MASK(IntMask, SDmaCleanupDoneMask_1) |
6497*4882a593Smuzhiyun SYM_MASK(IntMask, SDmaIdleIntMask_1) |
6498*4882a593Smuzhiyun SYM_MASK(IntMask, SDmaProgressIntMask_1) |
6499*4882a593Smuzhiyun SYM_MASK(IntMask, SDmaIntMask_1) |
6500*4882a593Smuzhiyun SYM_MASK(IntMask, ErrIntMask_1) |
6501*4882a593Smuzhiyun SYM_MASK(IntMask, SendDoneIntMask_1));
6502*4882a593Smuzhiyun }
6503*4882a593Smuzhiyun continue;
6504*4882a593Smuzhiyun }
6505*4882a593Smuzhiyun
6506*4882a593Smuzhiyun dd->num_pports++;
6507*4882a593Smuzhiyun ret = qib_init_pportdata(ppd, dd, pidx, dd->num_pports);
6508*4882a593Smuzhiyun if (ret) {
6509*4882a593Smuzhiyun dd->num_pports--;
6510*4882a593Smuzhiyun goto bail;
6511*4882a593Smuzhiyun }
6512*4882a593Smuzhiyun
6513*4882a593Smuzhiyun ppd->link_width_supported = IB_WIDTH_1X | IB_WIDTH_4X;
6514*4882a593Smuzhiyun ppd->link_width_enabled = IB_WIDTH_4X;
6515*4882a593Smuzhiyun ppd->link_speed_enabled = ppd->link_speed_supported;
6516*4882a593Smuzhiyun /*
6517*4882a593Smuzhiyun * Set the initial values to reasonable default, will be set
6518*4882a593Smuzhiyun * for real when link is up.
6519*4882a593Smuzhiyun */
6520*4882a593Smuzhiyun ppd->link_width_active = IB_WIDTH_4X;
6521*4882a593Smuzhiyun ppd->link_speed_active = QIB_IB_SDR;
6522*4882a593Smuzhiyun ppd->delay_mult = ib_rate_to_delay[IB_RATE_10_GBPS];
6523*4882a593Smuzhiyun switch (qib_num_cfg_vls) {
6524*4882a593Smuzhiyun case 1:
6525*4882a593Smuzhiyun ppd->vls_supported = IB_VL_VL0;
6526*4882a593Smuzhiyun break;
6527*4882a593Smuzhiyun case 2:
6528*4882a593Smuzhiyun ppd->vls_supported = IB_VL_VL0_1;
6529*4882a593Smuzhiyun break;
6530*4882a593Smuzhiyun default:
6531*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
6532*4882a593Smuzhiyun "Invalid num_vls %u, using 4 VLs\n",
6533*4882a593Smuzhiyun qib_num_cfg_vls);
6534*4882a593Smuzhiyun qib_num_cfg_vls = 4;
6535*4882a593Smuzhiyun fallthrough;
6536*4882a593Smuzhiyun case 4:
6537*4882a593Smuzhiyun ppd->vls_supported = IB_VL_VL0_3;
6538*4882a593Smuzhiyun break;
6539*4882a593Smuzhiyun case 8:
6540*4882a593Smuzhiyun if (mtu <= 2048)
6541*4882a593Smuzhiyun ppd->vls_supported = IB_VL_VL0_7;
6542*4882a593Smuzhiyun else {
6543*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
6544*4882a593Smuzhiyun "Invalid num_vls %u for MTU %d , using 4 VLs\n",
6545*4882a593Smuzhiyun qib_num_cfg_vls, mtu);
6546*4882a593Smuzhiyun ppd->vls_supported = IB_VL_VL0_3;
6547*4882a593Smuzhiyun qib_num_cfg_vls = 4;
6548*4882a593Smuzhiyun }
6549*4882a593Smuzhiyun break;
6550*4882a593Smuzhiyun }
6551*4882a593Smuzhiyun ppd->vls_operational = ppd->vls_supported;
6552*4882a593Smuzhiyun
6553*4882a593Smuzhiyun init_waitqueue_head(&cp->autoneg_wait);
6554*4882a593Smuzhiyun INIT_DELAYED_WORK(&cp->autoneg_work,
6555*4882a593Smuzhiyun autoneg_7322_work);
6556*4882a593Smuzhiyun if (ppd->dd->cspec->r1)
6557*4882a593Smuzhiyun INIT_DELAYED_WORK(&cp->ipg_work, ipg_7322_work);
6558*4882a593Smuzhiyun
6559*4882a593Smuzhiyun /*
6560*4882a593Smuzhiyun * For Mez and similar cards, no qsfp info, so do
6561*4882a593Smuzhiyun * the "cable info" setup here. Can be overridden
6562*4882a593Smuzhiyun * in adapter-specific routines.
6563*4882a593Smuzhiyun */
6564*4882a593Smuzhiyun if (!(dd->flags & QIB_HAS_QSFP)) {
6565*4882a593Smuzhiyun if (!IS_QMH(dd) && !IS_QME(dd))
6566*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
6567*4882a593Smuzhiyun "IB%u:%u: Unknown mezzanine card type\n",
6568*4882a593Smuzhiyun dd->unit, ppd->port);
6569*4882a593Smuzhiyun cp->h1_val = IS_QMH(dd) ? H1_FORCE_QMH : H1_FORCE_QME;
6570*4882a593Smuzhiyun /*
6571*4882a593Smuzhiyun * Choose center value as default tx serdes setting
6572*4882a593Smuzhiyun * until changed through module parameter.
6573*4882a593Smuzhiyun */
6574*4882a593Smuzhiyun ppd->cpspec->no_eep = IS_QMH(dd) ?
6575*4882a593Smuzhiyun TXDDS_TABLE_SZ + 2 : TXDDS_TABLE_SZ + 4;
6576*4882a593Smuzhiyun } else
6577*4882a593Smuzhiyun cp->h1_val = H1_FORCE_VAL;
6578*4882a593Smuzhiyun
6579*4882a593Smuzhiyun /* Avoid writes to chip for mini_init */
6580*4882a593Smuzhiyun if (!qib_mini_init)
6581*4882a593Smuzhiyun write_7322_init_portregs(ppd);
6582*4882a593Smuzhiyun
6583*4882a593Smuzhiyun timer_setup(&cp->chase_timer, reenable_chase, 0);
6584*4882a593Smuzhiyun
6585*4882a593Smuzhiyun ppd++;
6586*4882a593Smuzhiyun }
6587*4882a593Smuzhiyun
6588*4882a593Smuzhiyun dd->rcvhdrentsize = qib_rcvhdrentsize ?
6589*4882a593Smuzhiyun qib_rcvhdrentsize : QIB_RCVHDR_ENTSIZE;
6590*4882a593Smuzhiyun dd->rcvhdrsize = qib_rcvhdrsize ?
6591*4882a593Smuzhiyun qib_rcvhdrsize : QIB_DFLT_RCVHDRSIZE;
6592*4882a593Smuzhiyun dd->rhf_offset = dd->rcvhdrentsize - sizeof(u64) / sizeof(u32);
6593*4882a593Smuzhiyun
6594*4882a593Smuzhiyun /* we always allocate at least 2048 bytes for eager buffers */
6595*4882a593Smuzhiyun dd->rcvegrbufsize = max(mtu, 2048);
6596*4882a593Smuzhiyun dd->rcvegrbufsize_shift = ilog2(dd->rcvegrbufsize);
6597*4882a593Smuzhiyun
6598*4882a593Smuzhiyun qib_7322_tidtemplate(dd);
6599*4882a593Smuzhiyun
6600*4882a593Smuzhiyun /*
6601*4882a593Smuzhiyun * We can request a receive interrupt for 1 or
6602*4882a593Smuzhiyun * more packets from current offset.
6603*4882a593Smuzhiyun */
6604*4882a593Smuzhiyun dd->rhdrhead_intr_off =
6605*4882a593Smuzhiyun (u64) rcv_int_count << IBA7322_HDRHEAD_PKTINT_SHIFT;
6606*4882a593Smuzhiyun
6607*4882a593Smuzhiyun /* setup the stats timer; the add_timer is done at end of init */
6608*4882a593Smuzhiyun timer_setup(&dd->stats_timer, qib_get_7322_faststats, 0);
6609*4882a593Smuzhiyun
6610*4882a593Smuzhiyun dd->ureg_align = 0x10000; /* 64KB alignment */
6611*4882a593Smuzhiyun
6612*4882a593Smuzhiyun dd->piosize2kmax_dwords = dd->piosize2k >> 2;
6613*4882a593Smuzhiyun
6614*4882a593Smuzhiyun qib_7322_config_ctxts(dd);
6615*4882a593Smuzhiyun qib_set_ctxtcnt(dd);
6616*4882a593Smuzhiyun
6617*4882a593Smuzhiyun /*
6618*4882a593Smuzhiyun * We do not set WC on the VL15 buffers to avoid
6619*4882a593Smuzhiyun * a rare problem with unaligned writes from
6620*4882a593Smuzhiyun * interrupt-flushed store buffers, so we need
6621*4882a593Smuzhiyun * to map those separately here. We can't solve
6622*4882a593Smuzhiyun * this for the rarely used mtrr case.
6623*4882a593Smuzhiyun */
6624*4882a593Smuzhiyun ret = init_chip_wc_pat(dd, 0);
6625*4882a593Smuzhiyun if (ret)
6626*4882a593Smuzhiyun goto bail;
6627*4882a593Smuzhiyun
6628*4882a593Smuzhiyun /* vl15 buffers start just after the 4k buffers */
6629*4882a593Smuzhiyun vl15off = dd->physaddr + (dd->piobufbase >> 32) +
6630*4882a593Smuzhiyun dd->piobcnt4k * dd->align4k;
6631*4882a593Smuzhiyun dd->piovl15base = ioremap(vl15off,
6632*4882a593Smuzhiyun NUM_VL15_BUFS * dd->align4k);
6633*4882a593Smuzhiyun if (!dd->piovl15base) {
6634*4882a593Smuzhiyun ret = -ENOMEM;
6635*4882a593Smuzhiyun goto bail;
6636*4882a593Smuzhiyun }
6637*4882a593Smuzhiyun
6638*4882a593Smuzhiyun qib_7322_set_baseaddrs(dd); /* set chip access pointers now */
6639*4882a593Smuzhiyun
6640*4882a593Smuzhiyun ret = 0;
6641*4882a593Smuzhiyun if (qib_mini_init)
6642*4882a593Smuzhiyun goto bail;
6643*4882a593Smuzhiyun if (!dd->num_pports) {
6644*4882a593Smuzhiyun qib_dev_err(dd, "No ports enabled, giving up initialization\n");
6645*4882a593Smuzhiyun goto bail; /* no error, so can still figure out why err */
6646*4882a593Smuzhiyun }
6647*4882a593Smuzhiyun
6648*4882a593Smuzhiyun write_7322_initregs(dd);
6649*4882a593Smuzhiyun ret = qib_create_ctxts(dd);
6650*4882a593Smuzhiyun init_7322_cntrnames(dd);
6651*4882a593Smuzhiyun
6652*4882a593Smuzhiyun updthresh = 8U; /* update threshold */
6653*4882a593Smuzhiyun
6654*4882a593Smuzhiyun /* use all of 4KB buffers for the kernel SDMA, zero if !SDMA.
6655*4882a593Smuzhiyun * reserve the update threshold amount for other kernel use, such
6656*4882a593Smuzhiyun * as sending SMI, MAD, and ACKs, or 3, whichever is greater,
6657*4882a593Smuzhiyun * unless we aren't enabling SDMA, in which case we want to use
6658*4882a593Smuzhiyun * all the 4k bufs for the kernel.
6659*4882a593Smuzhiyun * if this was less than the update threshold, we could wait
6660*4882a593Smuzhiyun * a long time for an update. Coded this way because we
6661*4882a593Smuzhiyun * sometimes change the update threshold for various reasons,
6662*4882a593Smuzhiyun * and we want this to remain robust.
6663*4882a593Smuzhiyun */
6664*4882a593Smuzhiyun if (dd->flags & QIB_HAS_SEND_DMA) {
6665*4882a593Smuzhiyun dd->cspec->sdmabufcnt = dd->piobcnt4k;
6666*4882a593Smuzhiyun sbufs = updthresh > 3 ? updthresh : 3;
6667*4882a593Smuzhiyun } else {
6668*4882a593Smuzhiyun dd->cspec->sdmabufcnt = 0;
6669*4882a593Smuzhiyun sbufs = dd->piobcnt4k;
6670*4882a593Smuzhiyun }
6671*4882a593Smuzhiyun dd->cspec->lastbuf_for_pio = dd->piobcnt2k + dd->piobcnt4k -
6672*4882a593Smuzhiyun dd->cspec->sdmabufcnt;
6673*4882a593Smuzhiyun dd->lastctxt_piobuf = dd->cspec->lastbuf_for_pio - sbufs;
6674*4882a593Smuzhiyun dd->cspec->lastbuf_for_pio--; /* range is <= , not < */
6675*4882a593Smuzhiyun dd->last_pio = dd->cspec->lastbuf_for_pio;
6676*4882a593Smuzhiyun dd->pbufsctxt = (dd->cfgctxts > dd->first_user_ctxt) ?
6677*4882a593Smuzhiyun dd->lastctxt_piobuf / (dd->cfgctxts - dd->first_user_ctxt) : 0;
6678*4882a593Smuzhiyun
6679*4882a593Smuzhiyun /*
6680*4882a593Smuzhiyun * If we have 16 user contexts, we will have 7 sbufs
6681*4882a593Smuzhiyun * per context, so reduce the update threshold to match. We
6682*4882a593Smuzhiyun * want to update before we actually run out, at low pbufs/ctxt
6683*4882a593Smuzhiyun * so give ourselves some margin.
6684*4882a593Smuzhiyun */
6685*4882a593Smuzhiyun if (dd->pbufsctxt >= 2 && dd->pbufsctxt - 2 < updthresh)
6686*4882a593Smuzhiyun updthresh = dd->pbufsctxt - 2;
6687*4882a593Smuzhiyun dd->cspec->updthresh_dflt = updthresh;
6688*4882a593Smuzhiyun dd->cspec->updthresh = updthresh;
6689*4882a593Smuzhiyun
6690*4882a593Smuzhiyun /* before full enable, no interrupts, no locking needed */
6691*4882a593Smuzhiyun dd->sendctrl |= ((updthresh & SYM_RMASK(SendCtrl, AvailUpdThld))
6692*4882a593Smuzhiyun << SYM_LSB(SendCtrl, AvailUpdThld)) |
6693*4882a593Smuzhiyun SYM_MASK(SendCtrl, SendBufAvailPad64Byte);
6694*4882a593Smuzhiyun
6695*4882a593Smuzhiyun dd->psxmitwait_supported = 1;
6696*4882a593Smuzhiyun dd->psxmitwait_check_rate = QIB_7322_PSXMITWAIT_CHECK_RATE;
6697*4882a593Smuzhiyun bail:
6698*4882a593Smuzhiyun if (!dd->ctxtcnt)
6699*4882a593Smuzhiyun dd->ctxtcnt = 1; /* for other initialization code */
6700*4882a593Smuzhiyun
6701*4882a593Smuzhiyun return ret;
6702*4882a593Smuzhiyun }
6703*4882a593Smuzhiyun
qib_7322_getsendbuf(struct qib_pportdata * ppd,u64 pbc,u32 * pbufnum)6704*4882a593Smuzhiyun static u32 __iomem *qib_7322_getsendbuf(struct qib_pportdata *ppd, u64 pbc,
6705*4882a593Smuzhiyun u32 *pbufnum)
6706*4882a593Smuzhiyun {
6707*4882a593Smuzhiyun u32 first, last, plen = pbc & QIB_PBC_LENGTH_MASK;
6708*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
6709*4882a593Smuzhiyun
6710*4882a593Smuzhiyun /* last is same for 2k and 4k, because we use 4k if all 2k busy */
6711*4882a593Smuzhiyun if (pbc & PBC_7322_VL15_SEND) {
6712*4882a593Smuzhiyun first = dd->piobcnt2k + dd->piobcnt4k + ppd->hw_pidx;
6713*4882a593Smuzhiyun last = first;
6714*4882a593Smuzhiyun } else {
6715*4882a593Smuzhiyun if ((plen + 1) > dd->piosize2kmax_dwords)
6716*4882a593Smuzhiyun first = dd->piobcnt2k;
6717*4882a593Smuzhiyun else
6718*4882a593Smuzhiyun first = 0;
6719*4882a593Smuzhiyun last = dd->cspec->lastbuf_for_pio;
6720*4882a593Smuzhiyun }
6721*4882a593Smuzhiyun return qib_getsendbuf_range(dd, pbufnum, first, last);
6722*4882a593Smuzhiyun }
6723*4882a593Smuzhiyun
qib_set_cntr_7322_sample(struct qib_pportdata * ppd,u32 intv,u32 start)6724*4882a593Smuzhiyun static void qib_set_cntr_7322_sample(struct qib_pportdata *ppd, u32 intv,
6725*4882a593Smuzhiyun u32 start)
6726*4882a593Smuzhiyun {
6727*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_psinterval, intv);
6728*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_psstart, start);
6729*4882a593Smuzhiyun }
6730*4882a593Smuzhiyun
6731*4882a593Smuzhiyun /*
6732*4882a593Smuzhiyun * Must be called with sdma_lock held, or before init finished.
6733*4882a593Smuzhiyun */
qib_sdma_set_7322_desc_cnt(struct qib_pportdata * ppd,unsigned cnt)6734*4882a593Smuzhiyun static void qib_sdma_set_7322_desc_cnt(struct qib_pportdata *ppd, unsigned cnt)
6735*4882a593Smuzhiyun {
6736*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmadesccnt, cnt);
6737*4882a593Smuzhiyun }
6738*4882a593Smuzhiyun
6739*4882a593Smuzhiyun /*
6740*4882a593Smuzhiyun * sdma_lock should be acquired before calling this routine
6741*4882a593Smuzhiyun */
dump_sdma_7322_state(struct qib_pportdata * ppd)6742*4882a593Smuzhiyun static void dump_sdma_7322_state(struct qib_pportdata *ppd)
6743*4882a593Smuzhiyun {
6744*4882a593Smuzhiyun u64 reg, reg1, reg2;
6745*4882a593Smuzhiyun
6746*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmastatus);
6747*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6748*4882a593Smuzhiyun "SDMA senddmastatus: 0x%016llx\n", reg);
6749*4882a593Smuzhiyun
6750*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_sendctrl);
6751*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6752*4882a593Smuzhiyun "SDMA sendctrl: 0x%016llx\n", reg);
6753*4882a593Smuzhiyun
6754*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmabase);
6755*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6756*4882a593Smuzhiyun "SDMA senddmabase: 0x%016llx\n", reg);
6757*4882a593Smuzhiyun
6758*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmabufmask0);
6759*4882a593Smuzhiyun reg1 = qib_read_kreg_port(ppd, krp_senddmabufmask1);
6760*4882a593Smuzhiyun reg2 = qib_read_kreg_port(ppd, krp_senddmabufmask2);
6761*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6762*4882a593Smuzhiyun "SDMA senddmabufmask 0:%llx 1:%llx 2:%llx\n",
6763*4882a593Smuzhiyun reg, reg1, reg2);
6764*4882a593Smuzhiyun
6765*4882a593Smuzhiyun /* get bufuse bits, clear them, and print them again if non-zero */
6766*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmabuf_use0);
6767*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmabuf_use0, reg);
6768*4882a593Smuzhiyun reg1 = qib_read_kreg_port(ppd, krp_senddmabuf_use1);
6769*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmabuf_use0, reg1);
6770*4882a593Smuzhiyun reg2 = qib_read_kreg_port(ppd, krp_senddmabuf_use2);
6771*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmabuf_use0, reg2);
6772*4882a593Smuzhiyun /* 0 and 1 should always be zero, so print as short form */
6773*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6774*4882a593Smuzhiyun "SDMA current senddmabuf_use 0:%llx 1:%llx 2:%llx\n",
6775*4882a593Smuzhiyun reg, reg1, reg2);
6776*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmabuf_use0);
6777*4882a593Smuzhiyun reg1 = qib_read_kreg_port(ppd, krp_senddmabuf_use1);
6778*4882a593Smuzhiyun reg2 = qib_read_kreg_port(ppd, krp_senddmabuf_use2);
6779*4882a593Smuzhiyun /* 0 and 1 should always be zero, so print as short form */
6780*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6781*4882a593Smuzhiyun "SDMA cleared senddmabuf_use 0:%llx 1:%llx 2:%llx\n",
6782*4882a593Smuzhiyun reg, reg1, reg2);
6783*4882a593Smuzhiyun
6784*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmatail);
6785*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6786*4882a593Smuzhiyun "SDMA senddmatail: 0x%016llx\n", reg);
6787*4882a593Smuzhiyun
6788*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmahead);
6789*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6790*4882a593Smuzhiyun "SDMA senddmahead: 0x%016llx\n", reg);
6791*4882a593Smuzhiyun
6792*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmaheadaddr);
6793*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6794*4882a593Smuzhiyun "SDMA senddmaheadaddr: 0x%016llx\n", reg);
6795*4882a593Smuzhiyun
6796*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmalengen);
6797*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6798*4882a593Smuzhiyun "SDMA senddmalengen: 0x%016llx\n", reg);
6799*4882a593Smuzhiyun
6800*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmadesccnt);
6801*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6802*4882a593Smuzhiyun "SDMA senddmadesccnt: 0x%016llx\n", reg);
6803*4882a593Smuzhiyun
6804*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmaidlecnt);
6805*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6806*4882a593Smuzhiyun "SDMA senddmaidlecnt: 0x%016llx\n", reg);
6807*4882a593Smuzhiyun
6808*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmaprioritythld);
6809*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6810*4882a593Smuzhiyun "SDMA senddmapriorityhld: 0x%016llx\n", reg);
6811*4882a593Smuzhiyun
6812*4882a593Smuzhiyun reg = qib_read_kreg_port(ppd, krp_senddmareloadcnt);
6813*4882a593Smuzhiyun qib_dev_porterr(ppd->dd, ppd->port,
6814*4882a593Smuzhiyun "SDMA senddmareloadcnt: 0x%016llx\n", reg);
6815*4882a593Smuzhiyun
6816*4882a593Smuzhiyun dump_sdma_state(ppd);
6817*4882a593Smuzhiyun }
6818*4882a593Smuzhiyun
6819*4882a593Smuzhiyun static struct sdma_set_state_action sdma_7322_action_table[] = {
6820*4882a593Smuzhiyun [qib_sdma_state_s00_hw_down] = {
6821*4882a593Smuzhiyun .go_s99_running_tofalse = 1,
6822*4882a593Smuzhiyun .op_enable = 0,
6823*4882a593Smuzhiyun .op_intenable = 0,
6824*4882a593Smuzhiyun .op_halt = 0,
6825*4882a593Smuzhiyun .op_drain = 0,
6826*4882a593Smuzhiyun },
6827*4882a593Smuzhiyun [qib_sdma_state_s10_hw_start_up_wait] = {
6828*4882a593Smuzhiyun .op_enable = 0,
6829*4882a593Smuzhiyun .op_intenable = 1,
6830*4882a593Smuzhiyun .op_halt = 1,
6831*4882a593Smuzhiyun .op_drain = 0,
6832*4882a593Smuzhiyun },
6833*4882a593Smuzhiyun [qib_sdma_state_s20_idle] = {
6834*4882a593Smuzhiyun .op_enable = 1,
6835*4882a593Smuzhiyun .op_intenable = 1,
6836*4882a593Smuzhiyun .op_halt = 1,
6837*4882a593Smuzhiyun .op_drain = 0,
6838*4882a593Smuzhiyun },
6839*4882a593Smuzhiyun [qib_sdma_state_s30_sw_clean_up_wait] = {
6840*4882a593Smuzhiyun .op_enable = 0,
6841*4882a593Smuzhiyun .op_intenable = 1,
6842*4882a593Smuzhiyun .op_halt = 1,
6843*4882a593Smuzhiyun .op_drain = 0,
6844*4882a593Smuzhiyun },
6845*4882a593Smuzhiyun [qib_sdma_state_s40_hw_clean_up_wait] = {
6846*4882a593Smuzhiyun .op_enable = 1,
6847*4882a593Smuzhiyun .op_intenable = 1,
6848*4882a593Smuzhiyun .op_halt = 1,
6849*4882a593Smuzhiyun .op_drain = 0,
6850*4882a593Smuzhiyun },
6851*4882a593Smuzhiyun [qib_sdma_state_s50_hw_halt_wait] = {
6852*4882a593Smuzhiyun .op_enable = 1,
6853*4882a593Smuzhiyun .op_intenable = 1,
6854*4882a593Smuzhiyun .op_halt = 1,
6855*4882a593Smuzhiyun .op_drain = 1,
6856*4882a593Smuzhiyun },
6857*4882a593Smuzhiyun [qib_sdma_state_s99_running] = {
6858*4882a593Smuzhiyun .op_enable = 1,
6859*4882a593Smuzhiyun .op_intenable = 1,
6860*4882a593Smuzhiyun .op_halt = 0,
6861*4882a593Smuzhiyun .op_drain = 0,
6862*4882a593Smuzhiyun .go_s99_running_totrue = 1,
6863*4882a593Smuzhiyun },
6864*4882a593Smuzhiyun };
6865*4882a593Smuzhiyun
qib_7322_sdma_init_early(struct qib_pportdata * ppd)6866*4882a593Smuzhiyun static void qib_7322_sdma_init_early(struct qib_pportdata *ppd)
6867*4882a593Smuzhiyun {
6868*4882a593Smuzhiyun ppd->sdma_state.set_state_action = sdma_7322_action_table;
6869*4882a593Smuzhiyun }
6870*4882a593Smuzhiyun
init_sdma_7322_regs(struct qib_pportdata * ppd)6871*4882a593Smuzhiyun static int init_sdma_7322_regs(struct qib_pportdata *ppd)
6872*4882a593Smuzhiyun {
6873*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
6874*4882a593Smuzhiyun unsigned lastbuf, erstbuf;
6875*4882a593Smuzhiyun u64 senddmabufmask[3] = { 0 };
6876*4882a593Smuzhiyun int n;
6877*4882a593Smuzhiyun
6878*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmabase, ppd->sdma_descq_phys);
6879*4882a593Smuzhiyun qib_sdma_7322_setlengen(ppd);
6880*4882a593Smuzhiyun qib_sdma_update_7322_tail(ppd, 0); /* Set SendDmaTail */
6881*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmareloadcnt, sdma_idle_cnt);
6882*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmadesccnt, 0);
6883*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmaheadaddr, ppd->sdma_head_phys);
6884*4882a593Smuzhiyun
6885*4882a593Smuzhiyun if (dd->num_pports)
6886*4882a593Smuzhiyun n = dd->cspec->sdmabufcnt / dd->num_pports; /* no remainder */
6887*4882a593Smuzhiyun else
6888*4882a593Smuzhiyun n = dd->cspec->sdmabufcnt; /* failsafe for init */
6889*4882a593Smuzhiyun erstbuf = (dd->piobcnt2k + dd->piobcnt4k) -
6890*4882a593Smuzhiyun ((dd->num_pports == 1 || ppd->port == 2) ? n :
6891*4882a593Smuzhiyun dd->cspec->sdmabufcnt);
6892*4882a593Smuzhiyun lastbuf = erstbuf + n;
6893*4882a593Smuzhiyun
6894*4882a593Smuzhiyun ppd->sdma_state.first_sendbuf = erstbuf;
6895*4882a593Smuzhiyun ppd->sdma_state.last_sendbuf = lastbuf;
6896*4882a593Smuzhiyun for (; erstbuf < lastbuf; ++erstbuf) {
6897*4882a593Smuzhiyun unsigned word = erstbuf / BITS_PER_LONG;
6898*4882a593Smuzhiyun unsigned bit = erstbuf & (BITS_PER_LONG - 1);
6899*4882a593Smuzhiyun
6900*4882a593Smuzhiyun senddmabufmask[word] |= 1ULL << bit;
6901*4882a593Smuzhiyun }
6902*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmabufmask0, senddmabufmask[0]);
6903*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmabufmask1, senddmabufmask[1]);
6904*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_senddmabufmask2, senddmabufmask[2]);
6905*4882a593Smuzhiyun return 0;
6906*4882a593Smuzhiyun }
6907*4882a593Smuzhiyun
6908*4882a593Smuzhiyun /* sdma_lock must be held */
qib_sdma_7322_gethead(struct qib_pportdata * ppd)6909*4882a593Smuzhiyun static u16 qib_sdma_7322_gethead(struct qib_pportdata *ppd)
6910*4882a593Smuzhiyun {
6911*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
6912*4882a593Smuzhiyun int sane;
6913*4882a593Smuzhiyun int use_dmahead;
6914*4882a593Smuzhiyun u16 swhead;
6915*4882a593Smuzhiyun u16 swtail;
6916*4882a593Smuzhiyun u16 cnt;
6917*4882a593Smuzhiyun u16 hwhead;
6918*4882a593Smuzhiyun
6919*4882a593Smuzhiyun use_dmahead = __qib_sdma_running(ppd) &&
6920*4882a593Smuzhiyun (dd->flags & QIB_HAS_SDMA_TIMEOUT);
6921*4882a593Smuzhiyun retry:
6922*4882a593Smuzhiyun hwhead = use_dmahead ?
6923*4882a593Smuzhiyun (u16) le64_to_cpu(*ppd->sdma_head_dma) :
6924*4882a593Smuzhiyun (u16) qib_read_kreg_port(ppd, krp_senddmahead);
6925*4882a593Smuzhiyun
6926*4882a593Smuzhiyun swhead = ppd->sdma_descq_head;
6927*4882a593Smuzhiyun swtail = ppd->sdma_descq_tail;
6928*4882a593Smuzhiyun cnt = ppd->sdma_descq_cnt;
6929*4882a593Smuzhiyun
6930*4882a593Smuzhiyun if (swhead < swtail)
6931*4882a593Smuzhiyun /* not wrapped */
6932*4882a593Smuzhiyun sane = (hwhead >= swhead) & (hwhead <= swtail);
6933*4882a593Smuzhiyun else if (swhead > swtail)
6934*4882a593Smuzhiyun /* wrapped around */
6935*4882a593Smuzhiyun sane = ((hwhead >= swhead) && (hwhead < cnt)) ||
6936*4882a593Smuzhiyun (hwhead <= swtail);
6937*4882a593Smuzhiyun else
6938*4882a593Smuzhiyun /* empty */
6939*4882a593Smuzhiyun sane = (hwhead == swhead);
6940*4882a593Smuzhiyun
6941*4882a593Smuzhiyun if (unlikely(!sane)) {
6942*4882a593Smuzhiyun if (use_dmahead) {
6943*4882a593Smuzhiyun /* try one more time, directly from the register */
6944*4882a593Smuzhiyun use_dmahead = 0;
6945*4882a593Smuzhiyun goto retry;
6946*4882a593Smuzhiyun }
6947*4882a593Smuzhiyun /* proceed as if no progress */
6948*4882a593Smuzhiyun hwhead = swhead;
6949*4882a593Smuzhiyun }
6950*4882a593Smuzhiyun
6951*4882a593Smuzhiyun return hwhead;
6952*4882a593Smuzhiyun }
6953*4882a593Smuzhiyun
qib_sdma_7322_busy(struct qib_pportdata * ppd)6954*4882a593Smuzhiyun static int qib_sdma_7322_busy(struct qib_pportdata *ppd)
6955*4882a593Smuzhiyun {
6956*4882a593Smuzhiyun u64 hwstatus = qib_read_kreg_port(ppd, krp_senddmastatus);
6957*4882a593Smuzhiyun
6958*4882a593Smuzhiyun return (hwstatus & SYM_MASK(SendDmaStatus_0, ScoreBoardDrainInProg)) ||
6959*4882a593Smuzhiyun (hwstatus & SYM_MASK(SendDmaStatus_0, HaltInProg)) ||
6960*4882a593Smuzhiyun !(hwstatus & SYM_MASK(SendDmaStatus_0, InternalSDmaHalt)) ||
6961*4882a593Smuzhiyun !(hwstatus & SYM_MASK(SendDmaStatus_0, ScbEmpty));
6962*4882a593Smuzhiyun }
6963*4882a593Smuzhiyun
6964*4882a593Smuzhiyun /*
6965*4882a593Smuzhiyun * Compute the amount of delay before sending the next packet if the
6966*4882a593Smuzhiyun * port's send rate differs from the static rate set for the QP.
6967*4882a593Smuzhiyun * The delay affects the next packet and the amount of the delay is
6968*4882a593Smuzhiyun * based on the length of the this packet.
6969*4882a593Smuzhiyun */
qib_7322_setpbc_control(struct qib_pportdata * ppd,u32 plen,u8 srate,u8 vl)6970*4882a593Smuzhiyun static u32 qib_7322_setpbc_control(struct qib_pportdata *ppd, u32 plen,
6971*4882a593Smuzhiyun u8 srate, u8 vl)
6972*4882a593Smuzhiyun {
6973*4882a593Smuzhiyun u8 snd_mult = ppd->delay_mult;
6974*4882a593Smuzhiyun u8 rcv_mult = ib_rate_to_delay[srate];
6975*4882a593Smuzhiyun u32 ret;
6976*4882a593Smuzhiyun
6977*4882a593Smuzhiyun ret = rcv_mult > snd_mult ? ((plen + 1) >> 1) * snd_mult : 0;
6978*4882a593Smuzhiyun
6979*4882a593Smuzhiyun /* Indicate VL15, else set the VL in the control word */
6980*4882a593Smuzhiyun if (vl == 15)
6981*4882a593Smuzhiyun ret |= PBC_7322_VL15_SEND_CTRL;
6982*4882a593Smuzhiyun else
6983*4882a593Smuzhiyun ret |= vl << PBC_VL_NUM_LSB;
6984*4882a593Smuzhiyun ret |= ((u32)(ppd->hw_pidx)) << PBC_PORT_SEL_LSB;
6985*4882a593Smuzhiyun
6986*4882a593Smuzhiyun return ret;
6987*4882a593Smuzhiyun }
6988*4882a593Smuzhiyun
6989*4882a593Smuzhiyun /*
6990*4882a593Smuzhiyun * Enable the per-port VL15 send buffers for use.
6991*4882a593Smuzhiyun * They follow the rest of the buffers, without a config parameter.
6992*4882a593Smuzhiyun * This was in initregs, but that is done before the shadow
6993*4882a593Smuzhiyun * is set up, and this has to be done after the shadow is
6994*4882a593Smuzhiyun * set up.
6995*4882a593Smuzhiyun */
qib_7322_initvl15_bufs(struct qib_devdata * dd)6996*4882a593Smuzhiyun static void qib_7322_initvl15_bufs(struct qib_devdata *dd)
6997*4882a593Smuzhiyun {
6998*4882a593Smuzhiyun unsigned vl15bufs;
6999*4882a593Smuzhiyun
7000*4882a593Smuzhiyun vl15bufs = dd->piobcnt2k + dd->piobcnt4k;
7001*4882a593Smuzhiyun qib_chg_pioavailkernel(dd, vl15bufs, NUM_VL15_BUFS,
7002*4882a593Smuzhiyun TXCHK_CHG_TYPE_KERN, NULL);
7003*4882a593Smuzhiyun }
7004*4882a593Smuzhiyun
qib_7322_init_ctxt(struct qib_ctxtdata * rcd)7005*4882a593Smuzhiyun static void qib_7322_init_ctxt(struct qib_ctxtdata *rcd)
7006*4882a593Smuzhiyun {
7007*4882a593Smuzhiyun if (rcd->ctxt < NUM_IB_PORTS) {
7008*4882a593Smuzhiyun if (rcd->dd->num_pports > 1) {
7009*4882a593Smuzhiyun rcd->rcvegrcnt = KCTXT0_EGRCNT / 2;
7010*4882a593Smuzhiyun rcd->rcvegr_tid_base = rcd->ctxt ? rcd->rcvegrcnt : 0;
7011*4882a593Smuzhiyun } else {
7012*4882a593Smuzhiyun rcd->rcvegrcnt = KCTXT0_EGRCNT;
7013*4882a593Smuzhiyun rcd->rcvegr_tid_base = 0;
7014*4882a593Smuzhiyun }
7015*4882a593Smuzhiyun } else {
7016*4882a593Smuzhiyun rcd->rcvegrcnt = rcd->dd->cspec->rcvegrcnt;
7017*4882a593Smuzhiyun rcd->rcvegr_tid_base = KCTXT0_EGRCNT +
7018*4882a593Smuzhiyun (rcd->ctxt - NUM_IB_PORTS) * rcd->rcvegrcnt;
7019*4882a593Smuzhiyun }
7020*4882a593Smuzhiyun }
7021*4882a593Smuzhiyun
7022*4882a593Smuzhiyun #define QTXSLEEPS 5000
qib_7322_txchk_change(struct qib_devdata * dd,u32 start,u32 len,u32 which,struct qib_ctxtdata * rcd)7023*4882a593Smuzhiyun static void qib_7322_txchk_change(struct qib_devdata *dd, u32 start,
7024*4882a593Smuzhiyun u32 len, u32 which, struct qib_ctxtdata *rcd)
7025*4882a593Smuzhiyun {
7026*4882a593Smuzhiyun int i;
7027*4882a593Smuzhiyun const int last = start + len - 1;
7028*4882a593Smuzhiyun const int lastr = last / BITS_PER_LONG;
7029*4882a593Smuzhiyun u32 sleeps = 0;
7030*4882a593Smuzhiyun int wait = rcd != NULL;
7031*4882a593Smuzhiyun unsigned long flags;
7032*4882a593Smuzhiyun
7033*4882a593Smuzhiyun while (wait) {
7034*4882a593Smuzhiyun unsigned long shadow = 0;
7035*4882a593Smuzhiyun int cstart, previ = -1;
7036*4882a593Smuzhiyun
7037*4882a593Smuzhiyun /*
7038*4882a593Smuzhiyun * when flipping from kernel to user, we can't change
7039*4882a593Smuzhiyun * the checking type if the buffer is allocated to the
7040*4882a593Smuzhiyun * driver. It's OK the other direction, because it's
7041*4882a593Smuzhiyun * from close, and we have just disarm'ed all the
7042*4882a593Smuzhiyun * buffers. All the kernel to kernel changes are also
7043*4882a593Smuzhiyun * OK.
7044*4882a593Smuzhiyun */
7045*4882a593Smuzhiyun for (cstart = start; cstart <= last; cstart++) {
7046*4882a593Smuzhiyun i = ((2 * cstart) + QLOGIC_IB_SENDPIOAVAIL_BUSY_SHIFT)
7047*4882a593Smuzhiyun / BITS_PER_LONG;
7048*4882a593Smuzhiyun if (i != previ) {
7049*4882a593Smuzhiyun shadow = (unsigned long)
7050*4882a593Smuzhiyun le64_to_cpu(dd->pioavailregs_dma[i]);
7051*4882a593Smuzhiyun previ = i;
7052*4882a593Smuzhiyun }
7053*4882a593Smuzhiyun if (test_bit(((2 * cstart) +
7054*4882a593Smuzhiyun QLOGIC_IB_SENDPIOAVAIL_BUSY_SHIFT)
7055*4882a593Smuzhiyun % BITS_PER_LONG, &shadow))
7056*4882a593Smuzhiyun break;
7057*4882a593Smuzhiyun }
7058*4882a593Smuzhiyun
7059*4882a593Smuzhiyun if (cstart > last)
7060*4882a593Smuzhiyun break;
7061*4882a593Smuzhiyun
7062*4882a593Smuzhiyun if (sleeps == QTXSLEEPS)
7063*4882a593Smuzhiyun break;
7064*4882a593Smuzhiyun /* make sure we see an updated copy next time around */
7065*4882a593Smuzhiyun sendctrl_7322_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
7066*4882a593Smuzhiyun sleeps++;
7067*4882a593Smuzhiyun msleep(20);
7068*4882a593Smuzhiyun }
7069*4882a593Smuzhiyun
7070*4882a593Smuzhiyun switch (which) {
7071*4882a593Smuzhiyun case TXCHK_CHG_TYPE_DIS1:
7072*4882a593Smuzhiyun /*
7073*4882a593Smuzhiyun * disable checking on a range; used by diags; just
7074*4882a593Smuzhiyun * one buffer, but still written generically
7075*4882a593Smuzhiyun */
7076*4882a593Smuzhiyun for (i = start; i <= last; i++)
7077*4882a593Smuzhiyun clear_bit(i, dd->cspec->sendchkenable);
7078*4882a593Smuzhiyun break;
7079*4882a593Smuzhiyun
7080*4882a593Smuzhiyun case TXCHK_CHG_TYPE_ENAB1:
7081*4882a593Smuzhiyun /*
7082*4882a593Smuzhiyun * (re)enable checking on a range; used by diags; just
7083*4882a593Smuzhiyun * one buffer, but still written generically; read
7084*4882a593Smuzhiyun * scratch to be sure buffer actually triggered, not
7085*4882a593Smuzhiyun * just flushed from processor.
7086*4882a593Smuzhiyun */
7087*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
7088*4882a593Smuzhiyun for (i = start; i <= last; i++)
7089*4882a593Smuzhiyun set_bit(i, dd->cspec->sendchkenable);
7090*4882a593Smuzhiyun break;
7091*4882a593Smuzhiyun
7092*4882a593Smuzhiyun case TXCHK_CHG_TYPE_KERN:
7093*4882a593Smuzhiyun /* usable by kernel */
7094*4882a593Smuzhiyun for (i = start; i <= last; i++) {
7095*4882a593Smuzhiyun set_bit(i, dd->cspec->sendibchk);
7096*4882a593Smuzhiyun clear_bit(i, dd->cspec->sendgrhchk);
7097*4882a593Smuzhiyun }
7098*4882a593Smuzhiyun spin_lock_irqsave(&dd->uctxt_lock, flags);
7099*4882a593Smuzhiyun /* see if we need to raise avail update threshold */
7100*4882a593Smuzhiyun for (i = dd->first_user_ctxt;
7101*4882a593Smuzhiyun dd->cspec->updthresh != dd->cspec->updthresh_dflt
7102*4882a593Smuzhiyun && i < dd->cfgctxts; i++)
7103*4882a593Smuzhiyun if (dd->rcd[i] && dd->rcd[i]->subctxt_cnt &&
7104*4882a593Smuzhiyun ((dd->rcd[i]->piocnt / dd->rcd[i]->subctxt_cnt) - 1)
7105*4882a593Smuzhiyun < dd->cspec->updthresh_dflt)
7106*4882a593Smuzhiyun break;
7107*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->uctxt_lock, flags);
7108*4882a593Smuzhiyun if (i == dd->cfgctxts) {
7109*4882a593Smuzhiyun spin_lock_irqsave(&dd->sendctrl_lock, flags);
7110*4882a593Smuzhiyun dd->cspec->updthresh = dd->cspec->updthresh_dflt;
7111*4882a593Smuzhiyun dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
7112*4882a593Smuzhiyun dd->sendctrl |= (dd->cspec->updthresh &
7113*4882a593Smuzhiyun SYM_RMASK(SendCtrl, AvailUpdThld)) <<
7114*4882a593Smuzhiyun SYM_LSB(SendCtrl, AvailUpdThld);
7115*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
7116*4882a593Smuzhiyun sendctrl_7322_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
7117*4882a593Smuzhiyun }
7118*4882a593Smuzhiyun break;
7119*4882a593Smuzhiyun
7120*4882a593Smuzhiyun case TXCHK_CHG_TYPE_USER:
7121*4882a593Smuzhiyun /* for user process */
7122*4882a593Smuzhiyun for (i = start; i <= last; i++) {
7123*4882a593Smuzhiyun clear_bit(i, dd->cspec->sendibchk);
7124*4882a593Smuzhiyun set_bit(i, dd->cspec->sendgrhchk);
7125*4882a593Smuzhiyun }
7126*4882a593Smuzhiyun spin_lock_irqsave(&dd->sendctrl_lock, flags);
7127*4882a593Smuzhiyun if (rcd && rcd->subctxt_cnt && ((rcd->piocnt
7128*4882a593Smuzhiyun / rcd->subctxt_cnt) - 1) < dd->cspec->updthresh) {
7129*4882a593Smuzhiyun dd->cspec->updthresh = (rcd->piocnt /
7130*4882a593Smuzhiyun rcd->subctxt_cnt) - 1;
7131*4882a593Smuzhiyun dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
7132*4882a593Smuzhiyun dd->sendctrl |= (dd->cspec->updthresh &
7133*4882a593Smuzhiyun SYM_RMASK(SendCtrl, AvailUpdThld))
7134*4882a593Smuzhiyun << SYM_LSB(SendCtrl, AvailUpdThld);
7135*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
7136*4882a593Smuzhiyun sendctrl_7322_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
7137*4882a593Smuzhiyun } else
7138*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
7139*4882a593Smuzhiyun break;
7140*4882a593Smuzhiyun
7141*4882a593Smuzhiyun default:
7142*4882a593Smuzhiyun break;
7143*4882a593Smuzhiyun }
7144*4882a593Smuzhiyun
7145*4882a593Smuzhiyun for (i = start / BITS_PER_LONG; which >= 2 && i <= lastr; ++i)
7146*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendcheckmask + i,
7147*4882a593Smuzhiyun dd->cspec->sendchkenable[i]);
7148*4882a593Smuzhiyun
7149*4882a593Smuzhiyun for (i = start / BITS_PER_LONG; which < 2 && i <= lastr; ++i) {
7150*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendgrhcheckmask + i,
7151*4882a593Smuzhiyun dd->cspec->sendgrhchk[i]);
7152*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendibpktmask + i,
7153*4882a593Smuzhiyun dd->cspec->sendibchk[i]);
7154*4882a593Smuzhiyun }
7155*4882a593Smuzhiyun
7156*4882a593Smuzhiyun /*
7157*4882a593Smuzhiyun * Be sure whatever we did was seen by the chip and acted upon,
7158*4882a593Smuzhiyun * before we return. Mostly important for which >= 2.
7159*4882a593Smuzhiyun */
7160*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
7161*4882a593Smuzhiyun }
7162*4882a593Smuzhiyun
7163*4882a593Smuzhiyun
7164*4882a593Smuzhiyun /* useful for trigger analyzers, etc. */
writescratch(struct qib_devdata * dd,u32 val)7165*4882a593Smuzhiyun static void writescratch(struct qib_devdata *dd, u32 val)
7166*4882a593Smuzhiyun {
7167*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, val);
7168*4882a593Smuzhiyun }
7169*4882a593Smuzhiyun
7170*4882a593Smuzhiyun /* Dummy for now, use chip regs soon */
qib_7322_tempsense_rd(struct qib_devdata * dd,int regnum)7171*4882a593Smuzhiyun static int qib_7322_tempsense_rd(struct qib_devdata *dd, int regnum)
7172*4882a593Smuzhiyun {
7173*4882a593Smuzhiyun return -ENXIO;
7174*4882a593Smuzhiyun }
7175*4882a593Smuzhiyun
7176*4882a593Smuzhiyun /**
7177*4882a593Smuzhiyun * qib_init_iba7322_funcs - set up the chip-specific function pointers
7178*4882a593Smuzhiyun * @dev: the pci_dev for qlogic_ib device
7179*4882a593Smuzhiyun * @ent: pci_device_id struct for this dev
7180*4882a593Smuzhiyun *
7181*4882a593Smuzhiyun * Also allocates, inits, and returns the devdata struct for this
7182*4882a593Smuzhiyun * device instance
7183*4882a593Smuzhiyun *
7184*4882a593Smuzhiyun * This is global, and is called directly at init to set up the
7185*4882a593Smuzhiyun * chip-specific function pointers for later use.
7186*4882a593Smuzhiyun */
qib_init_iba7322_funcs(struct pci_dev * pdev,const struct pci_device_id * ent)7187*4882a593Smuzhiyun struct qib_devdata *qib_init_iba7322_funcs(struct pci_dev *pdev,
7188*4882a593Smuzhiyun const struct pci_device_id *ent)
7189*4882a593Smuzhiyun {
7190*4882a593Smuzhiyun struct qib_devdata *dd;
7191*4882a593Smuzhiyun int ret, i;
7192*4882a593Smuzhiyun u32 tabsize, actual_cnt = 0;
7193*4882a593Smuzhiyun
7194*4882a593Smuzhiyun dd = qib_alloc_devdata(pdev,
7195*4882a593Smuzhiyun NUM_IB_PORTS * sizeof(struct qib_pportdata) +
7196*4882a593Smuzhiyun sizeof(struct qib_chip_specific) +
7197*4882a593Smuzhiyun NUM_IB_PORTS * sizeof(struct qib_chippport_specific));
7198*4882a593Smuzhiyun if (IS_ERR(dd))
7199*4882a593Smuzhiyun goto bail;
7200*4882a593Smuzhiyun
7201*4882a593Smuzhiyun dd->f_bringup_serdes = qib_7322_bringup_serdes;
7202*4882a593Smuzhiyun dd->f_cleanup = qib_setup_7322_cleanup;
7203*4882a593Smuzhiyun dd->f_clear_tids = qib_7322_clear_tids;
7204*4882a593Smuzhiyun dd->f_free_irq = qib_7322_free_irq;
7205*4882a593Smuzhiyun dd->f_get_base_info = qib_7322_get_base_info;
7206*4882a593Smuzhiyun dd->f_get_msgheader = qib_7322_get_msgheader;
7207*4882a593Smuzhiyun dd->f_getsendbuf = qib_7322_getsendbuf;
7208*4882a593Smuzhiyun dd->f_gpio_mod = gpio_7322_mod;
7209*4882a593Smuzhiyun dd->f_eeprom_wen = qib_7322_eeprom_wen;
7210*4882a593Smuzhiyun dd->f_hdrqempty = qib_7322_hdrqempty;
7211*4882a593Smuzhiyun dd->f_ib_updown = qib_7322_ib_updown;
7212*4882a593Smuzhiyun dd->f_init_ctxt = qib_7322_init_ctxt;
7213*4882a593Smuzhiyun dd->f_initvl15_bufs = qib_7322_initvl15_bufs;
7214*4882a593Smuzhiyun dd->f_intr_fallback = qib_7322_intr_fallback;
7215*4882a593Smuzhiyun dd->f_late_initreg = qib_late_7322_initreg;
7216*4882a593Smuzhiyun dd->f_setpbc_control = qib_7322_setpbc_control;
7217*4882a593Smuzhiyun dd->f_portcntr = qib_portcntr_7322;
7218*4882a593Smuzhiyun dd->f_put_tid = qib_7322_put_tid;
7219*4882a593Smuzhiyun dd->f_quiet_serdes = qib_7322_mini_quiet_serdes;
7220*4882a593Smuzhiyun dd->f_rcvctrl = rcvctrl_7322_mod;
7221*4882a593Smuzhiyun dd->f_read_cntrs = qib_read_7322cntrs;
7222*4882a593Smuzhiyun dd->f_read_portcntrs = qib_read_7322portcntrs;
7223*4882a593Smuzhiyun dd->f_reset = qib_do_7322_reset;
7224*4882a593Smuzhiyun dd->f_init_sdma_regs = init_sdma_7322_regs;
7225*4882a593Smuzhiyun dd->f_sdma_busy = qib_sdma_7322_busy;
7226*4882a593Smuzhiyun dd->f_sdma_gethead = qib_sdma_7322_gethead;
7227*4882a593Smuzhiyun dd->f_sdma_sendctrl = qib_7322_sdma_sendctrl;
7228*4882a593Smuzhiyun dd->f_sdma_set_desc_cnt = qib_sdma_set_7322_desc_cnt;
7229*4882a593Smuzhiyun dd->f_sdma_update_tail = qib_sdma_update_7322_tail;
7230*4882a593Smuzhiyun dd->f_sendctrl = sendctrl_7322_mod;
7231*4882a593Smuzhiyun dd->f_set_armlaunch = qib_set_7322_armlaunch;
7232*4882a593Smuzhiyun dd->f_set_cntr_sample = qib_set_cntr_7322_sample;
7233*4882a593Smuzhiyun dd->f_iblink_state = qib_7322_iblink_state;
7234*4882a593Smuzhiyun dd->f_ibphys_portstate = qib_7322_phys_portstate;
7235*4882a593Smuzhiyun dd->f_get_ib_cfg = qib_7322_get_ib_cfg;
7236*4882a593Smuzhiyun dd->f_set_ib_cfg = qib_7322_set_ib_cfg;
7237*4882a593Smuzhiyun dd->f_set_ib_loopback = qib_7322_set_loopback;
7238*4882a593Smuzhiyun dd->f_get_ib_table = qib_7322_get_ib_table;
7239*4882a593Smuzhiyun dd->f_set_ib_table = qib_7322_set_ib_table;
7240*4882a593Smuzhiyun dd->f_set_intr_state = qib_7322_set_intr_state;
7241*4882a593Smuzhiyun dd->f_setextled = qib_setup_7322_setextled;
7242*4882a593Smuzhiyun dd->f_txchk_change = qib_7322_txchk_change;
7243*4882a593Smuzhiyun dd->f_update_usrhead = qib_update_7322_usrhead;
7244*4882a593Smuzhiyun dd->f_wantpiobuf_intr = qib_wantpiobuf_7322_intr;
7245*4882a593Smuzhiyun dd->f_xgxs_reset = qib_7322_mini_pcs_reset;
7246*4882a593Smuzhiyun dd->f_sdma_hw_clean_up = qib_7322_sdma_hw_clean_up;
7247*4882a593Smuzhiyun dd->f_sdma_hw_start_up = qib_7322_sdma_hw_start_up;
7248*4882a593Smuzhiyun dd->f_sdma_init_early = qib_7322_sdma_init_early;
7249*4882a593Smuzhiyun dd->f_writescratch = writescratch;
7250*4882a593Smuzhiyun dd->f_tempsense_rd = qib_7322_tempsense_rd;
7251*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
7252*4882a593Smuzhiyun dd->f_notify_dca = qib_7322_notify_dca;
7253*4882a593Smuzhiyun #endif
7254*4882a593Smuzhiyun /*
7255*4882a593Smuzhiyun * Do remaining PCIe setup and save PCIe values in dd.
7256*4882a593Smuzhiyun * Any error printing is already done by the init code.
7257*4882a593Smuzhiyun * On return, we have the chip mapped, but chip registers
7258*4882a593Smuzhiyun * are not set up until start of qib_init_7322_variables.
7259*4882a593Smuzhiyun */
7260*4882a593Smuzhiyun ret = qib_pcie_ddinit(dd, pdev, ent);
7261*4882a593Smuzhiyun if (ret < 0)
7262*4882a593Smuzhiyun goto bail_free;
7263*4882a593Smuzhiyun
7264*4882a593Smuzhiyun /* initialize chip-specific variables */
7265*4882a593Smuzhiyun ret = qib_init_7322_variables(dd);
7266*4882a593Smuzhiyun if (ret)
7267*4882a593Smuzhiyun goto bail_cleanup;
7268*4882a593Smuzhiyun
7269*4882a593Smuzhiyun if (qib_mini_init || !dd->num_pports)
7270*4882a593Smuzhiyun goto bail;
7271*4882a593Smuzhiyun
7272*4882a593Smuzhiyun /*
7273*4882a593Smuzhiyun * Determine number of vectors we want; depends on port count
7274*4882a593Smuzhiyun * and number of configured kernel receive queues actually used.
7275*4882a593Smuzhiyun * Should also depend on whether sdma is enabled or not, but
7276*4882a593Smuzhiyun * that's such a rare testing case it's not worth worrying about.
7277*4882a593Smuzhiyun */
7278*4882a593Smuzhiyun tabsize = dd->first_user_ctxt + ARRAY_SIZE(irq_table);
7279*4882a593Smuzhiyun for (i = 0; i < tabsize; i++)
7280*4882a593Smuzhiyun if ((i < ARRAY_SIZE(irq_table) &&
7281*4882a593Smuzhiyun irq_table[i].port <= dd->num_pports) ||
7282*4882a593Smuzhiyun (i >= ARRAY_SIZE(irq_table) &&
7283*4882a593Smuzhiyun dd->rcd[i - ARRAY_SIZE(irq_table)]))
7284*4882a593Smuzhiyun actual_cnt++;
7285*4882a593Smuzhiyun /* reduce by ctxt's < 2 */
7286*4882a593Smuzhiyun if (qib_krcvq01_no_msi)
7287*4882a593Smuzhiyun actual_cnt -= dd->num_pports;
7288*4882a593Smuzhiyun
7289*4882a593Smuzhiyun tabsize = actual_cnt;
7290*4882a593Smuzhiyun dd->cspec->msix_entries = kcalloc(tabsize,
7291*4882a593Smuzhiyun sizeof(struct qib_msix_entry),
7292*4882a593Smuzhiyun GFP_KERNEL);
7293*4882a593Smuzhiyun if (!dd->cspec->msix_entries)
7294*4882a593Smuzhiyun tabsize = 0;
7295*4882a593Smuzhiyun
7296*4882a593Smuzhiyun if (qib_pcie_params(dd, 8, &tabsize))
7297*4882a593Smuzhiyun qib_dev_err(dd,
7298*4882a593Smuzhiyun "Failed to setup PCIe or interrupts; continuing anyway\n");
7299*4882a593Smuzhiyun /* may be less than we wanted, if not enough available */
7300*4882a593Smuzhiyun dd->cspec->num_msix_entries = tabsize;
7301*4882a593Smuzhiyun
7302*4882a593Smuzhiyun /* setup interrupt handler */
7303*4882a593Smuzhiyun qib_setup_7322_interrupt(dd, 1);
7304*4882a593Smuzhiyun
7305*4882a593Smuzhiyun /* clear diagctrl register, in case diags were running and crashed */
7306*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwdiagctrl, 0);
7307*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
7308*4882a593Smuzhiyun if (!dca_add_requester(&pdev->dev)) {
7309*4882a593Smuzhiyun qib_devinfo(dd->pcidev, "DCA enabled\n");
7310*4882a593Smuzhiyun dd->flags |= QIB_DCA_ENABLED;
7311*4882a593Smuzhiyun qib_setup_dca(dd);
7312*4882a593Smuzhiyun }
7313*4882a593Smuzhiyun #endif
7314*4882a593Smuzhiyun goto bail;
7315*4882a593Smuzhiyun
7316*4882a593Smuzhiyun bail_cleanup:
7317*4882a593Smuzhiyun qib_pcie_ddcleanup(dd);
7318*4882a593Smuzhiyun bail_free:
7319*4882a593Smuzhiyun qib_free_devdata(dd);
7320*4882a593Smuzhiyun dd = ERR_PTR(ret);
7321*4882a593Smuzhiyun bail:
7322*4882a593Smuzhiyun return dd;
7323*4882a593Smuzhiyun }
7324*4882a593Smuzhiyun
7325*4882a593Smuzhiyun /*
7326*4882a593Smuzhiyun * Set the table entry at the specified index from the table specifed.
7327*4882a593Smuzhiyun * There are 3 * TXDDS_TABLE_SZ entries in all per port, with the first
7328*4882a593Smuzhiyun * TXDDS_TABLE_SZ for SDR, the next for DDR, and the last for QDR.
7329*4882a593Smuzhiyun * 'idx' below addresses the correct entry, while its 4 LSBs select the
7330*4882a593Smuzhiyun * corresponding entry (one of TXDDS_TABLE_SZ) from the selected table.
7331*4882a593Smuzhiyun */
7332*4882a593Smuzhiyun #define DDS_ENT_AMP_LSB 14
7333*4882a593Smuzhiyun #define DDS_ENT_MAIN_LSB 9
7334*4882a593Smuzhiyun #define DDS_ENT_POST_LSB 5
7335*4882a593Smuzhiyun #define DDS_ENT_PRE_XTRA_LSB 3
7336*4882a593Smuzhiyun #define DDS_ENT_PRE_LSB 0
7337*4882a593Smuzhiyun
7338*4882a593Smuzhiyun /*
7339*4882a593Smuzhiyun * Set one entry in the TxDDS table for spec'd port
7340*4882a593Smuzhiyun * ridx picks one of the entries, while tp points
7341*4882a593Smuzhiyun * to the appropriate table entry.
7342*4882a593Smuzhiyun */
set_txdds(struct qib_pportdata * ppd,int ridx,const struct txdds_ent * tp)7343*4882a593Smuzhiyun static void set_txdds(struct qib_pportdata *ppd, int ridx,
7344*4882a593Smuzhiyun const struct txdds_ent *tp)
7345*4882a593Smuzhiyun {
7346*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
7347*4882a593Smuzhiyun u32 pack_ent;
7348*4882a593Smuzhiyun int regidx;
7349*4882a593Smuzhiyun
7350*4882a593Smuzhiyun /* Get correct offset in chip-space, and in source table */
7351*4882a593Smuzhiyun regidx = KREG_IBPORT_IDX(IBSD_DDS_MAP_TABLE) + ridx;
7352*4882a593Smuzhiyun /*
7353*4882a593Smuzhiyun * We do not use qib_write_kreg_port() because it was intended
7354*4882a593Smuzhiyun * only for registers in the lower "port specific" pages.
7355*4882a593Smuzhiyun * So do index calculation by hand.
7356*4882a593Smuzhiyun */
7357*4882a593Smuzhiyun if (ppd->hw_pidx)
7358*4882a593Smuzhiyun regidx += (dd->palign / sizeof(u64));
7359*4882a593Smuzhiyun
7360*4882a593Smuzhiyun pack_ent = tp->amp << DDS_ENT_AMP_LSB;
7361*4882a593Smuzhiyun pack_ent |= tp->main << DDS_ENT_MAIN_LSB;
7362*4882a593Smuzhiyun pack_ent |= tp->pre << DDS_ENT_PRE_LSB;
7363*4882a593Smuzhiyun pack_ent |= tp->post << DDS_ENT_POST_LSB;
7364*4882a593Smuzhiyun qib_write_kreg(dd, regidx, pack_ent);
7365*4882a593Smuzhiyun /* Prevent back-to-back writes by hitting scratch */
7366*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_scratch, 0);
7367*4882a593Smuzhiyun }
7368*4882a593Smuzhiyun
7369*4882a593Smuzhiyun static const struct vendor_txdds_ent vendor_txdds[] = {
7370*4882a593Smuzhiyun { /* Amphenol 1m 30awg NoEq */
7371*4882a593Smuzhiyun { 0x41, 0x50, 0x48 }, "584470002 ",
7372*4882a593Smuzhiyun { 10, 0, 0, 5 }, { 10, 0, 0, 9 }, { 7, 1, 0, 13 },
7373*4882a593Smuzhiyun },
7374*4882a593Smuzhiyun { /* Amphenol 3m 28awg NoEq */
7375*4882a593Smuzhiyun { 0x41, 0x50, 0x48 }, "584470004 ",
7376*4882a593Smuzhiyun { 0, 0, 0, 8 }, { 0, 0, 0, 11 }, { 0, 1, 7, 15 },
7377*4882a593Smuzhiyun },
7378*4882a593Smuzhiyun { /* Finisar 3m OM2 Optical */
7379*4882a593Smuzhiyun { 0x00, 0x90, 0x65 }, "FCBG410QB1C03-QL",
7380*4882a593Smuzhiyun { 0, 0, 0, 3 }, { 0, 0, 0, 4 }, { 0, 0, 0, 13 },
7381*4882a593Smuzhiyun },
7382*4882a593Smuzhiyun { /* Finisar 30m OM2 Optical */
7383*4882a593Smuzhiyun { 0x00, 0x90, 0x65 }, "FCBG410QB1C30-QL",
7384*4882a593Smuzhiyun { 0, 0, 0, 1 }, { 0, 0, 0, 5 }, { 0, 0, 0, 11 },
7385*4882a593Smuzhiyun },
7386*4882a593Smuzhiyun { /* Finisar Default OM2 Optical */
7387*4882a593Smuzhiyun { 0x00, 0x90, 0x65 }, NULL,
7388*4882a593Smuzhiyun { 0, 0, 0, 2 }, { 0, 0, 0, 5 }, { 0, 0, 0, 12 },
7389*4882a593Smuzhiyun },
7390*4882a593Smuzhiyun { /* Gore 1m 30awg NoEq */
7391*4882a593Smuzhiyun { 0x00, 0x21, 0x77 }, "QSN3300-1 ",
7392*4882a593Smuzhiyun { 0, 0, 0, 6 }, { 0, 0, 0, 9 }, { 0, 1, 0, 15 },
7393*4882a593Smuzhiyun },
7394*4882a593Smuzhiyun { /* Gore 2m 30awg NoEq */
7395*4882a593Smuzhiyun { 0x00, 0x21, 0x77 }, "QSN3300-2 ",
7396*4882a593Smuzhiyun { 0, 0, 0, 8 }, { 0, 0, 0, 10 }, { 0, 1, 7, 15 },
7397*4882a593Smuzhiyun },
7398*4882a593Smuzhiyun { /* Gore 1m 28awg NoEq */
7399*4882a593Smuzhiyun { 0x00, 0x21, 0x77 }, "QSN3800-1 ",
7400*4882a593Smuzhiyun { 0, 0, 0, 6 }, { 0, 0, 0, 8 }, { 0, 1, 0, 15 },
7401*4882a593Smuzhiyun },
7402*4882a593Smuzhiyun { /* Gore 3m 28awg NoEq */
7403*4882a593Smuzhiyun { 0x00, 0x21, 0x77 }, "QSN3800-3 ",
7404*4882a593Smuzhiyun { 0, 0, 0, 9 }, { 0, 0, 0, 13 }, { 0, 1, 7, 15 },
7405*4882a593Smuzhiyun },
7406*4882a593Smuzhiyun { /* Gore 5m 24awg Eq */
7407*4882a593Smuzhiyun { 0x00, 0x21, 0x77 }, "QSN7000-5 ",
7408*4882a593Smuzhiyun { 0, 0, 0, 7 }, { 0, 0, 0, 9 }, { 0, 1, 3, 15 },
7409*4882a593Smuzhiyun },
7410*4882a593Smuzhiyun { /* Gore 7m 24awg Eq */
7411*4882a593Smuzhiyun { 0x00, 0x21, 0x77 }, "QSN7000-7 ",
7412*4882a593Smuzhiyun { 0, 0, 0, 9 }, { 0, 0, 0, 11 }, { 0, 2, 6, 15 },
7413*4882a593Smuzhiyun },
7414*4882a593Smuzhiyun { /* Gore 5m 26awg Eq */
7415*4882a593Smuzhiyun { 0x00, 0x21, 0x77 }, "QSN7600-5 ",
7416*4882a593Smuzhiyun { 0, 0, 0, 8 }, { 0, 0, 0, 11 }, { 0, 1, 9, 13 },
7417*4882a593Smuzhiyun },
7418*4882a593Smuzhiyun { /* Gore 7m 26awg Eq */
7419*4882a593Smuzhiyun { 0x00, 0x21, 0x77 }, "QSN7600-7 ",
7420*4882a593Smuzhiyun { 0, 0, 0, 8 }, { 0, 0, 0, 11 }, { 10, 1, 8, 15 },
7421*4882a593Smuzhiyun },
7422*4882a593Smuzhiyun { /* Intersil 12m 24awg Active */
7423*4882a593Smuzhiyun { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP1224",
7424*4882a593Smuzhiyun { 0, 0, 0, 2 }, { 0, 0, 0, 5 }, { 0, 3, 0, 9 },
7425*4882a593Smuzhiyun },
7426*4882a593Smuzhiyun { /* Intersil 10m 28awg Active */
7427*4882a593Smuzhiyun { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP1028",
7428*4882a593Smuzhiyun { 0, 0, 0, 6 }, { 0, 0, 0, 4 }, { 0, 2, 0, 2 },
7429*4882a593Smuzhiyun },
7430*4882a593Smuzhiyun { /* Intersil 7m 30awg Active */
7431*4882a593Smuzhiyun { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP0730",
7432*4882a593Smuzhiyun { 0, 0, 0, 6 }, { 0, 0, 0, 4 }, { 0, 1, 0, 3 },
7433*4882a593Smuzhiyun },
7434*4882a593Smuzhiyun { /* Intersil 5m 32awg Active */
7435*4882a593Smuzhiyun { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP0532",
7436*4882a593Smuzhiyun { 0, 0, 0, 6 }, { 0, 0, 0, 6 }, { 0, 2, 0, 8 },
7437*4882a593Smuzhiyun },
7438*4882a593Smuzhiyun { /* Intersil Default Active */
7439*4882a593Smuzhiyun { 0x00, 0x30, 0xB4 }, NULL,
7440*4882a593Smuzhiyun { 0, 0, 0, 6 }, { 0, 0, 0, 5 }, { 0, 2, 0, 5 },
7441*4882a593Smuzhiyun },
7442*4882a593Smuzhiyun { /* Luxtera 20m Active Optical */
7443*4882a593Smuzhiyun { 0x00, 0x25, 0x63 }, NULL,
7444*4882a593Smuzhiyun { 0, 0, 0, 5 }, { 0, 0, 0, 8 }, { 0, 2, 0, 12 },
7445*4882a593Smuzhiyun },
7446*4882a593Smuzhiyun { /* Molex 1M Cu loopback */
7447*4882a593Smuzhiyun { 0x00, 0x09, 0x3A }, "74763-0025 ",
7448*4882a593Smuzhiyun { 2, 2, 6, 15 }, { 2, 2, 6, 15 }, { 2, 2, 6, 15 },
7449*4882a593Smuzhiyun },
7450*4882a593Smuzhiyun { /* Molex 2m 28awg NoEq */
7451*4882a593Smuzhiyun { 0x00, 0x09, 0x3A }, "74757-2201 ",
7452*4882a593Smuzhiyun { 0, 0, 0, 6 }, { 0, 0, 0, 9 }, { 0, 1, 1, 15 },
7453*4882a593Smuzhiyun },
7454*4882a593Smuzhiyun };
7455*4882a593Smuzhiyun
7456*4882a593Smuzhiyun static const struct txdds_ent txdds_sdr[TXDDS_TABLE_SZ] = {
7457*4882a593Smuzhiyun /* amp, pre, main, post */
7458*4882a593Smuzhiyun { 2, 2, 15, 6 }, /* Loopback */
7459*4882a593Smuzhiyun { 0, 0, 0, 1 }, /* 2 dB */
7460*4882a593Smuzhiyun { 0, 0, 0, 2 }, /* 3 dB */
7461*4882a593Smuzhiyun { 0, 0, 0, 3 }, /* 4 dB */
7462*4882a593Smuzhiyun { 0, 0, 0, 4 }, /* 5 dB */
7463*4882a593Smuzhiyun { 0, 0, 0, 5 }, /* 6 dB */
7464*4882a593Smuzhiyun { 0, 0, 0, 6 }, /* 7 dB */
7465*4882a593Smuzhiyun { 0, 0, 0, 7 }, /* 8 dB */
7466*4882a593Smuzhiyun { 0, 0, 0, 8 }, /* 9 dB */
7467*4882a593Smuzhiyun { 0, 0, 0, 9 }, /* 10 dB */
7468*4882a593Smuzhiyun { 0, 0, 0, 10 }, /* 11 dB */
7469*4882a593Smuzhiyun { 0, 0, 0, 11 }, /* 12 dB */
7470*4882a593Smuzhiyun { 0, 0, 0, 12 }, /* 13 dB */
7471*4882a593Smuzhiyun { 0, 0, 0, 13 }, /* 14 dB */
7472*4882a593Smuzhiyun { 0, 0, 0, 14 }, /* 15 dB */
7473*4882a593Smuzhiyun { 0, 0, 0, 15 }, /* 16 dB */
7474*4882a593Smuzhiyun };
7475*4882a593Smuzhiyun
7476*4882a593Smuzhiyun static const struct txdds_ent txdds_ddr[TXDDS_TABLE_SZ] = {
7477*4882a593Smuzhiyun /* amp, pre, main, post */
7478*4882a593Smuzhiyun { 2, 2, 15, 6 }, /* Loopback */
7479*4882a593Smuzhiyun { 0, 0, 0, 8 }, /* 2 dB */
7480*4882a593Smuzhiyun { 0, 0, 0, 8 }, /* 3 dB */
7481*4882a593Smuzhiyun { 0, 0, 0, 9 }, /* 4 dB */
7482*4882a593Smuzhiyun { 0, 0, 0, 9 }, /* 5 dB */
7483*4882a593Smuzhiyun { 0, 0, 0, 10 }, /* 6 dB */
7484*4882a593Smuzhiyun { 0, 0, 0, 10 }, /* 7 dB */
7485*4882a593Smuzhiyun { 0, 0, 0, 11 }, /* 8 dB */
7486*4882a593Smuzhiyun { 0, 0, 0, 11 }, /* 9 dB */
7487*4882a593Smuzhiyun { 0, 0, 0, 12 }, /* 10 dB */
7488*4882a593Smuzhiyun { 0, 0, 0, 12 }, /* 11 dB */
7489*4882a593Smuzhiyun { 0, 0, 0, 13 }, /* 12 dB */
7490*4882a593Smuzhiyun { 0, 0, 0, 13 }, /* 13 dB */
7491*4882a593Smuzhiyun { 0, 0, 0, 14 }, /* 14 dB */
7492*4882a593Smuzhiyun { 0, 0, 0, 14 }, /* 15 dB */
7493*4882a593Smuzhiyun { 0, 0, 0, 15 }, /* 16 dB */
7494*4882a593Smuzhiyun };
7495*4882a593Smuzhiyun
7496*4882a593Smuzhiyun static const struct txdds_ent txdds_qdr[TXDDS_TABLE_SZ] = {
7497*4882a593Smuzhiyun /* amp, pre, main, post */
7498*4882a593Smuzhiyun { 2, 2, 15, 6 }, /* Loopback */
7499*4882a593Smuzhiyun { 0, 1, 0, 7 }, /* 2 dB (also QMH7342) */
7500*4882a593Smuzhiyun { 0, 1, 0, 9 }, /* 3 dB (also QMH7342) */
7501*4882a593Smuzhiyun { 0, 1, 0, 11 }, /* 4 dB */
7502*4882a593Smuzhiyun { 0, 1, 0, 13 }, /* 5 dB */
7503*4882a593Smuzhiyun { 0, 1, 0, 15 }, /* 6 dB */
7504*4882a593Smuzhiyun { 0, 1, 3, 15 }, /* 7 dB */
7505*4882a593Smuzhiyun { 0, 1, 7, 15 }, /* 8 dB */
7506*4882a593Smuzhiyun { 0, 1, 7, 15 }, /* 9 dB */
7507*4882a593Smuzhiyun { 0, 1, 8, 15 }, /* 10 dB */
7508*4882a593Smuzhiyun { 0, 1, 9, 15 }, /* 11 dB */
7509*4882a593Smuzhiyun { 0, 1, 10, 15 }, /* 12 dB */
7510*4882a593Smuzhiyun { 0, 2, 6, 15 }, /* 13 dB */
7511*4882a593Smuzhiyun { 0, 2, 7, 15 }, /* 14 dB */
7512*4882a593Smuzhiyun { 0, 2, 8, 15 }, /* 15 dB */
7513*4882a593Smuzhiyun { 0, 2, 9, 15 }, /* 16 dB */
7514*4882a593Smuzhiyun };
7515*4882a593Smuzhiyun
7516*4882a593Smuzhiyun /*
7517*4882a593Smuzhiyun * extra entries for use with txselect, for indices >= TXDDS_TABLE_SZ.
7518*4882a593Smuzhiyun * These are mostly used for mez cards going through connectors
7519*4882a593Smuzhiyun * and backplane traces, but can be used to add other "unusual"
7520*4882a593Smuzhiyun * table values as well.
7521*4882a593Smuzhiyun */
7522*4882a593Smuzhiyun static const struct txdds_ent txdds_extra_sdr[TXDDS_EXTRA_SZ] = {
7523*4882a593Smuzhiyun /* amp, pre, main, post */
7524*4882a593Smuzhiyun { 0, 0, 0, 1 }, /* QMH7342 backplane settings */
7525*4882a593Smuzhiyun { 0, 0, 0, 1 }, /* QMH7342 backplane settings */
7526*4882a593Smuzhiyun { 0, 0, 0, 2 }, /* QMH7342 backplane settings */
7527*4882a593Smuzhiyun { 0, 0, 0, 2 }, /* QMH7342 backplane settings */
7528*4882a593Smuzhiyun { 0, 0, 0, 3 }, /* QMH7342 backplane settings */
7529*4882a593Smuzhiyun { 0, 0, 0, 4 }, /* QMH7342 backplane settings */
7530*4882a593Smuzhiyun { 0, 1, 4, 15 }, /* QME7342 backplane settings 1.0 */
7531*4882a593Smuzhiyun { 0, 1, 3, 15 }, /* QME7342 backplane settings 1.0 */
7532*4882a593Smuzhiyun { 0, 1, 0, 12 }, /* QME7342 backplane settings 1.0 */
7533*4882a593Smuzhiyun { 0, 1, 0, 11 }, /* QME7342 backplane settings 1.0 */
7534*4882a593Smuzhiyun { 0, 1, 0, 9 }, /* QME7342 backplane settings 1.0 */
7535*4882a593Smuzhiyun { 0, 1, 0, 14 }, /* QME7342 backplane settings 1.0 */
7536*4882a593Smuzhiyun { 0, 1, 2, 15 }, /* QME7342 backplane settings 1.0 */
7537*4882a593Smuzhiyun { 0, 1, 0, 11 }, /* QME7342 backplane settings 1.1 */
7538*4882a593Smuzhiyun { 0, 1, 0, 7 }, /* QME7342 backplane settings 1.1 */
7539*4882a593Smuzhiyun { 0, 1, 0, 9 }, /* QME7342 backplane settings 1.1 */
7540*4882a593Smuzhiyun { 0, 1, 0, 6 }, /* QME7342 backplane settings 1.1 */
7541*4882a593Smuzhiyun { 0, 1, 0, 8 }, /* QME7342 backplane settings 1.1 */
7542*4882a593Smuzhiyun };
7543*4882a593Smuzhiyun
7544*4882a593Smuzhiyun static const struct txdds_ent txdds_extra_ddr[TXDDS_EXTRA_SZ] = {
7545*4882a593Smuzhiyun /* amp, pre, main, post */
7546*4882a593Smuzhiyun { 0, 0, 0, 7 }, /* QMH7342 backplane settings */
7547*4882a593Smuzhiyun { 0, 0, 0, 7 }, /* QMH7342 backplane settings */
7548*4882a593Smuzhiyun { 0, 0, 0, 8 }, /* QMH7342 backplane settings */
7549*4882a593Smuzhiyun { 0, 0, 0, 8 }, /* QMH7342 backplane settings */
7550*4882a593Smuzhiyun { 0, 0, 0, 9 }, /* QMH7342 backplane settings */
7551*4882a593Smuzhiyun { 0, 0, 0, 10 }, /* QMH7342 backplane settings */
7552*4882a593Smuzhiyun { 0, 1, 4, 15 }, /* QME7342 backplane settings 1.0 */
7553*4882a593Smuzhiyun { 0, 1, 3, 15 }, /* QME7342 backplane settings 1.0 */
7554*4882a593Smuzhiyun { 0, 1, 0, 12 }, /* QME7342 backplane settings 1.0 */
7555*4882a593Smuzhiyun { 0, 1, 0, 11 }, /* QME7342 backplane settings 1.0 */
7556*4882a593Smuzhiyun { 0, 1, 0, 9 }, /* QME7342 backplane settings 1.0 */
7557*4882a593Smuzhiyun { 0, 1, 0, 14 }, /* QME7342 backplane settings 1.0 */
7558*4882a593Smuzhiyun { 0, 1, 2, 15 }, /* QME7342 backplane settings 1.0 */
7559*4882a593Smuzhiyun { 0, 1, 0, 11 }, /* QME7342 backplane settings 1.1 */
7560*4882a593Smuzhiyun { 0, 1, 0, 7 }, /* QME7342 backplane settings 1.1 */
7561*4882a593Smuzhiyun { 0, 1, 0, 9 }, /* QME7342 backplane settings 1.1 */
7562*4882a593Smuzhiyun { 0, 1, 0, 6 }, /* QME7342 backplane settings 1.1 */
7563*4882a593Smuzhiyun { 0, 1, 0, 8 }, /* QME7342 backplane settings 1.1 */
7564*4882a593Smuzhiyun };
7565*4882a593Smuzhiyun
7566*4882a593Smuzhiyun static const struct txdds_ent txdds_extra_qdr[TXDDS_EXTRA_SZ] = {
7567*4882a593Smuzhiyun /* amp, pre, main, post */
7568*4882a593Smuzhiyun { 0, 1, 0, 4 }, /* QMH7342 backplane settings */
7569*4882a593Smuzhiyun { 0, 1, 0, 5 }, /* QMH7342 backplane settings */
7570*4882a593Smuzhiyun { 0, 1, 0, 6 }, /* QMH7342 backplane settings */
7571*4882a593Smuzhiyun { 0, 1, 0, 8 }, /* QMH7342 backplane settings */
7572*4882a593Smuzhiyun { 0, 1, 0, 10 }, /* QMH7342 backplane settings */
7573*4882a593Smuzhiyun { 0, 1, 0, 12 }, /* QMH7342 backplane settings */
7574*4882a593Smuzhiyun { 0, 1, 4, 15 }, /* QME7342 backplane settings 1.0 */
7575*4882a593Smuzhiyun { 0, 1, 3, 15 }, /* QME7342 backplane settings 1.0 */
7576*4882a593Smuzhiyun { 0, 1, 0, 12 }, /* QME7342 backplane settings 1.0 */
7577*4882a593Smuzhiyun { 0, 1, 0, 11 }, /* QME7342 backplane settings 1.0 */
7578*4882a593Smuzhiyun { 0, 1, 0, 9 }, /* QME7342 backplane settings 1.0 */
7579*4882a593Smuzhiyun { 0, 1, 0, 14 }, /* QME7342 backplane settings 1.0 */
7580*4882a593Smuzhiyun { 0, 1, 2, 15 }, /* QME7342 backplane settings 1.0 */
7581*4882a593Smuzhiyun { 0, 1, 0, 11 }, /* QME7342 backplane settings 1.1 */
7582*4882a593Smuzhiyun { 0, 1, 0, 7 }, /* QME7342 backplane settings 1.1 */
7583*4882a593Smuzhiyun { 0, 1, 0, 9 }, /* QME7342 backplane settings 1.1 */
7584*4882a593Smuzhiyun { 0, 1, 0, 6 }, /* QME7342 backplane settings 1.1 */
7585*4882a593Smuzhiyun { 0, 1, 0, 8 }, /* QME7342 backplane settings 1.1 */
7586*4882a593Smuzhiyun };
7587*4882a593Smuzhiyun
7588*4882a593Smuzhiyun static const struct txdds_ent txdds_extra_mfg[TXDDS_MFG_SZ] = {
7589*4882a593Smuzhiyun /* amp, pre, main, post */
7590*4882a593Smuzhiyun { 0, 0, 0, 0 }, /* QME7342 mfg settings */
7591*4882a593Smuzhiyun { 0, 0, 0, 6 }, /* QME7342 P2 mfg settings */
7592*4882a593Smuzhiyun };
7593*4882a593Smuzhiyun
get_atten_table(const struct txdds_ent * txdds,unsigned atten)7594*4882a593Smuzhiyun static const struct txdds_ent *get_atten_table(const struct txdds_ent *txdds,
7595*4882a593Smuzhiyun unsigned atten)
7596*4882a593Smuzhiyun {
7597*4882a593Smuzhiyun /*
7598*4882a593Smuzhiyun * The attenuation table starts at 2dB for entry 1,
7599*4882a593Smuzhiyun * with entry 0 being the loopback entry.
7600*4882a593Smuzhiyun */
7601*4882a593Smuzhiyun if (atten <= 2)
7602*4882a593Smuzhiyun atten = 1;
7603*4882a593Smuzhiyun else if (atten > TXDDS_TABLE_SZ)
7604*4882a593Smuzhiyun atten = TXDDS_TABLE_SZ - 1;
7605*4882a593Smuzhiyun else
7606*4882a593Smuzhiyun atten--;
7607*4882a593Smuzhiyun return txdds + atten;
7608*4882a593Smuzhiyun }
7609*4882a593Smuzhiyun
7610*4882a593Smuzhiyun /*
7611*4882a593Smuzhiyun * if override is set, the module parameter txselect has a value
7612*4882a593Smuzhiyun * for this specific port, so use it, rather than our normal mechanism.
7613*4882a593Smuzhiyun */
find_best_ent(struct qib_pportdata * ppd,const struct txdds_ent ** sdr_dds,const struct txdds_ent ** ddr_dds,const struct txdds_ent ** qdr_dds,int override)7614*4882a593Smuzhiyun static void find_best_ent(struct qib_pportdata *ppd,
7615*4882a593Smuzhiyun const struct txdds_ent **sdr_dds,
7616*4882a593Smuzhiyun const struct txdds_ent **ddr_dds,
7617*4882a593Smuzhiyun const struct txdds_ent **qdr_dds, int override)
7618*4882a593Smuzhiyun {
7619*4882a593Smuzhiyun struct qib_qsfp_cache *qd = &ppd->cpspec->qsfp_data.cache;
7620*4882a593Smuzhiyun int idx;
7621*4882a593Smuzhiyun
7622*4882a593Smuzhiyun /* Search table of known cables */
7623*4882a593Smuzhiyun for (idx = 0; !override && idx < ARRAY_SIZE(vendor_txdds); ++idx) {
7624*4882a593Smuzhiyun const struct vendor_txdds_ent *v = vendor_txdds + idx;
7625*4882a593Smuzhiyun
7626*4882a593Smuzhiyun if (!memcmp(v->oui, qd->oui, QSFP_VOUI_LEN) &&
7627*4882a593Smuzhiyun (!v->partnum ||
7628*4882a593Smuzhiyun !memcmp(v->partnum, qd->partnum, QSFP_PN_LEN))) {
7629*4882a593Smuzhiyun *sdr_dds = &v->sdr;
7630*4882a593Smuzhiyun *ddr_dds = &v->ddr;
7631*4882a593Smuzhiyun *qdr_dds = &v->qdr;
7632*4882a593Smuzhiyun return;
7633*4882a593Smuzhiyun }
7634*4882a593Smuzhiyun }
7635*4882a593Smuzhiyun
7636*4882a593Smuzhiyun /* Active cables don't have attenuation so we only set SERDES
7637*4882a593Smuzhiyun * settings to account for the attenuation of the board traces. */
7638*4882a593Smuzhiyun if (!override && QSFP_IS_ACTIVE(qd->tech)) {
7639*4882a593Smuzhiyun *sdr_dds = txdds_sdr + ppd->dd->board_atten;
7640*4882a593Smuzhiyun *ddr_dds = txdds_ddr + ppd->dd->board_atten;
7641*4882a593Smuzhiyun *qdr_dds = txdds_qdr + ppd->dd->board_atten;
7642*4882a593Smuzhiyun return;
7643*4882a593Smuzhiyun }
7644*4882a593Smuzhiyun
7645*4882a593Smuzhiyun if (!override && QSFP_HAS_ATTEN(qd->tech) && (qd->atten[0] ||
7646*4882a593Smuzhiyun qd->atten[1])) {
7647*4882a593Smuzhiyun *sdr_dds = get_atten_table(txdds_sdr, qd->atten[0]);
7648*4882a593Smuzhiyun *ddr_dds = get_atten_table(txdds_ddr, qd->atten[0]);
7649*4882a593Smuzhiyun *qdr_dds = get_atten_table(txdds_qdr, qd->atten[1]);
7650*4882a593Smuzhiyun return;
7651*4882a593Smuzhiyun } else if (ppd->cpspec->no_eep < TXDDS_TABLE_SZ) {
7652*4882a593Smuzhiyun /*
7653*4882a593Smuzhiyun * If we have no (or incomplete) data from the cable
7654*4882a593Smuzhiyun * EEPROM, or no QSFP, or override is set, use the
7655*4882a593Smuzhiyun * module parameter value to index into the attentuation
7656*4882a593Smuzhiyun * table.
7657*4882a593Smuzhiyun */
7658*4882a593Smuzhiyun idx = ppd->cpspec->no_eep;
7659*4882a593Smuzhiyun *sdr_dds = &txdds_sdr[idx];
7660*4882a593Smuzhiyun *ddr_dds = &txdds_ddr[idx];
7661*4882a593Smuzhiyun *qdr_dds = &txdds_qdr[idx];
7662*4882a593Smuzhiyun } else if (ppd->cpspec->no_eep < (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ)) {
7663*4882a593Smuzhiyun /* similar to above, but index into the "extra" table. */
7664*4882a593Smuzhiyun idx = ppd->cpspec->no_eep - TXDDS_TABLE_SZ;
7665*4882a593Smuzhiyun *sdr_dds = &txdds_extra_sdr[idx];
7666*4882a593Smuzhiyun *ddr_dds = &txdds_extra_ddr[idx];
7667*4882a593Smuzhiyun *qdr_dds = &txdds_extra_qdr[idx];
7668*4882a593Smuzhiyun } else if ((IS_QME(ppd->dd) || IS_QMH(ppd->dd)) &&
7669*4882a593Smuzhiyun ppd->cpspec->no_eep < (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ +
7670*4882a593Smuzhiyun TXDDS_MFG_SZ)) {
7671*4882a593Smuzhiyun idx = ppd->cpspec->no_eep - (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ);
7672*4882a593Smuzhiyun pr_info("IB%u:%u use idx %u into txdds_mfg\n",
7673*4882a593Smuzhiyun ppd->dd->unit, ppd->port, idx);
7674*4882a593Smuzhiyun *sdr_dds = &txdds_extra_mfg[idx];
7675*4882a593Smuzhiyun *ddr_dds = &txdds_extra_mfg[idx];
7676*4882a593Smuzhiyun *qdr_dds = &txdds_extra_mfg[idx];
7677*4882a593Smuzhiyun } else {
7678*4882a593Smuzhiyun /* this shouldn't happen, it's range checked */
7679*4882a593Smuzhiyun *sdr_dds = txdds_sdr + qib_long_atten;
7680*4882a593Smuzhiyun *ddr_dds = txdds_ddr + qib_long_atten;
7681*4882a593Smuzhiyun *qdr_dds = txdds_qdr + qib_long_atten;
7682*4882a593Smuzhiyun }
7683*4882a593Smuzhiyun }
7684*4882a593Smuzhiyun
init_txdds_table(struct qib_pportdata * ppd,int override)7685*4882a593Smuzhiyun static void init_txdds_table(struct qib_pportdata *ppd, int override)
7686*4882a593Smuzhiyun {
7687*4882a593Smuzhiyun const struct txdds_ent *sdr_dds, *ddr_dds, *qdr_dds;
7688*4882a593Smuzhiyun struct txdds_ent *dds;
7689*4882a593Smuzhiyun int idx;
7690*4882a593Smuzhiyun int single_ent = 0;
7691*4882a593Smuzhiyun
7692*4882a593Smuzhiyun find_best_ent(ppd, &sdr_dds, &ddr_dds, &qdr_dds, override);
7693*4882a593Smuzhiyun
7694*4882a593Smuzhiyun /* for mez cards or override, use the selected value for all entries */
7695*4882a593Smuzhiyun if (!(ppd->dd->flags & QIB_HAS_QSFP) || override)
7696*4882a593Smuzhiyun single_ent = 1;
7697*4882a593Smuzhiyun
7698*4882a593Smuzhiyun /* Fill in the first entry with the best entry found. */
7699*4882a593Smuzhiyun set_txdds(ppd, 0, sdr_dds);
7700*4882a593Smuzhiyun set_txdds(ppd, TXDDS_TABLE_SZ, ddr_dds);
7701*4882a593Smuzhiyun set_txdds(ppd, 2 * TXDDS_TABLE_SZ, qdr_dds);
7702*4882a593Smuzhiyun if (ppd->lflags & (QIBL_LINKINIT | QIBL_LINKARMED |
7703*4882a593Smuzhiyun QIBL_LINKACTIVE)) {
7704*4882a593Smuzhiyun dds = (struct txdds_ent *)(ppd->link_speed_active ==
7705*4882a593Smuzhiyun QIB_IB_QDR ? qdr_dds :
7706*4882a593Smuzhiyun (ppd->link_speed_active ==
7707*4882a593Smuzhiyun QIB_IB_DDR ? ddr_dds : sdr_dds));
7708*4882a593Smuzhiyun write_tx_serdes_param(ppd, dds);
7709*4882a593Smuzhiyun }
7710*4882a593Smuzhiyun
7711*4882a593Smuzhiyun /* Fill in the remaining entries with the default table values. */
7712*4882a593Smuzhiyun for (idx = 1; idx < ARRAY_SIZE(txdds_sdr); ++idx) {
7713*4882a593Smuzhiyun set_txdds(ppd, idx, single_ent ? sdr_dds : txdds_sdr + idx);
7714*4882a593Smuzhiyun set_txdds(ppd, idx + TXDDS_TABLE_SZ,
7715*4882a593Smuzhiyun single_ent ? ddr_dds : txdds_ddr + idx);
7716*4882a593Smuzhiyun set_txdds(ppd, idx + 2 * TXDDS_TABLE_SZ,
7717*4882a593Smuzhiyun single_ent ? qdr_dds : txdds_qdr + idx);
7718*4882a593Smuzhiyun }
7719*4882a593Smuzhiyun }
7720*4882a593Smuzhiyun
7721*4882a593Smuzhiyun #define KR_AHB_ACC KREG_IDX(ahb_access_ctrl)
7722*4882a593Smuzhiyun #define KR_AHB_TRANS KREG_IDX(ahb_transaction_reg)
7723*4882a593Smuzhiyun #define AHB_TRANS_RDY SYM_MASK(ahb_transaction_reg, ahb_rdy)
7724*4882a593Smuzhiyun #define AHB_ADDR_LSB SYM_LSB(ahb_transaction_reg, ahb_address)
7725*4882a593Smuzhiyun #define AHB_DATA_LSB SYM_LSB(ahb_transaction_reg, ahb_data)
7726*4882a593Smuzhiyun #define AHB_WR SYM_MASK(ahb_transaction_reg, write_not_read)
7727*4882a593Smuzhiyun #define AHB_TRANS_TRIES 10
7728*4882a593Smuzhiyun
7729*4882a593Smuzhiyun /*
7730*4882a593Smuzhiyun * The chan argument is 0=chan0, 1=chan1, 2=pll, 3=chan2, 4=chan4,
7731*4882a593Smuzhiyun * 5=subsystem which is why most calls have "chan + chan >> 1"
7732*4882a593Smuzhiyun * for the channel argument.
7733*4882a593Smuzhiyun */
ahb_mod(struct qib_devdata * dd,int quad,int chan,int addr,u32 data,u32 mask)7734*4882a593Smuzhiyun static u32 ahb_mod(struct qib_devdata *dd, int quad, int chan, int addr,
7735*4882a593Smuzhiyun u32 data, u32 mask)
7736*4882a593Smuzhiyun {
7737*4882a593Smuzhiyun u32 rd_data, wr_data, sz_mask;
7738*4882a593Smuzhiyun u64 trans, acc, prev_acc;
7739*4882a593Smuzhiyun u32 ret = 0xBAD0BAD;
7740*4882a593Smuzhiyun int tries;
7741*4882a593Smuzhiyun
7742*4882a593Smuzhiyun prev_acc = qib_read_kreg64(dd, KR_AHB_ACC);
7743*4882a593Smuzhiyun /* From this point on, make sure we return access */
7744*4882a593Smuzhiyun acc = (quad << 1) | 1;
7745*4882a593Smuzhiyun qib_write_kreg(dd, KR_AHB_ACC, acc);
7746*4882a593Smuzhiyun
7747*4882a593Smuzhiyun for (tries = 1; tries < AHB_TRANS_TRIES; ++tries) {
7748*4882a593Smuzhiyun trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7749*4882a593Smuzhiyun if (trans & AHB_TRANS_RDY)
7750*4882a593Smuzhiyun break;
7751*4882a593Smuzhiyun }
7752*4882a593Smuzhiyun if (tries >= AHB_TRANS_TRIES) {
7753*4882a593Smuzhiyun qib_dev_err(dd, "No ahb_rdy in %d tries\n", AHB_TRANS_TRIES);
7754*4882a593Smuzhiyun goto bail;
7755*4882a593Smuzhiyun }
7756*4882a593Smuzhiyun
7757*4882a593Smuzhiyun /* If mask is not all 1s, we need to read, but different SerDes
7758*4882a593Smuzhiyun * entities have different sizes
7759*4882a593Smuzhiyun */
7760*4882a593Smuzhiyun sz_mask = (1UL << ((quad == 1) ? 32 : 16)) - 1;
7761*4882a593Smuzhiyun wr_data = data & mask & sz_mask;
7762*4882a593Smuzhiyun if ((~mask & sz_mask) != 0) {
7763*4882a593Smuzhiyun trans = ((chan << 6) | addr) << (AHB_ADDR_LSB + 1);
7764*4882a593Smuzhiyun qib_write_kreg(dd, KR_AHB_TRANS, trans);
7765*4882a593Smuzhiyun
7766*4882a593Smuzhiyun for (tries = 1; tries < AHB_TRANS_TRIES; ++tries) {
7767*4882a593Smuzhiyun trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7768*4882a593Smuzhiyun if (trans & AHB_TRANS_RDY)
7769*4882a593Smuzhiyun break;
7770*4882a593Smuzhiyun }
7771*4882a593Smuzhiyun if (tries >= AHB_TRANS_TRIES) {
7772*4882a593Smuzhiyun qib_dev_err(dd, "No Rd ahb_rdy in %d tries\n",
7773*4882a593Smuzhiyun AHB_TRANS_TRIES);
7774*4882a593Smuzhiyun goto bail;
7775*4882a593Smuzhiyun }
7776*4882a593Smuzhiyun /* Re-read in case host split reads and read data first */
7777*4882a593Smuzhiyun trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7778*4882a593Smuzhiyun rd_data = (uint32_t)(trans >> AHB_DATA_LSB);
7779*4882a593Smuzhiyun wr_data |= (rd_data & ~mask & sz_mask);
7780*4882a593Smuzhiyun }
7781*4882a593Smuzhiyun
7782*4882a593Smuzhiyun /* If mask is not zero, we need to write. */
7783*4882a593Smuzhiyun if (mask & sz_mask) {
7784*4882a593Smuzhiyun trans = ((chan << 6) | addr) << (AHB_ADDR_LSB + 1);
7785*4882a593Smuzhiyun trans |= ((uint64_t)wr_data << AHB_DATA_LSB);
7786*4882a593Smuzhiyun trans |= AHB_WR;
7787*4882a593Smuzhiyun qib_write_kreg(dd, KR_AHB_TRANS, trans);
7788*4882a593Smuzhiyun
7789*4882a593Smuzhiyun for (tries = 1; tries < AHB_TRANS_TRIES; ++tries) {
7790*4882a593Smuzhiyun trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7791*4882a593Smuzhiyun if (trans & AHB_TRANS_RDY)
7792*4882a593Smuzhiyun break;
7793*4882a593Smuzhiyun }
7794*4882a593Smuzhiyun if (tries >= AHB_TRANS_TRIES) {
7795*4882a593Smuzhiyun qib_dev_err(dd, "No Wr ahb_rdy in %d tries\n",
7796*4882a593Smuzhiyun AHB_TRANS_TRIES);
7797*4882a593Smuzhiyun goto bail;
7798*4882a593Smuzhiyun }
7799*4882a593Smuzhiyun }
7800*4882a593Smuzhiyun ret = wr_data;
7801*4882a593Smuzhiyun bail:
7802*4882a593Smuzhiyun qib_write_kreg(dd, KR_AHB_ACC, prev_acc);
7803*4882a593Smuzhiyun return ret;
7804*4882a593Smuzhiyun }
7805*4882a593Smuzhiyun
ibsd_wr_allchans(struct qib_pportdata * ppd,int addr,unsigned data,unsigned mask)7806*4882a593Smuzhiyun static void ibsd_wr_allchans(struct qib_pportdata *ppd, int addr, unsigned data,
7807*4882a593Smuzhiyun unsigned mask)
7808*4882a593Smuzhiyun {
7809*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
7810*4882a593Smuzhiyun int chan;
7811*4882a593Smuzhiyun
7812*4882a593Smuzhiyun for (chan = 0; chan < SERDES_CHANS; ++chan) {
7813*4882a593Smuzhiyun ahb_mod(dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)), addr,
7814*4882a593Smuzhiyun data, mask);
7815*4882a593Smuzhiyun ahb_mod(dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)), addr,
7816*4882a593Smuzhiyun 0, 0);
7817*4882a593Smuzhiyun }
7818*4882a593Smuzhiyun }
7819*4882a593Smuzhiyun
serdes_7322_los_enable(struct qib_pportdata * ppd,int enable)7820*4882a593Smuzhiyun static void serdes_7322_los_enable(struct qib_pportdata *ppd, int enable)
7821*4882a593Smuzhiyun {
7822*4882a593Smuzhiyun u64 data = qib_read_kreg_port(ppd, krp_serdesctrl);
7823*4882a593Smuzhiyun u8 state = SYM_FIELD(data, IBSerdesCtrl_0, RXLOSEN);
7824*4882a593Smuzhiyun
7825*4882a593Smuzhiyun if (enable && !state) {
7826*4882a593Smuzhiyun pr_info("IB%u:%u Turning LOS on\n",
7827*4882a593Smuzhiyun ppd->dd->unit, ppd->port);
7828*4882a593Smuzhiyun data |= SYM_MASK(IBSerdesCtrl_0, RXLOSEN);
7829*4882a593Smuzhiyun } else if (!enable && state) {
7830*4882a593Smuzhiyun pr_info("IB%u:%u Turning LOS off\n",
7831*4882a593Smuzhiyun ppd->dd->unit, ppd->port);
7832*4882a593Smuzhiyun data &= ~SYM_MASK(IBSerdesCtrl_0, RXLOSEN);
7833*4882a593Smuzhiyun }
7834*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_serdesctrl, data);
7835*4882a593Smuzhiyun }
7836*4882a593Smuzhiyun
serdes_7322_init(struct qib_pportdata * ppd)7837*4882a593Smuzhiyun static int serdes_7322_init(struct qib_pportdata *ppd)
7838*4882a593Smuzhiyun {
7839*4882a593Smuzhiyun int ret = 0;
7840*4882a593Smuzhiyun
7841*4882a593Smuzhiyun if (ppd->dd->cspec->r1)
7842*4882a593Smuzhiyun ret = serdes_7322_init_old(ppd);
7843*4882a593Smuzhiyun else
7844*4882a593Smuzhiyun ret = serdes_7322_init_new(ppd);
7845*4882a593Smuzhiyun return ret;
7846*4882a593Smuzhiyun }
7847*4882a593Smuzhiyun
serdes_7322_init_old(struct qib_pportdata * ppd)7848*4882a593Smuzhiyun static int serdes_7322_init_old(struct qib_pportdata *ppd)
7849*4882a593Smuzhiyun {
7850*4882a593Smuzhiyun u32 le_val;
7851*4882a593Smuzhiyun
7852*4882a593Smuzhiyun /*
7853*4882a593Smuzhiyun * Initialize the Tx DDS tables. Also done every QSFP event,
7854*4882a593Smuzhiyun * for adapters with QSFP
7855*4882a593Smuzhiyun */
7856*4882a593Smuzhiyun init_txdds_table(ppd, 0);
7857*4882a593Smuzhiyun
7858*4882a593Smuzhiyun /* ensure no tx overrides from earlier driver loads */
7859*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_tx_deemph_override,
7860*4882a593Smuzhiyun SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7861*4882a593Smuzhiyun reset_tx_deemphasis_override));
7862*4882a593Smuzhiyun
7863*4882a593Smuzhiyun /* Patch some SerDes defaults to "Better for IB" */
7864*4882a593Smuzhiyun /* Timing Loop Bandwidth: cdr_timing[11:9] = 0 */
7865*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 2, 0, BMASK(11, 9));
7866*4882a593Smuzhiyun
7867*4882a593Smuzhiyun /* Termination: rxtermctrl_r2d addr 11 bits [12:11] = 1 */
7868*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 11, (1 << 11), BMASK(12, 11));
7869*4882a593Smuzhiyun /* Enable LE2: rxle2en_r2a addr 13 bit [6] = 1 */
7870*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 13, (1 << 6), (1 << 6));
7871*4882a593Smuzhiyun
7872*4882a593Smuzhiyun /* May be overridden in qsfp_7322_event */
7873*4882a593Smuzhiyun le_val = IS_QME(ppd->dd) ? LE2_QME : LE2_DEFAULT;
7874*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 13, (le_val << 7), BMASK(9, 7));
7875*4882a593Smuzhiyun
7876*4882a593Smuzhiyun /* enable LE1 adaptation for all but QME, which is disabled */
7877*4882a593Smuzhiyun le_val = IS_QME(ppd->dd) ? 0 : 1;
7878*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 13, (le_val << 5), (1 << 5));
7879*4882a593Smuzhiyun
7880*4882a593Smuzhiyun /* Clear cmode-override, may be set from older driver */
7881*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 0 << 14, 1 << 14);
7882*4882a593Smuzhiyun
7883*4882a593Smuzhiyun /* Timing Recovery: rxtapsel addr 5 bits [9:8] = 0 */
7884*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 5, (0 << 8), BMASK(9, 8));
7885*4882a593Smuzhiyun
7886*4882a593Smuzhiyun /* setup LoS params; these are subsystem, so chan == 5 */
7887*4882a593Smuzhiyun /* LoS filter threshold_count on, ch 0-3, set to 8 */
7888*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 5, 8 << 11, BMASK(14, 11));
7889*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 8 << 4, BMASK(7, 4));
7890*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 8, 8 << 11, BMASK(14, 11));
7891*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 8 << 4, BMASK(7, 4));
7892*4882a593Smuzhiyun
7893*4882a593Smuzhiyun /* LoS filter threshold_count off, ch 0-3, set to 4 */
7894*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 6, 4 << 0, BMASK(3, 0));
7895*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 4 << 8, BMASK(11, 8));
7896*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 4 << 0, BMASK(3, 0));
7897*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 4 << 8, BMASK(11, 8));
7898*4882a593Smuzhiyun
7899*4882a593Smuzhiyun /* LoS filter select enabled */
7900*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 1 << 15, 1 << 15);
7901*4882a593Smuzhiyun
7902*4882a593Smuzhiyun /* LoS target data: SDR=4, DDR=2, QDR=1 */
7903*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 14, (1 << 3), BMASK(5, 3)); /* QDR */
7904*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 20, (2 << 10), BMASK(12, 10)); /* DDR */
7905*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 20, (4 << 13), BMASK(15, 13)); /* SDR */
7906*4882a593Smuzhiyun
7907*4882a593Smuzhiyun serdes_7322_los_enable(ppd, 1);
7908*4882a593Smuzhiyun
7909*4882a593Smuzhiyun /* rxbistena; set 0 to avoid effects of it switch later */
7910*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 9, 0 << 15, 1 << 15);
7911*4882a593Smuzhiyun
7912*4882a593Smuzhiyun /* Configure 4 DFE taps, and only they adapt */
7913*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 16, 0 << 0, BMASK(1, 0));
7914*4882a593Smuzhiyun
7915*4882a593Smuzhiyun /* gain hi stop 32 (22) (6:1) lo stop 7 (10:7) target 22 (13) (15:11) */
7916*4882a593Smuzhiyun le_val = (ppd->dd->cspec->r1 || IS_QME(ppd->dd)) ? 0xb6c0 : 0x6bac;
7917*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 21, le_val, 0xfffe);
7918*4882a593Smuzhiyun
7919*4882a593Smuzhiyun /*
7920*4882a593Smuzhiyun * Set receive adaptation mode. SDR and DDR adaptation are
7921*4882a593Smuzhiyun * always on, and QDR is initially enabled; later disabled.
7922*4882a593Smuzhiyun */
7923*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_static_adapt_dis(0), 0ULL);
7924*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_static_adapt_dis(1), 0ULL);
7925*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
7926*4882a593Smuzhiyun ppd->dd->cspec->r1 ?
7927*4882a593Smuzhiyun QDR_STATIC_ADAPT_DOWN_R1 : QDR_STATIC_ADAPT_DOWN);
7928*4882a593Smuzhiyun ppd->cpspec->qdr_dfe_on = 1;
7929*4882a593Smuzhiyun
7930*4882a593Smuzhiyun /* FLoop LOS gate: PPM filter enabled */
7931*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 38, 0 << 10, 1 << 10);
7932*4882a593Smuzhiyun
7933*4882a593Smuzhiyun /* rx offset center enabled */
7934*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, 1 << 4, 1 << 4);
7935*4882a593Smuzhiyun
7936*4882a593Smuzhiyun if (!ppd->dd->cspec->r1) {
7937*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, 1 << 12, 1 << 12);
7938*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, 2 << 8, 0x0f << 8);
7939*4882a593Smuzhiyun }
7940*4882a593Smuzhiyun
7941*4882a593Smuzhiyun /* Set the frequency loop bandwidth to 15 */
7942*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 2, 15 << 5, BMASK(8, 5));
7943*4882a593Smuzhiyun
7944*4882a593Smuzhiyun return 0;
7945*4882a593Smuzhiyun }
7946*4882a593Smuzhiyun
serdes_7322_init_new(struct qib_pportdata * ppd)7947*4882a593Smuzhiyun static int serdes_7322_init_new(struct qib_pportdata *ppd)
7948*4882a593Smuzhiyun {
7949*4882a593Smuzhiyun unsigned long tend;
7950*4882a593Smuzhiyun u32 le_val, rxcaldone;
7951*4882a593Smuzhiyun int chan, chan_done = (1 << SERDES_CHANS) - 1;
7952*4882a593Smuzhiyun
7953*4882a593Smuzhiyun /* Clear cmode-override, may be set from older driver */
7954*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 0 << 14, 1 << 14);
7955*4882a593Smuzhiyun
7956*4882a593Smuzhiyun /* ensure no tx overrides from earlier driver loads */
7957*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_tx_deemph_override,
7958*4882a593Smuzhiyun SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7959*4882a593Smuzhiyun reset_tx_deemphasis_override));
7960*4882a593Smuzhiyun
7961*4882a593Smuzhiyun /* START OF LSI SUGGESTED SERDES BRINGUP */
7962*4882a593Smuzhiyun /* Reset - Calibration Setup */
7963*4882a593Smuzhiyun /* Stop DFE adaptaion */
7964*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 1, 0, BMASK(9, 1));
7965*4882a593Smuzhiyun /* Disable LE1 */
7966*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 13, 0, BMASK(5, 5));
7967*4882a593Smuzhiyun /* Disable autoadapt for LE1 */
7968*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 1, 0, BMASK(15, 15));
7969*4882a593Smuzhiyun /* Disable LE2 */
7970*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 13, 0, BMASK(6, 6));
7971*4882a593Smuzhiyun /* Disable VGA */
7972*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 5, 0, BMASK(0, 0));
7973*4882a593Smuzhiyun /* Disable AFE Offset Cancel */
7974*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, 0, BMASK(12, 12));
7975*4882a593Smuzhiyun /* Disable Timing Loop */
7976*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 2, 0, BMASK(3, 3));
7977*4882a593Smuzhiyun /* Disable Frequency Loop */
7978*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 2, 0, BMASK(4, 4));
7979*4882a593Smuzhiyun /* Disable Baseline Wander Correction */
7980*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 13, 0, BMASK(13, 13));
7981*4882a593Smuzhiyun /* Disable RX Calibration */
7982*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 4, 0, BMASK(10, 10));
7983*4882a593Smuzhiyun /* Disable RX Offset Calibration */
7984*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, 0, BMASK(4, 4));
7985*4882a593Smuzhiyun /* Select BB CDR */
7986*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 2, (1 << 15), BMASK(15, 15));
7987*4882a593Smuzhiyun /* CDR Step Size */
7988*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 5, 0, BMASK(9, 8));
7989*4882a593Smuzhiyun /* Enable phase Calibration */
7990*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, (1 << 5), BMASK(5, 5));
7991*4882a593Smuzhiyun /* DFE Bandwidth [2:14-12] */
7992*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 2, (4 << 12), BMASK(14, 12));
7993*4882a593Smuzhiyun /* DFE Config (4 taps only) */
7994*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 16, 0, BMASK(1, 0));
7995*4882a593Smuzhiyun /* Gain Loop Bandwidth */
7996*4882a593Smuzhiyun if (!ppd->dd->cspec->r1) {
7997*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, 1 << 12, BMASK(12, 12));
7998*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, 2 << 8, BMASK(11, 8));
7999*4882a593Smuzhiyun } else {
8000*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 19, (3 << 11), BMASK(13, 11));
8001*4882a593Smuzhiyun }
8002*4882a593Smuzhiyun /* Baseline Wander Correction Gain [13:4-0] (leave as default) */
8003*4882a593Smuzhiyun /* Baseline Wander Correction Gain [3:7-5] (leave as default) */
8004*4882a593Smuzhiyun /* Data Rate Select [5:7-6] (leave as default) */
8005*4882a593Smuzhiyun /* RX Parallel Word Width [3:10-8] (leave as default) */
8006*4882a593Smuzhiyun
8007*4882a593Smuzhiyun /* RX REST */
8008*4882a593Smuzhiyun /* Single- or Multi-channel reset */
8009*4882a593Smuzhiyun /* RX Analog reset */
8010*4882a593Smuzhiyun /* RX Digital reset */
8011*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 0, 0, BMASK(15, 13));
8012*4882a593Smuzhiyun msleep(20);
8013*4882a593Smuzhiyun /* RX Analog reset */
8014*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 0, (1 << 14), BMASK(14, 14));
8015*4882a593Smuzhiyun msleep(20);
8016*4882a593Smuzhiyun /* RX Digital reset */
8017*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 0, (1 << 13), BMASK(13, 13));
8018*4882a593Smuzhiyun msleep(20);
8019*4882a593Smuzhiyun
8020*4882a593Smuzhiyun /* setup LoS params; these are subsystem, so chan == 5 */
8021*4882a593Smuzhiyun /* LoS filter threshold_count on, ch 0-3, set to 8 */
8022*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 5, 8 << 11, BMASK(14, 11));
8023*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 8 << 4, BMASK(7, 4));
8024*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 8, 8 << 11, BMASK(14, 11));
8025*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 8 << 4, BMASK(7, 4));
8026*4882a593Smuzhiyun
8027*4882a593Smuzhiyun /* LoS filter threshold_count off, ch 0-3, set to 4 */
8028*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 6, 4 << 0, BMASK(3, 0));
8029*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 4 << 8, BMASK(11, 8));
8030*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 4 << 0, BMASK(3, 0));
8031*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 4 << 8, BMASK(11, 8));
8032*4882a593Smuzhiyun
8033*4882a593Smuzhiyun /* LoS filter select enabled */
8034*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 1 << 15, 1 << 15);
8035*4882a593Smuzhiyun
8036*4882a593Smuzhiyun /* LoS target data: SDR=4, DDR=2, QDR=1 */
8037*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 14, (1 << 3), BMASK(5, 3)); /* QDR */
8038*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 20, (2 << 10), BMASK(12, 10)); /* DDR */
8039*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 20, (4 << 13), BMASK(15, 13)); /* SDR */
8040*4882a593Smuzhiyun
8041*4882a593Smuzhiyun /* Turn on LOS on initial SERDES init */
8042*4882a593Smuzhiyun serdes_7322_los_enable(ppd, 1);
8043*4882a593Smuzhiyun /* FLoop LOS gate: PPM filter enabled */
8044*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 38, 0 << 10, 1 << 10);
8045*4882a593Smuzhiyun
8046*4882a593Smuzhiyun /* RX LATCH CALIBRATION */
8047*4882a593Smuzhiyun /* Enable Eyefinder Phase Calibration latch */
8048*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 15, 1, BMASK(0, 0));
8049*4882a593Smuzhiyun /* Enable RX Offset Calibration latch */
8050*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, (1 << 4), BMASK(4, 4));
8051*4882a593Smuzhiyun msleep(20);
8052*4882a593Smuzhiyun /* Start Calibration */
8053*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 4, (1 << 10), BMASK(10, 10));
8054*4882a593Smuzhiyun tend = jiffies + msecs_to_jiffies(500);
8055*4882a593Smuzhiyun while (chan_done && !time_is_before_jiffies(tend)) {
8056*4882a593Smuzhiyun msleep(20);
8057*4882a593Smuzhiyun for (chan = 0; chan < SERDES_CHANS; ++chan) {
8058*4882a593Smuzhiyun rxcaldone = ahb_mod(ppd->dd, IBSD(ppd->hw_pidx),
8059*4882a593Smuzhiyun (chan + (chan >> 1)),
8060*4882a593Smuzhiyun 25, 0, 0);
8061*4882a593Smuzhiyun if ((~rxcaldone & (u32)BMASK(9, 9)) == 0 &&
8062*4882a593Smuzhiyun (~chan_done & (1 << chan)) == 0)
8063*4882a593Smuzhiyun chan_done &= ~(1 << chan);
8064*4882a593Smuzhiyun }
8065*4882a593Smuzhiyun }
8066*4882a593Smuzhiyun if (chan_done) {
8067*4882a593Smuzhiyun pr_info("Serdes %d calibration not done after .5 sec: 0x%x\n",
8068*4882a593Smuzhiyun IBSD(ppd->hw_pidx), chan_done);
8069*4882a593Smuzhiyun } else {
8070*4882a593Smuzhiyun for (chan = 0; chan < SERDES_CHANS; ++chan) {
8071*4882a593Smuzhiyun rxcaldone = ahb_mod(ppd->dd, IBSD(ppd->hw_pidx),
8072*4882a593Smuzhiyun (chan + (chan >> 1)),
8073*4882a593Smuzhiyun 25, 0, 0);
8074*4882a593Smuzhiyun if ((~rxcaldone & (u32)BMASK(10, 10)) == 0)
8075*4882a593Smuzhiyun pr_info("Serdes %d chan %d calibration failed\n",
8076*4882a593Smuzhiyun IBSD(ppd->hw_pidx), chan);
8077*4882a593Smuzhiyun }
8078*4882a593Smuzhiyun }
8079*4882a593Smuzhiyun
8080*4882a593Smuzhiyun /* Turn off Calibration */
8081*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 4, 0, BMASK(10, 10));
8082*4882a593Smuzhiyun msleep(20);
8083*4882a593Smuzhiyun
8084*4882a593Smuzhiyun /* BRING RX UP */
8085*4882a593Smuzhiyun /* Set LE2 value (May be overridden in qsfp_7322_event) */
8086*4882a593Smuzhiyun le_val = IS_QME(ppd->dd) ? LE2_QME : LE2_DEFAULT;
8087*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 13, (le_val << 7), BMASK(9, 7));
8088*4882a593Smuzhiyun /* Set LE2 Loop bandwidth */
8089*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 3, (7 << 5), BMASK(7, 5));
8090*4882a593Smuzhiyun /* Enable LE2 */
8091*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 13, (1 << 6), BMASK(6, 6));
8092*4882a593Smuzhiyun msleep(20);
8093*4882a593Smuzhiyun /* Enable H0 only */
8094*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 1, 1, BMASK(9, 1));
8095*4882a593Smuzhiyun /* gain hi stop 32 (22) (6:1) lo stop 7 (10:7) target 22 (13) (15:11) */
8096*4882a593Smuzhiyun le_val = (ppd->dd->cspec->r1 || IS_QME(ppd->dd)) ? 0xb6c0 : 0x6bac;
8097*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 21, le_val, 0xfffe);
8098*4882a593Smuzhiyun /* Enable VGA */
8099*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 5, 0, BMASK(0, 0));
8100*4882a593Smuzhiyun msleep(20);
8101*4882a593Smuzhiyun /* Set Frequency Loop Bandwidth */
8102*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 2, (15 << 5), BMASK(8, 5));
8103*4882a593Smuzhiyun /* Enable Frequency Loop */
8104*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 2, (1 << 4), BMASK(4, 4));
8105*4882a593Smuzhiyun /* Set Timing Loop Bandwidth */
8106*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 2, 0, BMASK(11, 9));
8107*4882a593Smuzhiyun /* Enable Timing Loop */
8108*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 2, (1 << 3), BMASK(3, 3));
8109*4882a593Smuzhiyun msleep(50);
8110*4882a593Smuzhiyun /* Enable DFE
8111*4882a593Smuzhiyun * Set receive adaptation mode. SDR and DDR adaptation are
8112*4882a593Smuzhiyun * always on, and QDR is initially enabled; later disabled.
8113*4882a593Smuzhiyun */
8114*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_static_adapt_dis(0), 0ULL);
8115*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_static_adapt_dis(1), 0ULL);
8116*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
8117*4882a593Smuzhiyun ppd->dd->cspec->r1 ?
8118*4882a593Smuzhiyun QDR_STATIC_ADAPT_DOWN_R1 : QDR_STATIC_ADAPT_DOWN);
8119*4882a593Smuzhiyun ppd->cpspec->qdr_dfe_on = 1;
8120*4882a593Smuzhiyun /* Disable LE1 */
8121*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 13, (0 << 5), (1 << 5));
8122*4882a593Smuzhiyun /* Disable auto adapt for LE1 */
8123*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 1, (0 << 15), BMASK(15, 15));
8124*4882a593Smuzhiyun msleep(20);
8125*4882a593Smuzhiyun /* Enable AFE Offset Cancel */
8126*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, (1 << 12), BMASK(12, 12));
8127*4882a593Smuzhiyun /* Enable Baseline Wander Correction */
8128*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, (1 << 13), BMASK(13, 13));
8129*4882a593Smuzhiyun /* Termination: rxtermctrl_r2d addr 11 bits [12:11] = 1 */
8130*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 11, (1 << 11), BMASK(12, 11));
8131*4882a593Smuzhiyun /* VGA output common mode */
8132*4882a593Smuzhiyun ibsd_wr_allchans(ppd, 12, (3 << 2), BMASK(3, 2));
8133*4882a593Smuzhiyun
8134*4882a593Smuzhiyun /*
8135*4882a593Smuzhiyun * Initialize the Tx DDS tables. Also done every QSFP event,
8136*4882a593Smuzhiyun * for adapters with QSFP
8137*4882a593Smuzhiyun */
8138*4882a593Smuzhiyun init_txdds_table(ppd, 0);
8139*4882a593Smuzhiyun
8140*4882a593Smuzhiyun return 0;
8141*4882a593Smuzhiyun }
8142*4882a593Smuzhiyun
8143*4882a593Smuzhiyun /* start adjust QMH serdes parameters */
8144*4882a593Smuzhiyun
set_man_code(struct qib_pportdata * ppd,int chan,int code)8145*4882a593Smuzhiyun static void set_man_code(struct qib_pportdata *ppd, int chan, int code)
8146*4882a593Smuzhiyun {
8147*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
8148*4882a593Smuzhiyun 9, code << 9, 0x3f << 9);
8149*4882a593Smuzhiyun }
8150*4882a593Smuzhiyun
set_man_mode_h1(struct qib_pportdata * ppd,int chan,int enable,u32 tapenable)8151*4882a593Smuzhiyun static void set_man_mode_h1(struct qib_pportdata *ppd, int chan,
8152*4882a593Smuzhiyun int enable, u32 tapenable)
8153*4882a593Smuzhiyun {
8154*4882a593Smuzhiyun if (enable)
8155*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
8156*4882a593Smuzhiyun 1, 3 << 10, 0x1f << 10);
8157*4882a593Smuzhiyun else
8158*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
8159*4882a593Smuzhiyun 1, 0, 0x1f << 10);
8160*4882a593Smuzhiyun }
8161*4882a593Smuzhiyun
8162*4882a593Smuzhiyun /* Set clock to 1, 0, 1, 0 */
clock_man(struct qib_pportdata * ppd,int chan)8163*4882a593Smuzhiyun static void clock_man(struct qib_pportdata *ppd, int chan)
8164*4882a593Smuzhiyun {
8165*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
8166*4882a593Smuzhiyun 4, 0x4000, 0x4000);
8167*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
8168*4882a593Smuzhiyun 4, 0, 0x4000);
8169*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
8170*4882a593Smuzhiyun 4, 0x4000, 0x4000);
8171*4882a593Smuzhiyun ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
8172*4882a593Smuzhiyun 4, 0, 0x4000);
8173*4882a593Smuzhiyun }
8174*4882a593Smuzhiyun
8175*4882a593Smuzhiyun /*
8176*4882a593Smuzhiyun * write the current Tx serdes pre,post,main,amp settings into the serdes.
8177*4882a593Smuzhiyun * The caller must pass the settings appropriate for the current speed,
8178*4882a593Smuzhiyun * or not care if they are correct for the current speed.
8179*4882a593Smuzhiyun */
write_tx_serdes_param(struct qib_pportdata * ppd,struct txdds_ent * txdds)8180*4882a593Smuzhiyun static void write_tx_serdes_param(struct qib_pportdata *ppd,
8181*4882a593Smuzhiyun struct txdds_ent *txdds)
8182*4882a593Smuzhiyun {
8183*4882a593Smuzhiyun u64 deemph;
8184*4882a593Smuzhiyun
8185*4882a593Smuzhiyun deemph = qib_read_kreg_port(ppd, krp_tx_deemph_override);
8186*4882a593Smuzhiyun /* field names for amp, main, post, pre, respectively */
8187*4882a593Smuzhiyun deemph &= ~(SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txampcntl_d2a) |
8188*4882a593Smuzhiyun SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txc0_ena) |
8189*4882a593Smuzhiyun SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txcp1_ena) |
8190*4882a593Smuzhiyun SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txcn1_ena));
8191*4882a593Smuzhiyun
8192*4882a593Smuzhiyun deemph |= SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
8193*4882a593Smuzhiyun tx_override_deemphasis_select);
8194*4882a593Smuzhiyun deemph |= (txdds->amp & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
8195*4882a593Smuzhiyun txampcntl_d2a)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
8196*4882a593Smuzhiyun txampcntl_d2a);
8197*4882a593Smuzhiyun deemph |= (txdds->main & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
8198*4882a593Smuzhiyun txc0_ena)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
8199*4882a593Smuzhiyun txc0_ena);
8200*4882a593Smuzhiyun deemph |= (txdds->post & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
8201*4882a593Smuzhiyun txcp1_ena)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
8202*4882a593Smuzhiyun txcp1_ena);
8203*4882a593Smuzhiyun deemph |= (txdds->pre & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
8204*4882a593Smuzhiyun txcn1_ena)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
8205*4882a593Smuzhiyun txcn1_ena);
8206*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_tx_deemph_override, deemph);
8207*4882a593Smuzhiyun }
8208*4882a593Smuzhiyun
8209*4882a593Smuzhiyun /*
8210*4882a593Smuzhiyun * Set the parameters for mez cards on link bounce, so they are
8211*4882a593Smuzhiyun * always exactly what was requested. Similar logic to init_txdds
8212*4882a593Smuzhiyun * but does just the serdes.
8213*4882a593Smuzhiyun */
adj_tx_serdes(struct qib_pportdata * ppd)8214*4882a593Smuzhiyun static void adj_tx_serdes(struct qib_pportdata *ppd)
8215*4882a593Smuzhiyun {
8216*4882a593Smuzhiyun const struct txdds_ent *sdr_dds, *ddr_dds, *qdr_dds;
8217*4882a593Smuzhiyun struct txdds_ent *dds;
8218*4882a593Smuzhiyun
8219*4882a593Smuzhiyun find_best_ent(ppd, &sdr_dds, &ddr_dds, &qdr_dds, 1);
8220*4882a593Smuzhiyun dds = (struct txdds_ent *)(ppd->link_speed_active == QIB_IB_QDR ?
8221*4882a593Smuzhiyun qdr_dds : (ppd->link_speed_active == QIB_IB_DDR ?
8222*4882a593Smuzhiyun ddr_dds : sdr_dds));
8223*4882a593Smuzhiyun write_tx_serdes_param(ppd, dds);
8224*4882a593Smuzhiyun }
8225*4882a593Smuzhiyun
8226*4882a593Smuzhiyun /* set QDR forced value for H1, if needed */
force_h1(struct qib_pportdata * ppd)8227*4882a593Smuzhiyun static void force_h1(struct qib_pportdata *ppd)
8228*4882a593Smuzhiyun {
8229*4882a593Smuzhiyun int chan;
8230*4882a593Smuzhiyun
8231*4882a593Smuzhiyun ppd->cpspec->qdr_reforce = 0;
8232*4882a593Smuzhiyun if (!ppd->dd->cspec->r1)
8233*4882a593Smuzhiyun return;
8234*4882a593Smuzhiyun
8235*4882a593Smuzhiyun for (chan = 0; chan < SERDES_CHANS; chan++) {
8236*4882a593Smuzhiyun set_man_mode_h1(ppd, chan, 1, 0);
8237*4882a593Smuzhiyun set_man_code(ppd, chan, ppd->cpspec->h1_val);
8238*4882a593Smuzhiyun clock_man(ppd, chan);
8239*4882a593Smuzhiyun set_man_mode_h1(ppd, chan, 0, 0);
8240*4882a593Smuzhiyun }
8241*4882a593Smuzhiyun }
8242*4882a593Smuzhiyun
8243*4882a593Smuzhiyun #define SJA_EN SYM_MASK(SPC_JTAG_ACCESS_REG, SPC_JTAG_ACCESS_EN)
8244*4882a593Smuzhiyun #define BISTEN_LSB SYM_LSB(SPC_JTAG_ACCESS_REG, bist_en)
8245*4882a593Smuzhiyun
8246*4882a593Smuzhiyun #define R_OPCODE_LSB 3
8247*4882a593Smuzhiyun #define R_OP_NOP 0
8248*4882a593Smuzhiyun #define R_OP_SHIFT 2
8249*4882a593Smuzhiyun #define R_OP_UPDATE 3
8250*4882a593Smuzhiyun #define R_TDI_LSB 2
8251*4882a593Smuzhiyun #define R_TDO_LSB 1
8252*4882a593Smuzhiyun #define R_RDY 1
8253*4882a593Smuzhiyun
qib_r_grab(struct qib_devdata * dd)8254*4882a593Smuzhiyun static int qib_r_grab(struct qib_devdata *dd)
8255*4882a593Smuzhiyun {
8256*4882a593Smuzhiyun u64 val = SJA_EN;
8257*4882a593Smuzhiyun
8258*4882a593Smuzhiyun qib_write_kreg(dd, kr_r_access, val);
8259*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
8260*4882a593Smuzhiyun return 0;
8261*4882a593Smuzhiyun }
8262*4882a593Smuzhiyun
8263*4882a593Smuzhiyun /* qib_r_wait_for_rdy() not only waits for the ready bit, it
8264*4882a593Smuzhiyun * returns the current state of R_TDO
8265*4882a593Smuzhiyun */
qib_r_wait_for_rdy(struct qib_devdata * dd)8266*4882a593Smuzhiyun static int qib_r_wait_for_rdy(struct qib_devdata *dd)
8267*4882a593Smuzhiyun {
8268*4882a593Smuzhiyun u64 val;
8269*4882a593Smuzhiyun int timeout;
8270*4882a593Smuzhiyun
8271*4882a593Smuzhiyun for (timeout = 0; timeout < 100 ; ++timeout) {
8272*4882a593Smuzhiyun val = qib_read_kreg32(dd, kr_r_access);
8273*4882a593Smuzhiyun if (val & R_RDY)
8274*4882a593Smuzhiyun return (val >> R_TDO_LSB) & 1;
8275*4882a593Smuzhiyun }
8276*4882a593Smuzhiyun return -1;
8277*4882a593Smuzhiyun }
8278*4882a593Smuzhiyun
qib_r_shift(struct qib_devdata * dd,int bisten,int len,u8 * inp,u8 * outp)8279*4882a593Smuzhiyun static int qib_r_shift(struct qib_devdata *dd, int bisten,
8280*4882a593Smuzhiyun int len, u8 *inp, u8 *outp)
8281*4882a593Smuzhiyun {
8282*4882a593Smuzhiyun u64 valbase, val;
8283*4882a593Smuzhiyun int ret, pos;
8284*4882a593Smuzhiyun
8285*4882a593Smuzhiyun valbase = SJA_EN | (bisten << BISTEN_LSB) |
8286*4882a593Smuzhiyun (R_OP_SHIFT << R_OPCODE_LSB);
8287*4882a593Smuzhiyun ret = qib_r_wait_for_rdy(dd);
8288*4882a593Smuzhiyun if (ret < 0)
8289*4882a593Smuzhiyun goto bail;
8290*4882a593Smuzhiyun for (pos = 0; pos < len; ++pos) {
8291*4882a593Smuzhiyun val = valbase;
8292*4882a593Smuzhiyun if (outp) {
8293*4882a593Smuzhiyun outp[pos >> 3] &= ~(1 << (pos & 7));
8294*4882a593Smuzhiyun outp[pos >> 3] |= (ret << (pos & 7));
8295*4882a593Smuzhiyun }
8296*4882a593Smuzhiyun if (inp) {
8297*4882a593Smuzhiyun int tdi = inp[pos >> 3] >> (pos & 7);
8298*4882a593Smuzhiyun
8299*4882a593Smuzhiyun val |= ((tdi & 1) << R_TDI_LSB);
8300*4882a593Smuzhiyun }
8301*4882a593Smuzhiyun qib_write_kreg(dd, kr_r_access, val);
8302*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
8303*4882a593Smuzhiyun ret = qib_r_wait_for_rdy(dd);
8304*4882a593Smuzhiyun if (ret < 0)
8305*4882a593Smuzhiyun break;
8306*4882a593Smuzhiyun }
8307*4882a593Smuzhiyun /* Restore to NOP between operations. */
8308*4882a593Smuzhiyun val = SJA_EN | (bisten << BISTEN_LSB);
8309*4882a593Smuzhiyun qib_write_kreg(dd, kr_r_access, val);
8310*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
8311*4882a593Smuzhiyun ret = qib_r_wait_for_rdy(dd);
8312*4882a593Smuzhiyun
8313*4882a593Smuzhiyun if (ret >= 0)
8314*4882a593Smuzhiyun ret = pos;
8315*4882a593Smuzhiyun bail:
8316*4882a593Smuzhiyun return ret;
8317*4882a593Smuzhiyun }
8318*4882a593Smuzhiyun
qib_r_update(struct qib_devdata * dd,int bisten)8319*4882a593Smuzhiyun static int qib_r_update(struct qib_devdata *dd, int bisten)
8320*4882a593Smuzhiyun {
8321*4882a593Smuzhiyun u64 val;
8322*4882a593Smuzhiyun int ret;
8323*4882a593Smuzhiyun
8324*4882a593Smuzhiyun val = SJA_EN | (bisten << BISTEN_LSB) | (R_OP_UPDATE << R_OPCODE_LSB);
8325*4882a593Smuzhiyun ret = qib_r_wait_for_rdy(dd);
8326*4882a593Smuzhiyun if (ret >= 0) {
8327*4882a593Smuzhiyun qib_write_kreg(dd, kr_r_access, val);
8328*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
8329*4882a593Smuzhiyun }
8330*4882a593Smuzhiyun return ret;
8331*4882a593Smuzhiyun }
8332*4882a593Smuzhiyun
8333*4882a593Smuzhiyun #define BISTEN_PORT_SEL 15
8334*4882a593Smuzhiyun #define LEN_PORT_SEL 625
8335*4882a593Smuzhiyun #define BISTEN_AT 17
8336*4882a593Smuzhiyun #define LEN_AT 156
8337*4882a593Smuzhiyun #define BISTEN_ETM 16
8338*4882a593Smuzhiyun #define LEN_ETM 632
8339*4882a593Smuzhiyun
8340*4882a593Smuzhiyun #define BIT2BYTE(x) (((x) + BITS_PER_BYTE - 1) / BITS_PER_BYTE)
8341*4882a593Smuzhiyun
8342*4882a593Smuzhiyun /* these are common for all IB port use cases. */
8343*4882a593Smuzhiyun static u8 reset_at[BIT2BYTE(LEN_AT)] = {
8344*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
8345*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x20, 0x00,
8346*4882a593Smuzhiyun };
8347*4882a593Smuzhiyun static u8 reset_atetm[BIT2BYTE(LEN_ETM)] = {
8348*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
8349*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
8350*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x80, 0xe3, 0x81, 0x73, 0x3c, 0x70, 0x8e,
8351*4882a593Smuzhiyun 0x07, 0xce, 0xf1, 0xc0, 0x39, 0x1e, 0x38, 0xc7, 0x03, 0xe7,
8352*4882a593Smuzhiyun 0x78, 0xe0, 0x1c, 0x0f, 0x9c, 0x7f, 0x80, 0x73, 0x0f, 0x70,
8353*4882a593Smuzhiyun 0xde, 0x01, 0xce, 0x39, 0xc0, 0xf9, 0x06, 0x38, 0xd7, 0x00,
8354*4882a593Smuzhiyun 0xe7, 0x19, 0xe0, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
8355*4882a593Smuzhiyun 0x00, 0xff, 0xff, 0xff, 0xff, 0x00, 0x00, 0x00, 0x00,
8356*4882a593Smuzhiyun };
8357*4882a593Smuzhiyun static u8 at[BIT2BYTE(LEN_AT)] = {
8358*4882a593Smuzhiyun 0x00, 0x00, 0x18, 0x00, 0x00, 0x00, 0x18, 0x00, 0x00, 0x00,
8359*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x20, 0x00,
8360*4882a593Smuzhiyun };
8361*4882a593Smuzhiyun
8362*4882a593Smuzhiyun /* used for IB1 or IB2, only one in use */
8363*4882a593Smuzhiyun static u8 atetm_1port[BIT2BYTE(LEN_ETM)] = {
8364*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
8365*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
8366*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
8367*4882a593Smuzhiyun 0x00, 0x10, 0xf2, 0x80, 0x83, 0x1e, 0x38, 0x00, 0x00, 0x00,
8368*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
8369*4882a593Smuzhiyun 0x00, 0x00, 0x50, 0xf4, 0x41, 0x00, 0x18, 0x78, 0xc8, 0x03,
8370*4882a593Smuzhiyun 0x07, 0x7b, 0xa0, 0x3e, 0x00, 0x02, 0x00, 0x00, 0x18, 0x00,
8371*4882a593Smuzhiyun 0x18, 0x00, 0x00, 0x00, 0x00, 0x4b, 0x00, 0x00, 0x00,
8372*4882a593Smuzhiyun };
8373*4882a593Smuzhiyun
8374*4882a593Smuzhiyun /* used when both IB1 and IB2 are in use */
8375*4882a593Smuzhiyun static u8 atetm_2port[BIT2BYTE(LEN_ETM)] = {
8376*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
8377*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x79,
8378*4882a593Smuzhiyun 0xc0, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
8379*4882a593Smuzhiyun 0x00, 0x00, 0xf8, 0x80, 0x83, 0x1e, 0x38, 0xe0, 0x03, 0x05,
8380*4882a593Smuzhiyun 0x7b, 0xa0, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80,
8381*4882a593Smuzhiyun 0xa2, 0x0f, 0x50, 0xf4, 0x41, 0x00, 0x18, 0x78, 0xd1, 0x07,
8382*4882a593Smuzhiyun 0x02, 0x7c, 0x80, 0x3e, 0x00, 0x02, 0x00, 0x00, 0x3e, 0x00,
8383*4882a593Smuzhiyun 0x02, 0x00, 0x00, 0x00, 0x00, 0x64, 0x00, 0x00, 0x00,
8384*4882a593Smuzhiyun };
8385*4882a593Smuzhiyun
8386*4882a593Smuzhiyun /* used when only IB1 is in use */
8387*4882a593Smuzhiyun static u8 portsel_port1[BIT2BYTE(LEN_PORT_SEL)] = {
8388*4882a593Smuzhiyun 0x32, 0x65, 0xa4, 0x7b, 0x10, 0x98, 0xdc, 0xfe, 0x13, 0x13,
8389*4882a593Smuzhiyun 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x73, 0x0c, 0x0c, 0x0c,
8390*4882a593Smuzhiyun 0x0c, 0x0c, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
8391*4882a593Smuzhiyun 0x13, 0x78, 0x78, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
8392*4882a593Smuzhiyun 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x74, 0x32,
8393*4882a593Smuzhiyun 0x32, 0x32, 0x32, 0x32, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14,
8394*4882a593Smuzhiyun 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14,
8395*4882a593Smuzhiyun 0x14, 0x14, 0x9f, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00,
8396*4882a593Smuzhiyun };
8397*4882a593Smuzhiyun
8398*4882a593Smuzhiyun /* used when only IB2 is in use */
8399*4882a593Smuzhiyun static u8 portsel_port2[BIT2BYTE(LEN_PORT_SEL)] = {
8400*4882a593Smuzhiyun 0x32, 0x65, 0xa4, 0x7b, 0x10, 0x98, 0xdc, 0xfe, 0x39, 0x39,
8401*4882a593Smuzhiyun 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x73, 0x32, 0x32, 0x32,
8402*4882a593Smuzhiyun 0x32, 0x32, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39,
8403*4882a593Smuzhiyun 0x39, 0x78, 0x78, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39,
8404*4882a593Smuzhiyun 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x74, 0x32,
8405*4882a593Smuzhiyun 0x32, 0x32, 0x32, 0x32, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a,
8406*4882a593Smuzhiyun 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a,
8407*4882a593Smuzhiyun 0x3a, 0x3a, 0x9f, 0x01, 0x00, 0x00, 0x00, 0x00, 0x01,
8408*4882a593Smuzhiyun };
8409*4882a593Smuzhiyun
8410*4882a593Smuzhiyun /* used when both IB1 and IB2 are in use */
8411*4882a593Smuzhiyun static u8 portsel_2port[BIT2BYTE(LEN_PORT_SEL)] = {
8412*4882a593Smuzhiyun 0x32, 0xba, 0x54, 0x76, 0x10, 0x98, 0xdc, 0xfe, 0x13, 0x13,
8413*4882a593Smuzhiyun 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x73, 0x0c, 0x0c, 0x0c,
8414*4882a593Smuzhiyun 0x0c, 0x0c, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
8415*4882a593Smuzhiyun 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
8416*4882a593Smuzhiyun 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x74, 0x32,
8417*4882a593Smuzhiyun 0x32, 0x32, 0x32, 0x32, 0x14, 0x14, 0x14, 0x14, 0x14, 0x3a,
8418*4882a593Smuzhiyun 0x3a, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14,
8419*4882a593Smuzhiyun 0x14, 0x14, 0x9f, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00,
8420*4882a593Smuzhiyun };
8421*4882a593Smuzhiyun
8422*4882a593Smuzhiyun /*
8423*4882a593Smuzhiyun * Do setup to properly handle IB link recovery; if port is zero, we
8424*4882a593Smuzhiyun * are initializing to cover both ports; otherwise we are initializing
8425*4882a593Smuzhiyun * to cover a single port card, or the port has reached INIT and we may
8426*4882a593Smuzhiyun * need to switch coverage types.
8427*4882a593Smuzhiyun */
setup_7322_link_recovery(struct qib_pportdata * ppd,u32 both)8428*4882a593Smuzhiyun static void setup_7322_link_recovery(struct qib_pportdata *ppd, u32 both)
8429*4882a593Smuzhiyun {
8430*4882a593Smuzhiyun u8 *portsel, *etm;
8431*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
8432*4882a593Smuzhiyun
8433*4882a593Smuzhiyun if (!ppd->dd->cspec->r1)
8434*4882a593Smuzhiyun return;
8435*4882a593Smuzhiyun if (!both) {
8436*4882a593Smuzhiyun dd->cspec->recovery_ports_initted++;
8437*4882a593Smuzhiyun ppd->cpspec->recovery_init = 1;
8438*4882a593Smuzhiyun }
8439*4882a593Smuzhiyun if (!both && dd->cspec->recovery_ports_initted == 1) {
8440*4882a593Smuzhiyun portsel = ppd->port == 1 ? portsel_port1 : portsel_port2;
8441*4882a593Smuzhiyun etm = atetm_1port;
8442*4882a593Smuzhiyun } else {
8443*4882a593Smuzhiyun portsel = portsel_2port;
8444*4882a593Smuzhiyun etm = atetm_2port;
8445*4882a593Smuzhiyun }
8446*4882a593Smuzhiyun
8447*4882a593Smuzhiyun if (qib_r_grab(dd) < 0 ||
8448*4882a593Smuzhiyun qib_r_shift(dd, BISTEN_ETM, LEN_ETM, reset_atetm, NULL) < 0 ||
8449*4882a593Smuzhiyun qib_r_update(dd, BISTEN_ETM) < 0 ||
8450*4882a593Smuzhiyun qib_r_shift(dd, BISTEN_AT, LEN_AT, reset_at, NULL) < 0 ||
8451*4882a593Smuzhiyun qib_r_update(dd, BISTEN_AT) < 0 ||
8452*4882a593Smuzhiyun qib_r_shift(dd, BISTEN_PORT_SEL, LEN_PORT_SEL,
8453*4882a593Smuzhiyun portsel, NULL) < 0 ||
8454*4882a593Smuzhiyun qib_r_update(dd, BISTEN_PORT_SEL) < 0 ||
8455*4882a593Smuzhiyun qib_r_shift(dd, BISTEN_AT, LEN_AT, at, NULL) < 0 ||
8456*4882a593Smuzhiyun qib_r_update(dd, BISTEN_AT) < 0 ||
8457*4882a593Smuzhiyun qib_r_shift(dd, BISTEN_ETM, LEN_ETM, etm, NULL) < 0 ||
8458*4882a593Smuzhiyun qib_r_update(dd, BISTEN_ETM) < 0)
8459*4882a593Smuzhiyun qib_dev_err(dd, "Failed IB link recovery setup\n");
8460*4882a593Smuzhiyun }
8461*4882a593Smuzhiyun
check_7322_rxe_status(struct qib_pportdata * ppd)8462*4882a593Smuzhiyun static void check_7322_rxe_status(struct qib_pportdata *ppd)
8463*4882a593Smuzhiyun {
8464*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
8465*4882a593Smuzhiyun u64 fmask;
8466*4882a593Smuzhiyun
8467*4882a593Smuzhiyun if (dd->cspec->recovery_ports_initted != 1)
8468*4882a593Smuzhiyun return; /* rest doesn't apply to dualport */
8469*4882a593Smuzhiyun qib_write_kreg(dd, kr_control, dd->control |
8470*4882a593Smuzhiyun SYM_MASK(Control, FreezeMode));
8471*4882a593Smuzhiyun (void)qib_read_kreg64(dd, kr_scratch);
8472*4882a593Smuzhiyun udelay(3); /* ibcreset asserted 400ns, be sure that's over */
8473*4882a593Smuzhiyun fmask = qib_read_kreg64(dd, kr_act_fmask);
8474*4882a593Smuzhiyun if (!fmask) {
8475*4882a593Smuzhiyun /*
8476*4882a593Smuzhiyun * require a powercycle before we'll work again, and make
8477*4882a593Smuzhiyun * sure we get no more interrupts, and don't turn off
8478*4882a593Smuzhiyun * freeze.
8479*4882a593Smuzhiyun */
8480*4882a593Smuzhiyun ppd->dd->cspec->stay_in_freeze = 1;
8481*4882a593Smuzhiyun qib_7322_set_intr_state(ppd->dd, 0);
8482*4882a593Smuzhiyun qib_write_kreg(dd, kr_fmask, 0ULL);
8483*4882a593Smuzhiyun qib_dev_err(dd, "HCA unusable until powercycled\n");
8484*4882a593Smuzhiyun return; /* eventually reset */
8485*4882a593Smuzhiyun }
8486*4882a593Smuzhiyun
8487*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_hwerrclear,
8488*4882a593Smuzhiyun SYM_MASK(HwErrClear, IBSerdesPClkNotDetectClear_1));
8489*4882a593Smuzhiyun
8490*4882a593Smuzhiyun /* don't do the full clear_freeze(), not needed for this */
8491*4882a593Smuzhiyun qib_write_kreg(dd, kr_control, dd->control);
8492*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
8493*4882a593Smuzhiyun /* take IBC out of reset */
8494*4882a593Smuzhiyun if (ppd->link_speed_supported) {
8495*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a &=
8496*4882a593Smuzhiyun ~SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn);
8497*4882a593Smuzhiyun qib_write_kreg_port(ppd, krp_ibcctrl_a,
8498*4882a593Smuzhiyun ppd->cpspec->ibcctrl_a);
8499*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
8500*4882a593Smuzhiyun if (ppd->lflags & QIBL_IB_LINK_DISABLED)
8501*4882a593Smuzhiyun qib_set_ib_7322_lstate(ppd, 0,
8502*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
8503*4882a593Smuzhiyun }
8504*4882a593Smuzhiyun }
8505