1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2011 - 2017 Intel Corporation. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
4*4882a593Smuzhiyun * All rights reserved.
5*4882a593Smuzhiyun * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This software is available to you under a choice of one of two
8*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
9*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
10*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
11*4882a593Smuzhiyun * OpenIB.org BSD license below:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
14*4882a593Smuzhiyun * without modification, are permitted provided that the following
15*4882a593Smuzhiyun * conditions are met:
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * - Redistributions of source code must retain the above
18*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
19*4882a593Smuzhiyun * disclaimer.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
22*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
23*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
24*4882a593Smuzhiyun * provided with the distribution.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33*4882a593Smuzhiyun * SOFTWARE.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * This file contains all of the code that is specific to the
37*4882a593Smuzhiyun * QLogic_IB 7220 chip (except that specific to the SerDes)
38*4882a593Smuzhiyun */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include <linux/interrupt.h>
41*4882a593Smuzhiyun #include <linux/pci.h>
42*4882a593Smuzhiyun #include <linux/delay.h>
43*4882a593Smuzhiyun #include <linux/module.h>
44*4882a593Smuzhiyun #include <linux/io.h>
45*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #include "qib.h"
48*4882a593Smuzhiyun #include "qib_7220.h"
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static void qib_setup_7220_setextled(struct qib_pportdata *, u32);
51*4882a593Smuzhiyun static void qib_7220_handle_hwerrors(struct qib_devdata *, char *, size_t);
52*4882a593Smuzhiyun static void sendctrl_7220_mod(struct qib_pportdata *ppd, u32 op);
53*4882a593Smuzhiyun static u32 qib_7220_iblink_state(u64);
54*4882a593Smuzhiyun static u8 qib_7220_phys_portstate(u64);
55*4882a593Smuzhiyun static void qib_sdma_update_7220_tail(struct qib_pportdata *, u16);
56*4882a593Smuzhiyun static void qib_set_ib_7220_lstate(struct qib_pportdata *, u16, u16);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * This file contains almost all the chip-specific register information and
60*4882a593Smuzhiyun * access functions for the QLogic QLogic_IB 7220 PCI-Express chip, with the
61*4882a593Smuzhiyun * exception of SerDes support, which in in qib_sd7220.c.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Below uses machine-generated qib_chipnum_regs.h file */
65*4882a593Smuzhiyun #define KREG_IDX(regname) (QIB_7220_##regname##_OFFS / sizeof(u64))
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Use defines to tie machine-generated names to lower-case names */
68*4882a593Smuzhiyun #define kr_control KREG_IDX(Control)
69*4882a593Smuzhiyun #define kr_counterregbase KREG_IDX(CntrRegBase)
70*4882a593Smuzhiyun #define kr_errclear KREG_IDX(ErrClear)
71*4882a593Smuzhiyun #define kr_errmask KREG_IDX(ErrMask)
72*4882a593Smuzhiyun #define kr_errstatus KREG_IDX(ErrStatus)
73*4882a593Smuzhiyun #define kr_extctrl KREG_IDX(EXTCtrl)
74*4882a593Smuzhiyun #define kr_extstatus KREG_IDX(EXTStatus)
75*4882a593Smuzhiyun #define kr_gpio_clear KREG_IDX(GPIOClear)
76*4882a593Smuzhiyun #define kr_gpio_mask KREG_IDX(GPIOMask)
77*4882a593Smuzhiyun #define kr_gpio_out KREG_IDX(GPIOOut)
78*4882a593Smuzhiyun #define kr_gpio_status KREG_IDX(GPIOStatus)
79*4882a593Smuzhiyun #define kr_hrtbt_guid KREG_IDX(HRTBT_GUID)
80*4882a593Smuzhiyun #define kr_hwdiagctrl KREG_IDX(HwDiagCtrl)
81*4882a593Smuzhiyun #define kr_hwerrclear KREG_IDX(HwErrClear)
82*4882a593Smuzhiyun #define kr_hwerrmask KREG_IDX(HwErrMask)
83*4882a593Smuzhiyun #define kr_hwerrstatus KREG_IDX(HwErrStatus)
84*4882a593Smuzhiyun #define kr_ibcctrl KREG_IDX(IBCCtrl)
85*4882a593Smuzhiyun #define kr_ibcddrctrl KREG_IDX(IBCDDRCtrl)
86*4882a593Smuzhiyun #define kr_ibcddrstatus KREG_IDX(IBCDDRStatus)
87*4882a593Smuzhiyun #define kr_ibcstatus KREG_IDX(IBCStatus)
88*4882a593Smuzhiyun #define kr_ibserdesctrl KREG_IDX(IBSerDesCtrl)
89*4882a593Smuzhiyun #define kr_intclear KREG_IDX(IntClear)
90*4882a593Smuzhiyun #define kr_intmask KREG_IDX(IntMask)
91*4882a593Smuzhiyun #define kr_intstatus KREG_IDX(IntStatus)
92*4882a593Smuzhiyun #define kr_ncmodectrl KREG_IDX(IBNCModeCtrl)
93*4882a593Smuzhiyun #define kr_palign KREG_IDX(PageAlign)
94*4882a593Smuzhiyun #define kr_partitionkey KREG_IDX(RcvPartitionKey)
95*4882a593Smuzhiyun #define kr_portcnt KREG_IDX(PortCnt)
96*4882a593Smuzhiyun #define kr_rcvbthqp KREG_IDX(RcvBTHQP)
97*4882a593Smuzhiyun #define kr_rcvctrl KREG_IDX(RcvCtrl)
98*4882a593Smuzhiyun #define kr_rcvegrbase KREG_IDX(RcvEgrBase)
99*4882a593Smuzhiyun #define kr_rcvegrcnt KREG_IDX(RcvEgrCnt)
100*4882a593Smuzhiyun #define kr_rcvhdrcnt KREG_IDX(RcvHdrCnt)
101*4882a593Smuzhiyun #define kr_rcvhdrentsize KREG_IDX(RcvHdrEntSize)
102*4882a593Smuzhiyun #define kr_rcvhdrsize KREG_IDX(RcvHdrSize)
103*4882a593Smuzhiyun #define kr_rcvpktledcnt KREG_IDX(RcvPktLEDCnt)
104*4882a593Smuzhiyun #define kr_rcvtidbase KREG_IDX(RcvTIDBase)
105*4882a593Smuzhiyun #define kr_rcvtidcnt KREG_IDX(RcvTIDCnt)
106*4882a593Smuzhiyun #define kr_revision KREG_IDX(Revision)
107*4882a593Smuzhiyun #define kr_scratch KREG_IDX(Scratch)
108*4882a593Smuzhiyun #define kr_sendbuffererror KREG_IDX(SendBufErr0)
109*4882a593Smuzhiyun #define kr_sendctrl KREG_IDX(SendCtrl)
110*4882a593Smuzhiyun #define kr_senddmabase KREG_IDX(SendDmaBase)
111*4882a593Smuzhiyun #define kr_senddmabufmask0 KREG_IDX(SendDmaBufMask0)
112*4882a593Smuzhiyun #define kr_senddmabufmask1 (KREG_IDX(SendDmaBufMask0) + 1)
113*4882a593Smuzhiyun #define kr_senddmabufmask2 (KREG_IDX(SendDmaBufMask0) + 2)
114*4882a593Smuzhiyun #define kr_senddmahead KREG_IDX(SendDmaHead)
115*4882a593Smuzhiyun #define kr_senddmaheadaddr KREG_IDX(SendDmaHeadAddr)
116*4882a593Smuzhiyun #define kr_senddmalengen KREG_IDX(SendDmaLenGen)
117*4882a593Smuzhiyun #define kr_senddmastatus KREG_IDX(SendDmaStatus)
118*4882a593Smuzhiyun #define kr_senddmatail KREG_IDX(SendDmaTail)
119*4882a593Smuzhiyun #define kr_sendpioavailaddr KREG_IDX(SendBufAvailAddr)
120*4882a593Smuzhiyun #define kr_sendpiobufbase KREG_IDX(SendBufBase)
121*4882a593Smuzhiyun #define kr_sendpiobufcnt KREG_IDX(SendBufCnt)
122*4882a593Smuzhiyun #define kr_sendpiosize KREG_IDX(SendBufSize)
123*4882a593Smuzhiyun #define kr_sendregbase KREG_IDX(SendRegBase)
124*4882a593Smuzhiyun #define kr_userregbase KREG_IDX(UserRegBase)
125*4882a593Smuzhiyun #define kr_xgxs_cfg KREG_IDX(XGXSCfg)
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* These must only be written via qib_write_kreg_ctxt() */
128*4882a593Smuzhiyun #define kr_rcvhdraddr KREG_IDX(RcvHdrAddr0)
129*4882a593Smuzhiyun #define kr_rcvhdrtailaddr KREG_IDX(RcvHdrTailAddr0)
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define CREG_IDX(regname) ((QIB_7220_##regname##_OFFS - \
133*4882a593Smuzhiyun QIB_7220_LBIntCnt_OFFS) / sizeof(u64))
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define cr_badformat CREG_IDX(RxVersionErrCnt)
136*4882a593Smuzhiyun #define cr_erricrc CREG_IDX(RxICRCErrCnt)
137*4882a593Smuzhiyun #define cr_errlink CREG_IDX(RxLinkMalformCnt)
138*4882a593Smuzhiyun #define cr_errlpcrc CREG_IDX(RxLPCRCErrCnt)
139*4882a593Smuzhiyun #define cr_errpkey CREG_IDX(RxPKeyMismatchCnt)
140*4882a593Smuzhiyun #define cr_rcvflowctrl_err CREG_IDX(RxFlowCtrlViolCnt)
141*4882a593Smuzhiyun #define cr_err_rlen CREG_IDX(RxLenErrCnt)
142*4882a593Smuzhiyun #define cr_errslen CREG_IDX(TxLenErrCnt)
143*4882a593Smuzhiyun #define cr_errtidfull CREG_IDX(RxTIDFullErrCnt)
144*4882a593Smuzhiyun #define cr_errtidvalid CREG_IDX(RxTIDValidErrCnt)
145*4882a593Smuzhiyun #define cr_errvcrc CREG_IDX(RxVCRCErrCnt)
146*4882a593Smuzhiyun #define cr_ibstatuschange CREG_IDX(IBStatusChangeCnt)
147*4882a593Smuzhiyun #define cr_lbint CREG_IDX(LBIntCnt)
148*4882a593Smuzhiyun #define cr_invalidrlen CREG_IDX(RxMaxMinLenErrCnt)
149*4882a593Smuzhiyun #define cr_invalidslen CREG_IDX(TxMaxMinLenErrCnt)
150*4882a593Smuzhiyun #define cr_lbflowstall CREG_IDX(LBFlowStallCnt)
151*4882a593Smuzhiyun #define cr_pktrcv CREG_IDX(RxDataPktCnt)
152*4882a593Smuzhiyun #define cr_pktrcvflowctrl CREG_IDX(RxFlowPktCnt)
153*4882a593Smuzhiyun #define cr_pktsend CREG_IDX(TxDataPktCnt)
154*4882a593Smuzhiyun #define cr_pktsendflow CREG_IDX(TxFlowPktCnt)
155*4882a593Smuzhiyun #define cr_portovfl CREG_IDX(RxP0HdrEgrOvflCnt)
156*4882a593Smuzhiyun #define cr_rcvebp CREG_IDX(RxEBPCnt)
157*4882a593Smuzhiyun #define cr_rcvovfl CREG_IDX(RxBufOvflCnt)
158*4882a593Smuzhiyun #define cr_senddropped CREG_IDX(TxDroppedPktCnt)
159*4882a593Smuzhiyun #define cr_sendstall CREG_IDX(TxFlowStallCnt)
160*4882a593Smuzhiyun #define cr_sendunderrun CREG_IDX(TxUnderrunCnt)
161*4882a593Smuzhiyun #define cr_wordrcv CREG_IDX(RxDwordCnt)
162*4882a593Smuzhiyun #define cr_wordsend CREG_IDX(TxDwordCnt)
163*4882a593Smuzhiyun #define cr_txunsupvl CREG_IDX(TxUnsupVLErrCnt)
164*4882a593Smuzhiyun #define cr_rxdroppkt CREG_IDX(RxDroppedPktCnt)
165*4882a593Smuzhiyun #define cr_iblinkerrrecov CREG_IDX(IBLinkErrRecoveryCnt)
166*4882a593Smuzhiyun #define cr_iblinkdown CREG_IDX(IBLinkDownedCnt)
167*4882a593Smuzhiyun #define cr_ibsymbolerr CREG_IDX(IBSymbolErrCnt)
168*4882a593Smuzhiyun #define cr_vl15droppedpkt CREG_IDX(RxVL15DroppedPktCnt)
169*4882a593Smuzhiyun #define cr_rxotherlocalphyerr CREG_IDX(RxOtherLocalPhyErrCnt)
170*4882a593Smuzhiyun #define cr_excessbufferovfl CREG_IDX(ExcessBufferOvflCnt)
171*4882a593Smuzhiyun #define cr_locallinkintegrityerr CREG_IDX(LocalLinkIntegrityErrCnt)
172*4882a593Smuzhiyun #define cr_rxvlerr CREG_IDX(RxVlErrCnt)
173*4882a593Smuzhiyun #define cr_rxdlidfltr CREG_IDX(RxDlidFltrCnt)
174*4882a593Smuzhiyun #define cr_psstat CREG_IDX(PSStat)
175*4882a593Smuzhiyun #define cr_psstart CREG_IDX(PSStart)
176*4882a593Smuzhiyun #define cr_psinterval CREG_IDX(PSInterval)
177*4882a593Smuzhiyun #define cr_psrcvdatacount CREG_IDX(PSRcvDataCount)
178*4882a593Smuzhiyun #define cr_psrcvpktscount CREG_IDX(PSRcvPktsCount)
179*4882a593Smuzhiyun #define cr_psxmitdatacount CREG_IDX(PSXmitDataCount)
180*4882a593Smuzhiyun #define cr_psxmitpktscount CREG_IDX(PSXmitPktsCount)
181*4882a593Smuzhiyun #define cr_psxmitwaitcount CREG_IDX(PSXmitWaitCount)
182*4882a593Smuzhiyun #define cr_txsdmadesc CREG_IDX(TxSDmaDescCnt)
183*4882a593Smuzhiyun #define cr_pcieretrydiag CREG_IDX(PcieRetryBufDiagQwordCnt)
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun #define SYM_RMASK(regname, fldname) ((u64) \
186*4882a593Smuzhiyun QIB_7220_##regname##_##fldname##_RMASK)
187*4882a593Smuzhiyun #define SYM_MASK(regname, fldname) ((u64) \
188*4882a593Smuzhiyun QIB_7220_##regname##_##fldname##_RMASK << \
189*4882a593Smuzhiyun QIB_7220_##regname##_##fldname##_LSB)
190*4882a593Smuzhiyun #define SYM_LSB(regname, fldname) (QIB_7220_##regname##_##fldname##_LSB)
191*4882a593Smuzhiyun #define SYM_FIELD(value, regname, fldname) ((u64) \
192*4882a593Smuzhiyun (((value) >> SYM_LSB(regname, fldname)) & \
193*4882a593Smuzhiyun SYM_RMASK(regname, fldname)))
194*4882a593Smuzhiyun #define ERR_MASK(fldname) SYM_MASK(ErrMask, fldname##Mask)
195*4882a593Smuzhiyun #define HWE_MASK(fldname) SYM_MASK(HwErrMask, fldname##Mask)
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* ibcctrl bits */
198*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKINITCMD_DISABLE 1
199*4882a593Smuzhiyun /* cycle through TS1/TS2 till OK */
200*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKINITCMD_POLL 2
201*4882a593Smuzhiyun /* wait for TS1, then go on */
202*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKINITCMD_SLEEP 3
203*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKINITCMD_SHIFT 16
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKCMD_DOWN 1 /* move to 0x11 */
206*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKCMD_ARMED 2 /* move to 0x21 */
207*4882a593Smuzhiyun #define QLOGIC_IB_IBCC_LINKCMD_ACTIVE 3 /* move to 0x31 */
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define BLOB_7220_IBCHG 0x81
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * We could have a single register get/put routine, that takes a group type,
213*4882a593Smuzhiyun * but this is somewhat clearer and cleaner. It also gives us some error
214*4882a593Smuzhiyun * checking. 64 bit register reads should always work, but are inefficient
215*4882a593Smuzhiyun * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
216*4882a593Smuzhiyun * so we use kreg32 wherever possible. User register and counter register
217*4882a593Smuzhiyun * reads are always 32 bit reads, so only one form of those routines.
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /**
221*4882a593Smuzhiyun * qib_read_ureg32 - read 32-bit virtualized per-context register
222*4882a593Smuzhiyun * @dd: device
223*4882a593Smuzhiyun * @regno: register number
224*4882a593Smuzhiyun * @ctxt: context number
225*4882a593Smuzhiyun *
226*4882a593Smuzhiyun * Return the contents of a register that is virtualized to be per context.
227*4882a593Smuzhiyun * Returns -1 on errors (not distinguishable from valid contents at
228*4882a593Smuzhiyun * runtime; we may add a separate error variable at some point).
229*4882a593Smuzhiyun */
qib_read_ureg32(const struct qib_devdata * dd,enum qib_ureg regno,int ctxt)230*4882a593Smuzhiyun static inline u32 qib_read_ureg32(const struct qib_devdata *dd,
231*4882a593Smuzhiyun enum qib_ureg regno, int ctxt)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
234*4882a593Smuzhiyun return 0;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (dd->userbase)
237*4882a593Smuzhiyun return readl(regno + (u64 __iomem *)
238*4882a593Smuzhiyun ((char __iomem *)dd->userbase +
239*4882a593Smuzhiyun dd->ureg_align * ctxt));
240*4882a593Smuzhiyun else
241*4882a593Smuzhiyun return readl(regno + (u64 __iomem *)
242*4882a593Smuzhiyun (dd->uregbase +
243*4882a593Smuzhiyun (char __iomem *)dd->kregbase +
244*4882a593Smuzhiyun dd->ureg_align * ctxt));
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /**
248*4882a593Smuzhiyun * qib_write_ureg - write 32-bit virtualized per-context register
249*4882a593Smuzhiyun * @dd: device
250*4882a593Smuzhiyun * @regno: register number
251*4882a593Smuzhiyun * @value: value
252*4882a593Smuzhiyun * @ctxt: context
253*4882a593Smuzhiyun *
254*4882a593Smuzhiyun * Write the contents of a register that is virtualized to be per context.
255*4882a593Smuzhiyun */
qib_write_ureg(const struct qib_devdata * dd,enum qib_ureg regno,u64 value,int ctxt)256*4882a593Smuzhiyun static inline void qib_write_ureg(const struct qib_devdata *dd,
257*4882a593Smuzhiyun enum qib_ureg regno, u64 value, int ctxt)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun u64 __iomem *ubase;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if (dd->userbase)
262*4882a593Smuzhiyun ubase = (u64 __iomem *)
263*4882a593Smuzhiyun ((char __iomem *) dd->userbase +
264*4882a593Smuzhiyun dd->ureg_align * ctxt);
265*4882a593Smuzhiyun else
266*4882a593Smuzhiyun ubase = (u64 __iomem *)
267*4882a593Smuzhiyun (dd->uregbase +
268*4882a593Smuzhiyun (char __iomem *) dd->kregbase +
269*4882a593Smuzhiyun dd->ureg_align * ctxt);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (dd->kregbase && (dd->flags & QIB_PRESENT))
272*4882a593Smuzhiyun writeq(value, &ubase[regno]);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /**
276*4882a593Smuzhiyun * qib_write_kreg_ctxt - write a device's per-ctxt 64-bit kernel register
277*4882a593Smuzhiyun * @dd: the qlogic_ib device
278*4882a593Smuzhiyun * @regno: the register number to write
279*4882a593Smuzhiyun * @ctxt: the context containing the register
280*4882a593Smuzhiyun * @value: the value to write
281*4882a593Smuzhiyun */
qib_write_kreg_ctxt(const struct qib_devdata * dd,const u16 regno,unsigned ctxt,u64 value)282*4882a593Smuzhiyun static inline void qib_write_kreg_ctxt(const struct qib_devdata *dd,
283*4882a593Smuzhiyun const u16 regno, unsigned ctxt,
284*4882a593Smuzhiyun u64 value)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun qib_write_kreg(dd, regno + ctxt, value);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
write_7220_creg(const struct qib_devdata * dd,u16 regno,u64 value)289*4882a593Smuzhiyun static inline void write_7220_creg(const struct qib_devdata *dd,
290*4882a593Smuzhiyun u16 regno, u64 value)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun if (dd->cspec->cregbase && (dd->flags & QIB_PRESENT))
293*4882a593Smuzhiyun writeq(value, &dd->cspec->cregbase[regno]);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
read_7220_creg(const struct qib_devdata * dd,u16 regno)296*4882a593Smuzhiyun static inline u64 read_7220_creg(const struct qib_devdata *dd, u16 regno)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun return readq(&dd->cspec->cregbase[regno]);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
read_7220_creg32(const struct qib_devdata * dd,u16 regno)303*4882a593Smuzhiyun static inline u32 read_7220_creg32(const struct qib_devdata *dd, u16 regno)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun return readl(&dd->cspec->cregbase[regno]);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* kr_revision bits */
311*4882a593Smuzhiyun #define QLOGIC_IB_R_EMULATORREV_MASK ((1ULL << 22) - 1)
312*4882a593Smuzhiyun #define QLOGIC_IB_R_EMULATORREV_SHIFT 40
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* kr_control bits */
315*4882a593Smuzhiyun #define QLOGIC_IB_C_RESET (1U << 7)
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* kr_intstatus, kr_intclear, kr_intmask bits */
318*4882a593Smuzhiyun #define QLOGIC_IB_I_RCVURG_MASK ((1ULL << 17) - 1)
319*4882a593Smuzhiyun #define QLOGIC_IB_I_RCVURG_SHIFT 32
320*4882a593Smuzhiyun #define QLOGIC_IB_I_RCVAVAIL_MASK ((1ULL << 17) - 1)
321*4882a593Smuzhiyun #define QLOGIC_IB_I_RCVAVAIL_SHIFT 0
322*4882a593Smuzhiyun #define QLOGIC_IB_I_SERDESTRIMDONE (1ULL << 27)
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun #define QLOGIC_IB_C_FREEZEMODE 0x00000002
325*4882a593Smuzhiyun #define QLOGIC_IB_C_LINKENABLE 0x00000004
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun #define QLOGIC_IB_I_SDMAINT 0x8000000000000000ULL
328*4882a593Smuzhiyun #define QLOGIC_IB_I_SDMADISABLED 0x4000000000000000ULL
329*4882a593Smuzhiyun #define QLOGIC_IB_I_ERROR 0x0000000080000000ULL
330*4882a593Smuzhiyun #define QLOGIC_IB_I_SPIOSENT 0x0000000040000000ULL
331*4882a593Smuzhiyun #define QLOGIC_IB_I_SPIOBUFAVAIL 0x0000000020000000ULL
332*4882a593Smuzhiyun #define QLOGIC_IB_I_GPIO 0x0000000010000000ULL
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* variables for sanity checking interrupt and errors */
335*4882a593Smuzhiyun #define QLOGIC_IB_I_BITSEXTANT \
336*4882a593Smuzhiyun (QLOGIC_IB_I_SDMAINT | QLOGIC_IB_I_SDMADISABLED | \
337*4882a593Smuzhiyun (QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT) | \
338*4882a593Smuzhiyun (QLOGIC_IB_I_RCVAVAIL_MASK << \
339*4882a593Smuzhiyun QLOGIC_IB_I_RCVAVAIL_SHIFT) | \
340*4882a593Smuzhiyun QLOGIC_IB_I_ERROR | QLOGIC_IB_I_SPIOSENT | \
341*4882a593Smuzhiyun QLOGIC_IB_I_SPIOBUFAVAIL | QLOGIC_IB_I_GPIO | \
342*4882a593Smuzhiyun QLOGIC_IB_I_SERDESTRIMDONE)
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun #define IB_HWE_BITSEXTANT \
345*4882a593Smuzhiyun (HWE_MASK(RXEMemParityErr) | \
346*4882a593Smuzhiyun HWE_MASK(TXEMemParityErr) | \
347*4882a593Smuzhiyun (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK << \
348*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) | \
349*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIE1PLLFAILED | \
350*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIE0PLLFAILED | \
351*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIEPOISONEDTLP | \
352*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIECPLTIMEOUT | \
353*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIEBUSPARITYXTLH | \
354*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIEBUSPARITYXADM | \
355*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIEBUSPARITYRADM | \
356*4882a593Smuzhiyun HWE_MASK(PowerOnBISTFailed) | \
357*4882a593Smuzhiyun QLOGIC_IB_HWE_COREPLL_FBSLIP | \
358*4882a593Smuzhiyun QLOGIC_IB_HWE_COREPLL_RFSLIP | \
359*4882a593Smuzhiyun QLOGIC_IB_HWE_SERDESPLLFAILED | \
360*4882a593Smuzhiyun HWE_MASK(IBCBusToSPCParityErr) | \
361*4882a593Smuzhiyun HWE_MASK(IBCBusFromSPCParityErr) | \
362*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR | \
363*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR | \
364*4882a593Smuzhiyun QLOGIC_IB_HWE_SDMAMEMREADERR | \
365*4882a593Smuzhiyun QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED | \
366*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT | \
367*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT | \
368*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT | \
369*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT | \
370*4882a593Smuzhiyun QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR | \
371*4882a593Smuzhiyun QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR | \
372*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR | \
373*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR)
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun #define IB_E_BITSEXTANT \
376*4882a593Smuzhiyun (ERR_MASK(RcvFormatErr) | ERR_MASK(RcvVCRCErr) | \
377*4882a593Smuzhiyun ERR_MASK(RcvICRCErr) | ERR_MASK(RcvMinPktLenErr) | \
378*4882a593Smuzhiyun ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvLongPktLenErr) | \
379*4882a593Smuzhiyun ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvUnexpectedCharErr) | \
380*4882a593Smuzhiyun ERR_MASK(RcvUnsupportedVLErr) | ERR_MASK(RcvEBPErr) | \
381*4882a593Smuzhiyun ERR_MASK(RcvIBFlowErr) | ERR_MASK(RcvBadVersionErr) | \
382*4882a593Smuzhiyun ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr) | \
383*4882a593Smuzhiyun ERR_MASK(RcvBadTidErr) | ERR_MASK(RcvHdrLenErr) | \
384*4882a593Smuzhiyun ERR_MASK(RcvHdrErr) | ERR_MASK(RcvIBLostLinkErr) | \
385*4882a593Smuzhiyun ERR_MASK(SendSpecialTriggerErr) | \
386*4882a593Smuzhiyun ERR_MASK(SDmaDisabledErr) | ERR_MASK(SendMinPktLenErr) | \
387*4882a593Smuzhiyun ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendUnderRunErr) | \
388*4882a593Smuzhiyun ERR_MASK(SendPktLenErr) | ERR_MASK(SendDroppedSmpPktErr) | \
389*4882a593Smuzhiyun ERR_MASK(SendDroppedDataPktErr) | \
390*4882a593Smuzhiyun ERR_MASK(SendPioArmLaunchErr) | \
391*4882a593Smuzhiyun ERR_MASK(SendUnexpectedPktNumErr) | \
392*4882a593Smuzhiyun ERR_MASK(SendUnsupportedVLErr) | ERR_MASK(SendBufMisuseErr) | \
393*4882a593Smuzhiyun ERR_MASK(SDmaGenMismatchErr) | ERR_MASK(SDmaOutOfBoundErr) | \
394*4882a593Smuzhiyun ERR_MASK(SDmaTailOutOfBoundErr) | ERR_MASK(SDmaBaseErr) | \
395*4882a593Smuzhiyun ERR_MASK(SDma1stDescErr) | ERR_MASK(SDmaRpyTagErr) | \
396*4882a593Smuzhiyun ERR_MASK(SDmaDwEnErr) | ERR_MASK(SDmaMissingDwErr) | \
397*4882a593Smuzhiyun ERR_MASK(SDmaUnexpDataErr) | \
398*4882a593Smuzhiyun ERR_MASK(IBStatusChanged) | ERR_MASK(InvalidAddrErr) | \
399*4882a593Smuzhiyun ERR_MASK(ResetNegated) | ERR_MASK(HardwareErr) | \
400*4882a593Smuzhiyun ERR_MASK(SDmaDescAddrMisalignErr) | \
401*4882a593Smuzhiyun ERR_MASK(InvalidEEPCmd))
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */
404*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK 0x00000000000000ffULL
405*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT 0
406*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIEPOISONEDTLP 0x0000000010000000ULL
407*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIECPLTIMEOUT 0x0000000020000000ULL
408*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIEBUSPARITYXTLH 0x0000000040000000ULL
409*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIEBUSPARITYXADM 0x0000000080000000ULL
410*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIEBUSPARITYRADM 0x0000000100000000ULL
411*4882a593Smuzhiyun #define QLOGIC_IB_HWE_COREPLL_FBSLIP 0x0080000000000000ULL
412*4882a593Smuzhiyun #define QLOGIC_IB_HWE_COREPLL_RFSLIP 0x0100000000000000ULL
413*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIE1PLLFAILED 0x0400000000000000ULL
414*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIE0PLLFAILED 0x0800000000000000ULL
415*4882a593Smuzhiyun #define QLOGIC_IB_HWE_SERDESPLLFAILED 0x1000000000000000ULL
416*4882a593Smuzhiyun /* specific to this chip */
417*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR 0x0000000000000040ULL
418*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR 0x0000000000000080ULL
419*4882a593Smuzhiyun #define QLOGIC_IB_HWE_SDMAMEMREADERR 0x0000000010000000ULL
420*4882a593Smuzhiyun #define QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED 0x2000000000000000ULL
421*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT 0x0100000000000000ULL
422*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT 0x0200000000000000ULL
423*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT 0x0400000000000000ULL
424*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT 0x0800000000000000ULL
425*4882a593Smuzhiyun #define QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR 0x0000008000000000ULL
426*4882a593Smuzhiyun #define QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR 0x0000004000000000ULL
427*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR 0x0000001000000000ULL
428*4882a593Smuzhiyun #define QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR 0x0000002000000000ULL
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun #define IBA7220_IBCC_LINKCMD_SHIFT 19
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* kr_ibcddrctrl bits */
433*4882a593Smuzhiyun #define IBA7220_IBC_DLIDLMC_MASK 0xFFFFFFFFUL
434*4882a593Smuzhiyun #define IBA7220_IBC_DLIDLMC_SHIFT 32
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun #define IBA7220_IBC_HRTBT_MASK (SYM_RMASK(IBCDDRCtrl, HRTBT_AUTO) | \
437*4882a593Smuzhiyun SYM_RMASK(IBCDDRCtrl, HRTBT_ENB))
438*4882a593Smuzhiyun #define IBA7220_IBC_HRTBT_SHIFT SYM_LSB(IBCDDRCtrl, HRTBT_ENB)
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun #define IBA7220_IBC_LANE_REV_SUPPORTED (1<<8)
441*4882a593Smuzhiyun #define IBA7220_IBC_LREV_MASK 1
442*4882a593Smuzhiyun #define IBA7220_IBC_LREV_SHIFT 8
443*4882a593Smuzhiyun #define IBA7220_IBC_RXPOL_MASK 1
444*4882a593Smuzhiyun #define IBA7220_IBC_RXPOL_SHIFT 7
445*4882a593Smuzhiyun #define IBA7220_IBC_WIDTH_SHIFT 5
446*4882a593Smuzhiyun #define IBA7220_IBC_WIDTH_MASK 0x3
447*4882a593Smuzhiyun #define IBA7220_IBC_WIDTH_1X_ONLY (0 << IBA7220_IBC_WIDTH_SHIFT)
448*4882a593Smuzhiyun #define IBA7220_IBC_WIDTH_4X_ONLY (1 << IBA7220_IBC_WIDTH_SHIFT)
449*4882a593Smuzhiyun #define IBA7220_IBC_WIDTH_AUTONEG (2 << IBA7220_IBC_WIDTH_SHIFT)
450*4882a593Smuzhiyun #define IBA7220_IBC_SPEED_AUTONEG (1 << 1)
451*4882a593Smuzhiyun #define IBA7220_IBC_SPEED_SDR (1 << 2)
452*4882a593Smuzhiyun #define IBA7220_IBC_SPEED_DDR (1 << 3)
453*4882a593Smuzhiyun #define IBA7220_IBC_SPEED_AUTONEG_MASK (0x7 << 1)
454*4882a593Smuzhiyun #define IBA7220_IBC_IBTA_1_2_MASK (1)
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* kr_ibcddrstatus */
457*4882a593Smuzhiyun /* link latency shift is 0, don't bother defining */
458*4882a593Smuzhiyun #define IBA7220_DDRSTAT_LINKLAT_MASK 0x3ffffff
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* kr_extstatus bits */
461*4882a593Smuzhiyun #define QLOGIC_IB_EXTS_FREQSEL 0x2
462*4882a593Smuzhiyun #define QLOGIC_IB_EXTS_SERDESSEL 0x4
463*4882a593Smuzhiyun #define QLOGIC_IB_EXTS_MEMBIST_ENDTEST 0x0000000000004000
464*4882a593Smuzhiyun #define QLOGIC_IB_EXTS_MEMBIST_DISABLED 0x0000000000008000
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* kr_xgxsconfig bits */
467*4882a593Smuzhiyun #define QLOGIC_IB_XGXS_RESET 0x5ULL
468*4882a593Smuzhiyun #define QLOGIC_IB_XGXS_FC_SAFE (1ULL << 63)
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* kr_rcvpktledcnt */
471*4882a593Smuzhiyun #define IBA7220_LEDBLINK_ON_SHIFT 32 /* 4ns period on after packet */
472*4882a593Smuzhiyun #define IBA7220_LEDBLINK_OFF_SHIFT 0 /* 4ns period off before next on */
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun #define _QIB_GPIO_SDA_NUM 1
475*4882a593Smuzhiyun #define _QIB_GPIO_SCL_NUM 0
476*4882a593Smuzhiyun #define QIB_TWSI_EEPROM_DEV 0xA2 /* All Production 7220 cards. */
477*4882a593Smuzhiyun #define QIB_TWSI_TEMP_DEV 0x98
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* HW counter clock is at 4nsec */
480*4882a593Smuzhiyun #define QIB_7220_PSXMITWAIT_CHECK_RATE 4000
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun #define IBA7220_R_INTRAVAIL_SHIFT 17
483*4882a593Smuzhiyun #define IBA7220_R_PKEY_DIS_SHIFT 34
484*4882a593Smuzhiyun #define IBA7220_R_TAILUPD_SHIFT 35
485*4882a593Smuzhiyun #define IBA7220_R_CTXTCFG_SHIFT 36
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun #define IBA7220_HDRHEAD_PKTINT_SHIFT 32 /* interrupt cnt in upper 32 bits */
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /*
490*4882a593Smuzhiyun * the size bits give us 2^N, in KB units. 0 marks as invalid,
491*4882a593Smuzhiyun * and 7 is reserved. We currently use only 2KB and 4KB
492*4882a593Smuzhiyun */
493*4882a593Smuzhiyun #define IBA7220_TID_SZ_SHIFT 37 /* shift to 3bit size selector */
494*4882a593Smuzhiyun #define IBA7220_TID_SZ_2K (1UL << IBA7220_TID_SZ_SHIFT) /* 2KB */
495*4882a593Smuzhiyun #define IBA7220_TID_SZ_4K (2UL << IBA7220_TID_SZ_SHIFT) /* 4KB */
496*4882a593Smuzhiyun #define IBA7220_TID_PA_SHIFT 11U /* TID addr in chip stored w/o low bits */
497*4882a593Smuzhiyun #define PBC_7220_VL15_SEND (1ULL << 63) /* pbc; VL15, no credit check */
498*4882a593Smuzhiyun #define PBC_7220_VL15_SEND_CTRL (1ULL << 31) /* control version of same */
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun #define AUTONEG_TRIES 5 /* sequential retries to negotiate DDR */
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* packet rate matching delay multiplier */
503*4882a593Smuzhiyun static u8 rate_to_delay[2][2] = {
504*4882a593Smuzhiyun /* 1x, 4x */
505*4882a593Smuzhiyun { 8, 2 }, /* SDR */
506*4882a593Smuzhiyun { 4, 1 } /* DDR */
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static u8 ib_rate_to_delay[IB_RATE_120_GBPS + 1] = {
510*4882a593Smuzhiyun [IB_RATE_2_5_GBPS] = 8,
511*4882a593Smuzhiyun [IB_RATE_5_GBPS] = 4,
512*4882a593Smuzhiyun [IB_RATE_10_GBPS] = 2,
513*4882a593Smuzhiyun [IB_RATE_20_GBPS] = 1
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun #define IBA7220_LINKSPEED_SHIFT SYM_LSB(IBCStatus, LinkSpeedActive)
517*4882a593Smuzhiyun #define IBA7220_LINKWIDTH_SHIFT SYM_LSB(IBCStatus, LinkWidthActive)
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* link training states, from IBC */
520*4882a593Smuzhiyun #define IB_7220_LT_STATE_DISABLED 0x00
521*4882a593Smuzhiyun #define IB_7220_LT_STATE_LINKUP 0x01
522*4882a593Smuzhiyun #define IB_7220_LT_STATE_POLLACTIVE 0x02
523*4882a593Smuzhiyun #define IB_7220_LT_STATE_POLLQUIET 0x03
524*4882a593Smuzhiyun #define IB_7220_LT_STATE_SLEEPDELAY 0x04
525*4882a593Smuzhiyun #define IB_7220_LT_STATE_SLEEPQUIET 0x05
526*4882a593Smuzhiyun #define IB_7220_LT_STATE_CFGDEBOUNCE 0x08
527*4882a593Smuzhiyun #define IB_7220_LT_STATE_CFGRCVFCFG 0x09
528*4882a593Smuzhiyun #define IB_7220_LT_STATE_CFGWAITRMT 0x0a
529*4882a593Smuzhiyun #define IB_7220_LT_STATE_CFGIDLE 0x0b
530*4882a593Smuzhiyun #define IB_7220_LT_STATE_RECOVERRETRAIN 0x0c
531*4882a593Smuzhiyun #define IB_7220_LT_STATE_RECOVERWAITRMT 0x0e
532*4882a593Smuzhiyun #define IB_7220_LT_STATE_RECOVERIDLE 0x0f
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* link state machine states from IBC */
535*4882a593Smuzhiyun #define IB_7220_L_STATE_DOWN 0x0
536*4882a593Smuzhiyun #define IB_7220_L_STATE_INIT 0x1
537*4882a593Smuzhiyun #define IB_7220_L_STATE_ARM 0x2
538*4882a593Smuzhiyun #define IB_7220_L_STATE_ACTIVE 0x3
539*4882a593Smuzhiyun #define IB_7220_L_STATE_ACT_DEFER 0x4
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static const u8 qib_7220_physportstate[0x20] = {
542*4882a593Smuzhiyun [IB_7220_LT_STATE_DISABLED] = IB_PHYSPORTSTATE_DISABLED,
543*4882a593Smuzhiyun [IB_7220_LT_STATE_LINKUP] = IB_PHYSPORTSTATE_LINKUP,
544*4882a593Smuzhiyun [IB_7220_LT_STATE_POLLACTIVE] = IB_PHYSPORTSTATE_POLL,
545*4882a593Smuzhiyun [IB_7220_LT_STATE_POLLQUIET] = IB_PHYSPORTSTATE_POLL,
546*4882a593Smuzhiyun [IB_7220_LT_STATE_SLEEPDELAY] = IB_PHYSPORTSTATE_SLEEP,
547*4882a593Smuzhiyun [IB_7220_LT_STATE_SLEEPQUIET] = IB_PHYSPORTSTATE_SLEEP,
548*4882a593Smuzhiyun [IB_7220_LT_STATE_CFGDEBOUNCE] =
549*4882a593Smuzhiyun IB_PHYSPORTSTATE_CFG_TRAIN,
550*4882a593Smuzhiyun [IB_7220_LT_STATE_CFGRCVFCFG] =
551*4882a593Smuzhiyun IB_PHYSPORTSTATE_CFG_TRAIN,
552*4882a593Smuzhiyun [IB_7220_LT_STATE_CFGWAITRMT] =
553*4882a593Smuzhiyun IB_PHYSPORTSTATE_CFG_TRAIN,
554*4882a593Smuzhiyun [IB_7220_LT_STATE_CFGIDLE] = IB_PHYSPORTSTATE_CFG_TRAIN,
555*4882a593Smuzhiyun [IB_7220_LT_STATE_RECOVERRETRAIN] =
556*4882a593Smuzhiyun IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
557*4882a593Smuzhiyun [IB_7220_LT_STATE_RECOVERWAITRMT] =
558*4882a593Smuzhiyun IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
559*4882a593Smuzhiyun [IB_7220_LT_STATE_RECOVERIDLE] =
560*4882a593Smuzhiyun IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
561*4882a593Smuzhiyun [0x10] = IB_PHYSPORTSTATE_CFG_TRAIN,
562*4882a593Smuzhiyun [0x11] = IB_PHYSPORTSTATE_CFG_TRAIN,
563*4882a593Smuzhiyun [0x12] = IB_PHYSPORTSTATE_CFG_TRAIN,
564*4882a593Smuzhiyun [0x13] = IB_PHYSPORTSTATE_CFG_TRAIN,
565*4882a593Smuzhiyun [0x14] = IB_PHYSPORTSTATE_CFG_TRAIN,
566*4882a593Smuzhiyun [0x15] = IB_PHYSPORTSTATE_CFG_TRAIN,
567*4882a593Smuzhiyun [0x16] = IB_PHYSPORTSTATE_CFG_TRAIN,
568*4882a593Smuzhiyun [0x17] = IB_PHYSPORTSTATE_CFG_TRAIN
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun int qib_special_trigger;
572*4882a593Smuzhiyun module_param_named(special_trigger, qib_special_trigger, int, S_IRUGO);
573*4882a593Smuzhiyun MODULE_PARM_DESC(special_trigger, "Enable SpecialTrigger arm/launch");
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun #define IBCBUSFRSPCPARITYERR HWE_MASK(IBCBusFromSPCParityErr)
576*4882a593Smuzhiyun #define IBCBUSTOSPCPARITYERR HWE_MASK(IBCBusToSPCParityErr)
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun #define SYM_MASK_BIT(regname, fldname, bit) ((u64) \
579*4882a593Smuzhiyun (1ULL << (SYM_LSB(regname, fldname) + (bit))))
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun #define TXEMEMPARITYERR_PIOBUF \
582*4882a593Smuzhiyun SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 0)
583*4882a593Smuzhiyun #define TXEMEMPARITYERR_PIOPBC \
584*4882a593Smuzhiyun SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 1)
585*4882a593Smuzhiyun #define TXEMEMPARITYERR_PIOLAUNCHFIFO \
586*4882a593Smuzhiyun SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 2)
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun #define RXEMEMPARITYERR_RCVBUF \
589*4882a593Smuzhiyun SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 0)
590*4882a593Smuzhiyun #define RXEMEMPARITYERR_LOOKUPQ \
591*4882a593Smuzhiyun SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 1)
592*4882a593Smuzhiyun #define RXEMEMPARITYERR_EXPTID \
593*4882a593Smuzhiyun SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 2)
594*4882a593Smuzhiyun #define RXEMEMPARITYERR_EAGERTID \
595*4882a593Smuzhiyun SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 3)
596*4882a593Smuzhiyun #define RXEMEMPARITYERR_FLAGBUF \
597*4882a593Smuzhiyun SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 4)
598*4882a593Smuzhiyun #define RXEMEMPARITYERR_DATAINFO \
599*4882a593Smuzhiyun SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 5)
600*4882a593Smuzhiyun #define RXEMEMPARITYERR_HDRINFO \
601*4882a593Smuzhiyun SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 6)
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* 7220 specific hardware errors... */
604*4882a593Smuzhiyun static const struct qib_hwerror_msgs qib_7220_hwerror_msgs[] = {
605*4882a593Smuzhiyun /* generic hardware errors */
606*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(IBCBUSFRSPCPARITYERR, "QIB2IB Parity"),
607*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(IBCBUSTOSPCPARITYERR, "IB2QIB Parity"),
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOBUF,
610*4882a593Smuzhiyun "TXE PIOBUF Memory Parity"),
611*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOPBC,
612*4882a593Smuzhiyun "TXE PIOPBC Memory Parity"),
613*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOLAUNCHFIFO,
614*4882a593Smuzhiyun "TXE PIOLAUNCHFIFO Memory Parity"),
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_RCVBUF,
617*4882a593Smuzhiyun "RXE RCVBUF Memory Parity"),
618*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_LOOKUPQ,
619*4882a593Smuzhiyun "RXE LOOKUPQ Memory Parity"),
620*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EAGERTID,
621*4882a593Smuzhiyun "RXE EAGERTID Memory Parity"),
622*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EXPTID,
623*4882a593Smuzhiyun "RXE EXPTID Memory Parity"),
624*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_FLAGBUF,
625*4882a593Smuzhiyun "RXE FLAGBUF Memory Parity"),
626*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_DATAINFO,
627*4882a593Smuzhiyun "RXE DATAINFO Memory Parity"),
628*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_HDRINFO,
629*4882a593Smuzhiyun "RXE HDRINFO Memory Parity"),
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /* chip-specific hardware errors */
632*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEPOISONEDTLP,
633*4882a593Smuzhiyun "PCIe Poisoned TLP"),
634*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLTIMEOUT,
635*4882a593Smuzhiyun "PCIe completion timeout"),
636*4882a593Smuzhiyun /*
637*4882a593Smuzhiyun * In practice, it's unlikely wthat we'll see PCIe PLL, or bus
638*4882a593Smuzhiyun * parity or memory parity error failures, because most likely we
639*4882a593Smuzhiyun * won't be able to talk to the core of the chip. Nonetheless, we
640*4882a593Smuzhiyun * might see them, if they are in parts of the PCIe core that aren't
641*4882a593Smuzhiyun * essential.
642*4882a593Smuzhiyun */
643*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE1PLLFAILED,
644*4882a593Smuzhiyun "PCIePLL1"),
645*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE0PLLFAILED,
646*4882a593Smuzhiyun "PCIePLL0"),
647*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXTLH,
648*4882a593Smuzhiyun "PCIe XTLH core parity"),
649*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXADM,
650*4882a593Smuzhiyun "PCIe ADM TX core parity"),
651*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYRADM,
652*4882a593Smuzhiyun "PCIe ADM RX core parity"),
653*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_SERDESPLLFAILED,
654*4882a593Smuzhiyun "SerDes PLL"),
655*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLDATAQUEUEERR,
656*4882a593Smuzhiyun "PCIe cpl header queue"),
657*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLHDRQUEUEERR,
658*4882a593Smuzhiyun "PCIe cpl data queue"),
659*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_SDMAMEMREADERR,
660*4882a593Smuzhiyun "Send DMA memory read"),
661*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_CLK_UC_PLLNOTLOCKED,
662*4882a593Smuzhiyun "uC PLL clock not locked"),
663*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ0PCLKNOTDETECT,
664*4882a593Smuzhiyun "PCIe serdes Q0 no clock"),
665*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ1PCLKNOTDETECT,
666*4882a593Smuzhiyun "PCIe serdes Q1 no clock"),
667*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ2PCLKNOTDETECT,
668*4882a593Smuzhiyun "PCIe serdes Q2 no clock"),
669*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIESERDESQ3PCLKNOTDETECT,
670*4882a593Smuzhiyun "PCIe serdes Q3 no clock"),
671*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_DDSRXEQMEMORYPARITYERR,
672*4882a593Smuzhiyun "DDS RXEQ memory parity"),
673*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR,
674*4882a593Smuzhiyun "IB uC memory parity"),
675*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE_UC_OCT0MEMORYPARITYERR,
676*4882a593Smuzhiyun "PCIe uC oct0 memory parity"),
677*4882a593Smuzhiyun QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE_UC_OCT1MEMORYPARITYERR,
678*4882a593Smuzhiyun "PCIe uC oct1 memory parity"),
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun #define RXE_PARITY (RXEMEMPARITYERR_EAGERTID|RXEMEMPARITYERR_EXPTID)
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun #define QLOGIC_IB_E_PKTERRS (\
684*4882a593Smuzhiyun ERR_MASK(SendPktLenErr) | \
685*4882a593Smuzhiyun ERR_MASK(SendDroppedDataPktErr) | \
686*4882a593Smuzhiyun ERR_MASK(RcvVCRCErr) | \
687*4882a593Smuzhiyun ERR_MASK(RcvICRCErr) | \
688*4882a593Smuzhiyun ERR_MASK(RcvShortPktLenErr) | \
689*4882a593Smuzhiyun ERR_MASK(RcvEBPErr))
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* Convenience for decoding Send DMA errors */
692*4882a593Smuzhiyun #define QLOGIC_IB_E_SDMAERRS ( \
693*4882a593Smuzhiyun ERR_MASK(SDmaGenMismatchErr) | \
694*4882a593Smuzhiyun ERR_MASK(SDmaOutOfBoundErr) | \
695*4882a593Smuzhiyun ERR_MASK(SDmaTailOutOfBoundErr) | ERR_MASK(SDmaBaseErr) | \
696*4882a593Smuzhiyun ERR_MASK(SDma1stDescErr) | ERR_MASK(SDmaRpyTagErr) | \
697*4882a593Smuzhiyun ERR_MASK(SDmaDwEnErr) | ERR_MASK(SDmaMissingDwErr) | \
698*4882a593Smuzhiyun ERR_MASK(SDmaUnexpDataErr) | \
699*4882a593Smuzhiyun ERR_MASK(SDmaDescAddrMisalignErr) | \
700*4882a593Smuzhiyun ERR_MASK(SDmaDisabledErr) | \
701*4882a593Smuzhiyun ERR_MASK(SendBufMisuseErr))
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* These are all rcv-related errors which we want to count for stats */
704*4882a593Smuzhiyun #define E_SUM_PKTERRS \
705*4882a593Smuzhiyun (ERR_MASK(RcvHdrLenErr) | ERR_MASK(RcvBadTidErr) | \
706*4882a593Smuzhiyun ERR_MASK(RcvBadVersionErr) | ERR_MASK(RcvHdrErr) | \
707*4882a593Smuzhiyun ERR_MASK(RcvLongPktLenErr) | ERR_MASK(RcvShortPktLenErr) | \
708*4882a593Smuzhiyun ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
709*4882a593Smuzhiyun ERR_MASK(RcvFormatErr) | ERR_MASK(RcvUnsupportedVLErr) | \
710*4882a593Smuzhiyun ERR_MASK(RcvUnexpectedCharErr) | ERR_MASK(RcvEBPErr))
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun /* These are all send-related errors which we want to count for stats */
713*4882a593Smuzhiyun #define E_SUM_ERRS \
714*4882a593Smuzhiyun (ERR_MASK(SendPioArmLaunchErr) | ERR_MASK(SendUnexpectedPktNumErr) | \
715*4882a593Smuzhiyun ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
716*4882a593Smuzhiyun ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendUnsupportedVLErr) | \
717*4882a593Smuzhiyun ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
718*4882a593Smuzhiyun ERR_MASK(InvalidAddrErr))
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /*
721*4882a593Smuzhiyun * this is similar to E_SUM_ERRS, but can't ignore armlaunch, don't ignore
722*4882a593Smuzhiyun * errors not related to freeze and cancelling buffers. Can't ignore
723*4882a593Smuzhiyun * armlaunch because could get more while still cleaning up, and need
724*4882a593Smuzhiyun * to cancel those as they happen.
725*4882a593Smuzhiyun */
726*4882a593Smuzhiyun #define E_SPKT_ERRS_IGNORE \
727*4882a593Smuzhiyun (ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
728*4882a593Smuzhiyun ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendMinPktLenErr) | \
729*4882a593Smuzhiyun ERR_MASK(SendPktLenErr))
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /*
732*4882a593Smuzhiyun * these are errors that can occur when the link changes state while
733*4882a593Smuzhiyun * a packet is being sent or received. This doesn't cover things
734*4882a593Smuzhiyun * like EBP or VCRC that can be the result of a sending having the
735*4882a593Smuzhiyun * link change state, so we receive a "known bad" packet.
736*4882a593Smuzhiyun */
737*4882a593Smuzhiyun #define E_SUM_LINK_PKTERRS \
738*4882a593Smuzhiyun (ERR_MASK(SendDroppedDataPktErr) | ERR_MASK(SendDroppedSmpPktErr) | \
739*4882a593Smuzhiyun ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
740*4882a593Smuzhiyun ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
741*4882a593Smuzhiyun ERR_MASK(RcvUnexpectedCharErr))
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun static void autoneg_7220_work(struct work_struct *);
744*4882a593Smuzhiyun static u32 __iomem *qib_7220_getsendbuf(struct qib_pportdata *, u64, u32 *);
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /*
747*4882a593Smuzhiyun * Called when we might have an error that is specific to a particular
748*4882a593Smuzhiyun * PIO buffer, and may need to cancel that buffer, so it can be re-used.
749*4882a593Smuzhiyun * because we don't need to force the update of pioavail.
750*4882a593Smuzhiyun */
qib_disarm_7220_senderrbufs(struct qib_pportdata * ppd)751*4882a593Smuzhiyun static void qib_disarm_7220_senderrbufs(struct qib_pportdata *ppd)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun unsigned long sbuf[3];
754*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /*
757*4882a593Smuzhiyun * It's possible that sendbuffererror could have bits set; might
758*4882a593Smuzhiyun * have already done this as a result of hardware error handling.
759*4882a593Smuzhiyun */
760*4882a593Smuzhiyun /* read these before writing errorclear */
761*4882a593Smuzhiyun sbuf[0] = qib_read_kreg64(dd, kr_sendbuffererror);
762*4882a593Smuzhiyun sbuf[1] = qib_read_kreg64(dd, kr_sendbuffererror + 1);
763*4882a593Smuzhiyun sbuf[2] = qib_read_kreg64(dd, kr_sendbuffererror + 2);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun if (sbuf[0] || sbuf[1] || sbuf[2])
766*4882a593Smuzhiyun qib_disarm_piobufs_set(dd, sbuf,
767*4882a593Smuzhiyun dd->piobcnt2k + dd->piobcnt4k);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
qib_7220_txe_recover(struct qib_devdata * dd)770*4882a593Smuzhiyun static void qib_7220_txe_recover(struct qib_devdata *dd)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun qib_devinfo(dd->pcidev, "Recovering from TXE PIO parity error\n");
773*4882a593Smuzhiyun qib_disarm_7220_senderrbufs(dd->pport);
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /*
777*4882a593Smuzhiyun * This is called with interrupts disabled and sdma_lock held.
778*4882a593Smuzhiyun */
qib_7220_sdma_sendctrl(struct qib_pportdata * ppd,unsigned op)779*4882a593Smuzhiyun static void qib_7220_sdma_sendctrl(struct qib_pportdata *ppd, unsigned op)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
782*4882a593Smuzhiyun u64 set_sendctrl = 0;
783*4882a593Smuzhiyun u64 clr_sendctrl = 0;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (op & QIB_SDMA_SENDCTRL_OP_ENABLE)
786*4882a593Smuzhiyun set_sendctrl |= SYM_MASK(SendCtrl, SDmaEnable);
787*4882a593Smuzhiyun else
788*4882a593Smuzhiyun clr_sendctrl |= SYM_MASK(SendCtrl, SDmaEnable);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (op & QIB_SDMA_SENDCTRL_OP_INTENABLE)
791*4882a593Smuzhiyun set_sendctrl |= SYM_MASK(SendCtrl, SDmaIntEnable);
792*4882a593Smuzhiyun else
793*4882a593Smuzhiyun clr_sendctrl |= SYM_MASK(SendCtrl, SDmaIntEnable);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun if (op & QIB_SDMA_SENDCTRL_OP_HALT)
796*4882a593Smuzhiyun set_sendctrl |= SYM_MASK(SendCtrl, SDmaHalt);
797*4882a593Smuzhiyun else
798*4882a593Smuzhiyun clr_sendctrl |= SYM_MASK(SendCtrl, SDmaHalt);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun spin_lock(&dd->sendctrl_lock);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun dd->sendctrl |= set_sendctrl;
803*4882a593Smuzhiyun dd->sendctrl &= ~clr_sendctrl;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
806*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun spin_unlock(&dd->sendctrl_lock);
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
qib_decode_7220_sdma_errs(struct qib_pportdata * ppd,u64 err,char * buf,size_t blen)811*4882a593Smuzhiyun static void qib_decode_7220_sdma_errs(struct qib_pportdata *ppd,
812*4882a593Smuzhiyun u64 err, char *buf, size_t blen)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun static const struct {
815*4882a593Smuzhiyun u64 err;
816*4882a593Smuzhiyun const char *msg;
817*4882a593Smuzhiyun } errs[] = {
818*4882a593Smuzhiyun { ERR_MASK(SDmaGenMismatchErr),
819*4882a593Smuzhiyun "SDmaGenMismatch" },
820*4882a593Smuzhiyun { ERR_MASK(SDmaOutOfBoundErr),
821*4882a593Smuzhiyun "SDmaOutOfBound" },
822*4882a593Smuzhiyun { ERR_MASK(SDmaTailOutOfBoundErr),
823*4882a593Smuzhiyun "SDmaTailOutOfBound" },
824*4882a593Smuzhiyun { ERR_MASK(SDmaBaseErr),
825*4882a593Smuzhiyun "SDmaBase" },
826*4882a593Smuzhiyun { ERR_MASK(SDma1stDescErr),
827*4882a593Smuzhiyun "SDma1stDesc" },
828*4882a593Smuzhiyun { ERR_MASK(SDmaRpyTagErr),
829*4882a593Smuzhiyun "SDmaRpyTag" },
830*4882a593Smuzhiyun { ERR_MASK(SDmaDwEnErr),
831*4882a593Smuzhiyun "SDmaDwEn" },
832*4882a593Smuzhiyun { ERR_MASK(SDmaMissingDwErr),
833*4882a593Smuzhiyun "SDmaMissingDw" },
834*4882a593Smuzhiyun { ERR_MASK(SDmaUnexpDataErr),
835*4882a593Smuzhiyun "SDmaUnexpData" },
836*4882a593Smuzhiyun { ERR_MASK(SDmaDescAddrMisalignErr),
837*4882a593Smuzhiyun "SDmaDescAddrMisalign" },
838*4882a593Smuzhiyun { ERR_MASK(SendBufMisuseErr),
839*4882a593Smuzhiyun "SendBufMisuse" },
840*4882a593Smuzhiyun { ERR_MASK(SDmaDisabledErr),
841*4882a593Smuzhiyun "SDmaDisabled" },
842*4882a593Smuzhiyun };
843*4882a593Smuzhiyun int i;
844*4882a593Smuzhiyun size_t bidx = 0;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(errs); i++) {
847*4882a593Smuzhiyun if (err & errs[i].err)
848*4882a593Smuzhiyun bidx += scnprintf(buf + bidx, blen - bidx,
849*4882a593Smuzhiyun "%s ", errs[i].msg);
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun /*
854*4882a593Smuzhiyun * This is called as part of link down clean up so disarm and flush
855*4882a593Smuzhiyun * all send buffers so that SMP packets can be sent.
856*4882a593Smuzhiyun */
qib_7220_sdma_hw_clean_up(struct qib_pportdata * ppd)857*4882a593Smuzhiyun static void qib_7220_sdma_hw_clean_up(struct qib_pportdata *ppd)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun /* This will trigger the Abort interrupt */
860*4882a593Smuzhiyun sendctrl_7220_mod(ppd, QIB_SENDCTRL_DISARM_ALL | QIB_SENDCTRL_FLUSH |
861*4882a593Smuzhiyun QIB_SENDCTRL_AVAIL_BLIP);
862*4882a593Smuzhiyun ppd->dd->upd_pio_shadow = 1; /* update our idea of what's busy */
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun
qib_sdma_7220_setlengen(struct qib_pportdata * ppd)865*4882a593Smuzhiyun static void qib_sdma_7220_setlengen(struct qib_pportdata *ppd)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun /*
868*4882a593Smuzhiyun * Set SendDmaLenGen and clear and set
869*4882a593Smuzhiyun * the MSB of the generation count to enable generation checking
870*4882a593Smuzhiyun * and load the internal generation counter.
871*4882a593Smuzhiyun */
872*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_senddmalengen, ppd->sdma_descq_cnt);
873*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_senddmalengen,
874*4882a593Smuzhiyun ppd->sdma_descq_cnt |
875*4882a593Smuzhiyun (1ULL << QIB_7220_SendDmaLenGen_Generation_MSB));
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
qib_7220_sdma_hw_start_up(struct qib_pportdata * ppd)878*4882a593Smuzhiyun static void qib_7220_sdma_hw_start_up(struct qib_pportdata *ppd)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun qib_sdma_7220_setlengen(ppd);
881*4882a593Smuzhiyun qib_sdma_update_7220_tail(ppd, 0); /* Set SendDmaTail */
882*4882a593Smuzhiyun ppd->sdma_head_dma[0] = 0;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun #define DISABLES_SDMA ( \
886*4882a593Smuzhiyun ERR_MASK(SDmaDisabledErr) | \
887*4882a593Smuzhiyun ERR_MASK(SDmaBaseErr) | \
888*4882a593Smuzhiyun ERR_MASK(SDmaTailOutOfBoundErr) | \
889*4882a593Smuzhiyun ERR_MASK(SDmaOutOfBoundErr) | \
890*4882a593Smuzhiyun ERR_MASK(SDma1stDescErr) | \
891*4882a593Smuzhiyun ERR_MASK(SDmaRpyTagErr) | \
892*4882a593Smuzhiyun ERR_MASK(SDmaGenMismatchErr) | \
893*4882a593Smuzhiyun ERR_MASK(SDmaDescAddrMisalignErr) | \
894*4882a593Smuzhiyun ERR_MASK(SDmaMissingDwErr) | \
895*4882a593Smuzhiyun ERR_MASK(SDmaDwEnErr))
896*4882a593Smuzhiyun
sdma_7220_errors(struct qib_pportdata * ppd,u64 errs)897*4882a593Smuzhiyun static void sdma_7220_errors(struct qib_pportdata *ppd, u64 errs)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun unsigned long flags;
900*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
901*4882a593Smuzhiyun char *msg;
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun errs &= QLOGIC_IB_E_SDMAERRS;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun msg = dd->cspec->sdmamsgbuf;
906*4882a593Smuzhiyun qib_decode_7220_sdma_errs(ppd, errs, msg,
907*4882a593Smuzhiyun sizeof(dd->cspec->sdmamsgbuf));
908*4882a593Smuzhiyun spin_lock_irqsave(&ppd->sdma_lock, flags);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if (errs & ERR_MASK(SendBufMisuseErr)) {
911*4882a593Smuzhiyun unsigned long sbuf[3];
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun sbuf[0] = qib_read_kreg64(dd, kr_sendbuffererror);
914*4882a593Smuzhiyun sbuf[1] = qib_read_kreg64(dd, kr_sendbuffererror + 1);
915*4882a593Smuzhiyun sbuf[2] = qib_read_kreg64(dd, kr_sendbuffererror + 2);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun qib_dev_err(ppd->dd,
918*4882a593Smuzhiyun "IB%u:%u SendBufMisuse: %04lx %016lx %016lx\n",
919*4882a593Smuzhiyun ppd->dd->unit, ppd->port, sbuf[2], sbuf[1],
920*4882a593Smuzhiyun sbuf[0]);
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun if (errs & ERR_MASK(SDmaUnexpDataErr))
924*4882a593Smuzhiyun qib_dev_err(dd, "IB%u:%u SDmaUnexpData\n", ppd->dd->unit,
925*4882a593Smuzhiyun ppd->port);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun switch (ppd->sdma_state.current_state) {
928*4882a593Smuzhiyun case qib_sdma_state_s00_hw_down:
929*4882a593Smuzhiyun /* not expecting any interrupts */
930*4882a593Smuzhiyun break;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun case qib_sdma_state_s10_hw_start_up_wait:
933*4882a593Smuzhiyun /* handled in intr path */
934*4882a593Smuzhiyun break;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun case qib_sdma_state_s20_idle:
937*4882a593Smuzhiyun /* not expecting any interrupts */
938*4882a593Smuzhiyun break;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun case qib_sdma_state_s30_sw_clean_up_wait:
941*4882a593Smuzhiyun /* not expecting any interrupts */
942*4882a593Smuzhiyun break;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun case qib_sdma_state_s40_hw_clean_up_wait:
945*4882a593Smuzhiyun if (errs & ERR_MASK(SDmaDisabledErr))
946*4882a593Smuzhiyun __qib_sdma_process_event(ppd,
947*4882a593Smuzhiyun qib_sdma_event_e50_hw_cleaned);
948*4882a593Smuzhiyun break;
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun case qib_sdma_state_s50_hw_halt_wait:
951*4882a593Smuzhiyun /* handled in intr path */
952*4882a593Smuzhiyun break;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun case qib_sdma_state_s99_running:
955*4882a593Smuzhiyun if (errs & DISABLES_SDMA)
956*4882a593Smuzhiyun __qib_sdma_process_event(ppd,
957*4882a593Smuzhiyun qib_sdma_event_e7220_err_halted);
958*4882a593Smuzhiyun break;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->sdma_lock, flags);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun /*
965*4882a593Smuzhiyun * Decode the error status into strings, deciding whether to always
966*4882a593Smuzhiyun * print * it or not depending on "normal packet errors" vs everything
967*4882a593Smuzhiyun * else. Return 1 if "real" errors, otherwise 0 if only packet
968*4882a593Smuzhiyun * errors, so caller can decide what to print with the string.
969*4882a593Smuzhiyun */
qib_decode_7220_err(struct qib_devdata * dd,char * buf,size_t blen,u64 err)970*4882a593Smuzhiyun static int qib_decode_7220_err(struct qib_devdata *dd, char *buf, size_t blen,
971*4882a593Smuzhiyun u64 err)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun int iserr = 1;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun *buf = '\0';
976*4882a593Smuzhiyun if (err & QLOGIC_IB_E_PKTERRS) {
977*4882a593Smuzhiyun if (!(err & ~QLOGIC_IB_E_PKTERRS))
978*4882a593Smuzhiyun iserr = 0;
979*4882a593Smuzhiyun if ((err & ERR_MASK(RcvICRCErr)) &&
980*4882a593Smuzhiyun !(err & (ERR_MASK(RcvVCRCErr) | ERR_MASK(RcvEBPErr))))
981*4882a593Smuzhiyun strlcat(buf, "CRC ", blen);
982*4882a593Smuzhiyun if (!iserr)
983*4882a593Smuzhiyun goto done;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun if (err & ERR_MASK(RcvHdrLenErr))
986*4882a593Smuzhiyun strlcat(buf, "rhdrlen ", blen);
987*4882a593Smuzhiyun if (err & ERR_MASK(RcvBadTidErr))
988*4882a593Smuzhiyun strlcat(buf, "rbadtid ", blen);
989*4882a593Smuzhiyun if (err & ERR_MASK(RcvBadVersionErr))
990*4882a593Smuzhiyun strlcat(buf, "rbadversion ", blen);
991*4882a593Smuzhiyun if (err & ERR_MASK(RcvHdrErr))
992*4882a593Smuzhiyun strlcat(buf, "rhdr ", blen);
993*4882a593Smuzhiyun if (err & ERR_MASK(SendSpecialTriggerErr))
994*4882a593Smuzhiyun strlcat(buf, "sendspecialtrigger ", blen);
995*4882a593Smuzhiyun if (err & ERR_MASK(RcvLongPktLenErr))
996*4882a593Smuzhiyun strlcat(buf, "rlongpktlen ", blen);
997*4882a593Smuzhiyun if (err & ERR_MASK(RcvMaxPktLenErr))
998*4882a593Smuzhiyun strlcat(buf, "rmaxpktlen ", blen);
999*4882a593Smuzhiyun if (err & ERR_MASK(RcvMinPktLenErr))
1000*4882a593Smuzhiyun strlcat(buf, "rminpktlen ", blen);
1001*4882a593Smuzhiyun if (err & ERR_MASK(SendMinPktLenErr))
1002*4882a593Smuzhiyun strlcat(buf, "sminpktlen ", blen);
1003*4882a593Smuzhiyun if (err & ERR_MASK(RcvFormatErr))
1004*4882a593Smuzhiyun strlcat(buf, "rformaterr ", blen);
1005*4882a593Smuzhiyun if (err & ERR_MASK(RcvUnsupportedVLErr))
1006*4882a593Smuzhiyun strlcat(buf, "runsupvl ", blen);
1007*4882a593Smuzhiyun if (err & ERR_MASK(RcvUnexpectedCharErr))
1008*4882a593Smuzhiyun strlcat(buf, "runexpchar ", blen);
1009*4882a593Smuzhiyun if (err & ERR_MASK(RcvIBFlowErr))
1010*4882a593Smuzhiyun strlcat(buf, "ribflow ", blen);
1011*4882a593Smuzhiyun if (err & ERR_MASK(SendUnderRunErr))
1012*4882a593Smuzhiyun strlcat(buf, "sunderrun ", blen);
1013*4882a593Smuzhiyun if (err & ERR_MASK(SendPioArmLaunchErr))
1014*4882a593Smuzhiyun strlcat(buf, "spioarmlaunch ", blen);
1015*4882a593Smuzhiyun if (err & ERR_MASK(SendUnexpectedPktNumErr))
1016*4882a593Smuzhiyun strlcat(buf, "sunexperrpktnum ", blen);
1017*4882a593Smuzhiyun if (err & ERR_MASK(SendDroppedSmpPktErr))
1018*4882a593Smuzhiyun strlcat(buf, "sdroppedsmppkt ", blen);
1019*4882a593Smuzhiyun if (err & ERR_MASK(SendMaxPktLenErr))
1020*4882a593Smuzhiyun strlcat(buf, "smaxpktlen ", blen);
1021*4882a593Smuzhiyun if (err & ERR_MASK(SendUnsupportedVLErr))
1022*4882a593Smuzhiyun strlcat(buf, "sunsupVL ", blen);
1023*4882a593Smuzhiyun if (err & ERR_MASK(InvalidAddrErr))
1024*4882a593Smuzhiyun strlcat(buf, "invalidaddr ", blen);
1025*4882a593Smuzhiyun if (err & ERR_MASK(RcvEgrFullErr))
1026*4882a593Smuzhiyun strlcat(buf, "rcvegrfull ", blen);
1027*4882a593Smuzhiyun if (err & ERR_MASK(RcvHdrFullErr))
1028*4882a593Smuzhiyun strlcat(buf, "rcvhdrfull ", blen);
1029*4882a593Smuzhiyun if (err & ERR_MASK(IBStatusChanged))
1030*4882a593Smuzhiyun strlcat(buf, "ibcstatuschg ", blen);
1031*4882a593Smuzhiyun if (err & ERR_MASK(RcvIBLostLinkErr))
1032*4882a593Smuzhiyun strlcat(buf, "riblostlink ", blen);
1033*4882a593Smuzhiyun if (err & ERR_MASK(HardwareErr))
1034*4882a593Smuzhiyun strlcat(buf, "hardware ", blen);
1035*4882a593Smuzhiyun if (err & ERR_MASK(ResetNegated))
1036*4882a593Smuzhiyun strlcat(buf, "reset ", blen);
1037*4882a593Smuzhiyun if (err & QLOGIC_IB_E_SDMAERRS)
1038*4882a593Smuzhiyun qib_decode_7220_sdma_errs(dd->pport, err, buf, blen);
1039*4882a593Smuzhiyun if (err & ERR_MASK(InvalidEEPCmd))
1040*4882a593Smuzhiyun strlcat(buf, "invalideepromcmd ", blen);
1041*4882a593Smuzhiyun done:
1042*4882a593Smuzhiyun return iserr;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun
reenable_7220_chase(struct timer_list * t)1045*4882a593Smuzhiyun static void reenable_7220_chase(struct timer_list *t)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun struct qib_chippport_specific *cpspec = from_timer(cpspec, t,
1048*4882a593Smuzhiyun chase_timer);
1049*4882a593Smuzhiyun struct qib_pportdata *ppd = &cpspec->pportdata;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun ppd->cpspec->chase_timer.expires = 0;
1052*4882a593Smuzhiyun qib_set_ib_7220_lstate(ppd, QLOGIC_IB_IBCC_LINKCMD_DOWN,
1053*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKINITCMD_POLL);
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
handle_7220_chase(struct qib_pportdata * ppd,u64 ibcst)1056*4882a593Smuzhiyun static void handle_7220_chase(struct qib_pportdata *ppd, u64 ibcst)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun u8 ibclt;
1059*4882a593Smuzhiyun unsigned long tnow;
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun ibclt = (u8)SYM_FIELD(ibcst, IBCStatus, LinkTrainingState);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun /*
1064*4882a593Smuzhiyun * Detect and handle the state chase issue, where we can
1065*4882a593Smuzhiyun * get stuck if we are unlucky on timing on both sides of
1066*4882a593Smuzhiyun * the link. If we are, we disable, set a timer, and
1067*4882a593Smuzhiyun * then re-enable.
1068*4882a593Smuzhiyun */
1069*4882a593Smuzhiyun switch (ibclt) {
1070*4882a593Smuzhiyun case IB_7220_LT_STATE_CFGRCVFCFG:
1071*4882a593Smuzhiyun case IB_7220_LT_STATE_CFGWAITRMT:
1072*4882a593Smuzhiyun case IB_7220_LT_STATE_TXREVLANES:
1073*4882a593Smuzhiyun case IB_7220_LT_STATE_CFGENH:
1074*4882a593Smuzhiyun tnow = jiffies;
1075*4882a593Smuzhiyun if (ppd->cpspec->chase_end &&
1076*4882a593Smuzhiyun time_after(tnow, ppd->cpspec->chase_end)) {
1077*4882a593Smuzhiyun ppd->cpspec->chase_end = 0;
1078*4882a593Smuzhiyun qib_set_ib_7220_lstate(ppd,
1079*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKCMD_DOWN,
1080*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
1081*4882a593Smuzhiyun ppd->cpspec->chase_timer.expires = jiffies +
1082*4882a593Smuzhiyun QIB_CHASE_DIS_TIME;
1083*4882a593Smuzhiyun add_timer(&ppd->cpspec->chase_timer);
1084*4882a593Smuzhiyun } else if (!ppd->cpspec->chase_end)
1085*4882a593Smuzhiyun ppd->cpspec->chase_end = tnow + QIB_CHASE_TIME;
1086*4882a593Smuzhiyun break;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun default:
1089*4882a593Smuzhiyun ppd->cpspec->chase_end = 0;
1090*4882a593Smuzhiyun break;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
handle_7220_errors(struct qib_devdata * dd,u64 errs)1094*4882a593Smuzhiyun static void handle_7220_errors(struct qib_devdata *dd, u64 errs)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun char *msg;
1097*4882a593Smuzhiyun u64 ignore_this_time = 0;
1098*4882a593Smuzhiyun u64 iserr = 0;
1099*4882a593Smuzhiyun struct qib_pportdata *ppd = dd->pport;
1100*4882a593Smuzhiyun u64 mask;
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* don't report errors that are masked */
1103*4882a593Smuzhiyun errs &= dd->cspec->errormask;
1104*4882a593Smuzhiyun msg = dd->cspec->emsgbuf;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /* do these first, they are most important */
1107*4882a593Smuzhiyun if (errs & ERR_MASK(HardwareErr))
1108*4882a593Smuzhiyun qib_7220_handle_hwerrors(dd, msg, sizeof(dd->cspec->emsgbuf));
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun if (errs & QLOGIC_IB_E_SDMAERRS)
1111*4882a593Smuzhiyun sdma_7220_errors(ppd, errs);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun if (errs & ~IB_E_BITSEXTANT)
1114*4882a593Smuzhiyun qib_dev_err(dd,
1115*4882a593Smuzhiyun "error interrupt with unknown errors %llx set\n",
1116*4882a593Smuzhiyun (unsigned long long) (errs & ~IB_E_BITSEXTANT));
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun if (errs & E_SUM_ERRS) {
1119*4882a593Smuzhiyun qib_disarm_7220_senderrbufs(ppd);
1120*4882a593Smuzhiyun if ((errs & E_SUM_LINK_PKTERRS) &&
1121*4882a593Smuzhiyun !(ppd->lflags & QIBL_LINKACTIVE)) {
1122*4882a593Smuzhiyun /*
1123*4882a593Smuzhiyun * This can happen when trying to bring the link
1124*4882a593Smuzhiyun * up, but the IB link changes state at the "wrong"
1125*4882a593Smuzhiyun * time. The IB logic then complains that the packet
1126*4882a593Smuzhiyun * isn't valid. We don't want to confuse people, so
1127*4882a593Smuzhiyun * we just don't print them, except at debug
1128*4882a593Smuzhiyun */
1129*4882a593Smuzhiyun ignore_this_time = errs & E_SUM_LINK_PKTERRS;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun } else if ((errs & E_SUM_LINK_PKTERRS) &&
1132*4882a593Smuzhiyun !(ppd->lflags & QIBL_LINKACTIVE)) {
1133*4882a593Smuzhiyun /*
1134*4882a593Smuzhiyun * This can happen when SMA is trying to bring the link
1135*4882a593Smuzhiyun * up, but the IB link changes state at the "wrong" time.
1136*4882a593Smuzhiyun * The IB logic then complains that the packet isn't
1137*4882a593Smuzhiyun * valid. We don't want to confuse people, so we just
1138*4882a593Smuzhiyun * don't print them, except at debug
1139*4882a593Smuzhiyun */
1140*4882a593Smuzhiyun ignore_this_time = errs & E_SUM_LINK_PKTERRS;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun qib_write_kreg(dd, kr_errclear, errs);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun errs &= ~ignore_this_time;
1146*4882a593Smuzhiyun if (!errs)
1147*4882a593Smuzhiyun goto done;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /*
1150*4882a593Smuzhiyun * The ones we mask off are handled specially below
1151*4882a593Smuzhiyun * or above. Also mask SDMADISABLED by default as it
1152*4882a593Smuzhiyun * is too chatty.
1153*4882a593Smuzhiyun */
1154*4882a593Smuzhiyun mask = ERR_MASK(IBStatusChanged) |
1155*4882a593Smuzhiyun ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr) |
1156*4882a593Smuzhiyun ERR_MASK(HardwareErr) | ERR_MASK(SDmaDisabledErr);
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun qib_decode_7220_err(dd, msg, sizeof(dd->cspec->emsgbuf), errs & ~mask);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if (errs & E_SUM_PKTERRS)
1161*4882a593Smuzhiyun qib_stats.sps_rcverrs++;
1162*4882a593Smuzhiyun if (errs & E_SUM_ERRS)
1163*4882a593Smuzhiyun qib_stats.sps_txerrs++;
1164*4882a593Smuzhiyun iserr = errs & ~(E_SUM_PKTERRS | QLOGIC_IB_E_PKTERRS |
1165*4882a593Smuzhiyun ERR_MASK(SDmaDisabledErr));
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun if (errs & ERR_MASK(IBStatusChanged)) {
1168*4882a593Smuzhiyun u64 ibcs;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun ibcs = qib_read_kreg64(dd, kr_ibcstatus);
1171*4882a593Smuzhiyun if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
1172*4882a593Smuzhiyun handle_7220_chase(ppd, ibcs);
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun /* Update our picture of width and speed from chip */
1175*4882a593Smuzhiyun ppd->link_width_active =
1176*4882a593Smuzhiyun ((ibcs >> IBA7220_LINKWIDTH_SHIFT) & 1) ?
1177*4882a593Smuzhiyun IB_WIDTH_4X : IB_WIDTH_1X;
1178*4882a593Smuzhiyun ppd->link_speed_active =
1179*4882a593Smuzhiyun ((ibcs >> IBA7220_LINKSPEED_SHIFT) & 1) ?
1180*4882a593Smuzhiyun QIB_IB_DDR : QIB_IB_SDR;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /*
1183*4882a593Smuzhiyun * Since going into a recovery state causes the link state
1184*4882a593Smuzhiyun * to go down and since recovery is transitory, it is better
1185*4882a593Smuzhiyun * if we "miss" ever seeing the link training state go into
1186*4882a593Smuzhiyun * recovery (i.e., ignore this transition for link state
1187*4882a593Smuzhiyun * special handling purposes) without updating lastibcstat.
1188*4882a593Smuzhiyun */
1189*4882a593Smuzhiyun if (qib_7220_phys_portstate(ibcs) !=
1190*4882a593Smuzhiyun IB_PHYSPORTSTATE_LINK_ERR_RECOVER)
1191*4882a593Smuzhiyun qib_handle_e_ibstatuschanged(ppd, ibcs);
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun if (errs & ERR_MASK(ResetNegated)) {
1195*4882a593Smuzhiyun qib_dev_err(dd,
1196*4882a593Smuzhiyun "Got reset, requires re-init (unload and reload driver)\n");
1197*4882a593Smuzhiyun dd->flags &= ~QIB_INITTED; /* needs re-init */
1198*4882a593Smuzhiyun /* mark as having had error */
1199*4882a593Smuzhiyun *dd->devstatusp |= QIB_STATUS_HWERROR;
1200*4882a593Smuzhiyun *dd->pport->statusp &= ~QIB_STATUS_IB_CONF;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun if (*msg && iserr)
1204*4882a593Smuzhiyun qib_dev_porterr(dd, ppd->port, "%s error\n", msg);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun if (ppd->state_wanted & ppd->lflags)
1207*4882a593Smuzhiyun wake_up_interruptible(&ppd->state_wait);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /*
1210*4882a593Smuzhiyun * If there were hdrq or egrfull errors, wake up any processes
1211*4882a593Smuzhiyun * waiting in poll. We used to try to check which contexts had
1212*4882a593Smuzhiyun * the overflow, but given the cost of that and the chip reads
1213*4882a593Smuzhiyun * to support it, it's better to just wake everybody up if we
1214*4882a593Smuzhiyun * get an overflow; waiters can poll again if it's not them.
1215*4882a593Smuzhiyun */
1216*4882a593Smuzhiyun if (errs & (ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr))) {
1217*4882a593Smuzhiyun qib_handle_urcv(dd, ~0U);
1218*4882a593Smuzhiyun if (errs & ERR_MASK(RcvEgrFullErr))
1219*4882a593Smuzhiyun qib_stats.sps_buffull++;
1220*4882a593Smuzhiyun else
1221*4882a593Smuzhiyun qib_stats.sps_hdrfull++;
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun done:
1224*4882a593Smuzhiyun return;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun /* enable/disable chip from delivering interrupts */
qib_7220_set_intr_state(struct qib_devdata * dd,u32 enable)1228*4882a593Smuzhiyun static void qib_7220_set_intr_state(struct qib_devdata *dd, u32 enable)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun if (enable) {
1231*4882a593Smuzhiyun if (dd->flags & QIB_BADINTR)
1232*4882a593Smuzhiyun return;
1233*4882a593Smuzhiyun qib_write_kreg(dd, kr_intmask, ~0ULL);
1234*4882a593Smuzhiyun /* force re-interrupt of any pending interrupts. */
1235*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, 0ULL);
1236*4882a593Smuzhiyun } else
1237*4882a593Smuzhiyun qib_write_kreg(dd, kr_intmask, 0ULL);
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun /*
1241*4882a593Smuzhiyun * Try to cleanup as much as possible for anything that might have gone
1242*4882a593Smuzhiyun * wrong while in freeze mode, such as pio buffers being written by user
1243*4882a593Smuzhiyun * processes (causing armlaunch), send errors due to going into freeze mode,
1244*4882a593Smuzhiyun * etc., and try to avoid causing extra interrupts while doing so.
1245*4882a593Smuzhiyun * Forcibly update the in-memory pioavail register copies after cleanup
1246*4882a593Smuzhiyun * because the chip won't do it while in freeze mode (the register values
1247*4882a593Smuzhiyun * themselves are kept correct).
1248*4882a593Smuzhiyun * Make sure that we don't lose any important interrupts by using the chip
1249*4882a593Smuzhiyun * feature that says that writing 0 to a bit in *clear that is set in
1250*4882a593Smuzhiyun * *status will cause an interrupt to be generated again (if allowed by
1251*4882a593Smuzhiyun * the *mask value).
1252*4882a593Smuzhiyun * This is in chip-specific code because of all of the register accesses,
1253*4882a593Smuzhiyun * even though the details are similar on most chips.
1254*4882a593Smuzhiyun */
qib_7220_clear_freeze(struct qib_devdata * dd)1255*4882a593Smuzhiyun static void qib_7220_clear_freeze(struct qib_devdata *dd)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun /* disable error interrupts, to avoid confusion */
1258*4882a593Smuzhiyun qib_write_kreg(dd, kr_errmask, 0ULL);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun /* also disable interrupts; errormask is sometimes overwritten */
1261*4882a593Smuzhiyun qib_7220_set_intr_state(dd, 0);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun qib_cancel_sends(dd->pport);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun /* clear the freeze, and be sure chip saw it */
1266*4882a593Smuzhiyun qib_write_kreg(dd, kr_control, dd->control);
1267*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /* force in-memory update now we are out of freeze */
1270*4882a593Smuzhiyun qib_force_pio_avail_update(dd);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun /*
1273*4882a593Smuzhiyun * force new interrupt if any hwerr, error or interrupt bits are
1274*4882a593Smuzhiyun * still set, and clear "safe" send packet errors related to freeze
1275*4882a593Smuzhiyun * and cancelling sends. Re-enable error interrupts before possible
1276*4882a593Smuzhiyun * force of re-interrupt on pending interrupts.
1277*4882a593Smuzhiyun */
1278*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrclear, 0ULL);
1279*4882a593Smuzhiyun qib_write_kreg(dd, kr_errclear, E_SPKT_ERRS_IGNORE);
1280*4882a593Smuzhiyun qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
1281*4882a593Smuzhiyun qib_7220_set_intr_state(dd, 1);
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun /**
1285*4882a593Smuzhiyun * qib_7220_handle_hwerrors - display hardware errors.
1286*4882a593Smuzhiyun * @dd: the qlogic_ib device
1287*4882a593Smuzhiyun * @msg: the output buffer
1288*4882a593Smuzhiyun * @msgl: the size of the output buffer
1289*4882a593Smuzhiyun *
1290*4882a593Smuzhiyun * Use same msg buffer as regular errors to avoid excessive stack
1291*4882a593Smuzhiyun * use. Most hardware errors are catastrophic, but for right now,
1292*4882a593Smuzhiyun * we'll print them and continue. We reuse the same message buffer as
1293*4882a593Smuzhiyun * handle_7220_errors() to avoid excessive stack usage.
1294*4882a593Smuzhiyun */
qib_7220_handle_hwerrors(struct qib_devdata * dd,char * msg,size_t msgl)1295*4882a593Smuzhiyun static void qib_7220_handle_hwerrors(struct qib_devdata *dd, char *msg,
1296*4882a593Smuzhiyun size_t msgl)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun u64 hwerrs;
1299*4882a593Smuzhiyun u32 bits, ctrl;
1300*4882a593Smuzhiyun int isfatal = 0;
1301*4882a593Smuzhiyun char *bitsmsg;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun hwerrs = qib_read_kreg64(dd, kr_hwerrstatus);
1304*4882a593Smuzhiyun if (!hwerrs)
1305*4882a593Smuzhiyun goto bail;
1306*4882a593Smuzhiyun if (hwerrs == ~0ULL) {
1307*4882a593Smuzhiyun qib_dev_err(dd,
1308*4882a593Smuzhiyun "Read of hardware error status failed (all bits set); ignoring\n");
1309*4882a593Smuzhiyun goto bail;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun qib_stats.sps_hwerrs++;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun /*
1314*4882a593Smuzhiyun * Always clear the error status register, except MEMBISTFAIL,
1315*4882a593Smuzhiyun * regardless of whether we continue or stop using the chip.
1316*4882a593Smuzhiyun * We want that set so we know it failed, even across driver reload.
1317*4882a593Smuzhiyun * We'll still ignore it in the hwerrmask. We do this partly for
1318*4882a593Smuzhiyun * diagnostics, but also for support.
1319*4882a593Smuzhiyun */
1320*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrclear,
1321*4882a593Smuzhiyun hwerrs & ~HWE_MASK(PowerOnBISTFailed));
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun hwerrs &= dd->cspec->hwerrmask;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun if (hwerrs & ~(TXEMEMPARITYERR_PIOBUF | TXEMEMPARITYERR_PIOPBC |
1326*4882a593Smuzhiyun RXE_PARITY))
1327*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
1328*4882a593Smuzhiyun "Hardware error: hwerr=0x%llx (cleared)\n",
1329*4882a593Smuzhiyun (unsigned long long) hwerrs);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun if (hwerrs & ~IB_HWE_BITSEXTANT)
1332*4882a593Smuzhiyun qib_dev_err(dd,
1333*4882a593Smuzhiyun "hwerror interrupt with unknown errors %llx set\n",
1334*4882a593Smuzhiyun (unsigned long long) (hwerrs & ~IB_HWE_BITSEXTANT));
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun if (hwerrs & QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR)
1337*4882a593Smuzhiyun qib_sd7220_clr_ibpar(dd);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun ctrl = qib_read_kreg32(dd, kr_control);
1340*4882a593Smuzhiyun if ((ctrl & QLOGIC_IB_C_FREEZEMODE) && !dd->diag_client) {
1341*4882a593Smuzhiyun /*
1342*4882a593Smuzhiyun * Parity errors in send memory are recoverable by h/w
1343*4882a593Smuzhiyun * just do housekeeping, exit freeze mode and continue.
1344*4882a593Smuzhiyun */
1345*4882a593Smuzhiyun if (hwerrs & (TXEMEMPARITYERR_PIOBUF |
1346*4882a593Smuzhiyun TXEMEMPARITYERR_PIOPBC)) {
1347*4882a593Smuzhiyun qib_7220_txe_recover(dd);
1348*4882a593Smuzhiyun hwerrs &= ~(TXEMEMPARITYERR_PIOBUF |
1349*4882a593Smuzhiyun TXEMEMPARITYERR_PIOPBC);
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun if (hwerrs)
1352*4882a593Smuzhiyun isfatal = 1;
1353*4882a593Smuzhiyun else
1354*4882a593Smuzhiyun qib_7220_clear_freeze(dd);
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun *msg = '\0';
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun if (hwerrs & HWE_MASK(PowerOnBISTFailed)) {
1360*4882a593Smuzhiyun isfatal = 1;
1361*4882a593Smuzhiyun strlcat(msg,
1362*4882a593Smuzhiyun "[Memory BIST test failed, InfiniPath hardware unusable]",
1363*4882a593Smuzhiyun msgl);
1364*4882a593Smuzhiyun /* ignore from now on, so disable until driver reloaded */
1365*4882a593Smuzhiyun dd->cspec->hwerrmask &= ~HWE_MASK(PowerOnBISTFailed);
1366*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun qib_format_hwerrors(hwerrs, qib_7220_hwerror_msgs,
1370*4882a593Smuzhiyun ARRAY_SIZE(qib_7220_hwerror_msgs), msg, msgl);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun bitsmsg = dd->cspec->bitsmsgbuf;
1373*4882a593Smuzhiyun if (hwerrs & (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK <<
1374*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT)) {
1375*4882a593Smuzhiyun bits = (u32) ((hwerrs >>
1376*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) &
1377*4882a593Smuzhiyun QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK);
1378*4882a593Smuzhiyun snprintf(bitsmsg, sizeof(dd->cspec->bitsmsgbuf),
1379*4882a593Smuzhiyun "[PCIe Mem Parity Errs %x] ", bits);
1380*4882a593Smuzhiyun strlcat(msg, bitsmsg, msgl);
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun #define _QIB_PLL_FAIL (QLOGIC_IB_HWE_COREPLL_FBSLIP | \
1384*4882a593Smuzhiyun QLOGIC_IB_HWE_COREPLL_RFSLIP)
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun if (hwerrs & _QIB_PLL_FAIL) {
1387*4882a593Smuzhiyun isfatal = 1;
1388*4882a593Smuzhiyun snprintf(bitsmsg, sizeof(dd->cspec->bitsmsgbuf),
1389*4882a593Smuzhiyun "[PLL failed (%llx), InfiniPath hardware unusable]",
1390*4882a593Smuzhiyun (unsigned long long) hwerrs & _QIB_PLL_FAIL);
1391*4882a593Smuzhiyun strlcat(msg, bitsmsg, msgl);
1392*4882a593Smuzhiyun /* ignore from now on, so disable until driver reloaded */
1393*4882a593Smuzhiyun dd->cspec->hwerrmask &= ~(hwerrs & _QIB_PLL_FAIL);
1394*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun if (hwerrs & QLOGIC_IB_HWE_SERDESPLLFAILED) {
1398*4882a593Smuzhiyun /*
1399*4882a593Smuzhiyun * If it occurs, it is left masked since the eternal
1400*4882a593Smuzhiyun * interface is unused.
1401*4882a593Smuzhiyun */
1402*4882a593Smuzhiyun dd->cspec->hwerrmask &= ~QLOGIC_IB_HWE_SERDESPLLFAILED;
1403*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun qib_dev_err(dd, "%s hardware error\n", msg);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun if (isfatal && !dd->diag_client) {
1409*4882a593Smuzhiyun qib_dev_err(dd,
1410*4882a593Smuzhiyun "Fatal Hardware Error, no longer usable, SN %.16s\n",
1411*4882a593Smuzhiyun dd->serial);
1412*4882a593Smuzhiyun /*
1413*4882a593Smuzhiyun * For /sys status file and user programs to print; if no
1414*4882a593Smuzhiyun * trailing brace is copied, we'll know it was truncated.
1415*4882a593Smuzhiyun */
1416*4882a593Smuzhiyun if (dd->freezemsg)
1417*4882a593Smuzhiyun snprintf(dd->freezemsg, dd->freezelen,
1418*4882a593Smuzhiyun "{%s}", msg);
1419*4882a593Smuzhiyun qib_disable_after_error(dd);
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun bail:;
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun /**
1425*4882a593Smuzhiyun * qib_7220_init_hwerrors - enable hardware errors
1426*4882a593Smuzhiyun * @dd: the qlogic_ib device
1427*4882a593Smuzhiyun *
1428*4882a593Smuzhiyun * now that we have finished initializing everything that might reasonably
1429*4882a593Smuzhiyun * cause a hardware error, and cleared those errors bits as they occur,
1430*4882a593Smuzhiyun * we can enable hardware errors in the mask (potentially enabling
1431*4882a593Smuzhiyun * freeze mode), and enable hardware errors as errors (along with
1432*4882a593Smuzhiyun * everything else) in errormask
1433*4882a593Smuzhiyun */
qib_7220_init_hwerrors(struct qib_devdata * dd)1434*4882a593Smuzhiyun static void qib_7220_init_hwerrors(struct qib_devdata *dd)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun u64 val;
1437*4882a593Smuzhiyun u64 extsval;
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun extsval = qib_read_kreg64(dd, kr_extstatus);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun if (!(extsval & (QLOGIC_IB_EXTS_MEMBIST_ENDTEST |
1442*4882a593Smuzhiyun QLOGIC_IB_EXTS_MEMBIST_DISABLED)))
1443*4882a593Smuzhiyun qib_dev_err(dd, "MemBIST did not complete!\n");
1444*4882a593Smuzhiyun if (extsval & QLOGIC_IB_EXTS_MEMBIST_DISABLED)
1445*4882a593Smuzhiyun qib_devinfo(dd->pcidev, "MemBIST is disabled.\n");
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun val = ~0ULL; /* default to all hwerrors become interrupts, */
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun val &= ~QLOGIC_IB_HWE_IB_UC_MEMORYPARITYERR;
1450*4882a593Smuzhiyun dd->cspec->hwerrmask = val;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrclear, ~HWE_MASK(PowerOnBISTFailed));
1453*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun /* clear all */
1456*4882a593Smuzhiyun qib_write_kreg(dd, kr_errclear, ~0ULL);
1457*4882a593Smuzhiyun /* enable errors that are masked, at least this first time. */
1458*4882a593Smuzhiyun qib_write_kreg(dd, kr_errmask, ~0ULL);
1459*4882a593Smuzhiyun dd->cspec->errormask = qib_read_kreg64(dd, kr_errmask);
1460*4882a593Smuzhiyun /* clear any interrupts up to this point (ints still not enabled) */
1461*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, ~0ULL);
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun /*
1465*4882a593Smuzhiyun * Disable and enable the armlaunch error. Used for PIO bandwidth testing
1466*4882a593Smuzhiyun * on chips that are count-based, rather than trigger-based. There is no
1467*4882a593Smuzhiyun * reference counting, but that's also fine, given the intended use.
1468*4882a593Smuzhiyun * Only chip-specific because it's all register accesses
1469*4882a593Smuzhiyun */
qib_set_7220_armlaunch(struct qib_devdata * dd,u32 enable)1470*4882a593Smuzhiyun static void qib_set_7220_armlaunch(struct qib_devdata *dd, u32 enable)
1471*4882a593Smuzhiyun {
1472*4882a593Smuzhiyun if (enable) {
1473*4882a593Smuzhiyun qib_write_kreg(dd, kr_errclear, ERR_MASK(SendPioArmLaunchErr));
1474*4882a593Smuzhiyun dd->cspec->errormask |= ERR_MASK(SendPioArmLaunchErr);
1475*4882a593Smuzhiyun } else
1476*4882a593Smuzhiyun dd->cspec->errormask &= ~ERR_MASK(SendPioArmLaunchErr);
1477*4882a593Smuzhiyun qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /*
1481*4882a593Smuzhiyun * Formerly took parameter <which> in pre-shifted,
1482*4882a593Smuzhiyun * pre-merged form with LinkCmd and LinkInitCmd
1483*4882a593Smuzhiyun * together, and assuming the zero was NOP.
1484*4882a593Smuzhiyun */
qib_set_ib_7220_lstate(struct qib_pportdata * ppd,u16 linkcmd,u16 linitcmd)1485*4882a593Smuzhiyun static void qib_set_ib_7220_lstate(struct qib_pportdata *ppd, u16 linkcmd,
1486*4882a593Smuzhiyun u16 linitcmd)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun u64 mod_wd;
1489*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
1490*4882a593Smuzhiyun unsigned long flags;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun if (linitcmd == QLOGIC_IB_IBCC_LINKINITCMD_DISABLE) {
1493*4882a593Smuzhiyun /*
1494*4882a593Smuzhiyun * If we are told to disable, note that so link-recovery
1495*4882a593Smuzhiyun * code does not attempt to bring us back up.
1496*4882a593Smuzhiyun */
1497*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
1498*4882a593Smuzhiyun ppd->lflags |= QIBL_IB_LINK_DISABLED;
1499*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
1500*4882a593Smuzhiyun } else if (linitcmd || linkcmd == QLOGIC_IB_IBCC_LINKCMD_DOWN) {
1501*4882a593Smuzhiyun /*
1502*4882a593Smuzhiyun * Any other linkinitcmd will lead to LINKDOWN and then
1503*4882a593Smuzhiyun * to INIT (if all is well), so clear flag to let
1504*4882a593Smuzhiyun * link-recovery code attempt to bring us back up.
1505*4882a593Smuzhiyun */
1506*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
1507*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_LINK_DISABLED;
1508*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun mod_wd = (linkcmd << IBA7220_IBCC_LINKCMD_SHIFT) |
1512*4882a593Smuzhiyun (linitcmd << QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl | mod_wd);
1515*4882a593Smuzhiyun /* write to chip to prevent back-to-back writes of ibc reg */
1516*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun /*
1520*4882a593Smuzhiyun * All detailed interaction with the SerDes has been moved to qib_sd7220.c
1521*4882a593Smuzhiyun *
1522*4882a593Smuzhiyun * The portion of IBA7220-specific bringup_serdes() that actually deals with
1523*4882a593Smuzhiyun * registers and memory within the SerDes itself is qib_sd7220_init().
1524*4882a593Smuzhiyun */
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun /**
1527*4882a593Smuzhiyun * qib_7220_bringup_serdes - bring up the serdes
1528*4882a593Smuzhiyun * @ppd: physical port on the qlogic_ib device
1529*4882a593Smuzhiyun */
qib_7220_bringup_serdes(struct qib_pportdata * ppd)1530*4882a593Smuzhiyun static int qib_7220_bringup_serdes(struct qib_pportdata *ppd)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
1533*4882a593Smuzhiyun u64 val, prev_val, guid, ibc;
1534*4882a593Smuzhiyun int ret = 0;
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun /* Put IBC in reset, sends disabled */
1537*4882a593Smuzhiyun dd->control &= ~QLOGIC_IB_C_LINKENABLE;
1538*4882a593Smuzhiyun qib_write_kreg(dd, kr_control, 0ULL);
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun if (qib_compat_ddr_negotiate) {
1541*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog = 1;
1542*4882a593Smuzhiyun ppd->cpspec->ibsymsnap = read_7220_creg32(dd, cr_ibsymbolerr);
1543*4882a593Smuzhiyun ppd->cpspec->iblnkerrsnap =
1544*4882a593Smuzhiyun read_7220_creg32(dd, cr_iblinkerrrecov);
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun /* flowcontrolwatermark is in units of KBytes */
1548*4882a593Smuzhiyun ibc = 0x5ULL << SYM_LSB(IBCCtrl, FlowCtrlWaterMark);
1549*4882a593Smuzhiyun /*
1550*4882a593Smuzhiyun * How often flowctrl sent. More or less in usecs; balance against
1551*4882a593Smuzhiyun * watermark value, so that in theory senders always get a flow
1552*4882a593Smuzhiyun * control update in time to not let the IB link go idle.
1553*4882a593Smuzhiyun */
1554*4882a593Smuzhiyun ibc |= 0x3ULL << SYM_LSB(IBCCtrl, FlowCtrlPeriod);
1555*4882a593Smuzhiyun /* max error tolerance */
1556*4882a593Smuzhiyun ibc |= 0xfULL << SYM_LSB(IBCCtrl, PhyerrThreshold);
1557*4882a593Smuzhiyun /* use "real" buffer space for */
1558*4882a593Smuzhiyun ibc |= 4ULL << SYM_LSB(IBCCtrl, CreditScale);
1559*4882a593Smuzhiyun /* IB credit flow control. */
1560*4882a593Smuzhiyun ibc |= 0xfULL << SYM_LSB(IBCCtrl, OverrunThreshold);
1561*4882a593Smuzhiyun /*
1562*4882a593Smuzhiyun * set initial max size pkt IBC will send, including ICRC; it's the
1563*4882a593Smuzhiyun * PIO buffer size in dwords, less 1; also see qib_set_mtu()
1564*4882a593Smuzhiyun */
1565*4882a593Smuzhiyun ibc |= ((u64)(ppd->ibmaxlen >> 2) + 1) << SYM_LSB(IBCCtrl, MaxPktLen);
1566*4882a593Smuzhiyun ppd->cpspec->ibcctrl = ibc; /* without linkcmd or linkinitcmd! */
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun /* initially come up waiting for TS1, without sending anything. */
1569*4882a593Smuzhiyun val = ppd->cpspec->ibcctrl | (QLOGIC_IB_IBCC_LINKINITCMD_DISABLE <<
1570*4882a593Smuzhiyun QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
1571*4882a593Smuzhiyun qib_write_kreg(dd, kr_ibcctrl, val);
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun if (!ppd->cpspec->ibcddrctrl) {
1574*4882a593Smuzhiyun /* not on re-init after reset */
1575*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl = qib_read_kreg64(dd, kr_ibcddrctrl);
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun if (ppd->link_speed_enabled == (QIB_IB_SDR | QIB_IB_DDR))
1578*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |=
1579*4882a593Smuzhiyun IBA7220_IBC_SPEED_AUTONEG_MASK |
1580*4882a593Smuzhiyun IBA7220_IBC_IBTA_1_2_MASK;
1581*4882a593Smuzhiyun else
1582*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |=
1583*4882a593Smuzhiyun ppd->link_speed_enabled == QIB_IB_DDR ?
1584*4882a593Smuzhiyun IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
1585*4882a593Smuzhiyun if ((ppd->link_width_enabled & (IB_WIDTH_1X | IB_WIDTH_4X)) ==
1586*4882a593Smuzhiyun (IB_WIDTH_1X | IB_WIDTH_4X))
1587*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |= IBA7220_IBC_WIDTH_AUTONEG;
1588*4882a593Smuzhiyun else
1589*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |=
1590*4882a593Smuzhiyun ppd->link_width_enabled == IB_WIDTH_4X ?
1591*4882a593Smuzhiyun IBA7220_IBC_WIDTH_4X_ONLY :
1592*4882a593Smuzhiyun IBA7220_IBC_WIDTH_1X_ONLY;
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun /* always enable these on driver reload, not sticky */
1595*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |=
1596*4882a593Smuzhiyun IBA7220_IBC_RXPOL_MASK << IBA7220_IBC_RXPOL_SHIFT;
1597*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |=
1598*4882a593Smuzhiyun IBA7220_IBC_HRTBT_MASK << IBA7220_IBC_HRTBT_SHIFT;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun /* enable automatic lane reversal detection for receive */
1601*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |= IBA7220_IBC_LANE_REV_SUPPORTED;
1602*4882a593Smuzhiyun } else
1603*4882a593Smuzhiyun /* write to chip to prevent back-to-back writes of ibc reg */
1604*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun qib_write_kreg(dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
1607*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun qib_write_kreg(dd, kr_ncmodectrl, 0Ull);
1610*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun ret = qib_sd7220_init(dd);
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun val = qib_read_kreg64(dd, kr_xgxs_cfg);
1615*4882a593Smuzhiyun prev_val = val;
1616*4882a593Smuzhiyun val |= QLOGIC_IB_XGXS_FC_SAFE;
1617*4882a593Smuzhiyun if (val != prev_val) {
1618*4882a593Smuzhiyun qib_write_kreg(dd, kr_xgxs_cfg, val);
1619*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun if (val & QLOGIC_IB_XGXS_RESET)
1622*4882a593Smuzhiyun val &= ~QLOGIC_IB_XGXS_RESET;
1623*4882a593Smuzhiyun if (val != prev_val)
1624*4882a593Smuzhiyun qib_write_kreg(dd, kr_xgxs_cfg, val);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun /* first time through, set port guid */
1627*4882a593Smuzhiyun if (!ppd->guid)
1628*4882a593Smuzhiyun ppd->guid = dd->base_guid;
1629*4882a593Smuzhiyun guid = be64_to_cpu(ppd->guid);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun qib_write_kreg(dd, kr_hrtbt_guid, guid);
1632*4882a593Smuzhiyun if (!ret) {
1633*4882a593Smuzhiyun dd->control |= QLOGIC_IB_C_LINKENABLE;
1634*4882a593Smuzhiyun qib_write_kreg(dd, kr_control, dd->control);
1635*4882a593Smuzhiyun } else
1636*4882a593Smuzhiyun /* write to chip to prevent back-to-back writes of ibc reg */
1637*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
1638*4882a593Smuzhiyun return ret;
1639*4882a593Smuzhiyun }
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun /**
1642*4882a593Smuzhiyun * qib_7220_quiet_serdes - set serdes to txidle
1643*4882a593Smuzhiyun * @ppd: physical port of the qlogic_ib device
1644*4882a593Smuzhiyun * Called when driver is being unloaded
1645*4882a593Smuzhiyun */
qib_7220_quiet_serdes(struct qib_pportdata * ppd)1646*4882a593Smuzhiyun static void qib_7220_quiet_serdes(struct qib_pportdata *ppd)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun u64 val;
1649*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
1650*4882a593Smuzhiyun unsigned long flags;
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun /* disable IBC */
1653*4882a593Smuzhiyun dd->control &= ~QLOGIC_IB_C_LINKENABLE;
1654*4882a593Smuzhiyun qib_write_kreg(dd, kr_control,
1655*4882a593Smuzhiyun dd->control | QLOGIC_IB_C_FREEZEMODE);
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun ppd->cpspec->chase_end = 0;
1658*4882a593Smuzhiyun if (ppd->cpspec->chase_timer.function) /* if initted */
1659*4882a593Smuzhiyun del_timer_sync(&ppd->cpspec->chase_timer);
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun if (ppd->cpspec->ibsymdelta || ppd->cpspec->iblnkerrdelta ||
1662*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog) {
1663*4882a593Smuzhiyun u64 diagc;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun /* enable counter writes */
1666*4882a593Smuzhiyun diagc = qib_read_kreg64(dd, kr_hwdiagctrl);
1667*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwdiagctrl,
1668*4882a593Smuzhiyun diagc | SYM_MASK(HwDiagCtrl, CounterWrEnable));
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun if (ppd->cpspec->ibsymdelta || ppd->cpspec->ibdeltainprog) {
1671*4882a593Smuzhiyun val = read_7220_creg32(dd, cr_ibsymbolerr);
1672*4882a593Smuzhiyun if (ppd->cpspec->ibdeltainprog)
1673*4882a593Smuzhiyun val -= val - ppd->cpspec->ibsymsnap;
1674*4882a593Smuzhiyun val -= ppd->cpspec->ibsymdelta;
1675*4882a593Smuzhiyun write_7220_creg(dd, cr_ibsymbolerr, val);
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun if (ppd->cpspec->iblnkerrdelta || ppd->cpspec->ibdeltainprog) {
1678*4882a593Smuzhiyun val = read_7220_creg32(dd, cr_iblinkerrrecov);
1679*4882a593Smuzhiyun if (ppd->cpspec->ibdeltainprog)
1680*4882a593Smuzhiyun val -= val - ppd->cpspec->iblnkerrsnap;
1681*4882a593Smuzhiyun val -= ppd->cpspec->iblnkerrdelta;
1682*4882a593Smuzhiyun write_7220_creg(dd, cr_iblinkerrrecov, val);
1683*4882a593Smuzhiyun }
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun /* and disable counter writes */
1686*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwdiagctrl, diagc);
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun qib_set_ib_7220_lstate(ppd, 0, QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
1691*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
1692*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
1693*4882a593Smuzhiyun wake_up(&ppd->cpspec->autoneg_wait);
1694*4882a593Smuzhiyun cancel_delayed_work_sync(&ppd->cpspec->autoneg_work);
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun shutdown_7220_relock_poll(ppd->dd);
1697*4882a593Smuzhiyun val = qib_read_kreg64(ppd->dd, kr_xgxs_cfg);
1698*4882a593Smuzhiyun val |= QLOGIC_IB_XGXS_RESET;
1699*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_xgxs_cfg, val);
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun /**
1703*4882a593Smuzhiyun * qib_setup_7220_setextled - set the state of the two external LEDs
1704*4882a593Smuzhiyun * @dd: the qlogic_ib device
1705*4882a593Smuzhiyun * @on: whether the link is up or not
1706*4882a593Smuzhiyun *
1707*4882a593Smuzhiyun * The exact combo of LEDs if on is true is determined by looking
1708*4882a593Smuzhiyun * at the ibcstatus.
1709*4882a593Smuzhiyun *
1710*4882a593Smuzhiyun * These LEDs indicate the physical and logical state of IB link.
1711*4882a593Smuzhiyun * For this chip (at least with recommended board pinouts), LED1
1712*4882a593Smuzhiyun * is Yellow (logical state) and LED2 is Green (physical state),
1713*4882a593Smuzhiyun *
1714*4882a593Smuzhiyun * Note: We try to match the Mellanox HCA LED behavior as best
1715*4882a593Smuzhiyun * we can. Green indicates physical link state is OK (something is
1716*4882a593Smuzhiyun * plugged in, and we can train).
1717*4882a593Smuzhiyun * Amber indicates the link is logically up (ACTIVE).
1718*4882a593Smuzhiyun * Mellanox further blinks the amber LED to indicate data packet
1719*4882a593Smuzhiyun * activity, but we have no hardware support for that, so it would
1720*4882a593Smuzhiyun * require waking up every 10-20 msecs and checking the counters
1721*4882a593Smuzhiyun * on the chip, and then turning the LED off if appropriate. That's
1722*4882a593Smuzhiyun * visible overhead, so not something we will do.
1723*4882a593Smuzhiyun *
1724*4882a593Smuzhiyun */
qib_setup_7220_setextled(struct qib_pportdata * ppd,u32 on)1725*4882a593Smuzhiyun static void qib_setup_7220_setextled(struct qib_pportdata *ppd, u32 on)
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
1728*4882a593Smuzhiyun u64 extctl, ledblink = 0, val, lst, ltst;
1729*4882a593Smuzhiyun unsigned long flags;
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /*
1732*4882a593Smuzhiyun * The diags use the LED to indicate diag info, so we leave
1733*4882a593Smuzhiyun * the external LED alone when the diags are running.
1734*4882a593Smuzhiyun */
1735*4882a593Smuzhiyun if (dd->diag_client)
1736*4882a593Smuzhiyun return;
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun if (ppd->led_override) {
1739*4882a593Smuzhiyun ltst = (ppd->led_override & QIB_LED_PHYS) ?
1740*4882a593Smuzhiyun IB_PHYSPORTSTATE_LINKUP : IB_PHYSPORTSTATE_DISABLED,
1741*4882a593Smuzhiyun lst = (ppd->led_override & QIB_LED_LOG) ?
1742*4882a593Smuzhiyun IB_PORT_ACTIVE : IB_PORT_DOWN;
1743*4882a593Smuzhiyun } else if (on) {
1744*4882a593Smuzhiyun val = qib_read_kreg64(dd, kr_ibcstatus);
1745*4882a593Smuzhiyun ltst = qib_7220_phys_portstate(val);
1746*4882a593Smuzhiyun lst = qib_7220_iblink_state(val);
1747*4882a593Smuzhiyun } else {
1748*4882a593Smuzhiyun ltst = 0;
1749*4882a593Smuzhiyun lst = 0;
1750*4882a593Smuzhiyun }
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
1753*4882a593Smuzhiyun extctl = dd->cspec->extctrl & ~(SYM_MASK(EXTCtrl, LEDPriPortGreenOn) |
1754*4882a593Smuzhiyun SYM_MASK(EXTCtrl, LEDPriPortYellowOn));
1755*4882a593Smuzhiyun if (ltst == IB_PHYSPORTSTATE_LINKUP) {
1756*4882a593Smuzhiyun extctl |= SYM_MASK(EXTCtrl, LEDPriPortGreenOn);
1757*4882a593Smuzhiyun /*
1758*4882a593Smuzhiyun * counts are in chip clock (4ns) periods.
1759*4882a593Smuzhiyun * This is 1/16 sec (66.6ms) on,
1760*4882a593Smuzhiyun * 3/16 sec (187.5 ms) off, with packets rcvd
1761*4882a593Smuzhiyun */
1762*4882a593Smuzhiyun ledblink = ((66600 * 1000UL / 4) << IBA7220_LEDBLINK_ON_SHIFT)
1763*4882a593Smuzhiyun | ((187500 * 1000UL / 4) << IBA7220_LEDBLINK_OFF_SHIFT);
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun if (lst == IB_PORT_ACTIVE)
1766*4882a593Smuzhiyun extctl |= SYM_MASK(EXTCtrl, LEDPriPortYellowOn);
1767*4882a593Smuzhiyun dd->cspec->extctrl = extctl;
1768*4882a593Smuzhiyun qib_write_kreg(dd, kr_extctrl, extctl);
1769*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun if (ledblink) /* blink the LED on packet receive */
1772*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvpktledcnt, ledblink);
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun /*
1776*4882a593Smuzhiyun * qib_setup_7220_cleanup - clean up any per-chip chip-specific stuff
1777*4882a593Smuzhiyun * @dd: the qlogic_ib device
1778*4882a593Smuzhiyun *
1779*4882a593Smuzhiyun * This is called during driver unload.
1780*4882a593Smuzhiyun *
1781*4882a593Smuzhiyun */
qib_setup_7220_cleanup(struct qib_devdata * dd)1782*4882a593Smuzhiyun static void qib_setup_7220_cleanup(struct qib_devdata *dd)
1783*4882a593Smuzhiyun {
1784*4882a593Smuzhiyun qib_free_irq(dd);
1785*4882a593Smuzhiyun kfree(dd->cspec->cntrs);
1786*4882a593Smuzhiyun kfree(dd->cspec->portcntrs);
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun /*
1790*4882a593Smuzhiyun * This is only called for SDmaInt.
1791*4882a593Smuzhiyun * SDmaDisabled is handled on the error path.
1792*4882a593Smuzhiyun */
sdma_7220_intr(struct qib_pportdata * ppd,u64 istat)1793*4882a593Smuzhiyun static void sdma_7220_intr(struct qib_pportdata *ppd, u64 istat)
1794*4882a593Smuzhiyun {
1795*4882a593Smuzhiyun unsigned long flags;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun spin_lock_irqsave(&ppd->sdma_lock, flags);
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun switch (ppd->sdma_state.current_state) {
1800*4882a593Smuzhiyun case qib_sdma_state_s00_hw_down:
1801*4882a593Smuzhiyun break;
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun case qib_sdma_state_s10_hw_start_up_wait:
1804*4882a593Smuzhiyun __qib_sdma_process_event(ppd, qib_sdma_event_e20_hw_started);
1805*4882a593Smuzhiyun break;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun case qib_sdma_state_s20_idle:
1808*4882a593Smuzhiyun break;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun case qib_sdma_state_s30_sw_clean_up_wait:
1811*4882a593Smuzhiyun break;
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun case qib_sdma_state_s40_hw_clean_up_wait:
1814*4882a593Smuzhiyun break;
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun case qib_sdma_state_s50_hw_halt_wait:
1817*4882a593Smuzhiyun __qib_sdma_process_event(ppd, qib_sdma_event_e60_hw_halted);
1818*4882a593Smuzhiyun break;
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun case qib_sdma_state_s99_running:
1821*4882a593Smuzhiyun /* too chatty to print here */
1822*4882a593Smuzhiyun __qib_sdma_intr(ppd);
1823*4882a593Smuzhiyun break;
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->sdma_lock, flags);
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun
qib_wantpiobuf_7220_intr(struct qib_devdata * dd,u32 needint)1828*4882a593Smuzhiyun static void qib_wantpiobuf_7220_intr(struct qib_devdata *dd, u32 needint)
1829*4882a593Smuzhiyun {
1830*4882a593Smuzhiyun unsigned long flags;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun spin_lock_irqsave(&dd->sendctrl_lock, flags);
1833*4882a593Smuzhiyun if (needint) {
1834*4882a593Smuzhiyun if (!(dd->sendctrl & SYM_MASK(SendCtrl, SendBufAvailUpd)))
1835*4882a593Smuzhiyun goto done;
1836*4882a593Smuzhiyun /*
1837*4882a593Smuzhiyun * blip the availupd off, next write will be on, so
1838*4882a593Smuzhiyun * we ensure an avail update, regardless of threshold or
1839*4882a593Smuzhiyun * buffers becoming free, whenever we want an interrupt
1840*4882a593Smuzhiyun */
1841*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendctrl, dd->sendctrl &
1842*4882a593Smuzhiyun ~SYM_MASK(SendCtrl, SendBufAvailUpd));
1843*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
1844*4882a593Smuzhiyun dd->sendctrl |= SYM_MASK(SendCtrl, SendIntBufAvail);
1845*4882a593Smuzhiyun } else
1846*4882a593Smuzhiyun dd->sendctrl &= ~SYM_MASK(SendCtrl, SendIntBufAvail);
1847*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
1848*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0ULL);
1849*4882a593Smuzhiyun done:
1850*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun /*
1854*4882a593Smuzhiyun * Handle errors and unusual events first, separate function
1855*4882a593Smuzhiyun * to improve cache hits for fast path interrupt handling.
1856*4882a593Smuzhiyun */
unlikely_7220_intr(struct qib_devdata * dd,u64 istat)1857*4882a593Smuzhiyun static noinline void unlikely_7220_intr(struct qib_devdata *dd, u64 istat)
1858*4882a593Smuzhiyun {
1859*4882a593Smuzhiyun if (unlikely(istat & ~QLOGIC_IB_I_BITSEXTANT))
1860*4882a593Smuzhiyun qib_dev_err(dd,
1861*4882a593Smuzhiyun "interrupt with unknown interrupts %Lx set\n",
1862*4882a593Smuzhiyun istat & ~QLOGIC_IB_I_BITSEXTANT);
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun if (istat & QLOGIC_IB_I_GPIO) {
1865*4882a593Smuzhiyun u32 gpiostatus;
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun /*
1868*4882a593Smuzhiyun * Boards for this chip currently don't use GPIO interrupts,
1869*4882a593Smuzhiyun * so clear by writing GPIOstatus to GPIOclear, and complain
1870*4882a593Smuzhiyun * to alert developer. To avoid endless repeats, clear
1871*4882a593Smuzhiyun * the bits in the mask, since there is some kind of
1872*4882a593Smuzhiyun * programming error or chip problem.
1873*4882a593Smuzhiyun */
1874*4882a593Smuzhiyun gpiostatus = qib_read_kreg32(dd, kr_gpio_status);
1875*4882a593Smuzhiyun /*
1876*4882a593Smuzhiyun * In theory, writing GPIOstatus to GPIOclear could
1877*4882a593Smuzhiyun * have a bad side-effect on some diagnostic that wanted
1878*4882a593Smuzhiyun * to poll for a status-change, but the various shadows
1879*4882a593Smuzhiyun * make that problematic at best. Diags will just suppress
1880*4882a593Smuzhiyun * all GPIO interrupts during such tests.
1881*4882a593Smuzhiyun */
1882*4882a593Smuzhiyun qib_write_kreg(dd, kr_gpio_clear, gpiostatus);
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun if (gpiostatus) {
1885*4882a593Smuzhiyun const u32 mask = qib_read_kreg32(dd, kr_gpio_mask);
1886*4882a593Smuzhiyun u32 gpio_irq = mask & gpiostatus;
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun /*
1889*4882a593Smuzhiyun * A bit set in status and (chip) Mask register
1890*4882a593Smuzhiyun * would cause an interrupt. Since we are not
1891*4882a593Smuzhiyun * expecting any, report it. Also check that the
1892*4882a593Smuzhiyun * chip reflects our shadow, report issues,
1893*4882a593Smuzhiyun * and refresh from the shadow.
1894*4882a593Smuzhiyun */
1895*4882a593Smuzhiyun /*
1896*4882a593Smuzhiyun * Clear any troublemakers, and update chip
1897*4882a593Smuzhiyun * from shadow
1898*4882a593Smuzhiyun */
1899*4882a593Smuzhiyun dd->cspec->gpio_mask &= ~gpio_irq;
1900*4882a593Smuzhiyun qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
1901*4882a593Smuzhiyun }
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun if (istat & QLOGIC_IB_I_ERROR) {
1905*4882a593Smuzhiyun u64 estat;
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun qib_stats.sps_errints++;
1908*4882a593Smuzhiyun estat = qib_read_kreg64(dd, kr_errstatus);
1909*4882a593Smuzhiyun if (!estat)
1910*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
1911*4882a593Smuzhiyun "error interrupt (%Lx), but no error bits set!\n",
1912*4882a593Smuzhiyun istat);
1913*4882a593Smuzhiyun else
1914*4882a593Smuzhiyun handle_7220_errors(dd, estat);
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun
qib_7220intr(int irq,void * data)1918*4882a593Smuzhiyun static irqreturn_t qib_7220intr(int irq, void *data)
1919*4882a593Smuzhiyun {
1920*4882a593Smuzhiyun struct qib_devdata *dd = data;
1921*4882a593Smuzhiyun irqreturn_t ret;
1922*4882a593Smuzhiyun u64 istat;
1923*4882a593Smuzhiyun u64 ctxtrbits;
1924*4882a593Smuzhiyun u64 rmask;
1925*4882a593Smuzhiyun unsigned i;
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT) {
1928*4882a593Smuzhiyun /*
1929*4882a593Smuzhiyun * This return value is not great, but we do not want the
1930*4882a593Smuzhiyun * interrupt core code to remove our interrupt handler
1931*4882a593Smuzhiyun * because we don't appear to be handling an interrupt
1932*4882a593Smuzhiyun * during a chip reset.
1933*4882a593Smuzhiyun */
1934*4882a593Smuzhiyun ret = IRQ_HANDLED;
1935*4882a593Smuzhiyun goto bail;
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun istat = qib_read_kreg64(dd, kr_intstatus);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun if (unlikely(!istat)) {
1941*4882a593Smuzhiyun ret = IRQ_NONE; /* not our interrupt, or already handled */
1942*4882a593Smuzhiyun goto bail;
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun if (unlikely(istat == -1)) {
1945*4882a593Smuzhiyun qib_bad_intrstatus(dd);
1946*4882a593Smuzhiyun /* don't know if it was our interrupt or not */
1947*4882a593Smuzhiyun ret = IRQ_NONE;
1948*4882a593Smuzhiyun goto bail;
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun this_cpu_inc(*dd->int_counter);
1952*4882a593Smuzhiyun if (unlikely(istat & (~QLOGIC_IB_I_BITSEXTANT |
1953*4882a593Smuzhiyun QLOGIC_IB_I_GPIO | QLOGIC_IB_I_ERROR)))
1954*4882a593Smuzhiyun unlikely_7220_intr(dd, istat);
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun /*
1957*4882a593Smuzhiyun * Clear the interrupt bits we found set, relatively early, so we
1958*4882a593Smuzhiyun * "know" know the chip will have seen this by the time we process
1959*4882a593Smuzhiyun * the queue, and will re-interrupt if necessary. The processor
1960*4882a593Smuzhiyun * itself won't take the interrupt again until we return.
1961*4882a593Smuzhiyun */
1962*4882a593Smuzhiyun qib_write_kreg(dd, kr_intclear, istat);
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun /*
1965*4882a593Smuzhiyun * Handle kernel receive queues before checking for pio buffers
1966*4882a593Smuzhiyun * available since receives can overflow; piobuf waiters can afford
1967*4882a593Smuzhiyun * a few extra cycles, since they were waiting anyway.
1968*4882a593Smuzhiyun */
1969*4882a593Smuzhiyun ctxtrbits = istat &
1970*4882a593Smuzhiyun ((QLOGIC_IB_I_RCVAVAIL_MASK << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
1971*4882a593Smuzhiyun (QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT));
1972*4882a593Smuzhiyun if (ctxtrbits) {
1973*4882a593Smuzhiyun rmask = (1ULL << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
1974*4882a593Smuzhiyun (1ULL << QLOGIC_IB_I_RCVURG_SHIFT);
1975*4882a593Smuzhiyun for (i = 0; i < dd->first_user_ctxt; i++) {
1976*4882a593Smuzhiyun if (ctxtrbits & rmask) {
1977*4882a593Smuzhiyun ctxtrbits &= ~rmask;
1978*4882a593Smuzhiyun qib_kreceive(dd->rcd[i], NULL, NULL);
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun rmask <<= 1;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun if (ctxtrbits) {
1983*4882a593Smuzhiyun ctxtrbits =
1984*4882a593Smuzhiyun (ctxtrbits >> QLOGIC_IB_I_RCVAVAIL_SHIFT) |
1985*4882a593Smuzhiyun (ctxtrbits >> QLOGIC_IB_I_RCVURG_SHIFT);
1986*4882a593Smuzhiyun qib_handle_urcv(dd, ctxtrbits);
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun /* only call for SDmaInt */
1991*4882a593Smuzhiyun if (istat & QLOGIC_IB_I_SDMAINT)
1992*4882a593Smuzhiyun sdma_7220_intr(dd->pport, istat);
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun if ((istat & QLOGIC_IB_I_SPIOBUFAVAIL) && (dd->flags & QIB_INITTED))
1995*4882a593Smuzhiyun qib_ib_piobufavail(dd);
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun ret = IRQ_HANDLED;
1998*4882a593Smuzhiyun bail:
1999*4882a593Smuzhiyun return ret;
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun /*
2003*4882a593Smuzhiyun * Set up our chip-specific interrupt handler.
2004*4882a593Smuzhiyun * The interrupt type has already been setup, so
2005*4882a593Smuzhiyun * we just need to do the registration and error checking.
2006*4882a593Smuzhiyun * If we are using MSI interrupts, we may fall back to
2007*4882a593Smuzhiyun * INTx later, if the interrupt handler doesn't get called
2008*4882a593Smuzhiyun * within 1/2 second (see verify_interrupt()).
2009*4882a593Smuzhiyun */
qib_setup_7220_interrupt(struct qib_devdata * dd)2010*4882a593Smuzhiyun static void qib_setup_7220_interrupt(struct qib_devdata *dd)
2011*4882a593Smuzhiyun {
2012*4882a593Smuzhiyun int ret;
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun ret = pci_request_irq(dd->pcidev, 0, qib_7220intr, NULL, dd,
2015*4882a593Smuzhiyun QIB_DRV_NAME);
2016*4882a593Smuzhiyun if (ret)
2017*4882a593Smuzhiyun qib_dev_err(dd, "Couldn't setup %s interrupt (irq=%d): %d\n",
2018*4882a593Smuzhiyun dd->pcidev->msi_enabled ? "MSI" : "INTx",
2019*4882a593Smuzhiyun pci_irq_vector(dd->pcidev, 0), ret);
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun /**
2023*4882a593Smuzhiyun * qib_7220_boardname - fill in the board name
2024*4882a593Smuzhiyun * @dd: the qlogic_ib device
2025*4882a593Smuzhiyun *
2026*4882a593Smuzhiyun * info is based on the board revision register
2027*4882a593Smuzhiyun */
qib_7220_boardname(struct qib_devdata * dd)2028*4882a593Smuzhiyun static void qib_7220_boardname(struct qib_devdata *dd)
2029*4882a593Smuzhiyun {
2030*4882a593Smuzhiyun u32 boardid;
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun boardid = SYM_FIELD(dd->revision, Revision,
2033*4882a593Smuzhiyun BoardID);
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun switch (boardid) {
2036*4882a593Smuzhiyun case 1:
2037*4882a593Smuzhiyun dd->boardname = "InfiniPath_QLE7240";
2038*4882a593Smuzhiyun break;
2039*4882a593Smuzhiyun case 2:
2040*4882a593Smuzhiyun dd->boardname = "InfiniPath_QLE7280";
2041*4882a593Smuzhiyun break;
2042*4882a593Smuzhiyun default:
2043*4882a593Smuzhiyun qib_dev_err(dd, "Unknown 7220 board with ID %u\n", boardid);
2044*4882a593Smuzhiyun dd->boardname = "Unknown_InfiniPath_7220";
2045*4882a593Smuzhiyun break;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun if (dd->majrev != 5 || !dd->minrev || dd->minrev > 2)
2049*4882a593Smuzhiyun qib_dev_err(dd,
2050*4882a593Smuzhiyun "Unsupported InfiniPath hardware revision %u.%u!\n",
2051*4882a593Smuzhiyun dd->majrev, dd->minrev);
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun snprintf(dd->boardversion, sizeof(dd->boardversion),
2054*4882a593Smuzhiyun "ChipABI %u.%u, %s, InfiniPath%u %u.%u, SW Compat %u\n",
2055*4882a593Smuzhiyun QIB_CHIP_VERS_MAJ, QIB_CHIP_VERS_MIN, dd->boardname,
2056*4882a593Smuzhiyun (unsigned int)SYM_FIELD(dd->revision, Revision_R, Arch),
2057*4882a593Smuzhiyun dd->majrev, dd->minrev,
2058*4882a593Smuzhiyun (unsigned int)SYM_FIELD(dd->revision, Revision_R, SW));
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun /*
2062*4882a593Smuzhiyun * This routine sleeps, so it can only be called from user context, not
2063*4882a593Smuzhiyun * from interrupt context.
2064*4882a593Smuzhiyun */
qib_setup_7220_reset(struct qib_devdata * dd)2065*4882a593Smuzhiyun static int qib_setup_7220_reset(struct qib_devdata *dd)
2066*4882a593Smuzhiyun {
2067*4882a593Smuzhiyun u64 val;
2068*4882a593Smuzhiyun int i;
2069*4882a593Smuzhiyun int ret;
2070*4882a593Smuzhiyun u16 cmdval;
2071*4882a593Smuzhiyun u8 int_line, clinesz;
2072*4882a593Smuzhiyun unsigned long flags;
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun qib_pcie_getcmd(dd, &cmdval, &int_line, &clinesz);
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun /* Use dev_err so it shows up in logs, etc. */
2077*4882a593Smuzhiyun qib_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->unit);
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun /* no interrupts till re-initted */
2080*4882a593Smuzhiyun qib_7220_set_intr_state(dd, 0);
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun dd->pport->cpspec->ibdeltainprog = 0;
2083*4882a593Smuzhiyun dd->pport->cpspec->ibsymdelta = 0;
2084*4882a593Smuzhiyun dd->pport->cpspec->iblnkerrdelta = 0;
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun /*
2087*4882a593Smuzhiyun * Keep chip from being accessed until we are ready. Use
2088*4882a593Smuzhiyun * writeq() directly, to allow the write even though QIB_PRESENT
2089*4882a593Smuzhiyun * isn't set.
2090*4882a593Smuzhiyun */
2091*4882a593Smuzhiyun dd->flags &= ~(QIB_INITTED | QIB_PRESENT);
2092*4882a593Smuzhiyun /* so we check interrupts work again */
2093*4882a593Smuzhiyun dd->z_int_counter = qib_int_counter(dd);
2094*4882a593Smuzhiyun val = dd->control | QLOGIC_IB_C_RESET;
2095*4882a593Smuzhiyun writeq(val, &dd->kregbase[kr_control]);
2096*4882a593Smuzhiyun mb(); /* prevent compiler reordering around actual reset */
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun for (i = 1; i <= 5; i++) {
2099*4882a593Smuzhiyun /*
2100*4882a593Smuzhiyun * Allow MBIST, etc. to complete; longer on each retry.
2101*4882a593Smuzhiyun * We sometimes get machine checks from bus timeout if no
2102*4882a593Smuzhiyun * response, so for now, make it *really* long.
2103*4882a593Smuzhiyun */
2104*4882a593Smuzhiyun msleep(1000 + (1 + i) * 2000);
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun qib_pcie_reenable(dd, cmdval, int_line, clinesz);
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun /*
2109*4882a593Smuzhiyun * Use readq directly, so we don't need to mark it as PRESENT
2110*4882a593Smuzhiyun * until we get a successful indication that all is well.
2111*4882a593Smuzhiyun */
2112*4882a593Smuzhiyun val = readq(&dd->kregbase[kr_revision]);
2113*4882a593Smuzhiyun if (val == dd->revision) {
2114*4882a593Smuzhiyun dd->flags |= QIB_PRESENT; /* it's back */
2115*4882a593Smuzhiyun ret = qib_reinit_intr(dd);
2116*4882a593Smuzhiyun goto bail;
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun }
2119*4882a593Smuzhiyun ret = 0; /* failed */
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun bail:
2122*4882a593Smuzhiyun if (ret) {
2123*4882a593Smuzhiyun if (qib_pcie_params(dd, dd->lbus_width, NULL))
2124*4882a593Smuzhiyun qib_dev_err(dd,
2125*4882a593Smuzhiyun "Reset failed to setup PCIe or interrupts; continuing anyway\n");
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun /* hold IBC in reset, no sends, etc till later */
2128*4882a593Smuzhiyun qib_write_kreg(dd, kr_control, 0ULL);
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun /* clear the reset error, init error/hwerror mask */
2131*4882a593Smuzhiyun qib_7220_init_hwerrors(dd);
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun /* do setup similar to speed or link-width changes */
2134*4882a593Smuzhiyun if (dd->pport->cpspec->ibcddrctrl & IBA7220_IBC_IBTA_1_2_MASK)
2135*4882a593Smuzhiyun dd->cspec->presets_needed = 1;
2136*4882a593Smuzhiyun spin_lock_irqsave(&dd->pport->lflags_lock, flags);
2137*4882a593Smuzhiyun dd->pport->lflags |= QIBL_IB_FORCE_NOTIFY;
2138*4882a593Smuzhiyun dd->pport->lflags &= ~QIBL_IB_AUTONEG_FAILED;
2139*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->pport->lflags_lock, flags);
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun return ret;
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun /**
2146*4882a593Smuzhiyun * qib_7220_put_tid - write a TID to the chip
2147*4882a593Smuzhiyun * @dd: the qlogic_ib device
2148*4882a593Smuzhiyun * @tidptr: pointer to the expected TID (in chip) to update
2149*4882a593Smuzhiyun * @tidtype: 0 for eager, 1 for expected
2150*4882a593Smuzhiyun * @pa: physical address of in memory buffer; tidinvalid if freeing
2151*4882a593Smuzhiyun */
qib_7220_put_tid(struct qib_devdata * dd,u64 __iomem * tidptr,u32 type,unsigned long pa)2152*4882a593Smuzhiyun static void qib_7220_put_tid(struct qib_devdata *dd, u64 __iomem *tidptr,
2153*4882a593Smuzhiyun u32 type, unsigned long pa)
2154*4882a593Smuzhiyun {
2155*4882a593Smuzhiyun if (pa != dd->tidinvalid) {
2156*4882a593Smuzhiyun u64 chippa = pa >> IBA7220_TID_PA_SHIFT;
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun /* paranoia checks */
2159*4882a593Smuzhiyun if (pa != (chippa << IBA7220_TID_PA_SHIFT)) {
2160*4882a593Smuzhiyun qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n",
2161*4882a593Smuzhiyun pa);
2162*4882a593Smuzhiyun return;
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun if (chippa >= (1UL << IBA7220_TID_SZ_SHIFT)) {
2165*4882a593Smuzhiyun qib_dev_err(dd,
2166*4882a593Smuzhiyun "Physical page address 0x%lx larger than supported\n",
2167*4882a593Smuzhiyun pa);
2168*4882a593Smuzhiyun return;
2169*4882a593Smuzhiyun }
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun if (type == RCVHQ_RCV_TYPE_EAGER)
2172*4882a593Smuzhiyun chippa |= dd->tidtemplate;
2173*4882a593Smuzhiyun else /* for now, always full 4KB page */
2174*4882a593Smuzhiyun chippa |= IBA7220_TID_SZ_4K;
2175*4882a593Smuzhiyun pa = chippa;
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun writeq(pa, tidptr);
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun /**
2181*4882a593Smuzhiyun * qib_7220_clear_tids - clear all TID entries for a ctxt, expected and eager
2182*4882a593Smuzhiyun * @dd: the qlogic_ib device
2183*4882a593Smuzhiyun * @ctxt: the ctxt
2184*4882a593Smuzhiyun *
2185*4882a593Smuzhiyun * clear all TID entries for a ctxt, expected and eager.
2186*4882a593Smuzhiyun * Used from qib_close(). On this chip, TIDs are only 32 bits,
2187*4882a593Smuzhiyun * not 64, but they are still on 64 bit boundaries, so tidbase
2188*4882a593Smuzhiyun * is declared as u64 * for the pointer math, even though we write 32 bits
2189*4882a593Smuzhiyun */
qib_7220_clear_tids(struct qib_devdata * dd,struct qib_ctxtdata * rcd)2190*4882a593Smuzhiyun static void qib_7220_clear_tids(struct qib_devdata *dd,
2191*4882a593Smuzhiyun struct qib_ctxtdata *rcd)
2192*4882a593Smuzhiyun {
2193*4882a593Smuzhiyun u64 __iomem *tidbase;
2194*4882a593Smuzhiyun unsigned long tidinv;
2195*4882a593Smuzhiyun u32 ctxt;
2196*4882a593Smuzhiyun int i;
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun if (!dd->kregbase || !rcd)
2199*4882a593Smuzhiyun return;
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun ctxt = rcd->ctxt;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun tidinv = dd->tidinvalid;
2204*4882a593Smuzhiyun tidbase = (u64 __iomem *)
2205*4882a593Smuzhiyun ((char __iomem *)(dd->kregbase) +
2206*4882a593Smuzhiyun dd->rcvtidbase +
2207*4882a593Smuzhiyun ctxt * dd->rcvtidcnt * sizeof(*tidbase));
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun for (i = 0; i < dd->rcvtidcnt; i++)
2210*4882a593Smuzhiyun qib_7220_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
2211*4882a593Smuzhiyun tidinv);
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun tidbase = (u64 __iomem *)
2214*4882a593Smuzhiyun ((char __iomem *)(dd->kregbase) +
2215*4882a593Smuzhiyun dd->rcvegrbase +
2216*4882a593Smuzhiyun rcd->rcvegr_tid_base * sizeof(*tidbase));
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun for (i = 0; i < rcd->rcvegrcnt; i++)
2219*4882a593Smuzhiyun qib_7220_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER,
2220*4882a593Smuzhiyun tidinv);
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun /**
2224*4882a593Smuzhiyun * qib_7220_tidtemplate - setup constants for TID updates
2225*4882a593Smuzhiyun * @dd: the qlogic_ib device
2226*4882a593Smuzhiyun *
2227*4882a593Smuzhiyun * We setup stuff that we use a lot, to avoid calculating each time
2228*4882a593Smuzhiyun */
qib_7220_tidtemplate(struct qib_devdata * dd)2229*4882a593Smuzhiyun static void qib_7220_tidtemplate(struct qib_devdata *dd)
2230*4882a593Smuzhiyun {
2231*4882a593Smuzhiyun if (dd->rcvegrbufsize == 2048)
2232*4882a593Smuzhiyun dd->tidtemplate = IBA7220_TID_SZ_2K;
2233*4882a593Smuzhiyun else if (dd->rcvegrbufsize == 4096)
2234*4882a593Smuzhiyun dd->tidtemplate = IBA7220_TID_SZ_4K;
2235*4882a593Smuzhiyun dd->tidinvalid = 0;
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun /**
2239*4882a593Smuzhiyun * qib_init_7220_get_base_info - set chip-specific flags for user code
2240*4882a593Smuzhiyun * @rcd: the qlogic_ib ctxt
2241*4882a593Smuzhiyun * @kbase: qib_base_info pointer
2242*4882a593Smuzhiyun *
2243*4882a593Smuzhiyun * We set the PCIE flag because the lower bandwidth on PCIe vs
2244*4882a593Smuzhiyun * HyperTransport can affect some user packet algorithims.
2245*4882a593Smuzhiyun */
qib_7220_get_base_info(struct qib_ctxtdata * rcd,struct qib_base_info * kinfo)2246*4882a593Smuzhiyun static int qib_7220_get_base_info(struct qib_ctxtdata *rcd,
2247*4882a593Smuzhiyun struct qib_base_info *kinfo)
2248*4882a593Smuzhiyun {
2249*4882a593Smuzhiyun kinfo->spi_runtime_flags |= QIB_RUNTIME_PCIE |
2250*4882a593Smuzhiyun QIB_RUNTIME_NODMA_RTAIL | QIB_RUNTIME_SDMA;
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun if (rcd->dd->flags & QIB_USE_SPCL_TRIG)
2253*4882a593Smuzhiyun kinfo->spi_runtime_flags |= QIB_RUNTIME_SPECIAL_TRIGGER;
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun return 0;
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun static struct qib_message_header *
qib_7220_get_msgheader(struct qib_devdata * dd,__le32 * rhf_addr)2259*4882a593Smuzhiyun qib_7220_get_msgheader(struct qib_devdata *dd, __le32 *rhf_addr)
2260*4882a593Smuzhiyun {
2261*4882a593Smuzhiyun u32 offset = qib_hdrget_offset(rhf_addr);
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun return (struct qib_message_header *)
2264*4882a593Smuzhiyun (rhf_addr - dd->rhf_offset + offset);
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun
qib_7220_config_ctxts(struct qib_devdata * dd)2267*4882a593Smuzhiyun static void qib_7220_config_ctxts(struct qib_devdata *dd)
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun unsigned long flags;
2270*4882a593Smuzhiyun u32 nchipctxts;
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun nchipctxts = qib_read_kreg32(dd, kr_portcnt);
2273*4882a593Smuzhiyun dd->cspec->numctxts = nchipctxts;
2274*4882a593Smuzhiyun if (qib_n_krcv_queues > 1) {
2275*4882a593Smuzhiyun dd->qpn_mask = 0x3e;
2276*4882a593Smuzhiyun dd->first_user_ctxt = qib_n_krcv_queues * dd->num_pports;
2277*4882a593Smuzhiyun if (dd->first_user_ctxt > nchipctxts)
2278*4882a593Smuzhiyun dd->first_user_ctxt = nchipctxts;
2279*4882a593Smuzhiyun } else
2280*4882a593Smuzhiyun dd->first_user_ctxt = dd->num_pports;
2281*4882a593Smuzhiyun dd->n_krcv_queues = dd->first_user_ctxt;
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun if (!qib_cfgctxts) {
2284*4882a593Smuzhiyun int nctxts = dd->first_user_ctxt + num_online_cpus();
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun if (nctxts <= 5)
2287*4882a593Smuzhiyun dd->ctxtcnt = 5;
2288*4882a593Smuzhiyun else if (nctxts <= 9)
2289*4882a593Smuzhiyun dd->ctxtcnt = 9;
2290*4882a593Smuzhiyun else if (nctxts <= nchipctxts)
2291*4882a593Smuzhiyun dd->ctxtcnt = nchipctxts;
2292*4882a593Smuzhiyun } else if (qib_cfgctxts <= nchipctxts)
2293*4882a593Smuzhiyun dd->ctxtcnt = qib_cfgctxts;
2294*4882a593Smuzhiyun if (!dd->ctxtcnt) /* none of the above, set to max */
2295*4882a593Smuzhiyun dd->ctxtcnt = nchipctxts;
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun /*
2298*4882a593Smuzhiyun * Chip can be configured for 5, 9, or 17 ctxts, and choice
2299*4882a593Smuzhiyun * affects number of eager TIDs per ctxt (1K, 2K, 4K).
2300*4882a593Smuzhiyun * Lock to be paranoid about later motion, etc.
2301*4882a593Smuzhiyun */
2302*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
2303*4882a593Smuzhiyun if (dd->ctxtcnt > 9)
2304*4882a593Smuzhiyun dd->rcvctrl |= 2ULL << IBA7220_R_CTXTCFG_SHIFT;
2305*4882a593Smuzhiyun else if (dd->ctxtcnt > 5)
2306*4882a593Smuzhiyun dd->rcvctrl |= 1ULL << IBA7220_R_CTXTCFG_SHIFT;
2307*4882a593Smuzhiyun /* else configure for default 5 receive ctxts */
2308*4882a593Smuzhiyun if (dd->qpn_mask)
2309*4882a593Smuzhiyun dd->rcvctrl |= 1ULL << QIB_7220_RcvCtrl_RcvQPMapEnable_LSB;
2310*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
2311*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
2312*4882a593Smuzhiyun
2313*4882a593Smuzhiyun /* kr_rcvegrcnt changes based on the number of contexts enabled */
2314*4882a593Smuzhiyun dd->cspec->rcvegrcnt = qib_read_kreg32(dd, kr_rcvegrcnt);
2315*4882a593Smuzhiyun dd->rcvhdrcnt = max(dd->cspec->rcvegrcnt, IBA7220_KRCVEGRCNT);
2316*4882a593Smuzhiyun }
2317*4882a593Smuzhiyun
qib_7220_get_ib_cfg(struct qib_pportdata * ppd,int which)2318*4882a593Smuzhiyun static int qib_7220_get_ib_cfg(struct qib_pportdata *ppd, int which)
2319*4882a593Smuzhiyun {
2320*4882a593Smuzhiyun int lsb, ret = 0;
2321*4882a593Smuzhiyun u64 maskr; /* right-justified mask */
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun switch (which) {
2324*4882a593Smuzhiyun case QIB_IB_CFG_LWID_ENB: /* Get allowed Link-width */
2325*4882a593Smuzhiyun ret = ppd->link_width_enabled;
2326*4882a593Smuzhiyun goto done;
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun case QIB_IB_CFG_LWID: /* Get currently active Link-width */
2329*4882a593Smuzhiyun ret = ppd->link_width_active;
2330*4882a593Smuzhiyun goto done;
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun case QIB_IB_CFG_SPD_ENB: /* Get allowed Link speeds */
2333*4882a593Smuzhiyun ret = ppd->link_speed_enabled;
2334*4882a593Smuzhiyun goto done;
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun case QIB_IB_CFG_SPD: /* Get current Link spd */
2337*4882a593Smuzhiyun ret = ppd->link_speed_active;
2338*4882a593Smuzhiyun goto done;
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun case QIB_IB_CFG_RXPOL_ENB: /* Get Auto-RX-polarity enable */
2341*4882a593Smuzhiyun lsb = IBA7220_IBC_RXPOL_SHIFT;
2342*4882a593Smuzhiyun maskr = IBA7220_IBC_RXPOL_MASK;
2343*4882a593Smuzhiyun break;
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun case QIB_IB_CFG_LREV_ENB: /* Get Auto-Lane-reversal enable */
2346*4882a593Smuzhiyun lsb = IBA7220_IBC_LREV_SHIFT;
2347*4882a593Smuzhiyun maskr = IBA7220_IBC_LREV_MASK;
2348*4882a593Smuzhiyun break;
2349*4882a593Smuzhiyun
2350*4882a593Smuzhiyun case QIB_IB_CFG_LINKLATENCY:
2351*4882a593Smuzhiyun ret = qib_read_kreg64(ppd->dd, kr_ibcddrstatus)
2352*4882a593Smuzhiyun & IBA7220_DDRSTAT_LINKLAT_MASK;
2353*4882a593Smuzhiyun goto done;
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun case QIB_IB_CFG_OP_VLS:
2356*4882a593Smuzhiyun ret = ppd->vls_operational;
2357*4882a593Smuzhiyun goto done;
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun case QIB_IB_CFG_VL_HIGH_CAP:
2360*4882a593Smuzhiyun ret = 0;
2361*4882a593Smuzhiyun goto done;
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun case QIB_IB_CFG_VL_LOW_CAP:
2364*4882a593Smuzhiyun ret = 0;
2365*4882a593Smuzhiyun goto done;
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
2368*4882a593Smuzhiyun ret = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
2369*4882a593Smuzhiyun OverrunThreshold);
2370*4882a593Smuzhiyun goto done;
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
2373*4882a593Smuzhiyun ret = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
2374*4882a593Smuzhiyun PhyerrThreshold);
2375*4882a593Smuzhiyun goto done;
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
2378*4882a593Smuzhiyun /* will only take effect when the link state changes */
2379*4882a593Smuzhiyun ret = (ppd->cpspec->ibcctrl &
2380*4882a593Smuzhiyun SYM_MASK(IBCCtrl, LinkDownDefaultState)) ?
2381*4882a593Smuzhiyun IB_LINKINITCMD_SLEEP : IB_LINKINITCMD_POLL;
2382*4882a593Smuzhiyun goto done;
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun case QIB_IB_CFG_HRTBT: /* Get Heartbeat off/enable/auto */
2385*4882a593Smuzhiyun lsb = IBA7220_IBC_HRTBT_SHIFT;
2386*4882a593Smuzhiyun maskr = IBA7220_IBC_HRTBT_MASK;
2387*4882a593Smuzhiyun break;
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun case QIB_IB_CFG_PMA_TICKS:
2390*4882a593Smuzhiyun /*
2391*4882a593Smuzhiyun * 0x00 = 10x link transfer rate or 4 nsec. for 2.5Gbs
2392*4882a593Smuzhiyun * Since the clock is always 250MHz, the value is 1 or 0.
2393*4882a593Smuzhiyun */
2394*4882a593Smuzhiyun ret = (ppd->link_speed_active == QIB_IB_DDR);
2395*4882a593Smuzhiyun goto done;
2396*4882a593Smuzhiyun
2397*4882a593Smuzhiyun default:
2398*4882a593Smuzhiyun ret = -EINVAL;
2399*4882a593Smuzhiyun goto done;
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun ret = (int)((ppd->cpspec->ibcddrctrl >> lsb) & maskr);
2402*4882a593Smuzhiyun done:
2403*4882a593Smuzhiyun return ret;
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun
qib_7220_set_ib_cfg(struct qib_pportdata * ppd,int which,u32 val)2406*4882a593Smuzhiyun static int qib_7220_set_ib_cfg(struct qib_pportdata *ppd, int which, u32 val)
2407*4882a593Smuzhiyun {
2408*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
2409*4882a593Smuzhiyun u64 maskr; /* right-justified mask */
2410*4882a593Smuzhiyun int lsb, ret = 0, setforce = 0;
2411*4882a593Smuzhiyun u16 lcmd, licmd;
2412*4882a593Smuzhiyun unsigned long flags;
2413*4882a593Smuzhiyun u32 tmp = 0;
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun switch (which) {
2416*4882a593Smuzhiyun case QIB_IB_CFG_LIDLMC:
2417*4882a593Smuzhiyun /*
2418*4882a593Smuzhiyun * Set LID and LMC. Combined to avoid possible hazard
2419*4882a593Smuzhiyun * caller puts LMC in 16MSbits, DLID in 16LSbits of val
2420*4882a593Smuzhiyun */
2421*4882a593Smuzhiyun lsb = IBA7220_IBC_DLIDLMC_SHIFT;
2422*4882a593Smuzhiyun maskr = IBA7220_IBC_DLIDLMC_MASK;
2423*4882a593Smuzhiyun break;
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun case QIB_IB_CFG_LWID_ENB: /* set allowed Link-width */
2426*4882a593Smuzhiyun /*
2427*4882a593Smuzhiyun * As with speed, only write the actual register if
2428*4882a593Smuzhiyun * the link is currently down, otherwise takes effect
2429*4882a593Smuzhiyun * on next link change.
2430*4882a593Smuzhiyun */
2431*4882a593Smuzhiyun ppd->link_width_enabled = val;
2432*4882a593Smuzhiyun if (!(ppd->lflags & QIBL_LINKDOWN))
2433*4882a593Smuzhiyun goto bail;
2434*4882a593Smuzhiyun /*
2435*4882a593Smuzhiyun * We set the QIBL_IB_FORCE_NOTIFY bit so updown
2436*4882a593Smuzhiyun * will get called because we want update
2437*4882a593Smuzhiyun * link_width_active, and the change may not take
2438*4882a593Smuzhiyun * effect for some time (if we are in POLL), so this
2439*4882a593Smuzhiyun * flag will force the updown routine to be called
2440*4882a593Smuzhiyun * on the next ibstatuschange down interrupt, even
2441*4882a593Smuzhiyun * if it's not an down->up transition.
2442*4882a593Smuzhiyun */
2443*4882a593Smuzhiyun val--; /* convert from IB to chip */
2444*4882a593Smuzhiyun maskr = IBA7220_IBC_WIDTH_MASK;
2445*4882a593Smuzhiyun lsb = IBA7220_IBC_WIDTH_SHIFT;
2446*4882a593Smuzhiyun setforce = 1;
2447*4882a593Smuzhiyun break;
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun case QIB_IB_CFG_SPD_ENB: /* set allowed Link speeds */
2450*4882a593Smuzhiyun /*
2451*4882a593Smuzhiyun * If we turn off IB1.2, need to preset SerDes defaults,
2452*4882a593Smuzhiyun * but not right now. Set a flag for the next time
2453*4882a593Smuzhiyun * we command the link down. As with width, only write the
2454*4882a593Smuzhiyun * actual register if the link is currently down, otherwise
2455*4882a593Smuzhiyun * takes effect on next link change. Since setting is being
2456*4882a593Smuzhiyun * explicitly requested (via MAD or sysfs), clear autoneg
2457*4882a593Smuzhiyun * failure status if speed autoneg is enabled.
2458*4882a593Smuzhiyun */
2459*4882a593Smuzhiyun ppd->link_speed_enabled = val;
2460*4882a593Smuzhiyun if ((ppd->cpspec->ibcddrctrl & IBA7220_IBC_IBTA_1_2_MASK) &&
2461*4882a593Smuzhiyun !(val & (val - 1)))
2462*4882a593Smuzhiyun dd->cspec->presets_needed = 1;
2463*4882a593Smuzhiyun if (!(ppd->lflags & QIBL_LINKDOWN))
2464*4882a593Smuzhiyun goto bail;
2465*4882a593Smuzhiyun /*
2466*4882a593Smuzhiyun * We set the QIBL_IB_FORCE_NOTIFY bit so updown
2467*4882a593Smuzhiyun * will get called because we want update
2468*4882a593Smuzhiyun * link_speed_active, and the change may not take
2469*4882a593Smuzhiyun * effect for some time (if we are in POLL), so this
2470*4882a593Smuzhiyun * flag will force the updown routine to be called
2471*4882a593Smuzhiyun * on the next ibstatuschange down interrupt, even
2472*4882a593Smuzhiyun * if it's not an down->up transition.
2473*4882a593Smuzhiyun */
2474*4882a593Smuzhiyun if (val == (QIB_IB_SDR | QIB_IB_DDR)) {
2475*4882a593Smuzhiyun val = IBA7220_IBC_SPEED_AUTONEG_MASK |
2476*4882a593Smuzhiyun IBA7220_IBC_IBTA_1_2_MASK;
2477*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
2478*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
2479*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2480*4882a593Smuzhiyun } else
2481*4882a593Smuzhiyun val = val == QIB_IB_DDR ?
2482*4882a593Smuzhiyun IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
2483*4882a593Smuzhiyun maskr = IBA7220_IBC_SPEED_AUTONEG_MASK |
2484*4882a593Smuzhiyun IBA7220_IBC_IBTA_1_2_MASK;
2485*4882a593Smuzhiyun /* IBTA 1.2 mode + speed bits are contiguous */
2486*4882a593Smuzhiyun lsb = SYM_LSB(IBCDDRCtrl, IB_ENHANCED_MODE);
2487*4882a593Smuzhiyun setforce = 1;
2488*4882a593Smuzhiyun break;
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun case QIB_IB_CFG_RXPOL_ENB: /* set Auto-RX-polarity enable */
2491*4882a593Smuzhiyun lsb = IBA7220_IBC_RXPOL_SHIFT;
2492*4882a593Smuzhiyun maskr = IBA7220_IBC_RXPOL_MASK;
2493*4882a593Smuzhiyun break;
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun case QIB_IB_CFG_LREV_ENB: /* set Auto-Lane-reversal enable */
2496*4882a593Smuzhiyun lsb = IBA7220_IBC_LREV_SHIFT;
2497*4882a593Smuzhiyun maskr = IBA7220_IBC_LREV_MASK;
2498*4882a593Smuzhiyun break;
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
2501*4882a593Smuzhiyun maskr = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
2502*4882a593Smuzhiyun OverrunThreshold);
2503*4882a593Smuzhiyun if (maskr != val) {
2504*4882a593Smuzhiyun ppd->cpspec->ibcctrl &=
2505*4882a593Smuzhiyun ~SYM_MASK(IBCCtrl, OverrunThreshold);
2506*4882a593Smuzhiyun ppd->cpspec->ibcctrl |= (u64) val <<
2507*4882a593Smuzhiyun SYM_LSB(IBCCtrl, OverrunThreshold);
2508*4882a593Smuzhiyun qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
2509*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
2510*4882a593Smuzhiyun }
2511*4882a593Smuzhiyun goto bail;
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
2514*4882a593Smuzhiyun maskr = SYM_FIELD(ppd->cpspec->ibcctrl, IBCCtrl,
2515*4882a593Smuzhiyun PhyerrThreshold);
2516*4882a593Smuzhiyun if (maskr != val) {
2517*4882a593Smuzhiyun ppd->cpspec->ibcctrl &=
2518*4882a593Smuzhiyun ~SYM_MASK(IBCCtrl, PhyerrThreshold);
2519*4882a593Smuzhiyun ppd->cpspec->ibcctrl |= (u64) val <<
2520*4882a593Smuzhiyun SYM_LSB(IBCCtrl, PhyerrThreshold);
2521*4882a593Smuzhiyun qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
2522*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
2523*4882a593Smuzhiyun }
2524*4882a593Smuzhiyun goto bail;
2525*4882a593Smuzhiyun
2526*4882a593Smuzhiyun case QIB_IB_CFG_PKEYS: /* update pkeys */
2527*4882a593Smuzhiyun maskr = (u64) ppd->pkeys[0] | ((u64) ppd->pkeys[1] << 16) |
2528*4882a593Smuzhiyun ((u64) ppd->pkeys[2] << 32) |
2529*4882a593Smuzhiyun ((u64) ppd->pkeys[3] << 48);
2530*4882a593Smuzhiyun qib_write_kreg(dd, kr_partitionkey, maskr);
2531*4882a593Smuzhiyun goto bail;
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
2534*4882a593Smuzhiyun /* will only take effect when the link state changes */
2535*4882a593Smuzhiyun if (val == IB_LINKINITCMD_POLL)
2536*4882a593Smuzhiyun ppd->cpspec->ibcctrl &=
2537*4882a593Smuzhiyun ~SYM_MASK(IBCCtrl, LinkDownDefaultState);
2538*4882a593Smuzhiyun else /* SLEEP */
2539*4882a593Smuzhiyun ppd->cpspec->ibcctrl |=
2540*4882a593Smuzhiyun SYM_MASK(IBCCtrl, LinkDownDefaultState);
2541*4882a593Smuzhiyun qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
2542*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
2543*4882a593Smuzhiyun goto bail;
2544*4882a593Smuzhiyun
2545*4882a593Smuzhiyun case QIB_IB_CFG_MTU: /* update the MTU in IBC */
2546*4882a593Smuzhiyun /*
2547*4882a593Smuzhiyun * Update our housekeeping variables, and set IBC max
2548*4882a593Smuzhiyun * size, same as init code; max IBC is max we allow in
2549*4882a593Smuzhiyun * buffer, less the qword pbc, plus 1 for ICRC, in dwords
2550*4882a593Smuzhiyun * Set even if it's unchanged, print debug message only
2551*4882a593Smuzhiyun * on changes.
2552*4882a593Smuzhiyun */
2553*4882a593Smuzhiyun val = (ppd->ibmaxlen >> 2) + 1;
2554*4882a593Smuzhiyun ppd->cpspec->ibcctrl &= ~SYM_MASK(IBCCtrl, MaxPktLen);
2555*4882a593Smuzhiyun ppd->cpspec->ibcctrl |= (u64)val << SYM_LSB(IBCCtrl, MaxPktLen);
2556*4882a593Smuzhiyun qib_write_kreg(dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
2557*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
2558*4882a593Smuzhiyun goto bail;
2559*4882a593Smuzhiyun
2560*4882a593Smuzhiyun case QIB_IB_CFG_LSTATE: /* set the IB link state */
2561*4882a593Smuzhiyun switch (val & 0xffff0000) {
2562*4882a593Smuzhiyun case IB_LINKCMD_DOWN:
2563*4882a593Smuzhiyun lcmd = QLOGIC_IB_IBCC_LINKCMD_DOWN;
2564*4882a593Smuzhiyun if (!ppd->cpspec->ibdeltainprog &&
2565*4882a593Smuzhiyun qib_compat_ddr_negotiate) {
2566*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog = 1;
2567*4882a593Smuzhiyun ppd->cpspec->ibsymsnap =
2568*4882a593Smuzhiyun read_7220_creg32(dd, cr_ibsymbolerr);
2569*4882a593Smuzhiyun ppd->cpspec->iblnkerrsnap =
2570*4882a593Smuzhiyun read_7220_creg32(dd, cr_iblinkerrrecov);
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun break;
2573*4882a593Smuzhiyun
2574*4882a593Smuzhiyun case IB_LINKCMD_ARMED:
2575*4882a593Smuzhiyun lcmd = QLOGIC_IB_IBCC_LINKCMD_ARMED;
2576*4882a593Smuzhiyun break;
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun case IB_LINKCMD_ACTIVE:
2579*4882a593Smuzhiyun lcmd = QLOGIC_IB_IBCC_LINKCMD_ACTIVE;
2580*4882a593Smuzhiyun break;
2581*4882a593Smuzhiyun
2582*4882a593Smuzhiyun default:
2583*4882a593Smuzhiyun ret = -EINVAL;
2584*4882a593Smuzhiyun qib_dev_err(dd, "bad linkcmd req 0x%x\n", val >> 16);
2585*4882a593Smuzhiyun goto bail;
2586*4882a593Smuzhiyun }
2587*4882a593Smuzhiyun switch (val & 0xffff) {
2588*4882a593Smuzhiyun case IB_LINKINITCMD_NOP:
2589*4882a593Smuzhiyun licmd = 0;
2590*4882a593Smuzhiyun break;
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun case IB_LINKINITCMD_POLL:
2593*4882a593Smuzhiyun licmd = QLOGIC_IB_IBCC_LINKINITCMD_POLL;
2594*4882a593Smuzhiyun break;
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun case IB_LINKINITCMD_SLEEP:
2597*4882a593Smuzhiyun licmd = QLOGIC_IB_IBCC_LINKINITCMD_SLEEP;
2598*4882a593Smuzhiyun break;
2599*4882a593Smuzhiyun
2600*4882a593Smuzhiyun case IB_LINKINITCMD_DISABLE:
2601*4882a593Smuzhiyun licmd = QLOGIC_IB_IBCC_LINKINITCMD_DISABLE;
2602*4882a593Smuzhiyun ppd->cpspec->chase_end = 0;
2603*4882a593Smuzhiyun /*
2604*4882a593Smuzhiyun * stop state chase counter and timer, if running.
2605*4882a593Smuzhiyun * wait forpending timer, but don't clear .data (ppd)!
2606*4882a593Smuzhiyun */
2607*4882a593Smuzhiyun if (ppd->cpspec->chase_timer.expires) {
2608*4882a593Smuzhiyun del_timer_sync(&ppd->cpspec->chase_timer);
2609*4882a593Smuzhiyun ppd->cpspec->chase_timer.expires = 0;
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun break;
2612*4882a593Smuzhiyun
2613*4882a593Smuzhiyun default:
2614*4882a593Smuzhiyun ret = -EINVAL;
2615*4882a593Smuzhiyun qib_dev_err(dd, "bad linkinitcmd req 0x%x\n",
2616*4882a593Smuzhiyun val & 0xffff);
2617*4882a593Smuzhiyun goto bail;
2618*4882a593Smuzhiyun }
2619*4882a593Smuzhiyun qib_set_ib_7220_lstate(ppd, lcmd, licmd);
2620*4882a593Smuzhiyun
2621*4882a593Smuzhiyun maskr = IBA7220_IBC_WIDTH_MASK;
2622*4882a593Smuzhiyun lsb = IBA7220_IBC_WIDTH_SHIFT;
2623*4882a593Smuzhiyun tmp = (ppd->cpspec->ibcddrctrl >> lsb) & maskr;
2624*4882a593Smuzhiyun /* If the width active on the chip does not match the
2625*4882a593Smuzhiyun * width in the shadow register, write the new active
2626*4882a593Smuzhiyun * width to the chip.
2627*4882a593Smuzhiyun * We don't have to worry about speed as the speed is taken
2628*4882a593Smuzhiyun * care of by set_7220_ibspeed_fast called by ib_updown.
2629*4882a593Smuzhiyun */
2630*4882a593Smuzhiyun if (ppd->link_width_enabled-1 != tmp) {
2631*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl &= ~(maskr << lsb);
2632*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |=
2633*4882a593Smuzhiyun (((u64)(ppd->link_width_enabled-1) & maskr) <<
2634*4882a593Smuzhiyun lsb);
2635*4882a593Smuzhiyun qib_write_kreg(dd, kr_ibcddrctrl,
2636*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl);
2637*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
2638*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
2639*4882a593Smuzhiyun ppd->lflags |= QIBL_IB_FORCE_NOTIFY;
2640*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2641*4882a593Smuzhiyun }
2642*4882a593Smuzhiyun goto bail;
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun case QIB_IB_CFG_HRTBT: /* set Heartbeat off/enable/auto */
2645*4882a593Smuzhiyun if (val > IBA7220_IBC_HRTBT_MASK) {
2646*4882a593Smuzhiyun ret = -EINVAL;
2647*4882a593Smuzhiyun goto bail;
2648*4882a593Smuzhiyun }
2649*4882a593Smuzhiyun lsb = IBA7220_IBC_HRTBT_SHIFT;
2650*4882a593Smuzhiyun maskr = IBA7220_IBC_HRTBT_MASK;
2651*4882a593Smuzhiyun break;
2652*4882a593Smuzhiyun
2653*4882a593Smuzhiyun default:
2654*4882a593Smuzhiyun ret = -EINVAL;
2655*4882a593Smuzhiyun goto bail;
2656*4882a593Smuzhiyun }
2657*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl &= ~(maskr << lsb);
2658*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |= (((u64) val & maskr) << lsb);
2659*4882a593Smuzhiyun qib_write_kreg(dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
2660*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
2661*4882a593Smuzhiyun if (setforce) {
2662*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
2663*4882a593Smuzhiyun ppd->lflags |= QIBL_IB_FORCE_NOTIFY;
2664*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2665*4882a593Smuzhiyun }
2666*4882a593Smuzhiyun bail:
2667*4882a593Smuzhiyun return ret;
2668*4882a593Smuzhiyun }
2669*4882a593Smuzhiyun
qib_7220_set_loopback(struct qib_pportdata * ppd,const char * what)2670*4882a593Smuzhiyun static int qib_7220_set_loopback(struct qib_pportdata *ppd, const char *what)
2671*4882a593Smuzhiyun {
2672*4882a593Smuzhiyun int ret = 0;
2673*4882a593Smuzhiyun u64 val, ddr;
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun if (!strncmp(what, "ibc", 3)) {
2676*4882a593Smuzhiyun ppd->cpspec->ibcctrl |= SYM_MASK(IBCCtrl, Loopback);
2677*4882a593Smuzhiyun val = 0; /* disable heart beat, so link will come up */
2678*4882a593Smuzhiyun qib_devinfo(ppd->dd->pcidev, "Enabling IB%u:%u IBC loopback\n",
2679*4882a593Smuzhiyun ppd->dd->unit, ppd->port);
2680*4882a593Smuzhiyun } else if (!strncmp(what, "off", 3)) {
2681*4882a593Smuzhiyun ppd->cpspec->ibcctrl &= ~SYM_MASK(IBCCtrl, Loopback);
2682*4882a593Smuzhiyun /* enable heart beat again */
2683*4882a593Smuzhiyun val = IBA7220_IBC_HRTBT_MASK << IBA7220_IBC_HRTBT_SHIFT;
2684*4882a593Smuzhiyun qib_devinfo(ppd->dd->pcidev,
2685*4882a593Smuzhiyun "Disabling IB%u:%u IBC loopback (normal)\n",
2686*4882a593Smuzhiyun ppd->dd->unit, ppd->port);
2687*4882a593Smuzhiyun } else
2688*4882a593Smuzhiyun ret = -EINVAL;
2689*4882a593Smuzhiyun if (!ret) {
2690*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_ibcctrl, ppd->cpspec->ibcctrl);
2691*4882a593Smuzhiyun ddr = ppd->cpspec->ibcddrctrl & ~(IBA7220_IBC_HRTBT_MASK
2692*4882a593Smuzhiyun << IBA7220_IBC_HRTBT_SHIFT);
2693*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl = ddr | val;
2694*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_ibcddrctrl,
2695*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl);
2696*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_scratch, 0);
2697*4882a593Smuzhiyun }
2698*4882a593Smuzhiyun return ret;
2699*4882a593Smuzhiyun }
2700*4882a593Smuzhiyun
qib_update_7220_usrhead(struct qib_ctxtdata * rcd,u64 hd,u32 updegr,u32 egrhd,u32 npkts)2701*4882a593Smuzhiyun static void qib_update_7220_usrhead(struct qib_ctxtdata *rcd, u64 hd,
2702*4882a593Smuzhiyun u32 updegr, u32 egrhd, u32 npkts)
2703*4882a593Smuzhiyun {
2704*4882a593Smuzhiyun if (updegr)
2705*4882a593Smuzhiyun qib_write_ureg(rcd->dd, ur_rcvegrindexhead, egrhd, rcd->ctxt);
2706*4882a593Smuzhiyun qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
2707*4882a593Smuzhiyun }
2708*4882a593Smuzhiyun
qib_7220_hdrqempty(struct qib_ctxtdata * rcd)2709*4882a593Smuzhiyun static u32 qib_7220_hdrqempty(struct qib_ctxtdata *rcd)
2710*4882a593Smuzhiyun {
2711*4882a593Smuzhiyun u32 head, tail;
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun head = qib_read_ureg32(rcd->dd, ur_rcvhdrhead, rcd->ctxt);
2714*4882a593Smuzhiyun if (rcd->rcvhdrtail_kvaddr)
2715*4882a593Smuzhiyun tail = qib_get_rcvhdrtail(rcd);
2716*4882a593Smuzhiyun else
2717*4882a593Smuzhiyun tail = qib_read_ureg32(rcd->dd, ur_rcvhdrtail, rcd->ctxt);
2718*4882a593Smuzhiyun return head == tail;
2719*4882a593Smuzhiyun }
2720*4882a593Smuzhiyun
2721*4882a593Smuzhiyun /*
2722*4882a593Smuzhiyun * Modify the RCVCTRL register in chip-specific way. This
2723*4882a593Smuzhiyun * is a function because bit positions and (future) register
2724*4882a593Smuzhiyun * location is chip-specifc, but the needed operations are
2725*4882a593Smuzhiyun * generic. <op> is a bit-mask because we often want to
2726*4882a593Smuzhiyun * do multiple modifications.
2727*4882a593Smuzhiyun */
rcvctrl_7220_mod(struct qib_pportdata * ppd,unsigned int op,int ctxt)2728*4882a593Smuzhiyun static void rcvctrl_7220_mod(struct qib_pportdata *ppd, unsigned int op,
2729*4882a593Smuzhiyun int ctxt)
2730*4882a593Smuzhiyun {
2731*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
2732*4882a593Smuzhiyun u64 mask, val;
2733*4882a593Smuzhiyun unsigned long flags;
2734*4882a593Smuzhiyun
2735*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
2736*4882a593Smuzhiyun if (op & QIB_RCVCTRL_TAILUPD_ENB)
2737*4882a593Smuzhiyun dd->rcvctrl |= (1ULL << IBA7220_R_TAILUPD_SHIFT);
2738*4882a593Smuzhiyun if (op & QIB_RCVCTRL_TAILUPD_DIS)
2739*4882a593Smuzhiyun dd->rcvctrl &= ~(1ULL << IBA7220_R_TAILUPD_SHIFT);
2740*4882a593Smuzhiyun if (op & QIB_RCVCTRL_PKEY_ENB)
2741*4882a593Smuzhiyun dd->rcvctrl &= ~(1ULL << IBA7220_R_PKEY_DIS_SHIFT);
2742*4882a593Smuzhiyun if (op & QIB_RCVCTRL_PKEY_DIS)
2743*4882a593Smuzhiyun dd->rcvctrl |= (1ULL << IBA7220_R_PKEY_DIS_SHIFT);
2744*4882a593Smuzhiyun if (ctxt < 0)
2745*4882a593Smuzhiyun mask = (1ULL << dd->ctxtcnt) - 1;
2746*4882a593Smuzhiyun else
2747*4882a593Smuzhiyun mask = (1ULL << ctxt);
2748*4882a593Smuzhiyun if (op & QIB_RCVCTRL_CTXT_ENB) {
2749*4882a593Smuzhiyun /* always done for specific ctxt */
2750*4882a593Smuzhiyun dd->rcvctrl |= (mask << SYM_LSB(RcvCtrl, PortEnable));
2751*4882a593Smuzhiyun if (!(dd->flags & QIB_NODMA_RTAIL))
2752*4882a593Smuzhiyun dd->rcvctrl |= 1ULL << IBA7220_R_TAILUPD_SHIFT;
2753*4882a593Smuzhiyun /* Write these registers before the context is enabled. */
2754*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt,
2755*4882a593Smuzhiyun dd->rcd[ctxt]->rcvhdrqtailaddr_phys);
2756*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt,
2757*4882a593Smuzhiyun dd->rcd[ctxt]->rcvhdrq_phys);
2758*4882a593Smuzhiyun dd->rcd[ctxt]->seq_cnt = 1;
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun if (op & QIB_RCVCTRL_CTXT_DIS)
2761*4882a593Smuzhiyun dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, PortEnable));
2762*4882a593Smuzhiyun if (op & QIB_RCVCTRL_INTRAVAIL_ENB)
2763*4882a593Smuzhiyun dd->rcvctrl |= (mask << IBA7220_R_INTRAVAIL_SHIFT);
2764*4882a593Smuzhiyun if (op & QIB_RCVCTRL_INTRAVAIL_DIS)
2765*4882a593Smuzhiyun dd->rcvctrl &= ~(mask << IBA7220_R_INTRAVAIL_SHIFT);
2766*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
2767*4882a593Smuzhiyun if ((op & QIB_RCVCTRL_INTRAVAIL_ENB) && dd->rhdrhead_intr_off) {
2768*4882a593Smuzhiyun /* arm rcv interrupt */
2769*4882a593Smuzhiyun val = qib_read_ureg32(dd, ur_rcvhdrhead, ctxt) |
2770*4882a593Smuzhiyun dd->rhdrhead_intr_off;
2771*4882a593Smuzhiyun qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
2772*4882a593Smuzhiyun }
2773*4882a593Smuzhiyun if (op & QIB_RCVCTRL_CTXT_ENB) {
2774*4882a593Smuzhiyun /*
2775*4882a593Smuzhiyun * Init the context registers also; if we were
2776*4882a593Smuzhiyun * disabled, tail and head should both be zero
2777*4882a593Smuzhiyun * already from the enable, but since we don't
2778*4882a593Smuzhiyun * know, we have to do it explicitly.
2779*4882a593Smuzhiyun */
2780*4882a593Smuzhiyun val = qib_read_ureg32(dd, ur_rcvegrindextail, ctxt);
2781*4882a593Smuzhiyun qib_write_ureg(dd, ur_rcvegrindexhead, val, ctxt);
2782*4882a593Smuzhiyun
2783*4882a593Smuzhiyun val = qib_read_ureg32(dd, ur_rcvhdrtail, ctxt);
2784*4882a593Smuzhiyun dd->rcd[ctxt]->head = val;
2785*4882a593Smuzhiyun /* If kctxt, interrupt on next receive. */
2786*4882a593Smuzhiyun if (ctxt < dd->first_user_ctxt)
2787*4882a593Smuzhiyun val |= dd->rhdrhead_intr_off;
2788*4882a593Smuzhiyun qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
2789*4882a593Smuzhiyun }
2790*4882a593Smuzhiyun if (op & QIB_RCVCTRL_CTXT_DIS) {
2791*4882a593Smuzhiyun if (ctxt >= 0) {
2792*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt, 0);
2793*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt, 0);
2794*4882a593Smuzhiyun } else {
2795*4882a593Smuzhiyun unsigned i;
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun for (i = 0; i < dd->cfgctxts; i++) {
2798*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr,
2799*4882a593Smuzhiyun i, 0);
2800*4882a593Smuzhiyun qib_write_kreg_ctxt(dd, kr_rcvhdraddr, i, 0);
2801*4882a593Smuzhiyun }
2802*4882a593Smuzhiyun }
2803*4882a593Smuzhiyun }
2804*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
2805*4882a593Smuzhiyun }
2806*4882a593Smuzhiyun
2807*4882a593Smuzhiyun /*
2808*4882a593Smuzhiyun * Modify the SENDCTRL register in chip-specific way. This
2809*4882a593Smuzhiyun * is a function there may be multiple such registers with
2810*4882a593Smuzhiyun * slightly different layouts. To start, we assume the
2811*4882a593Smuzhiyun * "canonical" register layout of the first chips.
2812*4882a593Smuzhiyun * Chip requires no back-back sendctrl writes, so write
2813*4882a593Smuzhiyun * scratch register after writing sendctrl
2814*4882a593Smuzhiyun */
sendctrl_7220_mod(struct qib_pportdata * ppd,u32 op)2815*4882a593Smuzhiyun static void sendctrl_7220_mod(struct qib_pportdata *ppd, u32 op)
2816*4882a593Smuzhiyun {
2817*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
2818*4882a593Smuzhiyun u64 tmp_dd_sendctrl;
2819*4882a593Smuzhiyun unsigned long flags;
2820*4882a593Smuzhiyun
2821*4882a593Smuzhiyun spin_lock_irqsave(&dd->sendctrl_lock, flags);
2822*4882a593Smuzhiyun
2823*4882a593Smuzhiyun /* First the ones that are "sticky", saved in shadow */
2824*4882a593Smuzhiyun if (op & QIB_SENDCTRL_CLEAR)
2825*4882a593Smuzhiyun dd->sendctrl = 0;
2826*4882a593Smuzhiyun if (op & QIB_SENDCTRL_SEND_DIS)
2827*4882a593Smuzhiyun dd->sendctrl &= ~SYM_MASK(SendCtrl, SPioEnable);
2828*4882a593Smuzhiyun else if (op & QIB_SENDCTRL_SEND_ENB) {
2829*4882a593Smuzhiyun dd->sendctrl |= SYM_MASK(SendCtrl, SPioEnable);
2830*4882a593Smuzhiyun if (dd->flags & QIB_USE_SPCL_TRIG)
2831*4882a593Smuzhiyun dd->sendctrl |= SYM_MASK(SendCtrl,
2832*4882a593Smuzhiyun SSpecialTriggerEn);
2833*4882a593Smuzhiyun }
2834*4882a593Smuzhiyun if (op & QIB_SENDCTRL_AVAIL_DIS)
2835*4882a593Smuzhiyun dd->sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
2836*4882a593Smuzhiyun else if (op & QIB_SENDCTRL_AVAIL_ENB)
2837*4882a593Smuzhiyun dd->sendctrl |= SYM_MASK(SendCtrl, SendBufAvailUpd);
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun if (op & QIB_SENDCTRL_DISARM_ALL) {
2840*4882a593Smuzhiyun u32 i, last;
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun tmp_dd_sendctrl = dd->sendctrl;
2843*4882a593Smuzhiyun /*
2844*4882a593Smuzhiyun * disarm any that are not yet launched, disabling sends
2845*4882a593Smuzhiyun * and updates until done.
2846*4882a593Smuzhiyun */
2847*4882a593Smuzhiyun last = dd->piobcnt2k + dd->piobcnt4k;
2848*4882a593Smuzhiyun tmp_dd_sendctrl &=
2849*4882a593Smuzhiyun ~(SYM_MASK(SendCtrl, SPioEnable) |
2850*4882a593Smuzhiyun SYM_MASK(SendCtrl, SendBufAvailUpd));
2851*4882a593Smuzhiyun for (i = 0; i < last; i++) {
2852*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendctrl,
2853*4882a593Smuzhiyun tmp_dd_sendctrl |
2854*4882a593Smuzhiyun SYM_MASK(SendCtrl, Disarm) | i);
2855*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
2856*4882a593Smuzhiyun }
2857*4882a593Smuzhiyun }
2858*4882a593Smuzhiyun
2859*4882a593Smuzhiyun tmp_dd_sendctrl = dd->sendctrl;
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun if (op & QIB_SENDCTRL_FLUSH)
2862*4882a593Smuzhiyun tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Abort);
2863*4882a593Smuzhiyun if (op & QIB_SENDCTRL_DISARM)
2864*4882a593Smuzhiyun tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Disarm) |
2865*4882a593Smuzhiyun ((op & QIB_7220_SendCtrl_DisarmPIOBuf_RMASK) <<
2866*4882a593Smuzhiyun SYM_LSB(SendCtrl, DisarmPIOBuf));
2867*4882a593Smuzhiyun if ((op & QIB_SENDCTRL_AVAIL_BLIP) &&
2868*4882a593Smuzhiyun (dd->sendctrl & SYM_MASK(SendCtrl, SendBufAvailUpd)))
2869*4882a593Smuzhiyun tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl);
2872*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
2873*4882a593Smuzhiyun
2874*4882a593Smuzhiyun if (op & QIB_SENDCTRL_AVAIL_BLIP) {
2875*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
2876*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0);
2877*4882a593Smuzhiyun }
2878*4882a593Smuzhiyun
2879*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
2880*4882a593Smuzhiyun
2881*4882a593Smuzhiyun if (op & QIB_SENDCTRL_FLUSH) {
2882*4882a593Smuzhiyun u32 v;
2883*4882a593Smuzhiyun /*
2884*4882a593Smuzhiyun * ensure writes have hit chip, then do a few
2885*4882a593Smuzhiyun * more reads, to allow DMA of pioavail registers
2886*4882a593Smuzhiyun * to occur, so in-memory copy is in sync with
2887*4882a593Smuzhiyun * the chip. Not always safe to sleep.
2888*4882a593Smuzhiyun */
2889*4882a593Smuzhiyun v = qib_read_kreg32(dd, kr_scratch);
2890*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, v);
2891*4882a593Smuzhiyun v = qib_read_kreg32(dd, kr_scratch);
2892*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, v);
2893*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
2894*4882a593Smuzhiyun }
2895*4882a593Smuzhiyun }
2896*4882a593Smuzhiyun
2897*4882a593Smuzhiyun /**
2898*4882a593Smuzhiyun * qib_portcntr_7220 - read a per-port counter
2899*4882a593Smuzhiyun * @dd: the qlogic_ib device
2900*4882a593Smuzhiyun * @creg: the counter to snapshot
2901*4882a593Smuzhiyun */
qib_portcntr_7220(struct qib_pportdata * ppd,u32 reg)2902*4882a593Smuzhiyun static u64 qib_portcntr_7220(struct qib_pportdata *ppd, u32 reg)
2903*4882a593Smuzhiyun {
2904*4882a593Smuzhiyun u64 ret = 0ULL;
2905*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
2906*4882a593Smuzhiyun u16 creg;
2907*4882a593Smuzhiyun /* 0xffff for unimplemented or synthesized counters */
2908*4882a593Smuzhiyun static const u16 xlator[] = {
2909*4882a593Smuzhiyun [QIBPORTCNTR_PKTSEND] = cr_pktsend,
2910*4882a593Smuzhiyun [QIBPORTCNTR_WORDSEND] = cr_wordsend,
2911*4882a593Smuzhiyun [QIBPORTCNTR_PSXMITDATA] = cr_psxmitdatacount,
2912*4882a593Smuzhiyun [QIBPORTCNTR_PSXMITPKTS] = cr_psxmitpktscount,
2913*4882a593Smuzhiyun [QIBPORTCNTR_PSXMITWAIT] = cr_psxmitwaitcount,
2914*4882a593Smuzhiyun [QIBPORTCNTR_SENDSTALL] = cr_sendstall,
2915*4882a593Smuzhiyun [QIBPORTCNTR_PKTRCV] = cr_pktrcv,
2916*4882a593Smuzhiyun [QIBPORTCNTR_PSRCVDATA] = cr_psrcvdatacount,
2917*4882a593Smuzhiyun [QIBPORTCNTR_PSRCVPKTS] = cr_psrcvpktscount,
2918*4882a593Smuzhiyun [QIBPORTCNTR_RCVEBP] = cr_rcvebp,
2919*4882a593Smuzhiyun [QIBPORTCNTR_RCVOVFL] = cr_rcvovfl,
2920*4882a593Smuzhiyun [QIBPORTCNTR_WORDRCV] = cr_wordrcv,
2921*4882a593Smuzhiyun [QIBPORTCNTR_RXDROPPKT] = cr_rxdroppkt,
2922*4882a593Smuzhiyun [QIBPORTCNTR_RXLOCALPHYERR] = cr_rxotherlocalphyerr,
2923*4882a593Smuzhiyun [QIBPORTCNTR_RXVLERR] = cr_rxvlerr,
2924*4882a593Smuzhiyun [QIBPORTCNTR_ERRICRC] = cr_erricrc,
2925*4882a593Smuzhiyun [QIBPORTCNTR_ERRVCRC] = cr_errvcrc,
2926*4882a593Smuzhiyun [QIBPORTCNTR_ERRLPCRC] = cr_errlpcrc,
2927*4882a593Smuzhiyun [QIBPORTCNTR_BADFORMAT] = cr_badformat,
2928*4882a593Smuzhiyun [QIBPORTCNTR_ERR_RLEN] = cr_err_rlen,
2929*4882a593Smuzhiyun [QIBPORTCNTR_IBSYMBOLERR] = cr_ibsymbolerr,
2930*4882a593Smuzhiyun [QIBPORTCNTR_INVALIDRLEN] = cr_invalidrlen,
2931*4882a593Smuzhiyun [QIBPORTCNTR_UNSUPVL] = cr_txunsupvl,
2932*4882a593Smuzhiyun [QIBPORTCNTR_EXCESSBUFOVFL] = cr_excessbufferovfl,
2933*4882a593Smuzhiyun [QIBPORTCNTR_ERRLINK] = cr_errlink,
2934*4882a593Smuzhiyun [QIBPORTCNTR_IBLINKDOWN] = cr_iblinkdown,
2935*4882a593Smuzhiyun [QIBPORTCNTR_IBLINKERRRECOV] = cr_iblinkerrrecov,
2936*4882a593Smuzhiyun [QIBPORTCNTR_LLI] = cr_locallinkintegrityerr,
2937*4882a593Smuzhiyun [QIBPORTCNTR_PSINTERVAL] = cr_psinterval,
2938*4882a593Smuzhiyun [QIBPORTCNTR_PSSTART] = cr_psstart,
2939*4882a593Smuzhiyun [QIBPORTCNTR_PSSTAT] = cr_psstat,
2940*4882a593Smuzhiyun [QIBPORTCNTR_VL15PKTDROP] = cr_vl15droppedpkt,
2941*4882a593Smuzhiyun [QIBPORTCNTR_ERRPKEY] = cr_errpkey,
2942*4882a593Smuzhiyun [QIBPORTCNTR_KHDROVFL] = 0xffff,
2943*4882a593Smuzhiyun };
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun if (reg >= ARRAY_SIZE(xlator)) {
2946*4882a593Smuzhiyun qib_devinfo(ppd->dd->pcidev,
2947*4882a593Smuzhiyun "Unimplemented portcounter %u\n", reg);
2948*4882a593Smuzhiyun goto done;
2949*4882a593Smuzhiyun }
2950*4882a593Smuzhiyun creg = xlator[reg];
2951*4882a593Smuzhiyun
2952*4882a593Smuzhiyun if (reg == QIBPORTCNTR_KHDROVFL) {
2953*4882a593Smuzhiyun int i;
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun /* sum over all kernel contexts */
2956*4882a593Smuzhiyun for (i = 0; i < dd->first_user_ctxt; i++)
2957*4882a593Smuzhiyun ret += read_7220_creg32(dd, cr_portovfl + i);
2958*4882a593Smuzhiyun }
2959*4882a593Smuzhiyun if (creg == 0xffff)
2960*4882a593Smuzhiyun goto done;
2961*4882a593Smuzhiyun
2962*4882a593Smuzhiyun /*
2963*4882a593Smuzhiyun * only fast incrementing counters are 64bit; use 32 bit reads to
2964*4882a593Smuzhiyun * avoid two independent reads when on opteron
2965*4882a593Smuzhiyun */
2966*4882a593Smuzhiyun if ((creg == cr_wordsend || creg == cr_wordrcv ||
2967*4882a593Smuzhiyun creg == cr_pktsend || creg == cr_pktrcv))
2968*4882a593Smuzhiyun ret = read_7220_creg(dd, creg);
2969*4882a593Smuzhiyun else
2970*4882a593Smuzhiyun ret = read_7220_creg32(dd, creg);
2971*4882a593Smuzhiyun if (creg == cr_ibsymbolerr) {
2972*4882a593Smuzhiyun if (dd->pport->cpspec->ibdeltainprog)
2973*4882a593Smuzhiyun ret -= ret - ppd->cpspec->ibsymsnap;
2974*4882a593Smuzhiyun ret -= dd->pport->cpspec->ibsymdelta;
2975*4882a593Smuzhiyun } else if (creg == cr_iblinkerrrecov) {
2976*4882a593Smuzhiyun if (dd->pport->cpspec->ibdeltainprog)
2977*4882a593Smuzhiyun ret -= ret - ppd->cpspec->iblnkerrsnap;
2978*4882a593Smuzhiyun ret -= dd->pport->cpspec->iblnkerrdelta;
2979*4882a593Smuzhiyun }
2980*4882a593Smuzhiyun done:
2981*4882a593Smuzhiyun return ret;
2982*4882a593Smuzhiyun }
2983*4882a593Smuzhiyun
2984*4882a593Smuzhiyun /*
2985*4882a593Smuzhiyun * Device counter names (not port-specific), one line per stat,
2986*4882a593Smuzhiyun * single string. Used by utilities like ipathstats to print the stats
2987*4882a593Smuzhiyun * in a way which works for different versions of drivers, without changing
2988*4882a593Smuzhiyun * the utility. Names need to be 12 chars or less (w/o newline), for proper
2989*4882a593Smuzhiyun * display by utility.
2990*4882a593Smuzhiyun * Non-error counters are first.
2991*4882a593Smuzhiyun * Start of "error" conters is indicated by a leading "E " on the first
2992*4882a593Smuzhiyun * "error" counter, and doesn't count in label length.
2993*4882a593Smuzhiyun * The EgrOvfl list needs to be last so we truncate them at the configured
2994*4882a593Smuzhiyun * context count for the device.
2995*4882a593Smuzhiyun * cntr7220indices contains the corresponding register indices.
2996*4882a593Smuzhiyun */
2997*4882a593Smuzhiyun static const char cntr7220names[] =
2998*4882a593Smuzhiyun "Interrupts\n"
2999*4882a593Smuzhiyun "HostBusStall\n"
3000*4882a593Smuzhiyun "E RxTIDFull\n"
3001*4882a593Smuzhiyun "RxTIDInvalid\n"
3002*4882a593Smuzhiyun "Ctxt0EgrOvfl\n"
3003*4882a593Smuzhiyun "Ctxt1EgrOvfl\n"
3004*4882a593Smuzhiyun "Ctxt2EgrOvfl\n"
3005*4882a593Smuzhiyun "Ctxt3EgrOvfl\n"
3006*4882a593Smuzhiyun "Ctxt4EgrOvfl\n"
3007*4882a593Smuzhiyun "Ctxt5EgrOvfl\n"
3008*4882a593Smuzhiyun "Ctxt6EgrOvfl\n"
3009*4882a593Smuzhiyun "Ctxt7EgrOvfl\n"
3010*4882a593Smuzhiyun "Ctxt8EgrOvfl\n"
3011*4882a593Smuzhiyun "Ctxt9EgrOvfl\n"
3012*4882a593Smuzhiyun "Ctx10EgrOvfl\n"
3013*4882a593Smuzhiyun "Ctx11EgrOvfl\n"
3014*4882a593Smuzhiyun "Ctx12EgrOvfl\n"
3015*4882a593Smuzhiyun "Ctx13EgrOvfl\n"
3016*4882a593Smuzhiyun "Ctx14EgrOvfl\n"
3017*4882a593Smuzhiyun "Ctx15EgrOvfl\n"
3018*4882a593Smuzhiyun "Ctx16EgrOvfl\n";
3019*4882a593Smuzhiyun
3020*4882a593Smuzhiyun static const size_t cntr7220indices[] = {
3021*4882a593Smuzhiyun cr_lbint,
3022*4882a593Smuzhiyun cr_lbflowstall,
3023*4882a593Smuzhiyun cr_errtidfull,
3024*4882a593Smuzhiyun cr_errtidvalid,
3025*4882a593Smuzhiyun cr_portovfl + 0,
3026*4882a593Smuzhiyun cr_portovfl + 1,
3027*4882a593Smuzhiyun cr_portovfl + 2,
3028*4882a593Smuzhiyun cr_portovfl + 3,
3029*4882a593Smuzhiyun cr_portovfl + 4,
3030*4882a593Smuzhiyun cr_portovfl + 5,
3031*4882a593Smuzhiyun cr_portovfl + 6,
3032*4882a593Smuzhiyun cr_portovfl + 7,
3033*4882a593Smuzhiyun cr_portovfl + 8,
3034*4882a593Smuzhiyun cr_portovfl + 9,
3035*4882a593Smuzhiyun cr_portovfl + 10,
3036*4882a593Smuzhiyun cr_portovfl + 11,
3037*4882a593Smuzhiyun cr_portovfl + 12,
3038*4882a593Smuzhiyun cr_portovfl + 13,
3039*4882a593Smuzhiyun cr_portovfl + 14,
3040*4882a593Smuzhiyun cr_portovfl + 15,
3041*4882a593Smuzhiyun cr_portovfl + 16,
3042*4882a593Smuzhiyun };
3043*4882a593Smuzhiyun
3044*4882a593Smuzhiyun /*
3045*4882a593Smuzhiyun * same as cntr7220names and cntr7220indices, but for port-specific counters.
3046*4882a593Smuzhiyun * portcntr7220indices is somewhat complicated by some registers needing
3047*4882a593Smuzhiyun * adjustments of various kinds, and those are ORed with _PORT_VIRT_FLAG
3048*4882a593Smuzhiyun */
3049*4882a593Smuzhiyun static const char portcntr7220names[] =
3050*4882a593Smuzhiyun "TxPkt\n"
3051*4882a593Smuzhiyun "TxFlowPkt\n"
3052*4882a593Smuzhiyun "TxWords\n"
3053*4882a593Smuzhiyun "RxPkt\n"
3054*4882a593Smuzhiyun "RxFlowPkt\n"
3055*4882a593Smuzhiyun "RxWords\n"
3056*4882a593Smuzhiyun "TxFlowStall\n"
3057*4882a593Smuzhiyun "TxDmaDesc\n" /* 7220 and 7322-only */
3058*4882a593Smuzhiyun "E RxDlidFltr\n" /* 7220 and 7322-only */
3059*4882a593Smuzhiyun "IBStatusChng\n"
3060*4882a593Smuzhiyun "IBLinkDown\n"
3061*4882a593Smuzhiyun "IBLnkRecov\n"
3062*4882a593Smuzhiyun "IBRxLinkErr\n"
3063*4882a593Smuzhiyun "IBSymbolErr\n"
3064*4882a593Smuzhiyun "RxLLIErr\n"
3065*4882a593Smuzhiyun "RxBadFormat\n"
3066*4882a593Smuzhiyun "RxBadLen\n"
3067*4882a593Smuzhiyun "RxBufOvrfl\n"
3068*4882a593Smuzhiyun "RxEBP\n"
3069*4882a593Smuzhiyun "RxFlowCtlErr\n"
3070*4882a593Smuzhiyun "RxICRCerr\n"
3071*4882a593Smuzhiyun "RxLPCRCerr\n"
3072*4882a593Smuzhiyun "RxVCRCerr\n"
3073*4882a593Smuzhiyun "RxInvalLen\n"
3074*4882a593Smuzhiyun "RxInvalPKey\n"
3075*4882a593Smuzhiyun "RxPktDropped\n"
3076*4882a593Smuzhiyun "TxBadLength\n"
3077*4882a593Smuzhiyun "TxDropped\n"
3078*4882a593Smuzhiyun "TxInvalLen\n"
3079*4882a593Smuzhiyun "TxUnderrun\n"
3080*4882a593Smuzhiyun "TxUnsupVL\n"
3081*4882a593Smuzhiyun "RxLclPhyErr\n" /* 7220 and 7322-only */
3082*4882a593Smuzhiyun "RxVL15Drop\n" /* 7220 and 7322-only */
3083*4882a593Smuzhiyun "RxVlErr\n" /* 7220 and 7322-only */
3084*4882a593Smuzhiyun "XcessBufOvfl\n" /* 7220 and 7322-only */
3085*4882a593Smuzhiyun ;
3086*4882a593Smuzhiyun
3087*4882a593Smuzhiyun #define _PORT_VIRT_FLAG 0x8000 /* "virtual", need adjustments */
3088*4882a593Smuzhiyun static const size_t portcntr7220indices[] = {
3089*4882a593Smuzhiyun QIBPORTCNTR_PKTSEND | _PORT_VIRT_FLAG,
3090*4882a593Smuzhiyun cr_pktsendflow,
3091*4882a593Smuzhiyun QIBPORTCNTR_WORDSEND | _PORT_VIRT_FLAG,
3092*4882a593Smuzhiyun QIBPORTCNTR_PKTRCV | _PORT_VIRT_FLAG,
3093*4882a593Smuzhiyun cr_pktrcvflowctrl,
3094*4882a593Smuzhiyun QIBPORTCNTR_WORDRCV | _PORT_VIRT_FLAG,
3095*4882a593Smuzhiyun QIBPORTCNTR_SENDSTALL | _PORT_VIRT_FLAG,
3096*4882a593Smuzhiyun cr_txsdmadesc,
3097*4882a593Smuzhiyun cr_rxdlidfltr,
3098*4882a593Smuzhiyun cr_ibstatuschange,
3099*4882a593Smuzhiyun QIBPORTCNTR_IBLINKDOWN | _PORT_VIRT_FLAG,
3100*4882a593Smuzhiyun QIBPORTCNTR_IBLINKERRRECOV | _PORT_VIRT_FLAG,
3101*4882a593Smuzhiyun QIBPORTCNTR_ERRLINK | _PORT_VIRT_FLAG,
3102*4882a593Smuzhiyun QIBPORTCNTR_IBSYMBOLERR | _PORT_VIRT_FLAG,
3103*4882a593Smuzhiyun QIBPORTCNTR_LLI | _PORT_VIRT_FLAG,
3104*4882a593Smuzhiyun QIBPORTCNTR_BADFORMAT | _PORT_VIRT_FLAG,
3105*4882a593Smuzhiyun QIBPORTCNTR_ERR_RLEN | _PORT_VIRT_FLAG,
3106*4882a593Smuzhiyun QIBPORTCNTR_RCVOVFL | _PORT_VIRT_FLAG,
3107*4882a593Smuzhiyun QIBPORTCNTR_RCVEBP | _PORT_VIRT_FLAG,
3108*4882a593Smuzhiyun cr_rcvflowctrl_err,
3109*4882a593Smuzhiyun QIBPORTCNTR_ERRICRC | _PORT_VIRT_FLAG,
3110*4882a593Smuzhiyun QIBPORTCNTR_ERRLPCRC | _PORT_VIRT_FLAG,
3111*4882a593Smuzhiyun QIBPORTCNTR_ERRVCRC | _PORT_VIRT_FLAG,
3112*4882a593Smuzhiyun QIBPORTCNTR_INVALIDRLEN | _PORT_VIRT_FLAG,
3113*4882a593Smuzhiyun QIBPORTCNTR_ERRPKEY | _PORT_VIRT_FLAG,
3114*4882a593Smuzhiyun QIBPORTCNTR_RXDROPPKT | _PORT_VIRT_FLAG,
3115*4882a593Smuzhiyun cr_invalidslen,
3116*4882a593Smuzhiyun cr_senddropped,
3117*4882a593Smuzhiyun cr_errslen,
3118*4882a593Smuzhiyun cr_sendunderrun,
3119*4882a593Smuzhiyun cr_txunsupvl,
3120*4882a593Smuzhiyun QIBPORTCNTR_RXLOCALPHYERR | _PORT_VIRT_FLAG,
3121*4882a593Smuzhiyun QIBPORTCNTR_VL15PKTDROP | _PORT_VIRT_FLAG,
3122*4882a593Smuzhiyun QIBPORTCNTR_RXVLERR | _PORT_VIRT_FLAG,
3123*4882a593Smuzhiyun QIBPORTCNTR_EXCESSBUFOVFL | _PORT_VIRT_FLAG,
3124*4882a593Smuzhiyun };
3125*4882a593Smuzhiyun
3126*4882a593Smuzhiyun /* do all the setup to make the counter reads efficient later */
init_7220_cntrnames(struct qib_devdata * dd)3127*4882a593Smuzhiyun static void init_7220_cntrnames(struct qib_devdata *dd)
3128*4882a593Smuzhiyun {
3129*4882a593Smuzhiyun int i, j = 0;
3130*4882a593Smuzhiyun char *s;
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun for (i = 0, s = (char *)cntr7220names; s && j <= dd->cfgctxts;
3133*4882a593Smuzhiyun i++) {
3134*4882a593Smuzhiyun /* we always have at least one counter before the egrovfl */
3135*4882a593Smuzhiyun if (!j && !strncmp("Ctxt0EgrOvfl", s + 1, 12))
3136*4882a593Smuzhiyun j = 1;
3137*4882a593Smuzhiyun s = strchr(s + 1, '\n');
3138*4882a593Smuzhiyun if (s && j)
3139*4882a593Smuzhiyun j++;
3140*4882a593Smuzhiyun }
3141*4882a593Smuzhiyun dd->cspec->ncntrs = i;
3142*4882a593Smuzhiyun if (!s)
3143*4882a593Smuzhiyun /* full list; size is without terminating null */
3144*4882a593Smuzhiyun dd->cspec->cntrnamelen = sizeof(cntr7220names) - 1;
3145*4882a593Smuzhiyun else
3146*4882a593Smuzhiyun dd->cspec->cntrnamelen = 1 + s - cntr7220names;
3147*4882a593Smuzhiyun dd->cspec->cntrs = kmalloc_array(dd->cspec->ncntrs, sizeof(u64),
3148*4882a593Smuzhiyun GFP_KERNEL);
3149*4882a593Smuzhiyun
3150*4882a593Smuzhiyun for (i = 0, s = (char *)portcntr7220names; s; i++)
3151*4882a593Smuzhiyun s = strchr(s + 1, '\n');
3152*4882a593Smuzhiyun dd->cspec->nportcntrs = i - 1;
3153*4882a593Smuzhiyun dd->cspec->portcntrnamelen = sizeof(portcntr7220names) - 1;
3154*4882a593Smuzhiyun dd->cspec->portcntrs = kmalloc_array(dd->cspec->nportcntrs,
3155*4882a593Smuzhiyun sizeof(u64),
3156*4882a593Smuzhiyun GFP_KERNEL);
3157*4882a593Smuzhiyun }
3158*4882a593Smuzhiyun
qib_read_7220cntrs(struct qib_devdata * dd,loff_t pos,char ** namep,u64 ** cntrp)3159*4882a593Smuzhiyun static u32 qib_read_7220cntrs(struct qib_devdata *dd, loff_t pos, char **namep,
3160*4882a593Smuzhiyun u64 **cntrp)
3161*4882a593Smuzhiyun {
3162*4882a593Smuzhiyun u32 ret;
3163*4882a593Smuzhiyun
3164*4882a593Smuzhiyun if (!dd->cspec->cntrs) {
3165*4882a593Smuzhiyun ret = 0;
3166*4882a593Smuzhiyun goto done;
3167*4882a593Smuzhiyun }
3168*4882a593Smuzhiyun
3169*4882a593Smuzhiyun if (namep) {
3170*4882a593Smuzhiyun *namep = (char *)cntr7220names;
3171*4882a593Smuzhiyun ret = dd->cspec->cntrnamelen;
3172*4882a593Smuzhiyun if (pos >= ret)
3173*4882a593Smuzhiyun ret = 0; /* final read after getting everything */
3174*4882a593Smuzhiyun } else {
3175*4882a593Smuzhiyun u64 *cntr = dd->cspec->cntrs;
3176*4882a593Smuzhiyun int i;
3177*4882a593Smuzhiyun
3178*4882a593Smuzhiyun ret = dd->cspec->ncntrs * sizeof(u64);
3179*4882a593Smuzhiyun if (!cntr || pos >= ret) {
3180*4882a593Smuzhiyun /* everything read, or couldn't get memory */
3181*4882a593Smuzhiyun ret = 0;
3182*4882a593Smuzhiyun goto done;
3183*4882a593Smuzhiyun }
3184*4882a593Smuzhiyun
3185*4882a593Smuzhiyun *cntrp = cntr;
3186*4882a593Smuzhiyun for (i = 0; i < dd->cspec->ncntrs; i++)
3187*4882a593Smuzhiyun *cntr++ = read_7220_creg32(dd, cntr7220indices[i]);
3188*4882a593Smuzhiyun }
3189*4882a593Smuzhiyun done:
3190*4882a593Smuzhiyun return ret;
3191*4882a593Smuzhiyun }
3192*4882a593Smuzhiyun
qib_read_7220portcntrs(struct qib_devdata * dd,loff_t pos,u32 port,char ** namep,u64 ** cntrp)3193*4882a593Smuzhiyun static u32 qib_read_7220portcntrs(struct qib_devdata *dd, loff_t pos, u32 port,
3194*4882a593Smuzhiyun char **namep, u64 **cntrp)
3195*4882a593Smuzhiyun {
3196*4882a593Smuzhiyun u32 ret;
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun if (!dd->cspec->portcntrs) {
3199*4882a593Smuzhiyun ret = 0;
3200*4882a593Smuzhiyun goto done;
3201*4882a593Smuzhiyun }
3202*4882a593Smuzhiyun if (namep) {
3203*4882a593Smuzhiyun *namep = (char *)portcntr7220names;
3204*4882a593Smuzhiyun ret = dd->cspec->portcntrnamelen;
3205*4882a593Smuzhiyun if (pos >= ret)
3206*4882a593Smuzhiyun ret = 0; /* final read after getting everything */
3207*4882a593Smuzhiyun } else {
3208*4882a593Smuzhiyun u64 *cntr = dd->cspec->portcntrs;
3209*4882a593Smuzhiyun struct qib_pportdata *ppd = &dd->pport[port];
3210*4882a593Smuzhiyun int i;
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun ret = dd->cspec->nportcntrs * sizeof(u64);
3213*4882a593Smuzhiyun if (!cntr || pos >= ret) {
3214*4882a593Smuzhiyun /* everything read, or couldn't get memory */
3215*4882a593Smuzhiyun ret = 0;
3216*4882a593Smuzhiyun goto done;
3217*4882a593Smuzhiyun }
3218*4882a593Smuzhiyun *cntrp = cntr;
3219*4882a593Smuzhiyun for (i = 0; i < dd->cspec->nportcntrs; i++) {
3220*4882a593Smuzhiyun if (portcntr7220indices[i] & _PORT_VIRT_FLAG)
3221*4882a593Smuzhiyun *cntr++ = qib_portcntr_7220(ppd,
3222*4882a593Smuzhiyun portcntr7220indices[i] &
3223*4882a593Smuzhiyun ~_PORT_VIRT_FLAG);
3224*4882a593Smuzhiyun else
3225*4882a593Smuzhiyun *cntr++ = read_7220_creg32(dd,
3226*4882a593Smuzhiyun portcntr7220indices[i]);
3227*4882a593Smuzhiyun }
3228*4882a593Smuzhiyun }
3229*4882a593Smuzhiyun done:
3230*4882a593Smuzhiyun return ret;
3231*4882a593Smuzhiyun }
3232*4882a593Smuzhiyun
3233*4882a593Smuzhiyun /**
3234*4882a593Smuzhiyun * qib_get_7220_faststats - get word counters from chip before they overflow
3235*4882a593Smuzhiyun * @opaque - contains a pointer to the qlogic_ib device qib_devdata
3236*4882a593Smuzhiyun *
3237*4882a593Smuzhiyun * This needs more work; in particular, decision on whether we really
3238*4882a593Smuzhiyun * need traffic_wds done the way it is
3239*4882a593Smuzhiyun * called from add_timer
3240*4882a593Smuzhiyun */
qib_get_7220_faststats(struct timer_list * t)3241*4882a593Smuzhiyun static void qib_get_7220_faststats(struct timer_list *t)
3242*4882a593Smuzhiyun {
3243*4882a593Smuzhiyun struct qib_devdata *dd = from_timer(dd, t, stats_timer);
3244*4882a593Smuzhiyun struct qib_pportdata *ppd = dd->pport;
3245*4882a593Smuzhiyun unsigned long flags;
3246*4882a593Smuzhiyun u64 traffic_wds;
3247*4882a593Smuzhiyun
3248*4882a593Smuzhiyun /*
3249*4882a593Smuzhiyun * don't access the chip while running diags, or memory diags can
3250*4882a593Smuzhiyun * fail
3251*4882a593Smuzhiyun */
3252*4882a593Smuzhiyun if (!(dd->flags & QIB_INITTED) || dd->diag_client)
3253*4882a593Smuzhiyun /* but re-arm the timer, for diags case; won't hurt other */
3254*4882a593Smuzhiyun goto done;
3255*4882a593Smuzhiyun
3256*4882a593Smuzhiyun /*
3257*4882a593Smuzhiyun * We now try to maintain an activity timer, based on traffic
3258*4882a593Smuzhiyun * exceeding a threshold, so we need to check the word-counts
3259*4882a593Smuzhiyun * even if they are 64-bit.
3260*4882a593Smuzhiyun */
3261*4882a593Smuzhiyun traffic_wds = qib_portcntr_7220(ppd, cr_wordsend) +
3262*4882a593Smuzhiyun qib_portcntr_7220(ppd, cr_wordrcv);
3263*4882a593Smuzhiyun spin_lock_irqsave(&dd->eep_st_lock, flags);
3264*4882a593Smuzhiyun traffic_wds -= dd->traffic_wds;
3265*4882a593Smuzhiyun dd->traffic_wds += traffic_wds;
3266*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->eep_st_lock, flags);
3267*4882a593Smuzhiyun done:
3268*4882a593Smuzhiyun mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
3269*4882a593Smuzhiyun }
3270*4882a593Smuzhiyun
3271*4882a593Smuzhiyun /*
3272*4882a593Smuzhiyun * If we are using MSI, try to fallback to INTx.
3273*4882a593Smuzhiyun */
qib_7220_intr_fallback(struct qib_devdata * dd)3274*4882a593Smuzhiyun static int qib_7220_intr_fallback(struct qib_devdata *dd)
3275*4882a593Smuzhiyun {
3276*4882a593Smuzhiyun if (!dd->msi_lo)
3277*4882a593Smuzhiyun return 0;
3278*4882a593Smuzhiyun
3279*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
3280*4882a593Smuzhiyun "MSI interrupt not detected, trying INTx interrupts\n");
3281*4882a593Smuzhiyun
3282*4882a593Smuzhiyun qib_free_irq(dd);
3283*4882a593Smuzhiyun dd->msi_lo = 0;
3284*4882a593Smuzhiyun if (pci_alloc_irq_vectors(dd->pcidev, 1, 1, PCI_IRQ_LEGACY) < 0)
3285*4882a593Smuzhiyun qib_dev_err(dd, "Failed to enable INTx\n");
3286*4882a593Smuzhiyun qib_setup_7220_interrupt(dd);
3287*4882a593Smuzhiyun return 1;
3288*4882a593Smuzhiyun }
3289*4882a593Smuzhiyun
3290*4882a593Smuzhiyun /*
3291*4882a593Smuzhiyun * Reset the XGXS (between serdes and IBC). Slightly less intrusive
3292*4882a593Smuzhiyun * than resetting the IBC or external link state, and useful in some
3293*4882a593Smuzhiyun * cases to cause some retraining. To do this right, we reset IBC
3294*4882a593Smuzhiyun * as well.
3295*4882a593Smuzhiyun */
qib_7220_xgxs_reset(struct qib_pportdata * ppd)3296*4882a593Smuzhiyun static void qib_7220_xgxs_reset(struct qib_pportdata *ppd)
3297*4882a593Smuzhiyun {
3298*4882a593Smuzhiyun u64 val, prev_val;
3299*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
3300*4882a593Smuzhiyun
3301*4882a593Smuzhiyun prev_val = qib_read_kreg64(dd, kr_xgxs_cfg);
3302*4882a593Smuzhiyun val = prev_val | QLOGIC_IB_XGXS_RESET;
3303*4882a593Smuzhiyun prev_val &= ~QLOGIC_IB_XGXS_RESET; /* be sure */
3304*4882a593Smuzhiyun qib_write_kreg(dd, kr_control,
3305*4882a593Smuzhiyun dd->control & ~QLOGIC_IB_C_LINKENABLE);
3306*4882a593Smuzhiyun qib_write_kreg(dd, kr_xgxs_cfg, val);
3307*4882a593Smuzhiyun qib_read_kreg32(dd, kr_scratch);
3308*4882a593Smuzhiyun qib_write_kreg(dd, kr_xgxs_cfg, prev_val);
3309*4882a593Smuzhiyun qib_write_kreg(dd, kr_control, dd->control);
3310*4882a593Smuzhiyun }
3311*4882a593Smuzhiyun
3312*4882a593Smuzhiyun /*
3313*4882a593Smuzhiyun * For this chip, we want to use the same buffer every time
3314*4882a593Smuzhiyun * when we are trying to bring the link up (they are always VL15
3315*4882a593Smuzhiyun * packets). At that link state the packet should always go out immediately
3316*4882a593Smuzhiyun * (or at least be discarded at the tx interface if the link is down).
3317*4882a593Smuzhiyun * If it doesn't, and the buffer isn't available, that means some other
3318*4882a593Smuzhiyun * sender has gotten ahead of us, and is preventing our packet from going
3319*4882a593Smuzhiyun * out. In that case, we flush all packets, and try again. If that still
3320*4882a593Smuzhiyun * fails, we fail the request, and hope things work the next time around.
3321*4882a593Smuzhiyun *
3322*4882a593Smuzhiyun * We don't need very complicated heuristics on whether the packet had
3323*4882a593Smuzhiyun * time to go out or not, since even at SDR 1X, it goes out in very short
3324*4882a593Smuzhiyun * time periods, covered by the chip reads done here and as part of the
3325*4882a593Smuzhiyun * flush.
3326*4882a593Smuzhiyun */
get_7220_link_buf(struct qib_pportdata * ppd,u32 * bnum)3327*4882a593Smuzhiyun static u32 __iomem *get_7220_link_buf(struct qib_pportdata *ppd, u32 *bnum)
3328*4882a593Smuzhiyun {
3329*4882a593Smuzhiyun u32 __iomem *buf;
3330*4882a593Smuzhiyun u32 lbuf = ppd->dd->cspec->lastbuf_for_pio;
3331*4882a593Smuzhiyun int do_cleanup;
3332*4882a593Smuzhiyun unsigned long flags;
3333*4882a593Smuzhiyun
3334*4882a593Smuzhiyun /*
3335*4882a593Smuzhiyun * always blip to get avail list updated, since it's almost
3336*4882a593Smuzhiyun * always needed, and is fairly cheap.
3337*4882a593Smuzhiyun */
3338*4882a593Smuzhiyun sendctrl_7220_mod(ppd->dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
3339*4882a593Smuzhiyun qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
3340*4882a593Smuzhiyun buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
3341*4882a593Smuzhiyun if (buf)
3342*4882a593Smuzhiyun goto done;
3343*4882a593Smuzhiyun
3344*4882a593Smuzhiyun spin_lock_irqsave(&ppd->sdma_lock, flags);
3345*4882a593Smuzhiyun if (ppd->sdma_state.current_state == qib_sdma_state_s20_idle &&
3346*4882a593Smuzhiyun ppd->sdma_state.current_state != qib_sdma_state_s00_hw_down) {
3347*4882a593Smuzhiyun __qib_sdma_process_event(ppd, qib_sdma_event_e00_go_hw_down);
3348*4882a593Smuzhiyun do_cleanup = 0;
3349*4882a593Smuzhiyun } else {
3350*4882a593Smuzhiyun do_cleanup = 1;
3351*4882a593Smuzhiyun qib_7220_sdma_hw_clean_up(ppd);
3352*4882a593Smuzhiyun }
3353*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->sdma_lock, flags);
3354*4882a593Smuzhiyun
3355*4882a593Smuzhiyun if (do_cleanup) {
3356*4882a593Smuzhiyun qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
3357*4882a593Smuzhiyun buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
3358*4882a593Smuzhiyun }
3359*4882a593Smuzhiyun done:
3360*4882a593Smuzhiyun return buf;
3361*4882a593Smuzhiyun }
3362*4882a593Smuzhiyun
3363*4882a593Smuzhiyun /*
3364*4882a593Smuzhiyun * This code for non-IBTA-compliant IB speed negotiation is only known to
3365*4882a593Smuzhiyun * work for the SDR to DDR transition, and only between an HCA and a switch
3366*4882a593Smuzhiyun * with recent firmware. It is based on observed heuristics, rather than
3367*4882a593Smuzhiyun * actual knowledge of the non-compliant speed negotiation.
3368*4882a593Smuzhiyun * It has a number of hard-coded fields, since the hope is to rewrite this
3369*4882a593Smuzhiyun * when a spec is available on how the negoation is intended to work.
3370*4882a593Smuzhiyun */
autoneg_7220_sendpkt(struct qib_pportdata * ppd,u32 * hdr,u32 dcnt,u32 * data)3371*4882a593Smuzhiyun static void autoneg_7220_sendpkt(struct qib_pportdata *ppd, u32 *hdr,
3372*4882a593Smuzhiyun u32 dcnt, u32 *data)
3373*4882a593Smuzhiyun {
3374*4882a593Smuzhiyun int i;
3375*4882a593Smuzhiyun u64 pbc;
3376*4882a593Smuzhiyun u32 __iomem *piobuf;
3377*4882a593Smuzhiyun u32 pnum;
3378*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
3379*4882a593Smuzhiyun
3380*4882a593Smuzhiyun i = 0;
3381*4882a593Smuzhiyun pbc = 7 + dcnt + 1; /* 7 dword header, dword data, icrc */
3382*4882a593Smuzhiyun pbc |= PBC_7220_VL15_SEND;
3383*4882a593Smuzhiyun while (!(piobuf = get_7220_link_buf(ppd, &pnum))) {
3384*4882a593Smuzhiyun if (i++ > 5)
3385*4882a593Smuzhiyun return;
3386*4882a593Smuzhiyun udelay(2);
3387*4882a593Smuzhiyun }
3388*4882a593Smuzhiyun sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_DISARM_BUF(pnum));
3389*4882a593Smuzhiyun writeq(pbc, piobuf);
3390*4882a593Smuzhiyun qib_flush_wc();
3391*4882a593Smuzhiyun qib_pio_copy(piobuf + 2, hdr, 7);
3392*4882a593Smuzhiyun qib_pio_copy(piobuf + 9, data, dcnt);
3393*4882a593Smuzhiyun if (dd->flags & QIB_USE_SPCL_TRIG) {
3394*4882a593Smuzhiyun u32 spcl_off = (pnum >= dd->piobcnt2k) ? 2047 : 1023;
3395*4882a593Smuzhiyun
3396*4882a593Smuzhiyun qib_flush_wc();
3397*4882a593Smuzhiyun __raw_writel(0xaebecede, piobuf + spcl_off);
3398*4882a593Smuzhiyun }
3399*4882a593Smuzhiyun qib_flush_wc();
3400*4882a593Smuzhiyun qib_sendbuf_done(dd, pnum);
3401*4882a593Smuzhiyun }
3402*4882a593Smuzhiyun
3403*4882a593Smuzhiyun /*
3404*4882a593Smuzhiyun * _start packet gets sent twice at start, _done gets sent twice at end
3405*4882a593Smuzhiyun */
autoneg_7220_send(struct qib_pportdata * ppd,int which)3406*4882a593Smuzhiyun static void autoneg_7220_send(struct qib_pportdata *ppd, int which)
3407*4882a593Smuzhiyun {
3408*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
3409*4882a593Smuzhiyun static u32 swapped;
3410*4882a593Smuzhiyun u32 dw, i, hcnt, dcnt, *data;
3411*4882a593Smuzhiyun static u32 hdr[7] = { 0xf002ffff, 0x48ffff, 0x6400abba };
3412*4882a593Smuzhiyun static u32 madpayload_start[0x40] = {
3413*4882a593Smuzhiyun 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
3414*4882a593Smuzhiyun 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
3415*4882a593Smuzhiyun 0x1, 0x1388, 0x15e, 0x1, /* rest 0's */
3416*4882a593Smuzhiyun };
3417*4882a593Smuzhiyun static u32 madpayload_done[0x40] = {
3418*4882a593Smuzhiyun 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
3419*4882a593Smuzhiyun 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
3420*4882a593Smuzhiyun 0x40000001, 0x1388, 0x15e, /* rest 0's */
3421*4882a593Smuzhiyun };
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun dcnt = ARRAY_SIZE(madpayload_start);
3424*4882a593Smuzhiyun hcnt = ARRAY_SIZE(hdr);
3425*4882a593Smuzhiyun if (!swapped) {
3426*4882a593Smuzhiyun /* for maintainability, do it at runtime */
3427*4882a593Smuzhiyun for (i = 0; i < hcnt; i++) {
3428*4882a593Smuzhiyun dw = (__force u32) cpu_to_be32(hdr[i]);
3429*4882a593Smuzhiyun hdr[i] = dw;
3430*4882a593Smuzhiyun }
3431*4882a593Smuzhiyun for (i = 0; i < dcnt; i++) {
3432*4882a593Smuzhiyun dw = (__force u32) cpu_to_be32(madpayload_start[i]);
3433*4882a593Smuzhiyun madpayload_start[i] = dw;
3434*4882a593Smuzhiyun dw = (__force u32) cpu_to_be32(madpayload_done[i]);
3435*4882a593Smuzhiyun madpayload_done[i] = dw;
3436*4882a593Smuzhiyun }
3437*4882a593Smuzhiyun swapped = 1;
3438*4882a593Smuzhiyun }
3439*4882a593Smuzhiyun
3440*4882a593Smuzhiyun data = which ? madpayload_done : madpayload_start;
3441*4882a593Smuzhiyun
3442*4882a593Smuzhiyun autoneg_7220_sendpkt(ppd, hdr, dcnt, data);
3443*4882a593Smuzhiyun qib_read_kreg64(dd, kr_scratch);
3444*4882a593Smuzhiyun udelay(2);
3445*4882a593Smuzhiyun autoneg_7220_sendpkt(ppd, hdr, dcnt, data);
3446*4882a593Smuzhiyun qib_read_kreg64(dd, kr_scratch);
3447*4882a593Smuzhiyun udelay(2);
3448*4882a593Smuzhiyun }
3449*4882a593Smuzhiyun
3450*4882a593Smuzhiyun /*
3451*4882a593Smuzhiyun * Do the absolute minimum to cause an IB speed change, and make it
3452*4882a593Smuzhiyun * ready, but don't actually trigger the change. The caller will
3453*4882a593Smuzhiyun * do that when ready (if link is in Polling training state, it will
3454*4882a593Smuzhiyun * happen immediately, otherwise when link next goes down)
3455*4882a593Smuzhiyun *
3456*4882a593Smuzhiyun * This routine should only be used as part of the DDR autonegotation
3457*4882a593Smuzhiyun * code for devices that are not compliant with IB 1.2 (or code that
3458*4882a593Smuzhiyun * fixes things up for same).
3459*4882a593Smuzhiyun *
3460*4882a593Smuzhiyun * When link has gone down, and autoneg enabled, or autoneg has
3461*4882a593Smuzhiyun * failed and we give up until next time we set both speeds, and
3462*4882a593Smuzhiyun * then we want IBTA enabled as well as "use max enabled speed.
3463*4882a593Smuzhiyun */
set_7220_ibspeed_fast(struct qib_pportdata * ppd,u32 speed)3464*4882a593Smuzhiyun static void set_7220_ibspeed_fast(struct qib_pportdata *ppd, u32 speed)
3465*4882a593Smuzhiyun {
3466*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl &= ~(IBA7220_IBC_SPEED_AUTONEG_MASK |
3467*4882a593Smuzhiyun IBA7220_IBC_IBTA_1_2_MASK);
3468*4882a593Smuzhiyun
3469*4882a593Smuzhiyun if (speed == (QIB_IB_SDR | QIB_IB_DDR))
3470*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |= IBA7220_IBC_SPEED_AUTONEG_MASK |
3471*4882a593Smuzhiyun IBA7220_IBC_IBTA_1_2_MASK;
3472*4882a593Smuzhiyun else
3473*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |= speed == QIB_IB_DDR ?
3474*4882a593Smuzhiyun IBA7220_IBC_SPEED_DDR : IBA7220_IBC_SPEED_SDR;
3475*4882a593Smuzhiyun
3476*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_ibcddrctrl, ppd->cpspec->ibcddrctrl);
3477*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_scratch, 0);
3478*4882a593Smuzhiyun }
3479*4882a593Smuzhiyun
3480*4882a593Smuzhiyun /*
3481*4882a593Smuzhiyun * This routine is only used when we are not talking to another
3482*4882a593Smuzhiyun * IB 1.2-compliant device that we think can do DDR.
3483*4882a593Smuzhiyun * (This includes all existing switch chips as of Oct 2007.)
3484*4882a593Smuzhiyun * 1.2-compliant devices go directly to DDR prior to reaching INIT
3485*4882a593Smuzhiyun */
try_7220_autoneg(struct qib_pportdata * ppd)3486*4882a593Smuzhiyun static void try_7220_autoneg(struct qib_pportdata *ppd)
3487*4882a593Smuzhiyun {
3488*4882a593Smuzhiyun unsigned long flags;
3489*4882a593Smuzhiyun
3490*4882a593Smuzhiyun /*
3491*4882a593Smuzhiyun * Required for older non-IB1.2 DDR switches. Newer
3492*4882a593Smuzhiyun * non-IB-compliant switches don't need it, but so far,
3493*4882a593Smuzhiyun * aren't bothered by it either. "Magic constant"
3494*4882a593Smuzhiyun */
3495*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_ncmodectrl, 0x3b9dc07);
3496*4882a593Smuzhiyun
3497*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
3498*4882a593Smuzhiyun ppd->lflags |= QIBL_IB_AUTONEG_INPROG;
3499*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
3500*4882a593Smuzhiyun autoneg_7220_send(ppd, 0);
3501*4882a593Smuzhiyun set_7220_ibspeed_fast(ppd, QIB_IB_DDR);
3502*4882a593Smuzhiyun
3503*4882a593Smuzhiyun toggle_7220_rclkrls(ppd->dd);
3504*4882a593Smuzhiyun /* 2 msec is minimum length of a poll cycle */
3505*4882a593Smuzhiyun queue_delayed_work(ib_wq, &ppd->cpspec->autoneg_work,
3506*4882a593Smuzhiyun msecs_to_jiffies(2));
3507*4882a593Smuzhiyun }
3508*4882a593Smuzhiyun
3509*4882a593Smuzhiyun /*
3510*4882a593Smuzhiyun * Handle the empirically determined mechanism for auto-negotiation
3511*4882a593Smuzhiyun * of DDR speed with switches.
3512*4882a593Smuzhiyun */
autoneg_7220_work(struct work_struct * work)3513*4882a593Smuzhiyun static void autoneg_7220_work(struct work_struct *work)
3514*4882a593Smuzhiyun {
3515*4882a593Smuzhiyun struct qib_pportdata *ppd;
3516*4882a593Smuzhiyun struct qib_devdata *dd;
3517*4882a593Smuzhiyun u32 i;
3518*4882a593Smuzhiyun unsigned long flags;
3519*4882a593Smuzhiyun
3520*4882a593Smuzhiyun ppd = &container_of(work, struct qib_chippport_specific,
3521*4882a593Smuzhiyun autoneg_work.work)->pportdata;
3522*4882a593Smuzhiyun dd = ppd->dd;
3523*4882a593Smuzhiyun
3524*4882a593Smuzhiyun /*
3525*4882a593Smuzhiyun * Busy wait for this first part, it should be at most a
3526*4882a593Smuzhiyun * few hundred usec, since we scheduled ourselves for 2msec.
3527*4882a593Smuzhiyun */
3528*4882a593Smuzhiyun for (i = 0; i < 25; i++) {
3529*4882a593Smuzhiyun if (SYM_FIELD(ppd->lastibcstat, IBCStatus, LinkTrainingState)
3530*4882a593Smuzhiyun == IB_7220_LT_STATE_POLLQUIET) {
3531*4882a593Smuzhiyun qib_set_linkstate(ppd, QIB_IB_LINKDOWN_DISABLE);
3532*4882a593Smuzhiyun break;
3533*4882a593Smuzhiyun }
3534*4882a593Smuzhiyun udelay(100);
3535*4882a593Smuzhiyun }
3536*4882a593Smuzhiyun
3537*4882a593Smuzhiyun if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
3538*4882a593Smuzhiyun goto done; /* we got there early or told to stop */
3539*4882a593Smuzhiyun
3540*4882a593Smuzhiyun /* we expect this to timeout */
3541*4882a593Smuzhiyun if (wait_event_timeout(ppd->cpspec->autoneg_wait,
3542*4882a593Smuzhiyun !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
3543*4882a593Smuzhiyun msecs_to_jiffies(90)))
3544*4882a593Smuzhiyun goto done;
3545*4882a593Smuzhiyun
3546*4882a593Smuzhiyun toggle_7220_rclkrls(dd);
3547*4882a593Smuzhiyun
3548*4882a593Smuzhiyun /* we expect this to timeout */
3549*4882a593Smuzhiyun if (wait_event_timeout(ppd->cpspec->autoneg_wait,
3550*4882a593Smuzhiyun !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
3551*4882a593Smuzhiyun msecs_to_jiffies(1700)))
3552*4882a593Smuzhiyun goto done;
3553*4882a593Smuzhiyun
3554*4882a593Smuzhiyun set_7220_ibspeed_fast(ppd, QIB_IB_SDR);
3555*4882a593Smuzhiyun toggle_7220_rclkrls(dd);
3556*4882a593Smuzhiyun
3557*4882a593Smuzhiyun /*
3558*4882a593Smuzhiyun * Wait up to 250 msec for link to train and get to INIT at DDR;
3559*4882a593Smuzhiyun * this should terminate early.
3560*4882a593Smuzhiyun */
3561*4882a593Smuzhiyun wait_event_timeout(ppd->cpspec->autoneg_wait,
3562*4882a593Smuzhiyun !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
3563*4882a593Smuzhiyun msecs_to_jiffies(250));
3564*4882a593Smuzhiyun done:
3565*4882a593Smuzhiyun if (ppd->lflags & QIBL_IB_AUTONEG_INPROG) {
3566*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
3567*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
3568*4882a593Smuzhiyun if (dd->cspec->autoneg_tries == AUTONEG_TRIES) {
3569*4882a593Smuzhiyun ppd->lflags |= QIBL_IB_AUTONEG_FAILED;
3570*4882a593Smuzhiyun dd->cspec->autoneg_tries = 0;
3571*4882a593Smuzhiyun }
3572*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
3573*4882a593Smuzhiyun set_7220_ibspeed_fast(ppd, ppd->link_speed_enabled);
3574*4882a593Smuzhiyun }
3575*4882a593Smuzhiyun }
3576*4882a593Smuzhiyun
qib_7220_iblink_state(u64 ibcs)3577*4882a593Smuzhiyun static u32 qib_7220_iblink_state(u64 ibcs)
3578*4882a593Smuzhiyun {
3579*4882a593Smuzhiyun u32 state = (u32)SYM_FIELD(ibcs, IBCStatus, LinkState);
3580*4882a593Smuzhiyun
3581*4882a593Smuzhiyun switch (state) {
3582*4882a593Smuzhiyun case IB_7220_L_STATE_INIT:
3583*4882a593Smuzhiyun state = IB_PORT_INIT;
3584*4882a593Smuzhiyun break;
3585*4882a593Smuzhiyun case IB_7220_L_STATE_ARM:
3586*4882a593Smuzhiyun state = IB_PORT_ARMED;
3587*4882a593Smuzhiyun break;
3588*4882a593Smuzhiyun case IB_7220_L_STATE_ACTIVE:
3589*4882a593Smuzhiyun case IB_7220_L_STATE_ACT_DEFER:
3590*4882a593Smuzhiyun state = IB_PORT_ACTIVE;
3591*4882a593Smuzhiyun break;
3592*4882a593Smuzhiyun default:
3593*4882a593Smuzhiyun fallthrough;
3594*4882a593Smuzhiyun case IB_7220_L_STATE_DOWN:
3595*4882a593Smuzhiyun state = IB_PORT_DOWN;
3596*4882a593Smuzhiyun break;
3597*4882a593Smuzhiyun }
3598*4882a593Smuzhiyun return state;
3599*4882a593Smuzhiyun }
3600*4882a593Smuzhiyun
3601*4882a593Smuzhiyun /* returns the IBTA port state, rather than the IBC link training state */
qib_7220_phys_portstate(u64 ibcs)3602*4882a593Smuzhiyun static u8 qib_7220_phys_portstate(u64 ibcs)
3603*4882a593Smuzhiyun {
3604*4882a593Smuzhiyun u8 state = (u8)SYM_FIELD(ibcs, IBCStatus, LinkTrainingState);
3605*4882a593Smuzhiyun return qib_7220_physportstate[state];
3606*4882a593Smuzhiyun }
3607*4882a593Smuzhiyun
qib_7220_ib_updown(struct qib_pportdata * ppd,int ibup,u64 ibcs)3608*4882a593Smuzhiyun static int qib_7220_ib_updown(struct qib_pportdata *ppd, int ibup, u64 ibcs)
3609*4882a593Smuzhiyun {
3610*4882a593Smuzhiyun int ret = 0, symadj = 0;
3611*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
3612*4882a593Smuzhiyun unsigned long flags;
3613*4882a593Smuzhiyun
3614*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
3615*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_FORCE_NOTIFY;
3616*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
3617*4882a593Smuzhiyun
3618*4882a593Smuzhiyun if (!ibup) {
3619*4882a593Smuzhiyun /*
3620*4882a593Smuzhiyun * When the link goes down we don't want AEQ running, so it
3621*4882a593Smuzhiyun * won't interfere with IBC training, etc., and we need
3622*4882a593Smuzhiyun * to go back to the static SerDes preset values.
3623*4882a593Smuzhiyun */
3624*4882a593Smuzhiyun if (!(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
3625*4882a593Smuzhiyun QIBL_IB_AUTONEG_INPROG)))
3626*4882a593Smuzhiyun set_7220_ibspeed_fast(ppd, ppd->link_speed_enabled);
3627*4882a593Smuzhiyun if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
3628*4882a593Smuzhiyun qib_sd7220_presets(dd);
3629*4882a593Smuzhiyun qib_cancel_sends(ppd); /* initial disarm, etc. */
3630*4882a593Smuzhiyun spin_lock_irqsave(&ppd->sdma_lock, flags);
3631*4882a593Smuzhiyun if (__qib_sdma_running(ppd))
3632*4882a593Smuzhiyun __qib_sdma_process_event(ppd,
3633*4882a593Smuzhiyun qib_sdma_event_e70_go_idle);
3634*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->sdma_lock, flags);
3635*4882a593Smuzhiyun }
3636*4882a593Smuzhiyun /* this might better in qib_sd7220_presets() */
3637*4882a593Smuzhiyun set_7220_relock_poll(dd, ibup);
3638*4882a593Smuzhiyun } else {
3639*4882a593Smuzhiyun if (qib_compat_ddr_negotiate &&
3640*4882a593Smuzhiyun !(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
3641*4882a593Smuzhiyun QIBL_IB_AUTONEG_INPROG)) &&
3642*4882a593Smuzhiyun ppd->link_speed_active == QIB_IB_SDR &&
3643*4882a593Smuzhiyun (ppd->link_speed_enabled & (QIB_IB_DDR | QIB_IB_SDR)) ==
3644*4882a593Smuzhiyun (QIB_IB_DDR | QIB_IB_SDR) &&
3645*4882a593Smuzhiyun dd->cspec->autoneg_tries < AUTONEG_TRIES) {
3646*4882a593Smuzhiyun /* we are SDR, and DDR auto-negotiation enabled */
3647*4882a593Smuzhiyun ++dd->cspec->autoneg_tries;
3648*4882a593Smuzhiyun if (!ppd->cpspec->ibdeltainprog) {
3649*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog = 1;
3650*4882a593Smuzhiyun ppd->cpspec->ibsymsnap = read_7220_creg32(dd,
3651*4882a593Smuzhiyun cr_ibsymbolerr);
3652*4882a593Smuzhiyun ppd->cpspec->iblnkerrsnap = read_7220_creg32(dd,
3653*4882a593Smuzhiyun cr_iblinkerrrecov);
3654*4882a593Smuzhiyun }
3655*4882a593Smuzhiyun try_7220_autoneg(ppd);
3656*4882a593Smuzhiyun ret = 1; /* no other IB status change processing */
3657*4882a593Smuzhiyun } else if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
3658*4882a593Smuzhiyun ppd->link_speed_active == QIB_IB_SDR) {
3659*4882a593Smuzhiyun autoneg_7220_send(ppd, 1);
3660*4882a593Smuzhiyun set_7220_ibspeed_fast(ppd, QIB_IB_DDR);
3661*4882a593Smuzhiyun udelay(2);
3662*4882a593Smuzhiyun toggle_7220_rclkrls(dd);
3663*4882a593Smuzhiyun ret = 1; /* no other IB status change processing */
3664*4882a593Smuzhiyun } else {
3665*4882a593Smuzhiyun if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
3666*4882a593Smuzhiyun (ppd->link_speed_active & QIB_IB_DDR)) {
3667*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
3668*4882a593Smuzhiyun ppd->lflags &= ~(QIBL_IB_AUTONEG_INPROG |
3669*4882a593Smuzhiyun QIBL_IB_AUTONEG_FAILED);
3670*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock,
3671*4882a593Smuzhiyun flags);
3672*4882a593Smuzhiyun dd->cspec->autoneg_tries = 0;
3673*4882a593Smuzhiyun /* re-enable SDR, for next link down */
3674*4882a593Smuzhiyun set_7220_ibspeed_fast(ppd,
3675*4882a593Smuzhiyun ppd->link_speed_enabled);
3676*4882a593Smuzhiyun wake_up(&ppd->cpspec->autoneg_wait);
3677*4882a593Smuzhiyun symadj = 1;
3678*4882a593Smuzhiyun } else if (ppd->lflags & QIBL_IB_AUTONEG_FAILED) {
3679*4882a593Smuzhiyun /*
3680*4882a593Smuzhiyun * Clear autoneg failure flag, and do setup
3681*4882a593Smuzhiyun * so we'll try next time link goes down and
3682*4882a593Smuzhiyun * back to INIT (possibly connected to a
3683*4882a593Smuzhiyun * different device).
3684*4882a593Smuzhiyun */
3685*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
3686*4882a593Smuzhiyun ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
3687*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock,
3688*4882a593Smuzhiyun flags);
3689*4882a593Smuzhiyun ppd->cpspec->ibcddrctrl |=
3690*4882a593Smuzhiyun IBA7220_IBC_IBTA_1_2_MASK;
3691*4882a593Smuzhiyun qib_write_kreg(dd, kr_ncmodectrl, 0);
3692*4882a593Smuzhiyun symadj = 1;
3693*4882a593Smuzhiyun }
3694*4882a593Smuzhiyun }
3695*4882a593Smuzhiyun
3696*4882a593Smuzhiyun if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
3697*4882a593Smuzhiyun symadj = 1;
3698*4882a593Smuzhiyun
3699*4882a593Smuzhiyun if (!ret) {
3700*4882a593Smuzhiyun ppd->delay_mult = rate_to_delay
3701*4882a593Smuzhiyun [(ibcs >> IBA7220_LINKSPEED_SHIFT) & 1]
3702*4882a593Smuzhiyun [(ibcs >> IBA7220_LINKWIDTH_SHIFT) & 1];
3703*4882a593Smuzhiyun
3704*4882a593Smuzhiyun set_7220_relock_poll(dd, ibup);
3705*4882a593Smuzhiyun spin_lock_irqsave(&ppd->sdma_lock, flags);
3706*4882a593Smuzhiyun /*
3707*4882a593Smuzhiyun * Unlike 7322, the 7220 needs this, due to lack of
3708*4882a593Smuzhiyun * interrupt in some cases when we have sdma active
3709*4882a593Smuzhiyun * when the link goes down.
3710*4882a593Smuzhiyun */
3711*4882a593Smuzhiyun if (ppd->sdma_state.current_state !=
3712*4882a593Smuzhiyun qib_sdma_state_s20_idle)
3713*4882a593Smuzhiyun __qib_sdma_process_event(ppd,
3714*4882a593Smuzhiyun qib_sdma_event_e00_go_hw_down);
3715*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->sdma_lock, flags);
3716*4882a593Smuzhiyun }
3717*4882a593Smuzhiyun }
3718*4882a593Smuzhiyun
3719*4882a593Smuzhiyun if (symadj) {
3720*4882a593Smuzhiyun if (ppd->cpspec->ibdeltainprog) {
3721*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog = 0;
3722*4882a593Smuzhiyun ppd->cpspec->ibsymdelta += read_7220_creg32(ppd->dd,
3723*4882a593Smuzhiyun cr_ibsymbolerr) - ppd->cpspec->ibsymsnap;
3724*4882a593Smuzhiyun ppd->cpspec->iblnkerrdelta += read_7220_creg32(ppd->dd,
3725*4882a593Smuzhiyun cr_iblinkerrrecov) - ppd->cpspec->iblnkerrsnap;
3726*4882a593Smuzhiyun }
3727*4882a593Smuzhiyun } else if (!ibup && qib_compat_ddr_negotiate &&
3728*4882a593Smuzhiyun !ppd->cpspec->ibdeltainprog &&
3729*4882a593Smuzhiyun !(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
3730*4882a593Smuzhiyun ppd->cpspec->ibdeltainprog = 1;
3731*4882a593Smuzhiyun ppd->cpspec->ibsymsnap = read_7220_creg32(ppd->dd,
3732*4882a593Smuzhiyun cr_ibsymbolerr);
3733*4882a593Smuzhiyun ppd->cpspec->iblnkerrsnap = read_7220_creg32(ppd->dd,
3734*4882a593Smuzhiyun cr_iblinkerrrecov);
3735*4882a593Smuzhiyun }
3736*4882a593Smuzhiyun
3737*4882a593Smuzhiyun if (!ret)
3738*4882a593Smuzhiyun qib_setup_7220_setextled(ppd, ibup);
3739*4882a593Smuzhiyun return ret;
3740*4882a593Smuzhiyun }
3741*4882a593Smuzhiyun
3742*4882a593Smuzhiyun /*
3743*4882a593Smuzhiyun * Does read/modify/write to appropriate registers to
3744*4882a593Smuzhiyun * set output and direction bits selected by mask.
3745*4882a593Smuzhiyun * these are in their canonical postions (e.g. lsb of
3746*4882a593Smuzhiyun * dir will end up in D48 of extctrl on existing chips).
3747*4882a593Smuzhiyun * returns contents of GP Inputs.
3748*4882a593Smuzhiyun */
gpio_7220_mod(struct qib_devdata * dd,u32 out,u32 dir,u32 mask)3749*4882a593Smuzhiyun static int gpio_7220_mod(struct qib_devdata *dd, u32 out, u32 dir, u32 mask)
3750*4882a593Smuzhiyun {
3751*4882a593Smuzhiyun u64 read_val, new_out;
3752*4882a593Smuzhiyun unsigned long flags;
3753*4882a593Smuzhiyun
3754*4882a593Smuzhiyun if (mask) {
3755*4882a593Smuzhiyun /* some bits being written, lock access to GPIO */
3756*4882a593Smuzhiyun dir &= mask;
3757*4882a593Smuzhiyun out &= mask;
3758*4882a593Smuzhiyun spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
3759*4882a593Smuzhiyun dd->cspec->extctrl &= ~((u64)mask << SYM_LSB(EXTCtrl, GPIOOe));
3760*4882a593Smuzhiyun dd->cspec->extctrl |= ((u64) dir << SYM_LSB(EXTCtrl, GPIOOe));
3761*4882a593Smuzhiyun new_out = (dd->cspec->gpio_out & ~mask) | out;
3762*4882a593Smuzhiyun
3763*4882a593Smuzhiyun qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
3764*4882a593Smuzhiyun qib_write_kreg(dd, kr_gpio_out, new_out);
3765*4882a593Smuzhiyun dd->cspec->gpio_out = new_out;
3766*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
3767*4882a593Smuzhiyun }
3768*4882a593Smuzhiyun /*
3769*4882a593Smuzhiyun * It is unlikely that a read at this time would get valid
3770*4882a593Smuzhiyun * data on a pin whose direction line was set in the same
3771*4882a593Smuzhiyun * call to this function. We include the read here because
3772*4882a593Smuzhiyun * that allows us to potentially combine a change on one pin with
3773*4882a593Smuzhiyun * a read on another, and because the old code did something like
3774*4882a593Smuzhiyun * this.
3775*4882a593Smuzhiyun */
3776*4882a593Smuzhiyun read_val = qib_read_kreg64(dd, kr_extstatus);
3777*4882a593Smuzhiyun return SYM_FIELD(read_val, EXTStatus, GPIOIn);
3778*4882a593Smuzhiyun }
3779*4882a593Smuzhiyun
3780*4882a593Smuzhiyun /*
3781*4882a593Smuzhiyun * Read fundamental info we need to use the chip. These are
3782*4882a593Smuzhiyun * the registers that describe chip capabilities, and are
3783*4882a593Smuzhiyun * saved in shadow registers.
3784*4882a593Smuzhiyun */
get_7220_chip_params(struct qib_devdata * dd)3785*4882a593Smuzhiyun static void get_7220_chip_params(struct qib_devdata *dd)
3786*4882a593Smuzhiyun {
3787*4882a593Smuzhiyun u64 val;
3788*4882a593Smuzhiyun u32 piobufs;
3789*4882a593Smuzhiyun int mtu;
3790*4882a593Smuzhiyun
3791*4882a593Smuzhiyun dd->uregbase = qib_read_kreg32(dd, kr_userregbase);
3792*4882a593Smuzhiyun
3793*4882a593Smuzhiyun dd->rcvtidcnt = qib_read_kreg32(dd, kr_rcvtidcnt);
3794*4882a593Smuzhiyun dd->rcvtidbase = qib_read_kreg32(dd, kr_rcvtidbase);
3795*4882a593Smuzhiyun dd->rcvegrbase = qib_read_kreg32(dd, kr_rcvegrbase);
3796*4882a593Smuzhiyun dd->palign = qib_read_kreg32(dd, kr_palign);
3797*4882a593Smuzhiyun dd->piobufbase = qib_read_kreg64(dd, kr_sendpiobufbase);
3798*4882a593Smuzhiyun dd->pio2k_bufbase = dd->piobufbase & 0xffffffff;
3799*4882a593Smuzhiyun
3800*4882a593Smuzhiyun val = qib_read_kreg64(dd, kr_sendpiosize);
3801*4882a593Smuzhiyun dd->piosize2k = val & ~0U;
3802*4882a593Smuzhiyun dd->piosize4k = val >> 32;
3803*4882a593Smuzhiyun
3804*4882a593Smuzhiyun mtu = ib_mtu_enum_to_int(qib_ibmtu);
3805*4882a593Smuzhiyun if (mtu == -1)
3806*4882a593Smuzhiyun mtu = QIB_DEFAULT_MTU;
3807*4882a593Smuzhiyun dd->pport->ibmtu = (u32)mtu;
3808*4882a593Smuzhiyun
3809*4882a593Smuzhiyun val = qib_read_kreg64(dd, kr_sendpiobufcnt);
3810*4882a593Smuzhiyun dd->piobcnt2k = val & ~0U;
3811*4882a593Smuzhiyun dd->piobcnt4k = val >> 32;
3812*4882a593Smuzhiyun /* these may be adjusted in init_chip_wc_pat() */
3813*4882a593Smuzhiyun dd->pio2kbase = (u32 __iomem *)
3814*4882a593Smuzhiyun ((char __iomem *) dd->kregbase + dd->pio2k_bufbase);
3815*4882a593Smuzhiyun if (dd->piobcnt4k) {
3816*4882a593Smuzhiyun dd->pio4kbase = (u32 __iomem *)
3817*4882a593Smuzhiyun ((char __iomem *) dd->kregbase +
3818*4882a593Smuzhiyun (dd->piobufbase >> 32));
3819*4882a593Smuzhiyun /*
3820*4882a593Smuzhiyun * 4K buffers take 2 pages; we use roundup just to be
3821*4882a593Smuzhiyun * paranoid; we calculate it once here, rather than on
3822*4882a593Smuzhiyun * ever buf allocate
3823*4882a593Smuzhiyun */
3824*4882a593Smuzhiyun dd->align4k = ALIGN(dd->piosize4k, dd->palign);
3825*4882a593Smuzhiyun }
3826*4882a593Smuzhiyun
3827*4882a593Smuzhiyun piobufs = dd->piobcnt4k + dd->piobcnt2k;
3828*4882a593Smuzhiyun
3829*4882a593Smuzhiyun dd->pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2) /
3830*4882a593Smuzhiyun (sizeof(u64) * BITS_PER_BYTE / 2);
3831*4882a593Smuzhiyun }
3832*4882a593Smuzhiyun
3833*4882a593Smuzhiyun /*
3834*4882a593Smuzhiyun * The chip base addresses in cspec and cpspec have to be set
3835*4882a593Smuzhiyun * after possible init_chip_wc_pat(), rather than in
3836*4882a593Smuzhiyun * qib_get_7220_chip_params(), so split out as separate function
3837*4882a593Smuzhiyun */
set_7220_baseaddrs(struct qib_devdata * dd)3838*4882a593Smuzhiyun static void set_7220_baseaddrs(struct qib_devdata *dd)
3839*4882a593Smuzhiyun {
3840*4882a593Smuzhiyun u32 cregbase;
3841*4882a593Smuzhiyun /* init after possible re-map in init_chip_wc_pat() */
3842*4882a593Smuzhiyun cregbase = qib_read_kreg32(dd, kr_counterregbase);
3843*4882a593Smuzhiyun dd->cspec->cregbase = (u64 __iomem *)
3844*4882a593Smuzhiyun ((char __iomem *) dd->kregbase + cregbase);
3845*4882a593Smuzhiyun
3846*4882a593Smuzhiyun dd->egrtidbase = (u64 __iomem *)
3847*4882a593Smuzhiyun ((char __iomem *) dd->kregbase + dd->rcvegrbase);
3848*4882a593Smuzhiyun }
3849*4882a593Smuzhiyun
3850*4882a593Smuzhiyun
3851*4882a593Smuzhiyun #define SENDCTRL_SHADOWED (SYM_MASK(SendCtrl, SendIntBufAvail) | \
3852*4882a593Smuzhiyun SYM_MASK(SendCtrl, SPioEnable) | \
3853*4882a593Smuzhiyun SYM_MASK(SendCtrl, SSpecialTriggerEn) | \
3854*4882a593Smuzhiyun SYM_MASK(SendCtrl, SendBufAvailUpd) | \
3855*4882a593Smuzhiyun SYM_MASK(SendCtrl, AvailUpdThld) | \
3856*4882a593Smuzhiyun SYM_MASK(SendCtrl, SDmaEnable) | \
3857*4882a593Smuzhiyun SYM_MASK(SendCtrl, SDmaIntEnable) | \
3858*4882a593Smuzhiyun SYM_MASK(SendCtrl, SDmaHalt) | \
3859*4882a593Smuzhiyun SYM_MASK(SendCtrl, SDmaSingleDescriptor))
3860*4882a593Smuzhiyun
sendctrl_hook(struct qib_devdata * dd,const struct diag_observer * op,u32 offs,u64 * data,u64 mask,int only_32)3861*4882a593Smuzhiyun static int sendctrl_hook(struct qib_devdata *dd,
3862*4882a593Smuzhiyun const struct diag_observer *op,
3863*4882a593Smuzhiyun u32 offs, u64 *data, u64 mask, int only_32)
3864*4882a593Smuzhiyun {
3865*4882a593Smuzhiyun unsigned long flags;
3866*4882a593Smuzhiyun unsigned idx = offs / sizeof(u64);
3867*4882a593Smuzhiyun u64 local_data, all_bits;
3868*4882a593Smuzhiyun
3869*4882a593Smuzhiyun if (idx != kr_sendctrl) {
3870*4882a593Smuzhiyun qib_dev_err(dd, "SendCtrl Hook called with offs %X, %s-bit\n",
3871*4882a593Smuzhiyun offs, only_32 ? "32" : "64");
3872*4882a593Smuzhiyun return 0;
3873*4882a593Smuzhiyun }
3874*4882a593Smuzhiyun
3875*4882a593Smuzhiyun all_bits = ~0ULL;
3876*4882a593Smuzhiyun if (only_32)
3877*4882a593Smuzhiyun all_bits >>= 32;
3878*4882a593Smuzhiyun spin_lock_irqsave(&dd->sendctrl_lock, flags);
3879*4882a593Smuzhiyun if ((mask & all_bits) != all_bits) {
3880*4882a593Smuzhiyun /*
3881*4882a593Smuzhiyun * At least some mask bits are zero, so we need
3882*4882a593Smuzhiyun * to read. The judgement call is whether from
3883*4882a593Smuzhiyun * reg or shadow. First-cut: read reg, and complain
3884*4882a593Smuzhiyun * if any bits which should be shadowed are different
3885*4882a593Smuzhiyun * from their shadowed value.
3886*4882a593Smuzhiyun */
3887*4882a593Smuzhiyun if (only_32)
3888*4882a593Smuzhiyun local_data = (u64)qib_read_kreg32(dd, idx);
3889*4882a593Smuzhiyun else
3890*4882a593Smuzhiyun local_data = qib_read_kreg64(dd, idx);
3891*4882a593Smuzhiyun qib_dev_err(dd, "Sendctrl -> %X, Shad -> %X\n",
3892*4882a593Smuzhiyun (u32)local_data, (u32)dd->sendctrl);
3893*4882a593Smuzhiyun if ((local_data & SENDCTRL_SHADOWED) !=
3894*4882a593Smuzhiyun (dd->sendctrl & SENDCTRL_SHADOWED))
3895*4882a593Smuzhiyun qib_dev_err(dd, "Sendctrl read: %X shadow is %X\n",
3896*4882a593Smuzhiyun (u32)local_data, (u32) dd->sendctrl);
3897*4882a593Smuzhiyun *data = (local_data & ~mask) | (*data & mask);
3898*4882a593Smuzhiyun }
3899*4882a593Smuzhiyun if (mask) {
3900*4882a593Smuzhiyun /*
3901*4882a593Smuzhiyun * At least some mask bits are one, so we need
3902*4882a593Smuzhiyun * to write, but only shadow some bits.
3903*4882a593Smuzhiyun */
3904*4882a593Smuzhiyun u64 sval, tval; /* Shadowed, transient */
3905*4882a593Smuzhiyun
3906*4882a593Smuzhiyun /*
3907*4882a593Smuzhiyun * New shadow val is bits we don't want to touch,
3908*4882a593Smuzhiyun * ORed with bits we do, that are intended for shadow.
3909*4882a593Smuzhiyun */
3910*4882a593Smuzhiyun sval = (dd->sendctrl & ~mask);
3911*4882a593Smuzhiyun sval |= *data & SENDCTRL_SHADOWED & mask;
3912*4882a593Smuzhiyun dd->sendctrl = sval;
3913*4882a593Smuzhiyun tval = sval | (*data & ~SENDCTRL_SHADOWED & mask);
3914*4882a593Smuzhiyun qib_dev_err(dd, "Sendctrl <- %X, Shad <- %X\n",
3915*4882a593Smuzhiyun (u32)tval, (u32)sval);
3916*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendctrl, tval);
3917*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, 0Ull);
3918*4882a593Smuzhiyun }
3919*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
3920*4882a593Smuzhiyun
3921*4882a593Smuzhiyun return only_32 ? 4 : 8;
3922*4882a593Smuzhiyun }
3923*4882a593Smuzhiyun
3924*4882a593Smuzhiyun static const struct diag_observer sendctrl_observer = {
3925*4882a593Smuzhiyun sendctrl_hook, kr_sendctrl * sizeof(u64),
3926*4882a593Smuzhiyun kr_sendctrl * sizeof(u64)
3927*4882a593Smuzhiyun };
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun /*
3930*4882a593Smuzhiyun * write the final few registers that depend on some of the
3931*4882a593Smuzhiyun * init setup. Done late in init, just before bringing up
3932*4882a593Smuzhiyun * the serdes.
3933*4882a593Smuzhiyun */
qib_late_7220_initreg(struct qib_devdata * dd)3934*4882a593Smuzhiyun static int qib_late_7220_initreg(struct qib_devdata *dd)
3935*4882a593Smuzhiyun {
3936*4882a593Smuzhiyun int ret = 0;
3937*4882a593Smuzhiyun u64 val;
3938*4882a593Smuzhiyun
3939*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvhdrentsize, dd->rcvhdrentsize);
3940*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvhdrsize, dd->rcvhdrsize);
3941*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvhdrcnt, dd->rcvhdrcnt);
3942*4882a593Smuzhiyun qib_write_kreg(dd, kr_sendpioavailaddr, dd->pioavailregs_phys);
3943*4882a593Smuzhiyun val = qib_read_kreg64(dd, kr_sendpioavailaddr);
3944*4882a593Smuzhiyun if (val != dd->pioavailregs_phys) {
3945*4882a593Smuzhiyun qib_dev_err(dd,
3946*4882a593Smuzhiyun "Catastrophic software error, SendPIOAvailAddr written as %lx, read back as %llx\n",
3947*4882a593Smuzhiyun (unsigned long) dd->pioavailregs_phys,
3948*4882a593Smuzhiyun (unsigned long long) val);
3949*4882a593Smuzhiyun ret = -EINVAL;
3950*4882a593Smuzhiyun }
3951*4882a593Smuzhiyun qib_register_observer(dd, &sendctrl_observer);
3952*4882a593Smuzhiyun return ret;
3953*4882a593Smuzhiyun }
3954*4882a593Smuzhiyun
qib_init_7220_variables(struct qib_devdata * dd)3955*4882a593Smuzhiyun static int qib_init_7220_variables(struct qib_devdata *dd)
3956*4882a593Smuzhiyun {
3957*4882a593Smuzhiyun struct qib_chippport_specific *cpspec;
3958*4882a593Smuzhiyun struct qib_pportdata *ppd;
3959*4882a593Smuzhiyun int ret = 0;
3960*4882a593Smuzhiyun u32 sbufs, updthresh;
3961*4882a593Smuzhiyun
3962*4882a593Smuzhiyun cpspec = (struct qib_chippport_specific *)(dd + 1);
3963*4882a593Smuzhiyun ppd = &cpspec->pportdata;
3964*4882a593Smuzhiyun dd->pport = ppd;
3965*4882a593Smuzhiyun dd->num_pports = 1;
3966*4882a593Smuzhiyun
3967*4882a593Smuzhiyun dd->cspec = (struct qib_chip_specific *)(cpspec + dd->num_pports);
3968*4882a593Smuzhiyun dd->cspec->dd = dd;
3969*4882a593Smuzhiyun ppd->cpspec = cpspec;
3970*4882a593Smuzhiyun
3971*4882a593Smuzhiyun spin_lock_init(&dd->cspec->sdepb_lock);
3972*4882a593Smuzhiyun spin_lock_init(&dd->cspec->rcvmod_lock);
3973*4882a593Smuzhiyun spin_lock_init(&dd->cspec->gpio_lock);
3974*4882a593Smuzhiyun
3975*4882a593Smuzhiyun /* we haven't yet set QIB_PRESENT, so use read directly */
3976*4882a593Smuzhiyun dd->revision = readq(&dd->kregbase[kr_revision]);
3977*4882a593Smuzhiyun
3978*4882a593Smuzhiyun if ((dd->revision & 0xffffffffU) == 0xffffffffU) {
3979*4882a593Smuzhiyun qib_dev_err(dd,
3980*4882a593Smuzhiyun "Revision register read failure, giving up initialization\n");
3981*4882a593Smuzhiyun ret = -ENODEV;
3982*4882a593Smuzhiyun goto bail;
3983*4882a593Smuzhiyun }
3984*4882a593Smuzhiyun dd->flags |= QIB_PRESENT; /* now register routines work */
3985*4882a593Smuzhiyun
3986*4882a593Smuzhiyun dd->majrev = (u8) SYM_FIELD(dd->revision, Revision_R,
3987*4882a593Smuzhiyun ChipRevMajor);
3988*4882a593Smuzhiyun dd->minrev = (u8) SYM_FIELD(dd->revision, Revision_R,
3989*4882a593Smuzhiyun ChipRevMinor);
3990*4882a593Smuzhiyun
3991*4882a593Smuzhiyun get_7220_chip_params(dd);
3992*4882a593Smuzhiyun qib_7220_boardname(dd);
3993*4882a593Smuzhiyun
3994*4882a593Smuzhiyun /*
3995*4882a593Smuzhiyun * GPIO bits for TWSI data and clock,
3996*4882a593Smuzhiyun * used for serial EEPROM.
3997*4882a593Smuzhiyun */
3998*4882a593Smuzhiyun dd->gpio_sda_num = _QIB_GPIO_SDA_NUM;
3999*4882a593Smuzhiyun dd->gpio_scl_num = _QIB_GPIO_SCL_NUM;
4000*4882a593Smuzhiyun dd->twsi_eeprom_dev = QIB_TWSI_EEPROM_DEV;
4001*4882a593Smuzhiyun
4002*4882a593Smuzhiyun dd->flags |= QIB_HAS_INTX | QIB_HAS_LINK_LATENCY |
4003*4882a593Smuzhiyun QIB_NODMA_RTAIL | QIB_HAS_THRESH_UPDATE;
4004*4882a593Smuzhiyun dd->flags |= qib_special_trigger ?
4005*4882a593Smuzhiyun QIB_USE_SPCL_TRIG : QIB_HAS_SEND_DMA;
4006*4882a593Smuzhiyun
4007*4882a593Smuzhiyun init_waitqueue_head(&cpspec->autoneg_wait);
4008*4882a593Smuzhiyun INIT_DELAYED_WORK(&cpspec->autoneg_work, autoneg_7220_work);
4009*4882a593Smuzhiyun
4010*4882a593Smuzhiyun ret = qib_init_pportdata(ppd, dd, 0, 1);
4011*4882a593Smuzhiyun if (ret)
4012*4882a593Smuzhiyun goto bail;
4013*4882a593Smuzhiyun ppd->link_width_supported = IB_WIDTH_1X | IB_WIDTH_4X;
4014*4882a593Smuzhiyun ppd->link_speed_supported = QIB_IB_SDR | QIB_IB_DDR;
4015*4882a593Smuzhiyun
4016*4882a593Smuzhiyun ppd->link_width_enabled = ppd->link_width_supported;
4017*4882a593Smuzhiyun ppd->link_speed_enabled = ppd->link_speed_supported;
4018*4882a593Smuzhiyun /*
4019*4882a593Smuzhiyun * Set the initial values to reasonable default, will be set
4020*4882a593Smuzhiyun * for real when link is up.
4021*4882a593Smuzhiyun */
4022*4882a593Smuzhiyun ppd->link_width_active = IB_WIDTH_4X;
4023*4882a593Smuzhiyun ppd->link_speed_active = QIB_IB_SDR;
4024*4882a593Smuzhiyun ppd->delay_mult = rate_to_delay[0][1];
4025*4882a593Smuzhiyun ppd->vls_supported = IB_VL_VL0;
4026*4882a593Smuzhiyun ppd->vls_operational = ppd->vls_supported;
4027*4882a593Smuzhiyun
4028*4882a593Smuzhiyun if (!qib_mini_init)
4029*4882a593Smuzhiyun qib_write_kreg(dd, kr_rcvbthqp, QIB_KD_QP);
4030*4882a593Smuzhiyun
4031*4882a593Smuzhiyun timer_setup(&ppd->cpspec->chase_timer, reenable_7220_chase, 0);
4032*4882a593Smuzhiyun
4033*4882a593Smuzhiyun qib_num_cfg_vls = 1; /* if any 7220's, only one VL */
4034*4882a593Smuzhiyun
4035*4882a593Smuzhiyun dd->rcvhdrentsize = QIB_RCVHDR_ENTSIZE;
4036*4882a593Smuzhiyun dd->rcvhdrsize = QIB_DFLT_RCVHDRSIZE;
4037*4882a593Smuzhiyun dd->rhf_offset =
4038*4882a593Smuzhiyun dd->rcvhdrentsize - sizeof(u64) / sizeof(u32);
4039*4882a593Smuzhiyun
4040*4882a593Smuzhiyun /* we always allocate at least 2048 bytes for eager buffers */
4041*4882a593Smuzhiyun ret = ib_mtu_enum_to_int(qib_ibmtu);
4042*4882a593Smuzhiyun dd->rcvegrbufsize = ret != -1 ? max(ret, 2048) : QIB_DEFAULT_MTU;
4043*4882a593Smuzhiyun dd->rcvegrbufsize_shift = ilog2(dd->rcvegrbufsize);
4044*4882a593Smuzhiyun
4045*4882a593Smuzhiyun qib_7220_tidtemplate(dd);
4046*4882a593Smuzhiyun
4047*4882a593Smuzhiyun /*
4048*4882a593Smuzhiyun * We can request a receive interrupt for 1 or
4049*4882a593Smuzhiyun * more packets from current offset. For now, we set this
4050*4882a593Smuzhiyun * up for a single packet.
4051*4882a593Smuzhiyun */
4052*4882a593Smuzhiyun dd->rhdrhead_intr_off = 1ULL << 32;
4053*4882a593Smuzhiyun
4054*4882a593Smuzhiyun /* setup the stats timer; the add_timer is done at end of init */
4055*4882a593Smuzhiyun timer_setup(&dd->stats_timer, qib_get_7220_faststats, 0);
4056*4882a593Smuzhiyun dd->stats_timer.expires = jiffies + ACTIVITY_TIMER * HZ;
4057*4882a593Smuzhiyun
4058*4882a593Smuzhiyun /*
4059*4882a593Smuzhiyun * Control[4] has been added to change the arbitration within
4060*4882a593Smuzhiyun * the SDMA engine between favoring data fetches over descriptor
4061*4882a593Smuzhiyun * fetches. qib_sdma_fetch_arb==0 gives data fetches priority.
4062*4882a593Smuzhiyun */
4063*4882a593Smuzhiyun if (qib_sdma_fetch_arb)
4064*4882a593Smuzhiyun dd->control |= 1 << 4;
4065*4882a593Smuzhiyun
4066*4882a593Smuzhiyun dd->ureg_align = 0x10000; /* 64KB alignment */
4067*4882a593Smuzhiyun
4068*4882a593Smuzhiyun dd->piosize2kmax_dwords = (dd->piosize2k >> 2)-1;
4069*4882a593Smuzhiyun qib_7220_config_ctxts(dd);
4070*4882a593Smuzhiyun qib_set_ctxtcnt(dd); /* needed for PAT setup */
4071*4882a593Smuzhiyun
4072*4882a593Smuzhiyun ret = init_chip_wc_pat(dd, 0);
4073*4882a593Smuzhiyun if (ret)
4074*4882a593Smuzhiyun goto bail;
4075*4882a593Smuzhiyun set_7220_baseaddrs(dd); /* set chip access pointers now */
4076*4882a593Smuzhiyun
4077*4882a593Smuzhiyun ret = 0;
4078*4882a593Smuzhiyun if (qib_mini_init)
4079*4882a593Smuzhiyun goto bail;
4080*4882a593Smuzhiyun
4081*4882a593Smuzhiyun ret = qib_create_ctxts(dd);
4082*4882a593Smuzhiyun init_7220_cntrnames(dd);
4083*4882a593Smuzhiyun
4084*4882a593Smuzhiyun /* use all of 4KB buffers for the kernel SDMA, zero if !SDMA.
4085*4882a593Smuzhiyun * reserve the update threshold amount for other kernel use, such
4086*4882a593Smuzhiyun * as sending SMI, MAD, and ACKs, or 3, whichever is greater,
4087*4882a593Smuzhiyun * unless we aren't enabling SDMA, in which case we want to use
4088*4882a593Smuzhiyun * all the 4k bufs for the kernel.
4089*4882a593Smuzhiyun * if this was less than the update threshold, we could wait
4090*4882a593Smuzhiyun * a long time for an update. Coded this way because we
4091*4882a593Smuzhiyun * sometimes change the update threshold for various reasons,
4092*4882a593Smuzhiyun * and we want this to remain robust.
4093*4882a593Smuzhiyun */
4094*4882a593Smuzhiyun updthresh = 8U; /* update threshold */
4095*4882a593Smuzhiyun if (dd->flags & QIB_HAS_SEND_DMA) {
4096*4882a593Smuzhiyun dd->cspec->sdmabufcnt = dd->piobcnt4k;
4097*4882a593Smuzhiyun sbufs = updthresh > 3 ? updthresh : 3;
4098*4882a593Smuzhiyun } else {
4099*4882a593Smuzhiyun dd->cspec->sdmabufcnt = 0;
4100*4882a593Smuzhiyun sbufs = dd->piobcnt4k;
4101*4882a593Smuzhiyun }
4102*4882a593Smuzhiyun
4103*4882a593Smuzhiyun dd->cspec->lastbuf_for_pio = dd->piobcnt2k + dd->piobcnt4k -
4104*4882a593Smuzhiyun dd->cspec->sdmabufcnt;
4105*4882a593Smuzhiyun dd->lastctxt_piobuf = dd->cspec->lastbuf_for_pio - sbufs;
4106*4882a593Smuzhiyun dd->cspec->lastbuf_for_pio--; /* range is <= , not < */
4107*4882a593Smuzhiyun dd->last_pio = dd->cspec->lastbuf_for_pio;
4108*4882a593Smuzhiyun dd->pbufsctxt = dd->lastctxt_piobuf /
4109*4882a593Smuzhiyun (dd->cfgctxts - dd->first_user_ctxt);
4110*4882a593Smuzhiyun
4111*4882a593Smuzhiyun /*
4112*4882a593Smuzhiyun * if we are at 16 user contexts, we will have one 7 sbufs
4113*4882a593Smuzhiyun * per context, so drop the update threshold to match. We
4114*4882a593Smuzhiyun * want to update before we actually run out, at low pbufs/ctxt
4115*4882a593Smuzhiyun * so give ourselves some margin
4116*4882a593Smuzhiyun */
4117*4882a593Smuzhiyun if ((dd->pbufsctxt - 2) < updthresh)
4118*4882a593Smuzhiyun updthresh = dd->pbufsctxt - 2;
4119*4882a593Smuzhiyun
4120*4882a593Smuzhiyun dd->cspec->updthresh_dflt = updthresh;
4121*4882a593Smuzhiyun dd->cspec->updthresh = updthresh;
4122*4882a593Smuzhiyun
4123*4882a593Smuzhiyun /* before full enable, no interrupts, no locking needed */
4124*4882a593Smuzhiyun dd->sendctrl |= (updthresh & SYM_RMASK(SendCtrl, AvailUpdThld))
4125*4882a593Smuzhiyun << SYM_LSB(SendCtrl, AvailUpdThld);
4126*4882a593Smuzhiyun
4127*4882a593Smuzhiyun dd->psxmitwait_supported = 1;
4128*4882a593Smuzhiyun dd->psxmitwait_check_rate = QIB_7220_PSXMITWAIT_CHECK_RATE;
4129*4882a593Smuzhiyun bail:
4130*4882a593Smuzhiyun return ret;
4131*4882a593Smuzhiyun }
4132*4882a593Smuzhiyun
qib_7220_getsendbuf(struct qib_pportdata * ppd,u64 pbc,u32 * pbufnum)4133*4882a593Smuzhiyun static u32 __iomem *qib_7220_getsendbuf(struct qib_pportdata *ppd, u64 pbc,
4134*4882a593Smuzhiyun u32 *pbufnum)
4135*4882a593Smuzhiyun {
4136*4882a593Smuzhiyun u32 first, last, plen = pbc & QIB_PBC_LENGTH_MASK;
4137*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
4138*4882a593Smuzhiyun u32 __iomem *buf;
4139*4882a593Smuzhiyun
4140*4882a593Smuzhiyun if (((pbc >> 32) & PBC_7220_VL15_SEND_CTRL) &&
4141*4882a593Smuzhiyun !(ppd->lflags & (QIBL_IB_AUTONEG_INPROG | QIBL_LINKACTIVE)))
4142*4882a593Smuzhiyun buf = get_7220_link_buf(ppd, pbufnum);
4143*4882a593Smuzhiyun else {
4144*4882a593Smuzhiyun if ((plen + 1) > dd->piosize2kmax_dwords)
4145*4882a593Smuzhiyun first = dd->piobcnt2k;
4146*4882a593Smuzhiyun else
4147*4882a593Smuzhiyun first = 0;
4148*4882a593Smuzhiyun /* try 4k if all 2k busy, so same last for both sizes */
4149*4882a593Smuzhiyun last = dd->cspec->lastbuf_for_pio;
4150*4882a593Smuzhiyun buf = qib_getsendbuf_range(dd, pbufnum, first, last);
4151*4882a593Smuzhiyun }
4152*4882a593Smuzhiyun return buf;
4153*4882a593Smuzhiyun }
4154*4882a593Smuzhiyun
4155*4882a593Smuzhiyun /* these 2 "counters" are really control registers, and are always RW */
qib_set_cntr_7220_sample(struct qib_pportdata * ppd,u32 intv,u32 start)4156*4882a593Smuzhiyun static void qib_set_cntr_7220_sample(struct qib_pportdata *ppd, u32 intv,
4157*4882a593Smuzhiyun u32 start)
4158*4882a593Smuzhiyun {
4159*4882a593Smuzhiyun write_7220_creg(ppd->dd, cr_psinterval, intv);
4160*4882a593Smuzhiyun write_7220_creg(ppd->dd, cr_psstart, start);
4161*4882a593Smuzhiyun }
4162*4882a593Smuzhiyun
4163*4882a593Smuzhiyun /*
4164*4882a593Smuzhiyun * NOTE: no real attempt is made to generalize the SDMA stuff.
4165*4882a593Smuzhiyun * At some point "soon" we will have a new more generalized
4166*4882a593Smuzhiyun * set of sdma interface, and then we'll clean this up.
4167*4882a593Smuzhiyun */
4168*4882a593Smuzhiyun
4169*4882a593Smuzhiyun /* Must be called with sdma_lock held, or before init finished */
qib_sdma_update_7220_tail(struct qib_pportdata * ppd,u16 tail)4170*4882a593Smuzhiyun static void qib_sdma_update_7220_tail(struct qib_pportdata *ppd, u16 tail)
4171*4882a593Smuzhiyun {
4172*4882a593Smuzhiyun /* Commit writes to memory and advance the tail on the chip */
4173*4882a593Smuzhiyun wmb();
4174*4882a593Smuzhiyun ppd->sdma_descq_tail = tail;
4175*4882a593Smuzhiyun qib_write_kreg(ppd->dd, kr_senddmatail, tail);
4176*4882a593Smuzhiyun }
4177*4882a593Smuzhiyun
qib_sdma_set_7220_desc_cnt(struct qib_pportdata * ppd,unsigned cnt)4178*4882a593Smuzhiyun static void qib_sdma_set_7220_desc_cnt(struct qib_pportdata *ppd, unsigned cnt)
4179*4882a593Smuzhiyun {
4180*4882a593Smuzhiyun }
4181*4882a593Smuzhiyun
4182*4882a593Smuzhiyun static struct sdma_set_state_action sdma_7220_action_table[] = {
4183*4882a593Smuzhiyun [qib_sdma_state_s00_hw_down] = {
4184*4882a593Smuzhiyun .op_enable = 0,
4185*4882a593Smuzhiyun .op_intenable = 0,
4186*4882a593Smuzhiyun .op_halt = 0,
4187*4882a593Smuzhiyun .go_s99_running_tofalse = 1,
4188*4882a593Smuzhiyun },
4189*4882a593Smuzhiyun [qib_sdma_state_s10_hw_start_up_wait] = {
4190*4882a593Smuzhiyun .op_enable = 1,
4191*4882a593Smuzhiyun .op_intenable = 1,
4192*4882a593Smuzhiyun .op_halt = 1,
4193*4882a593Smuzhiyun },
4194*4882a593Smuzhiyun [qib_sdma_state_s20_idle] = {
4195*4882a593Smuzhiyun .op_enable = 1,
4196*4882a593Smuzhiyun .op_intenable = 1,
4197*4882a593Smuzhiyun .op_halt = 1,
4198*4882a593Smuzhiyun },
4199*4882a593Smuzhiyun [qib_sdma_state_s30_sw_clean_up_wait] = {
4200*4882a593Smuzhiyun .op_enable = 0,
4201*4882a593Smuzhiyun .op_intenable = 1,
4202*4882a593Smuzhiyun .op_halt = 0,
4203*4882a593Smuzhiyun },
4204*4882a593Smuzhiyun [qib_sdma_state_s40_hw_clean_up_wait] = {
4205*4882a593Smuzhiyun .op_enable = 1,
4206*4882a593Smuzhiyun .op_intenable = 1,
4207*4882a593Smuzhiyun .op_halt = 1,
4208*4882a593Smuzhiyun },
4209*4882a593Smuzhiyun [qib_sdma_state_s50_hw_halt_wait] = {
4210*4882a593Smuzhiyun .op_enable = 1,
4211*4882a593Smuzhiyun .op_intenable = 1,
4212*4882a593Smuzhiyun .op_halt = 1,
4213*4882a593Smuzhiyun },
4214*4882a593Smuzhiyun [qib_sdma_state_s99_running] = {
4215*4882a593Smuzhiyun .op_enable = 1,
4216*4882a593Smuzhiyun .op_intenable = 1,
4217*4882a593Smuzhiyun .op_halt = 0,
4218*4882a593Smuzhiyun .go_s99_running_totrue = 1,
4219*4882a593Smuzhiyun },
4220*4882a593Smuzhiyun };
4221*4882a593Smuzhiyun
qib_7220_sdma_init_early(struct qib_pportdata * ppd)4222*4882a593Smuzhiyun static void qib_7220_sdma_init_early(struct qib_pportdata *ppd)
4223*4882a593Smuzhiyun {
4224*4882a593Smuzhiyun ppd->sdma_state.set_state_action = sdma_7220_action_table;
4225*4882a593Smuzhiyun }
4226*4882a593Smuzhiyun
init_sdma_7220_regs(struct qib_pportdata * ppd)4227*4882a593Smuzhiyun static int init_sdma_7220_regs(struct qib_pportdata *ppd)
4228*4882a593Smuzhiyun {
4229*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
4230*4882a593Smuzhiyun unsigned i, n;
4231*4882a593Smuzhiyun u64 senddmabufmask[3] = { 0 };
4232*4882a593Smuzhiyun
4233*4882a593Smuzhiyun /* Set SendDmaBase */
4234*4882a593Smuzhiyun qib_write_kreg(dd, kr_senddmabase, ppd->sdma_descq_phys);
4235*4882a593Smuzhiyun qib_sdma_7220_setlengen(ppd);
4236*4882a593Smuzhiyun qib_sdma_update_7220_tail(ppd, 0); /* Set SendDmaTail */
4237*4882a593Smuzhiyun /* Set SendDmaHeadAddr */
4238*4882a593Smuzhiyun qib_write_kreg(dd, kr_senddmaheadaddr, ppd->sdma_head_phys);
4239*4882a593Smuzhiyun
4240*4882a593Smuzhiyun /*
4241*4882a593Smuzhiyun * Reserve all the former "kernel" piobufs, using high number range
4242*4882a593Smuzhiyun * so we get as many 4K buffers as possible
4243*4882a593Smuzhiyun */
4244*4882a593Smuzhiyun n = dd->piobcnt2k + dd->piobcnt4k;
4245*4882a593Smuzhiyun i = n - dd->cspec->sdmabufcnt;
4246*4882a593Smuzhiyun
4247*4882a593Smuzhiyun for (; i < n; ++i) {
4248*4882a593Smuzhiyun unsigned word = i / 64;
4249*4882a593Smuzhiyun unsigned bit = i & 63;
4250*4882a593Smuzhiyun
4251*4882a593Smuzhiyun senddmabufmask[word] |= 1ULL << bit;
4252*4882a593Smuzhiyun }
4253*4882a593Smuzhiyun qib_write_kreg(dd, kr_senddmabufmask0, senddmabufmask[0]);
4254*4882a593Smuzhiyun qib_write_kreg(dd, kr_senddmabufmask1, senddmabufmask[1]);
4255*4882a593Smuzhiyun qib_write_kreg(dd, kr_senddmabufmask2, senddmabufmask[2]);
4256*4882a593Smuzhiyun
4257*4882a593Smuzhiyun ppd->sdma_state.first_sendbuf = i;
4258*4882a593Smuzhiyun ppd->sdma_state.last_sendbuf = n;
4259*4882a593Smuzhiyun
4260*4882a593Smuzhiyun return 0;
4261*4882a593Smuzhiyun }
4262*4882a593Smuzhiyun
4263*4882a593Smuzhiyun /* sdma_lock must be held */
qib_sdma_7220_gethead(struct qib_pportdata * ppd)4264*4882a593Smuzhiyun static u16 qib_sdma_7220_gethead(struct qib_pportdata *ppd)
4265*4882a593Smuzhiyun {
4266*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
4267*4882a593Smuzhiyun int sane;
4268*4882a593Smuzhiyun int use_dmahead;
4269*4882a593Smuzhiyun u16 swhead;
4270*4882a593Smuzhiyun u16 swtail;
4271*4882a593Smuzhiyun u16 cnt;
4272*4882a593Smuzhiyun u16 hwhead;
4273*4882a593Smuzhiyun
4274*4882a593Smuzhiyun use_dmahead = __qib_sdma_running(ppd) &&
4275*4882a593Smuzhiyun (dd->flags & QIB_HAS_SDMA_TIMEOUT);
4276*4882a593Smuzhiyun retry:
4277*4882a593Smuzhiyun hwhead = use_dmahead ?
4278*4882a593Smuzhiyun (u16)le64_to_cpu(*ppd->sdma_head_dma) :
4279*4882a593Smuzhiyun (u16)qib_read_kreg32(dd, kr_senddmahead);
4280*4882a593Smuzhiyun
4281*4882a593Smuzhiyun swhead = ppd->sdma_descq_head;
4282*4882a593Smuzhiyun swtail = ppd->sdma_descq_tail;
4283*4882a593Smuzhiyun cnt = ppd->sdma_descq_cnt;
4284*4882a593Smuzhiyun
4285*4882a593Smuzhiyun if (swhead < swtail) {
4286*4882a593Smuzhiyun /* not wrapped */
4287*4882a593Smuzhiyun sane = (hwhead >= swhead) & (hwhead <= swtail);
4288*4882a593Smuzhiyun } else if (swhead > swtail) {
4289*4882a593Smuzhiyun /* wrapped around */
4290*4882a593Smuzhiyun sane = ((hwhead >= swhead) && (hwhead < cnt)) ||
4291*4882a593Smuzhiyun (hwhead <= swtail);
4292*4882a593Smuzhiyun } else {
4293*4882a593Smuzhiyun /* empty */
4294*4882a593Smuzhiyun sane = (hwhead == swhead);
4295*4882a593Smuzhiyun }
4296*4882a593Smuzhiyun
4297*4882a593Smuzhiyun if (unlikely(!sane)) {
4298*4882a593Smuzhiyun if (use_dmahead) {
4299*4882a593Smuzhiyun /* try one more time, directly from the register */
4300*4882a593Smuzhiyun use_dmahead = 0;
4301*4882a593Smuzhiyun goto retry;
4302*4882a593Smuzhiyun }
4303*4882a593Smuzhiyun /* assume no progress */
4304*4882a593Smuzhiyun hwhead = swhead;
4305*4882a593Smuzhiyun }
4306*4882a593Smuzhiyun
4307*4882a593Smuzhiyun return hwhead;
4308*4882a593Smuzhiyun }
4309*4882a593Smuzhiyun
qib_sdma_7220_busy(struct qib_pportdata * ppd)4310*4882a593Smuzhiyun static int qib_sdma_7220_busy(struct qib_pportdata *ppd)
4311*4882a593Smuzhiyun {
4312*4882a593Smuzhiyun u64 hwstatus = qib_read_kreg64(ppd->dd, kr_senddmastatus);
4313*4882a593Smuzhiyun
4314*4882a593Smuzhiyun return (hwstatus & SYM_MASK(SendDmaStatus, ScoreBoardDrainInProg)) ||
4315*4882a593Smuzhiyun (hwstatus & SYM_MASK(SendDmaStatus, AbortInProg)) ||
4316*4882a593Smuzhiyun (hwstatus & SYM_MASK(SendDmaStatus, InternalSDmaEnable)) ||
4317*4882a593Smuzhiyun !(hwstatus & SYM_MASK(SendDmaStatus, ScbEmpty));
4318*4882a593Smuzhiyun }
4319*4882a593Smuzhiyun
4320*4882a593Smuzhiyun /*
4321*4882a593Smuzhiyun * Compute the amount of delay before sending the next packet if the
4322*4882a593Smuzhiyun * port's send rate differs from the static rate set for the QP.
4323*4882a593Smuzhiyun * Since the delay affects this packet but the amount of the delay is
4324*4882a593Smuzhiyun * based on the length of the previous packet, use the last delay computed
4325*4882a593Smuzhiyun * and save the delay count for this packet to be used next time
4326*4882a593Smuzhiyun * we get here.
4327*4882a593Smuzhiyun */
qib_7220_setpbc_control(struct qib_pportdata * ppd,u32 plen,u8 srate,u8 vl)4328*4882a593Smuzhiyun static u32 qib_7220_setpbc_control(struct qib_pportdata *ppd, u32 plen,
4329*4882a593Smuzhiyun u8 srate, u8 vl)
4330*4882a593Smuzhiyun {
4331*4882a593Smuzhiyun u8 snd_mult = ppd->delay_mult;
4332*4882a593Smuzhiyun u8 rcv_mult = ib_rate_to_delay[srate];
4333*4882a593Smuzhiyun u32 ret = ppd->cpspec->last_delay_mult;
4334*4882a593Smuzhiyun
4335*4882a593Smuzhiyun ppd->cpspec->last_delay_mult = (rcv_mult > snd_mult) ?
4336*4882a593Smuzhiyun (plen * (rcv_mult - snd_mult) + 1) >> 1 : 0;
4337*4882a593Smuzhiyun
4338*4882a593Smuzhiyun /* Indicate VL15, if necessary */
4339*4882a593Smuzhiyun if (vl == 15)
4340*4882a593Smuzhiyun ret |= PBC_7220_VL15_SEND_CTRL;
4341*4882a593Smuzhiyun return ret;
4342*4882a593Smuzhiyun }
4343*4882a593Smuzhiyun
qib_7220_initvl15_bufs(struct qib_devdata * dd)4344*4882a593Smuzhiyun static void qib_7220_initvl15_bufs(struct qib_devdata *dd)
4345*4882a593Smuzhiyun {
4346*4882a593Smuzhiyun }
4347*4882a593Smuzhiyun
qib_7220_init_ctxt(struct qib_ctxtdata * rcd)4348*4882a593Smuzhiyun static void qib_7220_init_ctxt(struct qib_ctxtdata *rcd)
4349*4882a593Smuzhiyun {
4350*4882a593Smuzhiyun if (!rcd->ctxt) {
4351*4882a593Smuzhiyun rcd->rcvegrcnt = IBA7220_KRCVEGRCNT;
4352*4882a593Smuzhiyun rcd->rcvegr_tid_base = 0;
4353*4882a593Smuzhiyun } else {
4354*4882a593Smuzhiyun rcd->rcvegrcnt = rcd->dd->cspec->rcvegrcnt;
4355*4882a593Smuzhiyun rcd->rcvegr_tid_base = IBA7220_KRCVEGRCNT +
4356*4882a593Smuzhiyun (rcd->ctxt - 1) * rcd->rcvegrcnt;
4357*4882a593Smuzhiyun }
4358*4882a593Smuzhiyun }
4359*4882a593Smuzhiyun
qib_7220_txchk_change(struct qib_devdata * dd,u32 start,u32 len,u32 which,struct qib_ctxtdata * rcd)4360*4882a593Smuzhiyun static void qib_7220_txchk_change(struct qib_devdata *dd, u32 start,
4361*4882a593Smuzhiyun u32 len, u32 which, struct qib_ctxtdata *rcd)
4362*4882a593Smuzhiyun {
4363*4882a593Smuzhiyun int i;
4364*4882a593Smuzhiyun unsigned long flags;
4365*4882a593Smuzhiyun
4366*4882a593Smuzhiyun switch (which) {
4367*4882a593Smuzhiyun case TXCHK_CHG_TYPE_KERN:
4368*4882a593Smuzhiyun /* see if we need to raise avail update threshold */
4369*4882a593Smuzhiyun spin_lock_irqsave(&dd->uctxt_lock, flags);
4370*4882a593Smuzhiyun for (i = dd->first_user_ctxt;
4371*4882a593Smuzhiyun dd->cspec->updthresh != dd->cspec->updthresh_dflt
4372*4882a593Smuzhiyun && i < dd->cfgctxts; i++)
4373*4882a593Smuzhiyun if (dd->rcd[i] && dd->rcd[i]->subctxt_cnt &&
4374*4882a593Smuzhiyun ((dd->rcd[i]->piocnt / dd->rcd[i]->subctxt_cnt) - 1)
4375*4882a593Smuzhiyun < dd->cspec->updthresh_dflt)
4376*4882a593Smuzhiyun break;
4377*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->uctxt_lock, flags);
4378*4882a593Smuzhiyun if (i == dd->cfgctxts) {
4379*4882a593Smuzhiyun spin_lock_irqsave(&dd->sendctrl_lock, flags);
4380*4882a593Smuzhiyun dd->cspec->updthresh = dd->cspec->updthresh_dflt;
4381*4882a593Smuzhiyun dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
4382*4882a593Smuzhiyun dd->sendctrl |= (dd->cspec->updthresh &
4383*4882a593Smuzhiyun SYM_RMASK(SendCtrl, AvailUpdThld)) <<
4384*4882a593Smuzhiyun SYM_LSB(SendCtrl, AvailUpdThld);
4385*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4386*4882a593Smuzhiyun sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
4387*4882a593Smuzhiyun }
4388*4882a593Smuzhiyun break;
4389*4882a593Smuzhiyun case TXCHK_CHG_TYPE_USER:
4390*4882a593Smuzhiyun spin_lock_irqsave(&dd->sendctrl_lock, flags);
4391*4882a593Smuzhiyun if (rcd && rcd->subctxt_cnt && ((rcd->piocnt
4392*4882a593Smuzhiyun / rcd->subctxt_cnt) - 1) < dd->cspec->updthresh) {
4393*4882a593Smuzhiyun dd->cspec->updthresh = (rcd->piocnt /
4394*4882a593Smuzhiyun rcd->subctxt_cnt) - 1;
4395*4882a593Smuzhiyun dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
4396*4882a593Smuzhiyun dd->sendctrl |= (dd->cspec->updthresh &
4397*4882a593Smuzhiyun SYM_RMASK(SendCtrl, AvailUpdThld))
4398*4882a593Smuzhiyun << SYM_LSB(SendCtrl, AvailUpdThld);
4399*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4400*4882a593Smuzhiyun sendctrl_7220_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
4401*4882a593Smuzhiyun } else
4402*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4403*4882a593Smuzhiyun break;
4404*4882a593Smuzhiyun }
4405*4882a593Smuzhiyun }
4406*4882a593Smuzhiyun
writescratch(struct qib_devdata * dd,u32 val)4407*4882a593Smuzhiyun static void writescratch(struct qib_devdata *dd, u32 val)
4408*4882a593Smuzhiyun {
4409*4882a593Smuzhiyun qib_write_kreg(dd, kr_scratch, val);
4410*4882a593Smuzhiyun }
4411*4882a593Smuzhiyun
4412*4882a593Smuzhiyun #define VALID_TS_RD_REG_MASK 0xBF
4413*4882a593Smuzhiyun /**
4414*4882a593Smuzhiyun * qib_7220_tempsense_read - read register of temp sensor via TWSI
4415*4882a593Smuzhiyun * @dd: the qlogic_ib device
4416*4882a593Smuzhiyun * @regnum: register to read from
4417*4882a593Smuzhiyun *
4418*4882a593Smuzhiyun * returns reg contents (0..255) or < 0 for error
4419*4882a593Smuzhiyun */
qib_7220_tempsense_rd(struct qib_devdata * dd,int regnum)4420*4882a593Smuzhiyun static int qib_7220_tempsense_rd(struct qib_devdata *dd, int regnum)
4421*4882a593Smuzhiyun {
4422*4882a593Smuzhiyun int ret;
4423*4882a593Smuzhiyun u8 rdata;
4424*4882a593Smuzhiyun
4425*4882a593Smuzhiyun if (regnum > 7) {
4426*4882a593Smuzhiyun ret = -EINVAL;
4427*4882a593Smuzhiyun goto bail;
4428*4882a593Smuzhiyun }
4429*4882a593Smuzhiyun
4430*4882a593Smuzhiyun /* return a bogus value for (the one) register we do not have */
4431*4882a593Smuzhiyun if (!((1 << regnum) & VALID_TS_RD_REG_MASK)) {
4432*4882a593Smuzhiyun ret = 0;
4433*4882a593Smuzhiyun goto bail;
4434*4882a593Smuzhiyun }
4435*4882a593Smuzhiyun
4436*4882a593Smuzhiyun ret = mutex_lock_interruptible(&dd->eep_lock);
4437*4882a593Smuzhiyun if (ret)
4438*4882a593Smuzhiyun goto bail;
4439*4882a593Smuzhiyun
4440*4882a593Smuzhiyun ret = qib_twsi_blk_rd(dd, QIB_TWSI_TEMP_DEV, regnum, &rdata, 1);
4441*4882a593Smuzhiyun if (!ret)
4442*4882a593Smuzhiyun ret = rdata;
4443*4882a593Smuzhiyun
4444*4882a593Smuzhiyun mutex_unlock(&dd->eep_lock);
4445*4882a593Smuzhiyun
4446*4882a593Smuzhiyun /*
4447*4882a593Smuzhiyun * There are three possibilities here:
4448*4882a593Smuzhiyun * ret is actual value (0..255)
4449*4882a593Smuzhiyun * ret is -ENXIO or -EINVAL from twsi code or this file
4450*4882a593Smuzhiyun * ret is -EINTR from mutex_lock_interruptible.
4451*4882a593Smuzhiyun */
4452*4882a593Smuzhiyun bail:
4453*4882a593Smuzhiyun return ret;
4454*4882a593Smuzhiyun }
4455*4882a593Smuzhiyun
4456*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
qib_7220_notify_dca(struct qib_devdata * dd,unsigned long event)4457*4882a593Smuzhiyun static int qib_7220_notify_dca(struct qib_devdata *dd, unsigned long event)
4458*4882a593Smuzhiyun {
4459*4882a593Smuzhiyun return 0;
4460*4882a593Smuzhiyun }
4461*4882a593Smuzhiyun #endif
4462*4882a593Smuzhiyun
4463*4882a593Smuzhiyun /* Dummy function, as 7220 boards never disable EEPROM Write */
qib_7220_eeprom_wen(struct qib_devdata * dd,int wen)4464*4882a593Smuzhiyun static int qib_7220_eeprom_wen(struct qib_devdata *dd, int wen)
4465*4882a593Smuzhiyun {
4466*4882a593Smuzhiyun return 1;
4467*4882a593Smuzhiyun }
4468*4882a593Smuzhiyun
4469*4882a593Smuzhiyun /**
4470*4882a593Smuzhiyun * qib_init_iba7220_funcs - set up the chip-specific function pointers
4471*4882a593Smuzhiyun * @dev: the pci_dev for qlogic_ib device
4472*4882a593Smuzhiyun * @ent: pci_device_id struct for this dev
4473*4882a593Smuzhiyun *
4474*4882a593Smuzhiyun * This is global, and is called directly at init to set up the
4475*4882a593Smuzhiyun * chip-specific function pointers for later use.
4476*4882a593Smuzhiyun */
qib_init_iba7220_funcs(struct pci_dev * pdev,const struct pci_device_id * ent)4477*4882a593Smuzhiyun struct qib_devdata *qib_init_iba7220_funcs(struct pci_dev *pdev,
4478*4882a593Smuzhiyun const struct pci_device_id *ent)
4479*4882a593Smuzhiyun {
4480*4882a593Smuzhiyun struct qib_devdata *dd;
4481*4882a593Smuzhiyun int ret;
4482*4882a593Smuzhiyun u32 boardid, minwidth;
4483*4882a593Smuzhiyun
4484*4882a593Smuzhiyun dd = qib_alloc_devdata(pdev, sizeof(struct qib_chip_specific) +
4485*4882a593Smuzhiyun sizeof(struct qib_chippport_specific));
4486*4882a593Smuzhiyun if (IS_ERR(dd))
4487*4882a593Smuzhiyun goto bail;
4488*4882a593Smuzhiyun
4489*4882a593Smuzhiyun dd->f_bringup_serdes = qib_7220_bringup_serdes;
4490*4882a593Smuzhiyun dd->f_cleanup = qib_setup_7220_cleanup;
4491*4882a593Smuzhiyun dd->f_clear_tids = qib_7220_clear_tids;
4492*4882a593Smuzhiyun dd->f_free_irq = qib_free_irq;
4493*4882a593Smuzhiyun dd->f_get_base_info = qib_7220_get_base_info;
4494*4882a593Smuzhiyun dd->f_get_msgheader = qib_7220_get_msgheader;
4495*4882a593Smuzhiyun dd->f_getsendbuf = qib_7220_getsendbuf;
4496*4882a593Smuzhiyun dd->f_gpio_mod = gpio_7220_mod;
4497*4882a593Smuzhiyun dd->f_eeprom_wen = qib_7220_eeprom_wen;
4498*4882a593Smuzhiyun dd->f_hdrqempty = qib_7220_hdrqempty;
4499*4882a593Smuzhiyun dd->f_ib_updown = qib_7220_ib_updown;
4500*4882a593Smuzhiyun dd->f_init_ctxt = qib_7220_init_ctxt;
4501*4882a593Smuzhiyun dd->f_initvl15_bufs = qib_7220_initvl15_bufs;
4502*4882a593Smuzhiyun dd->f_intr_fallback = qib_7220_intr_fallback;
4503*4882a593Smuzhiyun dd->f_late_initreg = qib_late_7220_initreg;
4504*4882a593Smuzhiyun dd->f_setpbc_control = qib_7220_setpbc_control;
4505*4882a593Smuzhiyun dd->f_portcntr = qib_portcntr_7220;
4506*4882a593Smuzhiyun dd->f_put_tid = qib_7220_put_tid;
4507*4882a593Smuzhiyun dd->f_quiet_serdes = qib_7220_quiet_serdes;
4508*4882a593Smuzhiyun dd->f_rcvctrl = rcvctrl_7220_mod;
4509*4882a593Smuzhiyun dd->f_read_cntrs = qib_read_7220cntrs;
4510*4882a593Smuzhiyun dd->f_read_portcntrs = qib_read_7220portcntrs;
4511*4882a593Smuzhiyun dd->f_reset = qib_setup_7220_reset;
4512*4882a593Smuzhiyun dd->f_init_sdma_regs = init_sdma_7220_regs;
4513*4882a593Smuzhiyun dd->f_sdma_busy = qib_sdma_7220_busy;
4514*4882a593Smuzhiyun dd->f_sdma_gethead = qib_sdma_7220_gethead;
4515*4882a593Smuzhiyun dd->f_sdma_sendctrl = qib_7220_sdma_sendctrl;
4516*4882a593Smuzhiyun dd->f_sdma_set_desc_cnt = qib_sdma_set_7220_desc_cnt;
4517*4882a593Smuzhiyun dd->f_sdma_update_tail = qib_sdma_update_7220_tail;
4518*4882a593Smuzhiyun dd->f_sdma_hw_clean_up = qib_7220_sdma_hw_clean_up;
4519*4882a593Smuzhiyun dd->f_sdma_hw_start_up = qib_7220_sdma_hw_start_up;
4520*4882a593Smuzhiyun dd->f_sdma_init_early = qib_7220_sdma_init_early;
4521*4882a593Smuzhiyun dd->f_sendctrl = sendctrl_7220_mod;
4522*4882a593Smuzhiyun dd->f_set_armlaunch = qib_set_7220_armlaunch;
4523*4882a593Smuzhiyun dd->f_set_cntr_sample = qib_set_cntr_7220_sample;
4524*4882a593Smuzhiyun dd->f_iblink_state = qib_7220_iblink_state;
4525*4882a593Smuzhiyun dd->f_ibphys_portstate = qib_7220_phys_portstate;
4526*4882a593Smuzhiyun dd->f_get_ib_cfg = qib_7220_get_ib_cfg;
4527*4882a593Smuzhiyun dd->f_set_ib_cfg = qib_7220_set_ib_cfg;
4528*4882a593Smuzhiyun dd->f_set_ib_loopback = qib_7220_set_loopback;
4529*4882a593Smuzhiyun dd->f_set_intr_state = qib_7220_set_intr_state;
4530*4882a593Smuzhiyun dd->f_setextled = qib_setup_7220_setextled;
4531*4882a593Smuzhiyun dd->f_txchk_change = qib_7220_txchk_change;
4532*4882a593Smuzhiyun dd->f_update_usrhead = qib_update_7220_usrhead;
4533*4882a593Smuzhiyun dd->f_wantpiobuf_intr = qib_wantpiobuf_7220_intr;
4534*4882a593Smuzhiyun dd->f_xgxs_reset = qib_7220_xgxs_reset;
4535*4882a593Smuzhiyun dd->f_writescratch = writescratch;
4536*4882a593Smuzhiyun dd->f_tempsense_rd = qib_7220_tempsense_rd;
4537*4882a593Smuzhiyun #ifdef CONFIG_INFINIBAND_QIB_DCA
4538*4882a593Smuzhiyun dd->f_notify_dca = qib_7220_notify_dca;
4539*4882a593Smuzhiyun #endif
4540*4882a593Smuzhiyun /*
4541*4882a593Smuzhiyun * Do remaining pcie setup and save pcie values in dd.
4542*4882a593Smuzhiyun * Any error printing is already done by the init code.
4543*4882a593Smuzhiyun * On return, we have the chip mapped, but chip registers
4544*4882a593Smuzhiyun * are not set up until start of qib_init_7220_variables.
4545*4882a593Smuzhiyun */
4546*4882a593Smuzhiyun ret = qib_pcie_ddinit(dd, pdev, ent);
4547*4882a593Smuzhiyun if (ret < 0)
4548*4882a593Smuzhiyun goto bail_free;
4549*4882a593Smuzhiyun
4550*4882a593Smuzhiyun /* initialize chip-specific variables */
4551*4882a593Smuzhiyun ret = qib_init_7220_variables(dd);
4552*4882a593Smuzhiyun if (ret)
4553*4882a593Smuzhiyun goto bail_cleanup;
4554*4882a593Smuzhiyun
4555*4882a593Smuzhiyun if (qib_mini_init)
4556*4882a593Smuzhiyun goto bail;
4557*4882a593Smuzhiyun
4558*4882a593Smuzhiyun boardid = SYM_FIELD(dd->revision, Revision,
4559*4882a593Smuzhiyun BoardID);
4560*4882a593Smuzhiyun switch (boardid) {
4561*4882a593Smuzhiyun case 0:
4562*4882a593Smuzhiyun case 2:
4563*4882a593Smuzhiyun case 10:
4564*4882a593Smuzhiyun case 12:
4565*4882a593Smuzhiyun minwidth = 16; /* x16 capable boards */
4566*4882a593Smuzhiyun break;
4567*4882a593Smuzhiyun default:
4568*4882a593Smuzhiyun minwidth = 8; /* x8 capable boards */
4569*4882a593Smuzhiyun break;
4570*4882a593Smuzhiyun }
4571*4882a593Smuzhiyun if (qib_pcie_params(dd, minwidth, NULL))
4572*4882a593Smuzhiyun qib_dev_err(dd,
4573*4882a593Smuzhiyun "Failed to setup PCIe or interrupts; continuing anyway\n");
4574*4882a593Smuzhiyun
4575*4882a593Smuzhiyun if (qib_read_kreg64(dd, kr_hwerrstatus) &
4576*4882a593Smuzhiyun QLOGIC_IB_HWE_SERDESPLLFAILED)
4577*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwerrclear,
4578*4882a593Smuzhiyun QLOGIC_IB_HWE_SERDESPLLFAILED);
4579*4882a593Smuzhiyun
4580*4882a593Smuzhiyun /* setup interrupt handler (interrupt type handled above) */
4581*4882a593Smuzhiyun qib_setup_7220_interrupt(dd);
4582*4882a593Smuzhiyun qib_7220_init_hwerrors(dd);
4583*4882a593Smuzhiyun
4584*4882a593Smuzhiyun /* clear diagctrl register, in case diags were running and crashed */
4585*4882a593Smuzhiyun qib_write_kreg(dd, kr_hwdiagctrl, 0);
4586*4882a593Smuzhiyun
4587*4882a593Smuzhiyun goto bail;
4588*4882a593Smuzhiyun
4589*4882a593Smuzhiyun bail_cleanup:
4590*4882a593Smuzhiyun qib_pcie_ddcleanup(dd);
4591*4882a593Smuzhiyun bail_free:
4592*4882a593Smuzhiyun qib_free_devdata(dd);
4593*4882a593Smuzhiyun dd = ERR_PTR(ret);
4594*4882a593Smuzhiyun bail:
4595*4882a593Smuzhiyun return dd;
4596*4882a593Smuzhiyun }
4597