1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2013 Intel Corporation. All rights reserved.
3*4882a593Smuzhiyun * Copyright (c) 2006, 2007, 2008, 2009 QLogic Corporation. All rights reserved.
4*4882a593Smuzhiyun * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
10*4882a593Smuzhiyun * OpenIB.org BSD license below:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
13*4882a593Smuzhiyun * without modification, are permitted provided that the following
14*4882a593Smuzhiyun * conditions are met:
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * - Redistributions of source code must retain the above
17*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
18*4882a593Smuzhiyun * disclaimer.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
21*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
22*4882a593Smuzhiyun * disclaimer in the documentation and/or other materials
23*4882a593Smuzhiyun * provided with the distribution.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32*4882a593Smuzhiyun * SOFTWARE.
33*4882a593Smuzhiyun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <linux/spinlock.h>
36*4882a593Smuzhiyun #include <linux/pci.h>
37*4882a593Smuzhiyun #include <linux/io.h>
38*4882a593Smuzhiyun #include <linux/delay.h>
39*4882a593Smuzhiyun #include <linux/netdevice.h>
40*4882a593Smuzhiyun #include <linux/vmalloc.h>
41*4882a593Smuzhiyun #include <linux/module.h>
42*4882a593Smuzhiyun #include <linux/prefetch.h>
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include "qib.h"
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun * The size has to be longer than this string, so we can append
48*4882a593Smuzhiyun * board/chip information to it in the init code.
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun const char ib_qib_version[] = QIB_DRIVER_VERSION "\n";
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun DEFINE_MUTEX(qib_mutex); /* general driver use */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun unsigned qib_ibmtu;
55*4882a593Smuzhiyun module_param_named(ibmtu, qib_ibmtu, uint, S_IRUGO);
56*4882a593Smuzhiyun MODULE_PARM_DESC(ibmtu, "Set max IB MTU (0=2KB, 1=256, 2=512, ... 5=4096");
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun unsigned qib_compat_ddr_negotiate = 1;
59*4882a593Smuzhiyun module_param_named(compat_ddr_negotiate, qib_compat_ddr_negotiate, uint,
60*4882a593Smuzhiyun S_IWUSR | S_IRUGO);
61*4882a593Smuzhiyun MODULE_PARM_DESC(compat_ddr_negotiate,
62*4882a593Smuzhiyun "Attempt pre-IBTA 1.2 DDR speed negotiation");
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
65*4882a593Smuzhiyun MODULE_AUTHOR("Intel <ibsupport@intel.com>");
66*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel IB driver");
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * QIB_PIO_MAXIBHDR is the max IB header size allowed for in our
70*4882a593Smuzhiyun * PIO send buffers. This is well beyond anything currently
71*4882a593Smuzhiyun * defined in the InfiniBand spec.
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun #define QIB_PIO_MAXIBHDR 128
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * QIB_MAX_PKT_RCV is the max # if packets processed per receive interrupt.
77*4882a593Smuzhiyun */
78*4882a593Smuzhiyun #define QIB_MAX_PKT_RECV 64
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct qlogic_ib_stats qib_stats;
81*4882a593Smuzhiyun
qib_get_pci_dev(struct rvt_dev_info * rdi)82*4882a593Smuzhiyun struct pci_dev *qib_get_pci_dev(struct rvt_dev_info *rdi)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct qib_ibdev *ibdev = container_of(rdi, struct qib_ibdev, rdi);
85*4882a593Smuzhiyun struct qib_devdata *dd = container_of(ibdev,
86*4882a593Smuzhiyun struct qib_devdata, verbs_dev);
87*4882a593Smuzhiyun return dd->pcidev;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * Return count of units with at least one port ACTIVE.
92*4882a593Smuzhiyun */
qib_count_active_units(void)93*4882a593Smuzhiyun int qib_count_active_units(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun struct qib_devdata *dd;
96*4882a593Smuzhiyun struct qib_pportdata *ppd;
97*4882a593Smuzhiyun unsigned long index, flags;
98*4882a593Smuzhiyun int pidx, nunits_active = 0;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun xa_lock_irqsave(&qib_dev_table, flags);
101*4882a593Smuzhiyun xa_for_each(&qib_dev_table, index, dd) {
102*4882a593Smuzhiyun if (!(dd->flags & QIB_PRESENT) || !dd->kregbase)
103*4882a593Smuzhiyun continue;
104*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx) {
105*4882a593Smuzhiyun ppd = dd->pport + pidx;
106*4882a593Smuzhiyun if (ppd->lid && (ppd->lflags & (QIBL_LINKINIT |
107*4882a593Smuzhiyun QIBL_LINKARMED | QIBL_LINKACTIVE))) {
108*4882a593Smuzhiyun nunits_active++;
109*4882a593Smuzhiyun break;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun xa_unlock_irqrestore(&qib_dev_table, flags);
114*4882a593Smuzhiyun return nunits_active;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * Return count of all units, optionally return in arguments
119*4882a593Smuzhiyun * the number of usable (present) units, and the number of
120*4882a593Smuzhiyun * ports that are up.
121*4882a593Smuzhiyun */
qib_count_units(int * npresentp,int * nupp)122*4882a593Smuzhiyun int qib_count_units(int *npresentp, int *nupp)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun int nunits = 0, npresent = 0, nup = 0;
125*4882a593Smuzhiyun struct qib_devdata *dd;
126*4882a593Smuzhiyun unsigned long index, flags;
127*4882a593Smuzhiyun int pidx;
128*4882a593Smuzhiyun struct qib_pportdata *ppd;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun xa_lock_irqsave(&qib_dev_table, flags);
131*4882a593Smuzhiyun xa_for_each(&qib_dev_table, index, dd) {
132*4882a593Smuzhiyun nunits++;
133*4882a593Smuzhiyun if ((dd->flags & QIB_PRESENT) && dd->kregbase)
134*4882a593Smuzhiyun npresent++;
135*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx) {
136*4882a593Smuzhiyun ppd = dd->pport + pidx;
137*4882a593Smuzhiyun if (ppd->lid && (ppd->lflags & (QIBL_LINKINIT |
138*4882a593Smuzhiyun QIBL_LINKARMED | QIBL_LINKACTIVE)))
139*4882a593Smuzhiyun nup++;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun xa_unlock_irqrestore(&qib_dev_table, flags);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (npresentp)
145*4882a593Smuzhiyun *npresentp = npresent;
146*4882a593Smuzhiyun if (nupp)
147*4882a593Smuzhiyun *nupp = nup;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return nunits;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /**
153*4882a593Smuzhiyun * qib_wait_linkstate - wait for an IB link state change to occur
154*4882a593Smuzhiyun * @dd: the qlogic_ib device
155*4882a593Smuzhiyun * @state: the state to wait for
156*4882a593Smuzhiyun * @msecs: the number of milliseconds to wait
157*4882a593Smuzhiyun *
158*4882a593Smuzhiyun * wait up to msecs milliseconds for IB link state change to occur for
159*4882a593Smuzhiyun * now, take the easy polling route. Currently used only by
160*4882a593Smuzhiyun * qib_set_linkstate. Returns 0 if state reached, otherwise
161*4882a593Smuzhiyun * -ETIMEDOUT state can have multiple states set, for any of several
162*4882a593Smuzhiyun * transitions.
163*4882a593Smuzhiyun */
qib_wait_linkstate(struct qib_pportdata * ppd,u32 state,int msecs)164*4882a593Smuzhiyun int qib_wait_linkstate(struct qib_pportdata *ppd, u32 state, int msecs)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun int ret;
167*4882a593Smuzhiyun unsigned long flags;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
170*4882a593Smuzhiyun if (ppd->state_wanted) {
171*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
172*4882a593Smuzhiyun ret = -EBUSY;
173*4882a593Smuzhiyun goto bail;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun ppd->state_wanted = state;
176*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
177*4882a593Smuzhiyun wait_event_interruptible_timeout(ppd->state_wait,
178*4882a593Smuzhiyun (ppd->lflags & state),
179*4882a593Smuzhiyun msecs_to_jiffies(msecs));
180*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
181*4882a593Smuzhiyun ppd->state_wanted = 0;
182*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (!(ppd->lflags & state))
185*4882a593Smuzhiyun ret = -ETIMEDOUT;
186*4882a593Smuzhiyun else
187*4882a593Smuzhiyun ret = 0;
188*4882a593Smuzhiyun bail:
189*4882a593Smuzhiyun return ret;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
qib_set_linkstate(struct qib_pportdata * ppd,u8 newstate)192*4882a593Smuzhiyun int qib_set_linkstate(struct qib_pportdata *ppd, u8 newstate)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun u32 lstate;
195*4882a593Smuzhiyun int ret;
196*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
197*4882a593Smuzhiyun unsigned long flags;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun switch (newstate) {
200*4882a593Smuzhiyun case QIB_IB_LINKDOWN_ONLY:
201*4882a593Smuzhiyun dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
202*4882a593Smuzhiyun IB_LINKCMD_DOWN | IB_LINKINITCMD_NOP);
203*4882a593Smuzhiyun /* don't wait */
204*4882a593Smuzhiyun ret = 0;
205*4882a593Smuzhiyun goto bail;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun case QIB_IB_LINKDOWN:
208*4882a593Smuzhiyun dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
209*4882a593Smuzhiyun IB_LINKCMD_DOWN | IB_LINKINITCMD_POLL);
210*4882a593Smuzhiyun /* don't wait */
211*4882a593Smuzhiyun ret = 0;
212*4882a593Smuzhiyun goto bail;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun case QIB_IB_LINKDOWN_SLEEP:
215*4882a593Smuzhiyun dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
216*4882a593Smuzhiyun IB_LINKCMD_DOWN | IB_LINKINITCMD_SLEEP);
217*4882a593Smuzhiyun /* don't wait */
218*4882a593Smuzhiyun ret = 0;
219*4882a593Smuzhiyun goto bail;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun case QIB_IB_LINKDOWN_DISABLE:
222*4882a593Smuzhiyun dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
223*4882a593Smuzhiyun IB_LINKCMD_DOWN | IB_LINKINITCMD_DISABLE);
224*4882a593Smuzhiyun /* don't wait */
225*4882a593Smuzhiyun ret = 0;
226*4882a593Smuzhiyun goto bail;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun case QIB_IB_LINKARM:
229*4882a593Smuzhiyun if (ppd->lflags & QIBL_LINKARMED) {
230*4882a593Smuzhiyun ret = 0;
231*4882a593Smuzhiyun goto bail;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun if (!(ppd->lflags & (QIBL_LINKINIT | QIBL_LINKACTIVE))) {
234*4882a593Smuzhiyun ret = -EINVAL;
235*4882a593Smuzhiyun goto bail;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun * Since the port can be ACTIVE when we ask for ARMED,
239*4882a593Smuzhiyun * clear QIBL_LINKV so we can wait for a transition.
240*4882a593Smuzhiyun * If the link isn't ARMED, then something else happened
241*4882a593Smuzhiyun * and there is no point waiting for ARMED.
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun spin_lock_irqsave(&ppd->lflags_lock, flags);
244*4882a593Smuzhiyun ppd->lflags &= ~QIBL_LINKV;
245*4882a593Smuzhiyun spin_unlock_irqrestore(&ppd->lflags_lock, flags);
246*4882a593Smuzhiyun dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
247*4882a593Smuzhiyun IB_LINKCMD_ARMED | IB_LINKINITCMD_NOP);
248*4882a593Smuzhiyun lstate = QIBL_LINKV;
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun case QIB_IB_LINKACTIVE:
252*4882a593Smuzhiyun if (ppd->lflags & QIBL_LINKACTIVE) {
253*4882a593Smuzhiyun ret = 0;
254*4882a593Smuzhiyun goto bail;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun if (!(ppd->lflags & QIBL_LINKARMED)) {
257*4882a593Smuzhiyun ret = -EINVAL;
258*4882a593Smuzhiyun goto bail;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LSTATE,
261*4882a593Smuzhiyun IB_LINKCMD_ACTIVE | IB_LINKINITCMD_NOP);
262*4882a593Smuzhiyun lstate = QIBL_LINKACTIVE;
263*4882a593Smuzhiyun break;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun default:
266*4882a593Smuzhiyun ret = -EINVAL;
267*4882a593Smuzhiyun goto bail;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun ret = qib_wait_linkstate(ppd, lstate, 10);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun bail:
272*4882a593Smuzhiyun return ret;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun * Get address of eager buffer from it's index (allocated in chunks, not
277*4882a593Smuzhiyun * contiguous).
278*4882a593Smuzhiyun */
qib_get_egrbuf(const struct qib_ctxtdata * rcd,u32 etail)279*4882a593Smuzhiyun static inline void *qib_get_egrbuf(const struct qib_ctxtdata *rcd, u32 etail)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun const u32 chunk = etail >> rcd->rcvegrbufs_perchunk_shift;
282*4882a593Smuzhiyun const u32 idx = etail & ((u32)rcd->rcvegrbufs_perchunk - 1);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return rcd->rcvegrbuf[chunk] + (idx << rcd->dd->rcvegrbufsize_shift);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun * Returns 1 if error was a CRC, else 0.
289*4882a593Smuzhiyun * Needed for some chip's synthesized error counters.
290*4882a593Smuzhiyun */
qib_rcv_hdrerr(struct qib_ctxtdata * rcd,struct qib_pportdata * ppd,u32 ctxt,u32 eflags,u32 l,u32 etail,__le32 * rhf_addr,struct qib_message_header * rhdr)291*4882a593Smuzhiyun static u32 qib_rcv_hdrerr(struct qib_ctxtdata *rcd, struct qib_pportdata *ppd,
292*4882a593Smuzhiyun u32 ctxt, u32 eflags, u32 l, u32 etail,
293*4882a593Smuzhiyun __le32 *rhf_addr, struct qib_message_header *rhdr)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun u32 ret = 0;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (eflags & (QLOGIC_IB_RHF_H_ICRCERR | QLOGIC_IB_RHF_H_VCRCERR))
298*4882a593Smuzhiyun ret = 1;
299*4882a593Smuzhiyun else if (eflags == QLOGIC_IB_RHF_H_TIDERR) {
300*4882a593Smuzhiyun /* For TIDERR and RC QPs premptively schedule a NAK */
301*4882a593Smuzhiyun struct ib_header *hdr = (struct ib_header *)rhdr;
302*4882a593Smuzhiyun struct ib_other_headers *ohdr = NULL;
303*4882a593Smuzhiyun struct qib_ibport *ibp = &ppd->ibport_data;
304*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
305*4882a593Smuzhiyun struct rvt_dev_info *rdi = &dd->verbs_dev.rdi;
306*4882a593Smuzhiyun struct rvt_qp *qp = NULL;
307*4882a593Smuzhiyun u32 tlen = qib_hdrget_length_in_bytes(rhf_addr);
308*4882a593Smuzhiyun u16 lid = be16_to_cpu(hdr->lrh[1]);
309*4882a593Smuzhiyun int lnh = be16_to_cpu(hdr->lrh[0]) & 3;
310*4882a593Smuzhiyun u32 qp_num;
311*4882a593Smuzhiyun u32 opcode;
312*4882a593Smuzhiyun u32 psn;
313*4882a593Smuzhiyun int diff;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Sanity check packet */
316*4882a593Smuzhiyun if (tlen < 24)
317*4882a593Smuzhiyun goto drop;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (lid < be16_to_cpu(IB_MULTICAST_LID_BASE)) {
320*4882a593Smuzhiyun lid &= ~((1 << ppd->lmc) - 1);
321*4882a593Smuzhiyun if (unlikely(lid != ppd->lid))
322*4882a593Smuzhiyun goto drop;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Check for GRH */
326*4882a593Smuzhiyun if (lnh == QIB_LRH_BTH)
327*4882a593Smuzhiyun ohdr = &hdr->u.oth;
328*4882a593Smuzhiyun else if (lnh == QIB_LRH_GRH) {
329*4882a593Smuzhiyun u32 vtf;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun ohdr = &hdr->u.l.oth;
332*4882a593Smuzhiyun if (hdr->u.l.grh.next_hdr != IB_GRH_NEXT_HDR)
333*4882a593Smuzhiyun goto drop;
334*4882a593Smuzhiyun vtf = be32_to_cpu(hdr->u.l.grh.version_tclass_flow);
335*4882a593Smuzhiyun if ((vtf >> IB_GRH_VERSION_SHIFT) != IB_GRH_VERSION)
336*4882a593Smuzhiyun goto drop;
337*4882a593Smuzhiyun } else
338*4882a593Smuzhiyun goto drop;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Get opcode and PSN from packet */
341*4882a593Smuzhiyun opcode = be32_to_cpu(ohdr->bth[0]);
342*4882a593Smuzhiyun opcode >>= 24;
343*4882a593Smuzhiyun psn = be32_to_cpu(ohdr->bth[2]);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* Get the destination QP number. */
346*4882a593Smuzhiyun qp_num = be32_to_cpu(ohdr->bth[1]) & RVT_QPN_MASK;
347*4882a593Smuzhiyun if (qp_num != QIB_MULTICAST_QPN) {
348*4882a593Smuzhiyun int ruc_res;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun rcu_read_lock();
351*4882a593Smuzhiyun qp = rvt_lookup_qpn(rdi, &ibp->rvp, qp_num);
352*4882a593Smuzhiyun if (!qp) {
353*4882a593Smuzhiyun rcu_read_unlock();
354*4882a593Smuzhiyun goto drop;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /*
358*4882a593Smuzhiyun * Handle only RC QPs - for other QP types drop error
359*4882a593Smuzhiyun * packet.
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun spin_lock(&qp->r_lock);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* Check for valid receive state. */
364*4882a593Smuzhiyun if (!(ib_rvt_state_ops[qp->state] &
365*4882a593Smuzhiyun RVT_PROCESS_RECV_OK)) {
366*4882a593Smuzhiyun ibp->rvp.n_pkt_drops++;
367*4882a593Smuzhiyun goto unlock;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun switch (qp->ibqp.qp_type) {
371*4882a593Smuzhiyun case IB_QPT_RC:
372*4882a593Smuzhiyun ruc_res =
373*4882a593Smuzhiyun qib_ruc_check_hdr(
374*4882a593Smuzhiyun ibp, hdr,
375*4882a593Smuzhiyun lnh == QIB_LRH_GRH,
376*4882a593Smuzhiyun qp,
377*4882a593Smuzhiyun be32_to_cpu(ohdr->bth[0]));
378*4882a593Smuzhiyun if (ruc_res)
379*4882a593Smuzhiyun goto unlock;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Only deal with RDMA Writes for now */
382*4882a593Smuzhiyun if (opcode <
383*4882a593Smuzhiyun IB_OPCODE_RC_RDMA_READ_RESPONSE_FIRST) {
384*4882a593Smuzhiyun diff = qib_cmp24(psn, qp->r_psn);
385*4882a593Smuzhiyun if (!qp->r_nak_state && diff >= 0) {
386*4882a593Smuzhiyun ibp->rvp.n_rc_seqnak++;
387*4882a593Smuzhiyun qp->r_nak_state =
388*4882a593Smuzhiyun IB_NAK_PSN_ERROR;
389*4882a593Smuzhiyun /* Use the expected PSN. */
390*4882a593Smuzhiyun qp->r_ack_psn = qp->r_psn;
391*4882a593Smuzhiyun /*
392*4882a593Smuzhiyun * Wait to send the sequence
393*4882a593Smuzhiyun * NAK until all packets
394*4882a593Smuzhiyun * in the receive queue have
395*4882a593Smuzhiyun * been processed.
396*4882a593Smuzhiyun * Otherwise, we end up
397*4882a593Smuzhiyun * propagating congestion.
398*4882a593Smuzhiyun */
399*4882a593Smuzhiyun if (list_empty(&qp->rspwait)) {
400*4882a593Smuzhiyun qp->r_flags |=
401*4882a593Smuzhiyun RVT_R_RSP_NAK;
402*4882a593Smuzhiyun rvt_get_qp(qp);
403*4882a593Smuzhiyun list_add_tail(
404*4882a593Smuzhiyun &qp->rspwait,
405*4882a593Smuzhiyun &rcd->qp_wait_list);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun } /* Out of sequence NAK */
408*4882a593Smuzhiyun } /* QP Request NAKs */
409*4882a593Smuzhiyun break;
410*4882a593Smuzhiyun case IB_QPT_SMI:
411*4882a593Smuzhiyun case IB_QPT_GSI:
412*4882a593Smuzhiyun case IB_QPT_UD:
413*4882a593Smuzhiyun case IB_QPT_UC:
414*4882a593Smuzhiyun default:
415*4882a593Smuzhiyun /* For now don't handle any other QP types */
416*4882a593Smuzhiyun break;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun unlock:
420*4882a593Smuzhiyun spin_unlock(&qp->r_lock);
421*4882a593Smuzhiyun rcu_read_unlock();
422*4882a593Smuzhiyun } /* Unicast QP */
423*4882a593Smuzhiyun } /* Valid packet with TIDErr */
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun drop:
426*4882a593Smuzhiyun return ret;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun /*
430*4882a593Smuzhiyun * qib_kreceive - receive a packet
431*4882a593Smuzhiyun * @rcd: the qlogic_ib context
432*4882a593Smuzhiyun * @llic: gets count of good packets needed to clear lli,
433*4882a593Smuzhiyun * (used with chips that need need to track crcs for lli)
434*4882a593Smuzhiyun *
435*4882a593Smuzhiyun * called from interrupt handler for errors or receive interrupt
436*4882a593Smuzhiyun * Returns number of CRC error packets, needed by some chips for
437*4882a593Smuzhiyun * local link integrity tracking. crcs are adjusted down by following
438*4882a593Smuzhiyun * good packets, if any, and count of good packets is also tracked.
439*4882a593Smuzhiyun */
qib_kreceive(struct qib_ctxtdata * rcd,u32 * llic,u32 * npkts)440*4882a593Smuzhiyun u32 qib_kreceive(struct qib_ctxtdata *rcd, u32 *llic, u32 *npkts)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun struct qib_devdata *dd = rcd->dd;
443*4882a593Smuzhiyun struct qib_pportdata *ppd = rcd->ppd;
444*4882a593Smuzhiyun __le32 *rhf_addr;
445*4882a593Smuzhiyun void *ebuf;
446*4882a593Smuzhiyun const u32 rsize = dd->rcvhdrentsize; /* words */
447*4882a593Smuzhiyun const u32 maxcnt = dd->rcvhdrcnt * rsize; /* words */
448*4882a593Smuzhiyun u32 etail = -1, l, hdrqtail;
449*4882a593Smuzhiyun struct qib_message_header *hdr;
450*4882a593Smuzhiyun u32 eflags, etype, tlen, i = 0, updegr = 0, crcs = 0;
451*4882a593Smuzhiyun int last;
452*4882a593Smuzhiyun u64 lval;
453*4882a593Smuzhiyun struct rvt_qp *qp, *nqp;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun l = rcd->head;
456*4882a593Smuzhiyun rhf_addr = (__le32 *) rcd->rcvhdrq + l + dd->rhf_offset;
457*4882a593Smuzhiyun if (dd->flags & QIB_NODMA_RTAIL) {
458*4882a593Smuzhiyun u32 seq = qib_hdrget_seq(rhf_addr);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun if (seq != rcd->seq_cnt)
461*4882a593Smuzhiyun goto bail;
462*4882a593Smuzhiyun hdrqtail = 0;
463*4882a593Smuzhiyun } else {
464*4882a593Smuzhiyun hdrqtail = qib_get_rcvhdrtail(rcd);
465*4882a593Smuzhiyun if (l == hdrqtail)
466*4882a593Smuzhiyun goto bail;
467*4882a593Smuzhiyun smp_rmb(); /* prevent speculative reads of dma'ed hdrq */
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun for (last = 0, i = 1; !last; i += !last) {
471*4882a593Smuzhiyun hdr = dd->f_get_msgheader(dd, rhf_addr);
472*4882a593Smuzhiyun eflags = qib_hdrget_err_flags(rhf_addr);
473*4882a593Smuzhiyun etype = qib_hdrget_rcv_type(rhf_addr);
474*4882a593Smuzhiyun /* total length */
475*4882a593Smuzhiyun tlen = qib_hdrget_length_in_bytes(rhf_addr);
476*4882a593Smuzhiyun ebuf = NULL;
477*4882a593Smuzhiyun if ((dd->flags & QIB_NODMA_RTAIL) ?
478*4882a593Smuzhiyun qib_hdrget_use_egr_buf(rhf_addr) :
479*4882a593Smuzhiyun (etype != RCVHQ_RCV_TYPE_EXPECTED)) {
480*4882a593Smuzhiyun etail = qib_hdrget_index(rhf_addr);
481*4882a593Smuzhiyun updegr = 1;
482*4882a593Smuzhiyun if (tlen > sizeof(*hdr) ||
483*4882a593Smuzhiyun etype >= RCVHQ_RCV_TYPE_NON_KD) {
484*4882a593Smuzhiyun ebuf = qib_get_egrbuf(rcd, etail);
485*4882a593Smuzhiyun prefetch_range(ebuf, tlen - sizeof(*hdr));
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun if (!eflags) {
489*4882a593Smuzhiyun u16 lrh_len = be16_to_cpu(hdr->lrh[2]) << 2;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (lrh_len != tlen) {
492*4882a593Smuzhiyun qib_stats.sps_lenerrs++;
493*4882a593Smuzhiyun goto move_along;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun if (etype == RCVHQ_RCV_TYPE_NON_KD && !eflags &&
497*4882a593Smuzhiyun ebuf == NULL &&
498*4882a593Smuzhiyun tlen > (dd->rcvhdrentsize - 2 + 1 -
499*4882a593Smuzhiyun qib_hdrget_offset(rhf_addr)) << 2) {
500*4882a593Smuzhiyun goto move_along;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun * Both tiderr and qibhdrerr are set for all plain IB
505*4882a593Smuzhiyun * packets; only qibhdrerr should be set.
506*4882a593Smuzhiyun */
507*4882a593Smuzhiyun if (unlikely(eflags))
508*4882a593Smuzhiyun crcs += qib_rcv_hdrerr(rcd, ppd, rcd->ctxt, eflags, l,
509*4882a593Smuzhiyun etail, rhf_addr, hdr);
510*4882a593Smuzhiyun else if (etype == RCVHQ_RCV_TYPE_NON_KD) {
511*4882a593Smuzhiyun qib_ib_rcv(rcd, hdr, ebuf, tlen);
512*4882a593Smuzhiyun if (crcs)
513*4882a593Smuzhiyun crcs--;
514*4882a593Smuzhiyun else if (llic && *llic)
515*4882a593Smuzhiyun --*llic;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun move_along:
518*4882a593Smuzhiyun l += rsize;
519*4882a593Smuzhiyun if (l >= maxcnt)
520*4882a593Smuzhiyun l = 0;
521*4882a593Smuzhiyun if (i == QIB_MAX_PKT_RECV)
522*4882a593Smuzhiyun last = 1;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun rhf_addr = (__le32 *) rcd->rcvhdrq + l + dd->rhf_offset;
525*4882a593Smuzhiyun if (dd->flags & QIB_NODMA_RTAIL) {
526*4882a593Smuzhiyun u32 seq = qib_hdrget_seq(rhf_addr);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (++rcd->seq_cnt > 13)
529*4882a593Smuzhiyun rcd->seq_cnt = 1;
530*4882a593Smuzhiyun if (seq != rcd->seq_cnt)
531*4882a593Smuzhiyun last = 1;
532*4882a593Smuzhiyun } else if (l == hdrqtail)
533*4882a593Smuzhiyun last = 1;
534*4882a593Smuzhiyun /*
535*4882a593Smuzhiyun * Update head regs etc., every 16 packets, if not last pkt,
536*4882a593Smuzhiyun * to help prevent rcvhdrq overflows, when many packets
537*4882a593Smuzhiyun * are processed and queue is nearly full.
538*4882a593Smuzhiyun * Don't request an interrupt for intermediate updates.
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun lval = l;
541*4882a593Smuzhiyun if (!last && !(i & 0xf)) {
542*4882a593Smuzhiyun dd->f_update_usrhead(rcd, lval, updegr, etail, i);
543*4882a593Smuzhiyun updegr = 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun rcd->head = l;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /*
550*4882a593Smuzhiyun * Iterate over all QPs waiting to respond.
551*4882a593Smuzhiyun * The list won't change since the IRQ is only run on one CPU.
552*4882a593Smuzhiyun */
553*4882a593Smuzhiyun list_for_each_entry_safe(qp, nqp, &rcd->qp_wait_list, rspwait) {
554*4882a593Smuzhiyun list_del_init(&qp->rspwait);
555*4882a593Smuzhiyun if (qp->r_flags & RVT_R_RSP_NAK) {
556*4882a593Smuzhiyun qp->r_flags &= ~RVT_R_RSP_NAK;
557*4882a593Smuzhiyun qib_send_rc_ack(qp);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun if (qp->r_flags & RVT_R_RSP_SEND) {
560*4882a593Smuzhiyun unsigned long flags;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun qp->r_flags &= ~RVT_R_RSP_SEND;
563*4882a593Smuzhiyun spin_lock_irqsave(&qp->s_lock, flags);
564*4882a593Smuzhiyun if (ib_rvt_state_ops[qp->state] &
565*4882a593Smuzhiyun RVT_PROCESS_OR_FLUSH_SEND)
566*4882a593Smuzhiyun qib_schedule_send(qp);
567*4882a593Smuzhiyun spin_unlock_irqrestore(&qp->s_lock, flags);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun rvt_put_qp(qp);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun bail:
573*4882a593Smuzhiyun /* Report number of packets consumed */
574*4882a593Smuzhiyun if (npkts)
575*4882a593Smuzhiyun *npkts = i;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun /*
578*4882a593Smuzhiyun * Always write head at end, and setup rcv interrupt, even
579*4882a593Smuzhiyun * if no packets were processed.
580*4882a593Smuzhiyun */
581*4882a593Smuzhiyun lval = (u64)rcd->head | dd->rhdrhead_intr_off;
582*4882a593Smuzhiyun dd->f_update_usrhead(rcd, lval, updegr, etail, i);
583*4882a593Smuzhiyun return crcs;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /**
587*4882a593Smuzhiyun * qib_set_mtu - set the MTU
588*4882a593Smuzhiyun * @ppd: the perport data
589*4882a593Smuzhiyun * @arg: the new MTU
590*4882a593Smuzhiyun *
591*4882a593Smuzhiyun * We can handle "any" incoming size, the issue here is whether we
592*4882a593Smuzhiyun * need to restrict our outgoing size. For now, we don't do any
593*4882a593Smuzhiyun * sanity checking on this, and we don't deal with what happens to
594*4882a593Smuzhiyun * programs that are already running when the size changes.
595*4882a593Smuzhiyun * NOTE: changing the MTU will usually cause the IBC to go back to
596*4882a593Smuzhiyun * link INIT state...
597*4882a593Smuzhiyun */
qib_set_mtu(struct qib_pportdata * ppd,u16 arg)598*4882a593Smuzhiyun int qib_set_mtu(struct qib_pportdata *ppd, u16 arg)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun u32 piosize;
601*4882a593Smuzhiyun int ret, chk;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun if (arg != 256 && arg != 512 && arg != 1024 && arg != 2048 &&
604*4882a593Smuzhiyun arg != 4096) {
605*4882a593Smuzhiyun ret = -EINVAL;
606*4882a593Smuzhiyun goto bail;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun chk = ib_mtu_enum_to_int(qib_ibmtu);
609*4882a593Smuzhiyun if (chk > 0 && arg > chk) {
610*4882a593Smuzhiyun ret = -EINVAL;
611*4882a593Smuzhiyun goto bail;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun piosize = ppd->ibmaxlen;
615*4882a593Smuzhiyun ppd->ibmtu = arg;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun if (arg >= (piosize - QIB_PIO_MAXIBHDR)) {
618*4882a593Smuzhiyun /* Only if it's not the initial value (or reset to it) */
619*4882a593Smuzhiyun if (piosize != ppd->init_ibmaxlen) {
620*4882a593Smuzhiyun if (arg > piosize && arg <= ppd->init_ibmaxlen)
621*4882a593Smuzhiyun piosize = ppd->init_ibmaxlen - 2 * sizeof(u32);
622*4882a593Smuzhiyun ppd->ibmaxlen = piosize;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun } else if ((arg + QIB_PIO_MAXIBHDR) != ppd->ibmaxlen) {
625*4882a593Smuzhiyun piosize = arg + QIB_PIO_MAXIBHDR - 2 * sizeof(u32);
626*4882a593Smuzhiyun ppd->ibmaxlen = piosize;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun ppd->dd->f_set_ib_cfg(ppd, QIB_IB_CFG_MTU, 0);
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun ret = 0;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun bail:
634*4882a593Smuzhiyun return ret;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
qib_set_lid(struct qib_pportdata * ppd,u32 lid,u8 lmc)637*4882a593Smuzhiyun int qib_set_lid(struct qib_pportdata *ppd, u32 lid, u8 lmc)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun ppd->lid = lid;
642*4882a593Smuzhiyun ppd->lmc = lmc;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun dd->f_set_ib_cfg(ppd, QIB_IB_CFG_LIDLMC,
645*4882a593Smuzhiyun lid | (~((1U << lmc) - 1)) << 16);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun qib_devinfo(dd->pcidev, "IB%u:%u got a lid: 0x%x\n",
648*4882a593Smuzhiyun dd->unit, ppd->port, lid);
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun return 0;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /*
654*4882a593Smuzhiyun * Following deal with the "obviously simple" task of overriding the state
655*4882a593Smuzhiyun * of the LEDS, which normally indicate link physical and logical status.
656*4882a593Smuzhiyun * The complications arise in dealing with different hardware mappings
657*4882a593Smuzhiyun * and the board-dependent routine being called from interrupts.
658*4882a593Smuzhiyun * and then there's the requirement to _flash_ them.
659*4882a593Smuzhiyun */
660*4882a593Smuzhiyun #define LED_OVER_FREQ_SHIFT 8
661*4882a593Smuzhiyun #define LED_OVER_FREQ_MASK (0xFF<<LED_OVER_FREQ_SHIFT)
662*4882a593Smuzhiyun /* Below is "non-zero" to force override, but both actual LEDs are off */
663*4882a593Smuzhiyun #define LED_OVER_BOTH_OFF (8)
664*4882a593Smuzhiyun
qib_run_led_override(struct timer_list * t)665*4882a593Smuzhiyun static void qib_run_led_override(struct timer_list *t)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun struct qib_pportdata *ppd = from_timer(ppd, t,
668*4882a593Smuzhiyun led_override_timer);
669*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
670*4882a593Smuzhiyun int timeoff;
671*4882a593Smuzhiyun int ph_idx;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (!(dd->flags & QIB_INITTED))
674*4882a593Smuzhiyun return;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun ph_idx = ppd->led_override_phase++ & 1;
677*4882a593Smuzhiyun ppd->led_override = ppd->led_override_vals[ph_idx];
678*4882a593Smuzhiyun timeoff = ppd->led_override_timeoff;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun dd->f_setextled(ppd, 1);
681*4882a593Smuzhiyun /*
682*4882a593Smuzhiyun * don't re-fire the timer if user asked for it to be off; we let
683*4882a593Smuzhiyun * it fire one more time after they turn it off to simplify
684*4882a593Smuzhiyun */
685*4882a593Smuzhiyun if (ppd->led_override_vals[0] || ppd->led_override_vals[1])
686*4882a593Smuzhiyun mod_timer(&ppd->led_override_timer, jiffies + timeoff);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
qib_set_led_override(struct qib_pportdata * ppd,unsigned int val)689*4882a593Smuzhiyun void qib_set_led_override(struct qib_pportdata *ppd, unsigned int val)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun struct qib_devdata *dd = ppd->dd;
692*4882a593Smuzhiyun int timeoff, freq;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun if (!(dd->flags & QIB_INITTED))
695*4882a593Smuzhiyun return;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* First check if we are blinking. If not, use 1HZ polling */
698*4882a593Smuzhiyun timeoff = HZ;
699*4882a593Smuzhiyun freq = (val & LED_OVER_FREQ_MASK) >> LED_OVER_FREQ_SHIFT;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (freq) {
702*4882a593Smuzhiyun /* For blink, set each phase from one nybble of val */
703*4882a593Smuzhiyun ppd->led_override_vals[0] = val & 0xF;
704*4882a593Smuzhiyun ppd->led_override_vals[1] = (val >> 4) & 0xF;
705*4882a593Smuzhiyun timeoff = (HZ << 4)/freq;
706*4882a593Smuzhiyun } else {
707*4882a593Smuzhiyun /* Non-blink set both phases the same. */
708*4882a593Smuzhiyun ppd->led_override_vals[0] = val & 0xF;
709*4882a593Smuzhiyun ppd->led_override_vals[1] = val & 0xF;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun ppd->led_override_timeoff = timeoff;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /*
714*4882a593Smuzhiyun * If the timer has not already been started, do so. Use a "quick"
715*4882a593Smuzhiyun * timeout so the function will be called soon, to look at our request.
716*4882a593Smuzhiyun */
717*4882a593Smuzhiyun if (atomic_inc_return(&ppd->led_override_timer_active) == 1) {
718*4882a593Smuzhiyun /* Need to start timer */
719*4882a593Smuzhiyun timer_setup(&ppd->led_override_timer, qib_run_led_override, 0);
720*4882a593Smuzhiyun ppd->led_override_timer.expires = jiffies + 1;
721*4882a593Smuzhiyun add_timer(&ppd->led_override_timer);
722*4882a593Smuzhiyun } else {
723*4882a593Smuzhiyun if (ppd->led_override_vals[0] || ppd->led_override_vals[1])
724*4882a593Smuzhiyun mod_timer(&ppd->led_override_timer, jiffies + 1);
725*4882a593Smuzhiyun atomic_dec(&ppd->led_override_timer_active);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /**
730*4882a593Smuzhiyun * qib_reset_device - reset the chip if possible
731*4882a593Smuzhiyun * @unit: the device to reset
732*4882a593Smuzhiyun *
733*4882a593Smuzhiyun * Whether or not reset is successful, we attempt to re-initialize the chip
734*4882a593Smuzhiyun * (that is, much like a driver unload/reload). We clear the INITTED flag
735*4882a593Smuzhiyun * so that the various entry points will fail until we reinitialize. For
736*4882a593Smuzhiyun * now, we only allow this if no user contexts are open that use chip resources
737*4882a593Smuzhiyun */
qib_reset_device(int unit)738*4882a593Smuzhiyun int qib_reset_device(int unit)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun int ret, i;
741*4882a593Smuzhiyun struct qib_devdata *dd = qib_lookup(unit);
742*4882a593Smuzhiyun struct qib_pportdata *ppd;
743*4882a593Smuzhiyun unsigned long flags;
744*4882a593Smuzhiyun int pidx;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun if (!dd) {
747*4882a593Smuzhiyun ret = -ENODEV;
748*4882a593Smuzhiyun goto bail;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun qib_devinfo(dd->pcidev, "Reset on unit %u requested\n", unit);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (!dd->kregbase || !(dd->flags & QIB_PRESENT)) {
754*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
755*4882a593Smuzhiyun "Invalid unit number %u or not initialized or not present\n",
756*4882a593Smuzhiyun unit);
757*4882a593Smuzhiyun ret = -ENXIO;
758*4882a593Smuzhiyun goto bail;
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun spin_lock_irqsave(&dd->uctxt_lock, flags);
762*4882a593Smuzhiyun if (dd->rcd)
763*4882a593Smuzhiyun for (i = dd->first_user_ctxt; i < dd->cfgctxts; i++) {
764*4882a593Smuzhiyun if (!dd->rcd[i] || !dd->rcd[i]->cnt)
765*4882a593Smuzhiyun continue;
766*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->uctxt_lock, flags);
767*4882a593Smuzhiyun ret = -EBUSY;
768*4882a593Smuzhiyun goto bail;
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun spin_unlock_irqrestore(&dd->uctxt_lock, flags);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun for (pidx = 0; pidx < dd->num_pports; ++pidx) {
773*4882a593Smuzhiyun ppd = dd->pport + pidx;
774*4882a593Smuzhiyun if (atomic_read(&ppd->led_override_timer_active)) {
775*4882a593Smuzhiyun /* Need to stop LED timer, _then_ shut off LEDs */
776*4882a593Smuzhiyun del_timer_sync(&ppd->led_override_timer);
777*4882a593Smuzhiyun atomic_set(&ppd->led_override_timer_active, 0);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Shut off LEDs after we are sure timer is not running */
781*4882a593Smuzhiyun ppd->led_override = LED_OVER_BOTH_OFF;
782*4882a593Smuzhiyun dd->f_setextled(ppd, 0);
783*4882a593Smuzhiyun if (dd->flags & QIB_HAS_SEND_DMA)
784*4882a593Smuzhiyun qib_teardown_sdma(ppd);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun ret = dd->f_reset(dd);
788*4882a593Smuzhiyun if (ret == 1)
789*4882a593Smuzhiyun ret = qib_init(dd, 1);
790*4882a593Smuzhiyun else
791*4882a593Smuzhiyun ret = -EAGAIN;
792*4882a593Smuzhiyun if (ret)
793*4882a593Smuzhiyun qib_dev_err(dd,
794*4882a593Smuzhiyun "Reinitialize unit %u after reset failed with %d\n",
795*4882a593Smuzhiyun unit, ret);
796*4882a593Smuzhiyun else
797*4882a593Smuzhiyun qib_devinfo(dd->pcidev,
798*4882a593Smuzhiyun "Reinitialized unit %u after resetting\n",
799*4882a593Smuzhiyun unit);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun bail:
802*4882a593Smuzhiyun return ret;
803*4882a593Smuzhiyun }
804