xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/qedr/verbs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* QLogic qedr NIC Driver
2*4882a593Smuzhiyun  * Copyright (c) 2015-2016  QLogic Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun  * OpenIB.org BSD license below:
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
12*4882a593Smuzhiyun  *     conditions are met:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
15*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun  *        disclaimer.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun  *        disclaimer in the documentation and /or other materials
21*4882a593Smuzhiyun  *        provided with the distribution.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun  * SOFTWARE.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #include <linux/dma-mapping.h>
33*4882a593Smuzhiyun #include <linux/crc32.h>
34*4882a593Smuzhiyun #include <net/ip.h>
35*4882a593Smuzhiyun #include <net/ipv6.h>
36*4882a593Smuzhiyun #include <net/udp.h>
37*4882a593Smuzhiyun #include <linux/iommu.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
40*4882a593Smuzhiyun #include <rdma/ib_user_verbs.h>
41*4882a593Smuzhiyun #include <rdma/iw_cm.h>
42*4882a593Smuzhiyun #include <rdma/ib_umem.h>
43*4882a593Smuzhiyun #include <rdma/ib_addr.h>
44*4882a593Smuzhiyun #include <rdma/ib_cache.h>
45*4882a593Smuzhiyun #include <rdma/uverbs_ioctl.h>
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #include <linux/qed/common_hsi.h>
48*4882a593Smuzhiyun #include "qedr_hsi_rdma.h"
49*4882a593Smuzhiyun #include <linux/qed/qed_if.h>
50*4882a593Smuzhiyun #include "qedr.h"
51*4882a593Smuzhiyun #include "verbs.h"
52*4882a593Smuzhiyun #include <rdma/qedr-abi.h>
53*4882a593Smuzhiyun #include "qedr_roce_cm.h"
54*4882a593Smuzhiyun #include "qedr_iw_cm.h"
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define QEDR_SRQ_WQE_ELEM_SIZE	sizeof(union rdma_srq_elm)
57*4882a593Smuzhiyun #define	RDMA_MAX_SGE_PER_SRQ	(4)
58*4882a593Smuzhiyun #define RDMA_MAX_SRQ_WQE_SIZE	(RDMA_MAX_SGE_PER_SRQ + 1)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define DB_ADDR_SHIFT(addr)		((addr) << DB_PWM_ADDR_OFFSET_SHIFT)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun enum {
63*4882a593Smuzhiyun 	QEDR_USER_MMAP_IO_WC = 0,
64*4882a593Smuzhiyun 	QEDR_USER_MMAP_PHYS_PAGE,
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
qedr_ib_copy_to_udata(struct ib_udata * udata,void * src,size_t len)67*4882a593Smuzhiyun static inline int qedr_ib_copy_to_udata(struct ib_udata *udata, void *src,
68*4882a593Smuzhiyun 					size_t len)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	size_t min_len = min_t(size_t, len, udata->outlen);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	return ib_copy_to_udata(udata, src, min_len);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
qedr_query_pkey(struct ib_device * ibdev,u8 port,u16 index,u16 * pkey)75*4882a593Smuzhiyun int qedr_query_pkey(struct ib_device *ibdev, u8 port, u16 index, u16 *pkey)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	if (index >= QEDR_ROCE_PKEY_TABLE_LEN)
78*4882a593Smuzhiyun 		return -EINVAL;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	*pkey = QEDR_ROCE_PKEY_DEFAULT;
81*4882a593Smuzhiyun 	return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
qedr_iw_query_gid(struct ib_device * ibdev,u8 port,int index,union ib_gid * sgid)84*4882a593Smuzhiyun int qedr_iw_query_gid(struct ib_device *ibdev, u8 port,
85*4882a593Smuzhiyun 		      int index, union ib_gid *sgid)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibdev);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	memset(sgid->raw, 0, sizeof(sgid->raw));
90*4882a593Smuzhiyun 	ether_addr_copy(sgid->raw, dev->ndev->dev_addr);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_INIT, "QUERY sgid[%d]=%llx:%llx\n", index,
93*4882a593Smuzhiyun 		 sgid->global.interface_id, sgid->global.subnet_prefix);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
qedr_query_srq(struct ib_srq * ibsrq,struct ib_srq_attr * srq_attr)98*4882a593Smuzhiyun int qedr_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibsrq->device);
101*4882a593Smuzhiyun 	struct qedr_device_attr *qattr = &dev->attr;
102*4882a593Smuzhiyun 	struct qedr_srq *srq = get_qedr_srq(ibsrq);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	srq_attr->srq_limit = srq->srq_limit;
105*4882a593Smuzhiyun 	srq_attr->max_wr = qattr->max_srq_wr;
106*4882a593Smuzhiyun 	srq_attr->max_sge = qattr->max_sge;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
qedr_query_device(struct ib_device * ibdev,struct ib_device_attr * attr,struct ib_udata * udata)111*4882a593Smuzhiyun int qedr_query_device(struct ib_device *ibdev,
112*4882a593Smuzhiyun 		      struct ib_device_attr *attr, struct ib_udata *udata)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibdev);
115*4882a593Smuzhiyun 	struct qedr_device_attr *qattr = &dev->attr;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (!dev->rdma_ctx) {
118*4882a593Smuzhiyun 		DP_ERR(dev,
119*4882a593Smuzhiyun 		       "qedr_query_device called with invalid params rdma_ctx=%p\n",
120*4882a593Smuzhiyun 		       dev->rdma_ctx);
121*4882a593Smuzhiyun 		return -EINVAL;
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	memset(attr, 0, sizeof(*attr));
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	attr->fw_ver = qattr->fw_ver;
127*4882a593Smuzhiyun 	attr->sys_image_guid = qattr->sys_image_guid;
128*4882a593Smuzhiyun 	attr->max_mr_size = qattr->max_mr_size;
129*4882a593Smuzhiyun 	attr->page_size_cap = qattr->page_size_caps;
130*4882a593Smuzhiyun 	attr->vendor_id = qattr->vendor_id;
131*4882a593Smuzhiyun 	attr->vendor_part_id = qattr->vendor_part_id;
132*4882a593Smuzhiyun 	attr->hw_ver = qattr->hw_ver;
133*4882a593Smuzhiyun 	attr->max_qp = qattr->max_qp;
134*4882a593Smuzhiyun 	attr->max_qp_wr = max_t(u32, qattr->max_sqe, qattr->max_rqe);
135*4882a593Smuzhiyun 	attr->device_cap_flags = IB_DEVICE_CURR_QP_STATE_MOD |
136*4882a593Smuzhiyun 	    IB_DEVICE_RC_RNR_NAK_GEN |
137*4882a593Smuzhiyun 	    IB_DEVICE_LOCAL_DMA_LKEY | IB_DEVICE_MEM_MGT_EXTENSIONS;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if (!rdma_protocol_iwarp(&dev->ibdev, 1))
140*4882a593Smuzhiyun 		attr->device_cap_flags |= IB_DEVICE_XRC;
141*4882a593Smuzhiyun 	attr->max_send_sge = qattr->max_sge;
142*4882a593Smuzhiyun 	attr->max_recv_sge = qattr->max_sge;
143*4882a593Smuzhiyun 	attr->max_sge_rd = qattr->max_sge;
144*4882a593Smuzhiyun 	attr->max_cq = qattr->max_cq;
145*4882a593Smuzhiyun 	attr->max_cqe = qattr->max_cqe;
146*4882a593Smuzhiyun 	attr->max_mr = qattr->max_mr;
147*4882a593Smuzhiyun 	attr->max_mw = qattr->max_mw;
148*4882a593Smuzhiyun 	attr->max_pd = qattr->max_pd;
149*4882a593Smuzhiyun 	attr->atomic_cap = dev->atomic_cap;
150*4882a593Smuzhiyun 	attr->max_qp_init_rd_atom =
151*4882a593Smuzhiyun 	    1 << (fls(qattr->max_qp_req_rd_atomic_resc) - 1);
152*4882a593Smuzhiyun 	attr->max_qp_rd_atom =
153*4882a593Smuzhiyun 	    min(1 << (fls(qattr->max_qp_resp_rd_atomic_resc) - 1),
154*4882a593Smuzhiyun 		attr->max_qp_init_rd_atom);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	attr->max_srq = qattr->max_srq;
157*4882a593Smuzhiyun 	attr->max_srq_sge = qattr->max_srq_sge;
158*4882a593Smuzhiyun 	attr->max_srq_wr = qattr->max_srq_wr;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	attr->local_ca_ack_delay = qattr->dev_ack_delay;
161*4882a593Smuzhiyun 	attr->max_fast_reg_page_list_len = qattr->max_mr / 8;
162*4882a593Smuzhiyun 	attr->max_pkeys = qattr->max_pkey;
163*4882a593Smuzhiyun 	attr->max_ah = qattr->max_ah;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
get_link_speed_and_width(int speed,u16 * ib_speed,u8 * ib_width)168*4882a593Smuzhiyun static inline void get_link_speed_and_width(int speed, u16 *ib_speed,
169*4882a593Smuzhiyun 					    u8 *ib_width)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	switch (speed) {
172*4882a593Smuzhiyun 	case 1000:
173*4882a593Smuzhiyun 		*ib_speed = IB_SPEED_SDR;
174*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_1X;
175*4882a593Smuzhiyun 		break;
176*4882a593Smuzhiyun 	case 10000:
177*4882a593Smuzhiyun 		*ib_speed = IB_SPEED_QDR;
178*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_1X;
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	case 20000:
182*4882a593Smuzhiyun 		*ib_speed = IB_SPEED_DDR;
183*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_4X;
184*4882a593Smuzhiyun 		break;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	case 25000:
187*4882a593Smuzhiyun 		*ib_speed = IB_SPEED_EDR;
188*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_1X;
189*4882a593Smuzhiyun 		break;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	case 40000:
192*4882a593Smuzhiyun 		*ib_speed = IB_SPEED_QDR;
193*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_4X;
194*4882a593Smuzhiyun 		break;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	case 50000:
197*4882a593Smuzhiyun 		*ib_speed = IB_SPEED_HDR;
198*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_1X;
199*4882a593Smuzhiyun 		break;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	case 100000:
202*4882a593Smuzhiyun 		*ib_speed = IB_SPEED_EDR;
203*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_4X;
204*4882a593Smuzhiyun 		break;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	default:
207*4882a593Smuzhiyun 		/* Unsupported */
208*4882a593Smuzhiyun 		*ib_speed = IB_SPEED_SDR;
209*4882a593Smuzhiyun 		*ib_width = IB_WIDTH_1X;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
qedr_query_port(struct ib_device * ibdev,u8 port,struct ib_port_attr * attr)213*4882a593Smuzhiyun int qedr_query_port(struct ib_device *ibdev, u8 port, struct ib_port_attr *attr)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct qedr_dev *dev;
216*4882a593Smuzhiyun 	struct qed_rdma_port *rdma_port;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	dev = get_qedr_dev(ibdev);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (!dev->rdma_ctx) {
221*4882a593Smuzhiyun 		DP_ERR(dev, "rdma_ctx is NULL\n");
222*4882a593Smuzhiyun 		return -EINVAL;
223*4882a593Smuzhiyun 	}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	rdma_port = dev->ops->rdma_query_port(dev->rdma_ctx);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* *attr being zeroed by the caller, avoid zeroing it here */
228*4882a593Smuzhiyun 	if (rdma_port->port_state == QED_RDMA_PORT_UP) {
229*4882a593Smuzhiyun 		attr->state = IB_PORT_ACTIVE;
230*4882a593Smuzhiyun 		attr->phys_state = IB_PORT_PHYS_STATE_LINK_UP;
231*4882a593Smuzhiyun 	} else {
232*4882a593Smuzhiyun 		attr->state = IB_PORT_DOWN;
233*4882a593Smuzhiyun 		attr->phys_state = IB_PORT_PHYS_STATE_DISABLED;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 	attr->max_mtu = IB_MTU_4096;
236*4882a593Smuzhiyun 	attr->lid = 0;
237*4882a593Smuzhiyun 	attr->lmc = 0;
238*4882a593Smuzhiyun 	attr->sm_lid = 0;
239*4882a593Smuzhiyun 	attr->sm_sl = 0;
240*4882a593Smuzhiyun 	attr->ip_gids = true;
241*4882a593Smuzhiyun 	if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
242*4882a593Smuzhiyun 		attr->active_mtu = iboe_get_mtu(dev->iwarp_max_mtu);
243*4882a593Smuzhiyun 		attr->gid_tbl_len = 1;
244*4882a593Smuzhiyun 	} else {
245*4882a593Smuzhiyun 		attr->active_mtu = iboe_get_mtu(dev->ndev->mtu);
246*4882a593Smuzhiyun 		attr->gid_tbl_len = QEDR_MAX_SGID;
247*4882a593Smuzhiyun 		attr->pkey_tbl_len = QEDR_ROCE_PKEY_TABLE_LEN;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 	attr->bad_pkey_cntr = rdma_port->pkey_bad_counter;
250*4882a593Smuzhiyun 	attr->qkey_viol_cntr = 0;
251*4882a593Smuzhiyun 	get_link_speed_and_width(rdma_port->link_speed,
252*4882a593Smuzhiyun 				 &attr->active_speed, &attr->active_width);
253*4882a593Smuzhiyun 	attr->max_msg_sz = rdma_port->max_msg_size;
254*4882a593Smuzhiyun 	attr->max_vl_num = 4;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
qedr_alloc_ucontext(struct ib_ucontext * uctx,struct ib_udata * udata)259*4882a593Smuzhiyun int qedr_alloc_ucontext(struct ib_ucontext *uctx, struct ib_udata *udata)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct ib_device *ibdev = uctx->device;
262*4882a593Smuzhiyun 	int rc;
263*4882a593Smuzhiyun 	struct qedr_ucontext *ctx = get_qedr_ucontext(uctx);
264*4882a593Smuzhiyun 	struct qedr_alloc_ucontext_resp uresp = {};
265*4882a593Smuzhiyun 	struct qedr_alloc_ucontext_req ureq = {};
266*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibdev);
267*4882a593Smuzhiyun 	struct qed_rdma_add_user_out_params oparams;
268*4882a593Smuzhiyun 	struct qedr_user_mmap_entry *entry;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (!udata)
271*4882a593Smuzhiyun 		return -EFAULT;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (udata->inlen) {
274*4882a593Smuzhiyun 		rc = ib_copy_from_udata(&ureq, udata,
275*4882a593Smuzhiyun 					min(sizeof(ureq), udata->inlen));
276*4882a593Smuzhiyun 		if (rc) {
277*4882a593Smuzhiyun 			DP_ERR(dev, "Problem copying data from user space\n");
278*4882a593Smuzhiyun 			return -EFAULT;
279*4882a593Smuzhiyun 		}
280*4882a593Smuzhiyun 		ctx->edpm_mode = !!(ureq.context_flags &
281*4882a593Smuzhiyun 				    QEDR_ALLOC_UCTX_EDPM_MODE);
282*4882a593Smuzhiyun 		ctx->db_rec = !!(ureq.context_flags & QEDR_ALLOC_UCTX_DB_REC);
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	rc = dev->ops->rdma_add_user(dev->rdma_ctx, &oparams);
286*4882a593Smuzhiyun 	if (rc) {
287*4882a593Smuzhiyun 		DP_ERR(dev,
288*4882a593Smuzhiyun 		       "failed to allocate a DPI for a new RoCE application, rc=%d. To overcome this consider to increase the number of DPIs, increase the doorbell BAR size or just close unnecessary RoCE applications. In order to increase the number of DPIs consult the qedr readme\n",
289*4882a593Smuzhiyun 		       rc);
290*4882a593Smuzhiyun 		return rc;
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	ctx->dpi = oparams.dpi;
294*4882a593Smuzhiyun 	ctx->dpi_addr = oparams.dpi_addr;
295*4882a593Smuzhiyun 	ctx->dpi_phys_addr = oparams.dpi_phys_addr;
296*4882a593Smuzhiyun 	ctx->dpi_size = oparams.dpi_size;
297*4882a593Smuzhiyun 	entry = kzalloc(sizeof(*entry), GFP_KERNEL);
298*4882a593Smuzhiyun 	if (!entry) {
299*4882a593Smuzhiyun 		rc = -ENOMEM;
300*4882a593Smuzhiyun 		goto err;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	entry->io_address = ctx->dpi_phys_addr;
304*4882a593Smuzhiyun 	entry->length = ctx->dpi_size;
305*4882a593Smuzhiyun 	entry->mmap_flag = QEDR_USER_MMAP_IO_WC;
306*4882a593Smuzhiyun 	entry->dpi = ctx->dpi;
307*4882a593Smuzhiyun 	entry->dev = dev;
308*4882a593Smuzhiyun 	rc = rdma_user_mmap_entry_insert(uctx, &entry->rdma_entry,
309*4882a593Smuzhiyun 					 ctx->dpi_size);
310*4882a593Smuzhiyun 	if (rc) {
311*4882a593Smuzhiyun 		kfree(entry);
312*4882a593Smuzhiyun 		goto err;
313*4882a593Smuzhiyun 	}
314*4882a593Smuzhiyun 	ctx->db_mmap_entry = &entry->rdma_entry;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (!dev->user_dpm_enabled)
317*4882a593Smuzhiyun 		uresp.dpm_flags = 0;
318*4882a593Smuzhiyun 	else if (rdma_protocol_iwarp(&dev->ibdev, 1))
319*4882a593Smuzhiyun 		uresp.dpm_flags = QEDR_DPM_TYPE_IWARP_LEGACY;
320*4882a593Smuzhiyun 	else
321*4882a593Smuzhiyun 		uresp.dpm_flags = QEDR_DPM_TYPE_ROCE_ENHANCED |
322*4882a593Smuzhiyun 				  QEDR_DPM_TYPE_ROCE_LEGACY |
323*4882a593Smuzhiyun 				  QEDR_DPM_TYPE_ROCE_EDPM_MODE;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	if (ureq.context_flags & QEDR_SUPPORT_DPM_SIZES) {
326*4882a593Smuzhiyun 		uresp.dpm_flags |= QEDR_DPM_SIZES_SET;
327*4882a593Smuzhiyun 		uresp.ldpm_limit_size = QEDR_LDPM_MAX_SIZE;
328*4882a593Smuzhiyun 		uresp.edpm_trans_size = QEDR_EDPM_TRANS_SIZE;
329*4882a593Smuzhiyun 		uresp.edpm_limit_size = QEDR_EDPM_MAX_SIZE;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	uresp.wids_enabled = 1;
333*4882a593Smuzhiyun 	uresp.wid_count = oparams.wid_count;
334*4882a593Smuzhiyun 	uresp.db_pa = rdma_user_mmap_get_offset(ctx->db_mmap_entry);
335*4882a593Smuzhiyun 	uresp.db_size = ctx->dpi_size;
336*4882a593Smuzhiyun 	uresp.max_send_wr = dev->attr.max_sqe;
337*4882a593Smuzhiyun 	uresp.max_recv_wr = dev->attr.max_rqe;
338*4882a593Smuzhiyun 	uresp.max_srq_wr = dev->attr.max_srq_wr;
339*4882a593Smuzhiyun 	uresp.sges_per_send_wr = QEDR_MAX_SQE_ELEMENTS_PER_SQE;
340*4882a593Smuzhiyun 	uresp.sges_per_recv_wr = QEDR_MAX_RQE_ELEMENTS_PER_RQE;
341*4882a593Smuzhiyun 	uresp.sges_per_srq_wr = dev->attr.max_srq_sge;
342*4882a593Smuzhiyun 	uresp.max_cqes = QEDR_MAX_CQES;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	rc = qedr_ib_copy_to_udata(udata, &uresp, sizeof(uresp));
345*4882a593Smuzhiyun 	if (rc)
346*4882a593Smuzhiyun 		goto err;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	ctx->dev = dev;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_INIT, "Allocating user context %p\n",
351*4882a593Smuzhiyun 		 &ctx->ibucontext);
352*4882a593Smuzhiyun 	return 0;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun err:
355*4882a593Smuzhiyun 	if (!ctx->db_mmap_entry)
356*4882a593Smuzhiyun 		dev->ops->rdma_remove_user(dev->rdma_ctx, ctx->dpi);
357*4882a593Smuzhiyun 	else
358*4882a593Smuzhiyun 		rdma_user_mmap_entry_remove(ctx->db_mmap_entry);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return rc;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
qedr_dealloc_ucontext(struct ib_ucontext * ibctx)363*4882a593Smuzhiyun void qedr_dealloc_ucontext(struct ib_ucontext *ibctx)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	struct qedr_ucontext *uctx = get_qedr_ucontext(ibctx);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	DP_DEBUG(uctx->dev, QEDR_MSG_INIT, "Deallocating user context %p\n",
368*4882a593Smuzhiyun 		 uctx);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	rdma_user_mmap_entry_remove(uctx->db_mmap_entry);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
qedr_mmap_free(struct rdma_user_mmap_entry * rdma_entry)373*4882a593Smuzhiyun void qedr_mmap_free(struct rdma_user_mmap_entry *rdma_entry)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct qedr_user_mmap_entry *entry = get_qedr_mmap_entry(rdma_entry);
376*4882a593Smuzhiyun 	struct qedr_dev *dev = entry->dev;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	if (entry->mmap_flag == QEDR_USER_MMAP_PHYS_PAGE)
379*4882a593Smuzhiyun 		free_page((unsigned long)entry->address);
380*4882a593Smuzhiyun 	else if (entry->mmap_flag == QEDR_USER_MMAP_IO_WC)
381*4882a593Smuzhiyun 		dev->ops->rdma_remove_user(dev->rdma_ctx, entry->dpi);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	kfree(entry);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
qedr_mmap(struct ib_ucontext * ucontext,struct vm_area_struct * vma)386*4882a593Smuzhiyun int qedr_mmap(struct ib_ucontext *ucontext, struct vm_area_struct *vma)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	struct ib_device *dev = ucontext->device;
389*4882a593Smuzhiyun 	size_t length = vma->vm_end - vma->vm_start;
390*4882a593Smuzhiyun 	struct rdma_user_mmap_entry *rdma_entry;
391*4882a593Smuzhiyun 	struct qedr_user_mmap_entry *entry;
392*4882a593Smuzhiyun 	int rc = 0;
393*4882a593Smuzhiyun 	u64 pfn;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	ibdev_dbg(dev,
396*4882a593Smuzhiyun 		  "start %#lx, end %#lx, length = %#zx, pgoff = %#lx\n",
397*4882a593Smuzhiyun 		  vma->vm_start, vma->vm_end, length, vma->vm_pgoff);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	rdma_entry = rdma_user_mmap_entry_get(ucontext, vma);
400*4882a593Smuzhiyun 	if (!rdma_entry) {
401*4882a593Smuzhiyun 		ibdev_dbg(dev, "pgoff[%#lx] does not have valid entry\n",
402*4882a593Smuzhiyun 			  vma->vm_pgoff);
403*4882a593Smuzhiyun 		return -EINVAL;
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 	entry = get_qedr_mmap_entry(rdma_entry);
406*4882a593Smuzhiyun 	ibdev_dbg(dev,
407*4882a593Smuzhiyun 		  "Mapping address[%#llx], length[%#zx], mmap_flag[%d]\n",
408*4882a593Smuzhiyun 		  entry->io_address, length, entry->mmap_flag);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	switch (entry->mmap_flag) {
411*4882a593Smuzhiyun 	case QEDR_USER_MMAP_IO_WC:
412*4882a593Smuzhiyun 		pfn = entry->io_address >> PAGE_SHIFT;
413*4882a593Smuzhiyun 		rc = rdma_user_mmap_io(ucontext, vma, pfn, length,
414*4882a593Smuzhiyun 				       pgprot_writecombine(vma->vm_page_prot),
415*4882a593Smuzhiyun 				       rdma_entry);
416*4882a593Smuzhiyun 		break;
417*4882a593Smuzhiyun 	case QEDR_USER_MMAP_PHYS_PAGE:
418*4882a593Smuzhiyun 		rc = vm_insert_page(vma, vma->vm_start,
419*4882a593Smuzhiyun 				    virt_to_page(entry->address));
420*4882a593Smuzhiyun 		break;
421*4882a593Smuzhiyun 	default:
422*4882a593Smuzhiyun 		rc = -EINVAL;
423*4882a593Smuzhiyun 	}
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (rc)
426*4882a593Smuzhiyun 		ibdev_dbg(dev,
427*4882a593Smuzhiyun 			  "Couldn't mmap address[%#llx] length[%#zx] mmap_flag[%d] err[%d]\n",
428*4882a593Smuzhiyun 			  entry->io_address, length, entry->mmap_flag, rc);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	rdma_user_mmap_entry_put(rdma_entry);
431*4882a593Smuzhiyun 	return rc;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
qedr_alloc_pd(struct ib_pd * ibpd,struct ib_udata * udata)434*4882a593Smuzhiyun int qedr_alloc_pd(struct ib_pd *ibpd, struct ib_udata *udata)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	struct ib_device *ibdev = ibpd->device;
437*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibdev);
438*4882a593Smuzhiyun 	struct qedr_pd *pd = get_qedr_pd(ibpd);
439*4882a593Smuzhiyun 	u16 pd_id;
440*4882a593Smuzhiyun 	int rc;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_INIT, "Function called from: %s\n",
443*4882a593Smuzhiyun 		 udata ? "User Lib" : "Kernel");
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (!dev->rdma_ctx) {
446*4882a593Smuzhiyun 		DP_ERR(dev, "invalid RDMA context\n");
447*4882a593Smuzhiyun 		return -EINVAL;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	rc = dev->ops->rdma_alloc_pd(dev->rdma_ctx, &pd_id);
451*4882a593Smuzhiyun 	if (rc)
452*4882a593Smuzhiyun 		return rc;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	pd->pd_id = pd_id;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (udata) {
457*4882a593Smuzhiyun 		struct qedr_alloc_pd_uresp uresp = {
458*4882a593Smuzhiyun 			.pd_id = pd_id,
459*4882a593Smuzhiyun 		};
460*4882a593Smuzhiyun 		struct qedr_ucontext *context = rdma_udata_to_drv_context(
461*4882a593Smuzhiyun 			udata, struct qedr_ucontext, ibucontext);
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 		rc = qedr_ib_copy_to_udata(udata, &uresp, sizeof(uresp));
464*4882a593Smuzhiyun 		if (rc) {
465*4882a593Smuzhiyun 			DP_ERR(dev, "copy error pd_id=0x%x.\n", pd_id);
466*4882a593Smuzhiyun 			dev->ops->rdma_dealloc_pd(dev->rdma_ctx, pd_id);
467*4882a593Smuzhiyun 			return rc;
468*4882a593Smuzhiyun 		}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 		pd->uctx = context;
471*4882a593Smuzhiyun 		pd->uctx->pd = pd;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	return 0;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun 
qedr_dealloc_pd(struct ib_pd * ibpd,struct ib_udata * udata)477*4882a593Smuzhiyun int qedr_dealloc_pd(struct ib_pd *ibpd, struct ib_udata *udata)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibpd->device);
480*4882a593Smuzhiyun 	struct qedr_pd *pd = get_qedr_pd(ibpd);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_INIT, "Deallocating PD %d\n", pd->pd_id);
483*4882a593Smuzhiyun 	dev->ops->rdma_dealloc_pd(dev->rdma_ctx, pd->pd_id);
484*4882a593Smuzhiyun 	return 0;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 
qedr_alloc_xrcd(struct ib_xrcd * ibxrcd,struct ib_udata * udata)488*4882a593Smuzhiyun int qedr_alloc_xrcd(struct ib_xrcd *ibxrcd, struct ib_udata *udata)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibxrcd->device);
491*4882a593Smuzhiyun 	struct qedr_xrcd *xrcd = get_qedr_xrcd(ibxrcd);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	return dev->ops->rdma_alloc_xrcd(dev->rdma_ctx, &xrcd->xrcd_id);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
qedr_dealloc_xrcd(struct ib_xrcd * ibxrcd,struct ib_udata * udata)496*4882a593Smuzhiyun int qedr_dealloc_xrcd(struct ib_xrcd *ibxrcd, struct ib_udata *udata)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibxrcd->device);
499*4882a593Smuzhiyun 	u16 xrcd_id = get_qedr_xrcd(ibxrcd)->xrcd_id;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	dev->ops->rdma_dealloc_xrcd(dev->rdma_ctx, xrcd_id);
502*4882a593Smuzhiyun 	return 0;
503*4882a593Smuzhiyun }
qedr_free_pbl(struct qedr_dev * dev,struct qedr_pbl_info * pbl_info,struct qedr_pbl * pbl)504*4882a593Smuzhiyun static void qedr_free_pbl(struct qedr_dev *dev,
505*4882a593Smuzhiyun 			  struct qedr_pbl_info *pbl_info, struct qedr_pbl *pbl)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->pdev;
508*4882a593Smuzhiyun 	int i;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	for (i = 0; i < pbl_info->num_pbls; i++) {
511*4882a593Smuzhiyun 		if (!pbl[i].va)
512*4882a593Smuzhiyun 			continue;
513*4882a593Smuzhiyun 		dma_free_coherent(&pdev->dev, pbl_info->pbl_size,
514*4882a593Smuzhiyun 				  pbl[i].va, pbl[i].pa);
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	kfree(pbl);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun #define MIN_FW_PBL_PAGE_SIZE (4 * 1024)
521*4882a593Smuzhiyun #define MAX_FW_PBL_PAGE_SIZE (64 * 1024)
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun #define NUM_PBES_ON_PAGE(_page_size) (_page_size / sizeof(u64))
524*4882a593Smuzhiyun #define MAX_PBES_ON_PAGE NUM_PBES_ON_PAGE(MAX_FW_PBL_PAGE_SIZE)
525*4882a593Smuzhiyun #define MAX_PBES_TWO_LAYER (MAX_PBES_ON_PAGE * MAX_PBES_ON_PAGE)
526*4882a593Smuzhiyun 
qedr_alloc_pbl_tbl(struct qedr_dev * dev,struct qedr_pbl_info * pbl_info,gfp_t flags)527*4882a593Smuzhiyun static struct qedr_pbl *qedr_alloc_pbl_tbl(struct qedr_dev *dev,
528*4882a593Smuzhiyun 					   struct qedr_pbl_info *pbl_info,
529*4882a593Smuzhiyun 					   gfp_t flags)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->pdev;
532*4882a593Smuzhiyun 	struct qedr_pbl *pbl_table;
533*4882a593Smuzhiyun 	dma_addr_t *pbl_main_tbl;
534*4882a593Smuzhiyun 	dma_addr_t pa;
535*4882a593Smuzhiyun 	void *va;
536*4882a593Smuzhiyun 	int i;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	pbl_table = kcalloc(pbl_info->num_pbls, sizeof(*pbl_table), flags);
539*4882a593Smuzhiyun 	if (!pbl_table)
540*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	for (i = 0; i < pbl_info->num_pbls; i++) {
543*4882a593Smuzhiyun 		va = dma_alloc_coherent(&pdev->dev, pbl_info->pbl_size, &pa,
544*4882a593Smuzhiyun 					flags);
545*4882a593Smuzhiyun 		if (!va)
546*4882a593Smuzhiyun 			goto err;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		pbl_table[i].va = va;
549*4882a593Smuzhiyun 		pbl_table[i].pa = pa;
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/* Two-Layer PBLs, if we have more than one pbl we need to initialize
553*4882a593Smuzhiyun 	 * the first one with physical pointers to all of the rest
554*4882a593Smuzhiyun 	 */
555*4882a593Smuzhiyun 	pbl_main_tbl = (dma_addr_t *)pbl_table[0].va;
556*4882a593Smuzhiyun 	for (i = 0; i < pbl_info->num_pbls - 1; i++)
557*4882a593Smuzhiyun 		pbl_main_tbl[i] = pbl_table[i + 1].pa;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	return pbl_table;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun err:
562*4882a593Smuzhiyun 	for (i--; i >= 0; i--)
563*4882a593Smuzhiyun 		dma_free_coherent(&pdev->dev, pbl_info->pbl_size,
564*4882a593Smuzhiyun 				  pbl_table[i].va, pbl_table[i].pa);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	qedr_free_pbl(dev, pbl_info, pbl_table);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	return ERR_PTR(-ENOMEM);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
qedr_prepare_pbl_tbl(struct qedr_dev * dev,struct qedr_pbl_info * pbl_info,u32 num_pbes,int two_layer_capable)571*4882a593Smuzhiyun static int qedr_prepare_pbl_tbl(struct qedr_dev *dev,
572*4882a593Smuzhiyun 				struct qedr_pbl_info *pbl_info,
573*4882a593Smuzhiyun 				u32 num_pbes, int two_layer_capable)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	u32 pbl_capacity;
576*4882a593Smuzhiyun 	u32 pbl_size;
577*4882a593Smuzhiyun 	u32 num_pbls;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if ((num_pbes > MAX_PBES_ON_PAGE) && two_layer_capable) {
580*4882a593Smuzhiyun 		if (num_pbes > MAX_PBES_TWO_LAYER) {
581*4882a593Smuzhiyun 			DP_ERR(dev, "prepare pbl table: too many pages %d\n",
582*4882a593Smuzhiyun 			       num_pbes);
583*4882a593Smuzhiyun 			return -EINVAL;
584*4882a593Smuzhiyun 		}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		/* calculate required pbl page size */
587*4882a593Smuzhiyun 		pbl_size = MIN_FW_PBL_PAGE_SIZE;
588*4882a593Smuzhiyun 		pbl_capacity = NUM_PBES_ON_PAGE(pbl_size) *
589*4882a593Smuzhiyun 			       NUM_PBES_ON_PAGE(pbl_size);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 		while (pbl_capacity < num_pbes) {
592*4882a593Smuzhiyun 			pbl_size *= 2;
593*4882a593Smuzhiyun 			pbl_capacity = pbl_size / sizeof(u64);
594*4882a593Smuzhiyun 			pbl_capacity = pbl_capacity * pbl_capacity;
595*4882a593Smuzhiyun 		}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		num_pbls = DIV_ROUND_UP(num_pbes, NUM_PBES_ON_PAGE(pbl_size));
598*4882a593Smuzhiyun 		num_pbls++;	/* One for the layer0 ( points to the pbls) */
599*4882a593Smuzhiyun 		pbl_info->two_layered = true;
600*4882a593Smuzhiyun 	} else {
601*4882a593Smuzhiyun 		/* One layered PBL */
602*4882a593Smuzhiyun 		num_pbls = 1;
603*4882a593Smuzhiyun 		pbl_size = max_t(u32, MIN_FW_PBL_PAGE_SIZE,
604*4882a593Smuzhiyun 				 roundup_pow_of_two((num_pbes * sizeof(u64))));
605*4882a593Smuzhiyun 		pbl_info->two_layered = false;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	pbl_info->num_pbls = num_pbls;
609*4882a593Smuzhiyun 	pbl_info->pbl_size = pbl_size;
610*4882a593Smuzhiyun 	pbl_info->num_pbes = num_pbes;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_MR,
613*4882a593Smuzhiyun 		 "prepare pbl table: num_pbes=%d, num_pbls=%d, pbl_size=%d\n",
614*4882a593Smuzhiyun 		 pbl_info->num_pbes, pbl_info->num_pbls, pbl_info->pbl_size);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
qedr_populate_pbls(struct qedr_dev * dev,struct ib_umem * umem,struct qedr_pbl * pbl,struct qedr_pbl_info * pbl_info,u32 pg_shift)619*4882a593Smuzhiyun static void qedr_populate_pbls(struct qedr_dev *dev, struct ib_umem *umem,
620*4882a593Smuzhiyun 			       struct qedr_pbl *pbl,
621*4882a593Smuzhiyun 			       struct qedr_pbl_info *pbl_info, u32 pg_shift)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun 	int pbe_cnt, total_num_pbes = 0;
624*4882a593Smuzhiyun 	struct qedr_pbl *pbl_tbl;
625*4882a593Smuzhiyun 	struct ib_block_iter biter;
626*4882a593Smuzhiyun 	struct regpair *pbe;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	if (!pbl_info->num_pbes)
629*4882a593Smuzhiyun 		return;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	/* If we have a two layered pbl, the first pbl points to the rest
632*4882a593Smuzhiyun 	 * of the pbls and the first entry lays on the second pbl in the table
633*4882a593Smuzhiyun 	 */
634*4882a593Smuzhiyun 	if (pbl_info->two_layered)
635*4882a593Smuzhiyun 		pbl_tbl = &pbl[1];
636*4882a593Smuzhiyun 	else
637*4882a593Smuzhiyun 		pbl_tbl = pbl;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	pbe = (struct regpair *)pbl_tbl->va;
640*4882a593Smuzhiyun 	if (!pbe) {
641*4882a593Smuzhiyun 		DP_ERR(dev, "cannot populate PBL due to a NULL PBE\n");
642*4882a593Smuzhiyun 		return;
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	pbe_cnt = 0;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	rdma_umem_for_each_dma_block (umem, &biter, BIT(pg_shift)) {
648*4882a593Smuzhiyun 		u64 pg_addr = rdma_block_iter_dma_address(&biter);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 		pbe->lo = cpu_to_le32(pg_addr);
651*4882a593Smuzhiyun 		pbe->hi = cpu_to_le32(upper_32_bits(pg_addr));
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 		pbe_cnt++;
654*4882a593Smuzhiyun 		total_num_pbes++;
655*4882a593Smuzhiyun 		pbe++;
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 		if (total_num_pbes == pbl_info->num_pbes)
658*4882a593Smuzhiyun 			return;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 		/* If the given pbl is full storing the pbes, move to next pbl.
661*4882a593Smuzhiyun 		 */
662*4882a593Smuzhiyun 		if (pbe_cnt == (pbl_info->pbl_size / sizeof(u64))) {
663*4882a593Smuzhiyun 			pbl_tbl++;
664*4882a593Smuzhiyun 			pbe = (struct regpair *)pbl_tbl->va;
665*4882a593Smuzhiyun 			pbe_cnt = 0;
666*4882a593Smuzhiyun 		}
667*4882a593Smuzhiyun 	}
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
qedr_db_recovery_add(struct qedr_dev * dev,void __iomem * db_addr,void * db_data,enum qed_db_rec_width db_width,enum qed_db_rec_space db_space)670*4882a593Smuzhiyun static int qedr_db_recovery_add(struct qedr_dev *dev,
671*4882a593Smuzhiyun 				void __iomem *db_addr,
672*4882a593Smuzhiyun 				void *db_data,
673*4882a593Smuzhiyun 				enum qed_db_rec_width db_width,
674*4882a593Smuzhiyun 				enum qed_db_rec_space db_space)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun 	if (!db_data) {
677*4882a593Smuzhiyun 		DP_DEBUG(dev, QEDR_MSG_INIT, "avoiding db rec since old lib\n");
678*4882a593Smuzhiyun 		return 0;
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	return dev->ops->common->db_recovery_add(dev->cdev, db_addr, db_data,
682*4882a593Smuzhiyun 						 db_width, db_space);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
qedr_db_recovery_del(struct qedr_dev * dev,void __iomem * db_addr,void * db_data)685*4882a593Smuzhiyun static void qedr_db_recovery_del(struct qedr_dev *dev,
686*4882a593Smuzhiyun 				 void __iomem *db_addr,
687*4882a593Smuzhiyun 				 void *db_data)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun 	if (!db_data) {
690*4882a593Smuzhiyun 		DP_DEBUG(dev, QEDR_MSG_INIT, "avoiding db rec since old lib\n");
691*4882a593Smuzhiyun 		return;
692*4882a593Smuzhiyun 	}
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* Ignore return code as there is not much we can do about it. Error
695*4882a593Smuzhiyun 	 * log will be printed inside.
696*4882a593Smuzhiyun 	 */
697*4882a593Smuzhiyun 	dev->ops->common->db_recovery_del(dev->cdev, db_addr, db_data);
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun 
qedr_copy_cq_uresp(struct qedr_dev * dev,struct qedr_cq * cq,struct ib_udata * udata,u32 db_offset)700*4882a593Smuzhiyun static int qedr_copy_cq_uresp(struct qedr_dev *dev,
701*4882a593Smuzhiyun 			      struct qedr_cq *cq, struct ib_udata *udata,
702*4882a593Smuzhiyun 			      u32 db_offset)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	struct qedr_create_cq_uresp uresp;
705*4882a593Smuzhiyun 	int rc;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	memset(&uresp, 0, sizeof(uresp));
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	uresp.db_offset = db_offset;
710*4882a593Smuzhiyun 	uresp.icid = cq->icid;
711*4882a593Smuzhiyun 	if (cq->q.db_mmap_entry)
712*4882a593Smuzhiyun 		uresp.db_rec_addr =
713*4882a593Smuzhiyun 			rdma_user_mmap_get_offset(cq->q.db_mmap_entry);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	rc = qedr_ib_copy_to_udata(udata, &uresp, sizeof(uresp));
716*4882a593Smuzhiyun 	if (rc)
717*4882a593Smuzhiyun 		DP_ERR(dev, "copy error cqid=0x%x.\n", cq->icid);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	return rc;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun 
consume_cqe(struct qedr_cq * cq)722*4882a593Smuzhiyun static void consume_cqe(struct qedr_cq *cq)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	if (cq->latest_cqe == cq->toggle_cqe)
725*4882a593Smuzhiyun 		cq->pbl_toggle ^= RDMA_CQE_REQUESTER_TOGGLE_BIT_MASK;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	cq->latest_cqe = qed_chain_consume(&cq->pbl);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
qedr_align_cq_entries(int entries)730*4882a593Smuzhiyun static inline int qedr_align_cq_entries(int entries)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	u64 size, aligned_size;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	/* We allocate an extra entry that we don't report to the FW. */
735*4882a593Smuzhiyun 	size = (entries + 1) * QEDR_CQE_SIZE;
736*4882a593Smuzhiyun 	aligned_size = ALIGN(size, PAGE_SIZE);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	return aligned_size / QEDR_CQE_SIZE;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun 
qedr_init_user_db_rec(struct ib_udata * udata,struct qedr_dev * dev,struct qedr_userq * q,bool requires_db_rec)741*4882a593Smuzhiyun static int qedr_init_user_db_rec(struct ib_udata *udata,
742*4882a593Smuzhiyun 				 struct qedr_dev *dev, struct qedr_userq *q,
743*4882a593Smuzhiyun 				 bool requires_db_rec)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	struct qedr_ucontext *uctx =
746*4882a593Smuzhiyun 		rdma_udata_to_drv_context(udata, struct qedr_ucontext,
747*4882a593Smuzhiyun 					  ibucontext);
748*4882a593Smuzhiyun 	struct qedr_user_mmap_entry *entry;
749*4882a593Smuzhiyun 	int rc;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	/* Aborting for non doorbell userqueue (SRQ) or non-supporting lib */
752*4882a593Smuzhiyun 	if (requires_db_rec == 0 || !uctx->db_rec)
753*4882a593Smuzhiyun 		return 0;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	/* Allocate a page for doorbell recovery, add to mmap */
756*4882a593Smuzhiyun 	q->db_rec_data = (void *)get_zeroed_page(GFP_USER);
757*4882a593Smuzhiyun 	if (!q->db_rec_data) {
758*4882a593Smuzhiyun 		DP_ERR(dev, "get_zeroed_page failed\n");
759*4882a593Smuzhiyun 		return -ENOMEM;
760*4882a593Smuzhiyun 	}
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	entry = kzalloc(sizeof(*entry), GFP_KERNEL);
763*4882a593Smuzhiyun 	if (!entry)
764*4882a593Smuzhiyun 		goto err_free_db_data;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	entry->address = q->db_rec_data;
767*4882a593Smuzhiyun 	entry->length = PAGE_SIZE;
768*4882a593Smuzhiyun 	entry->mmap_flag = QEDR_USER_MMAP_PHYS_PAGE;
769*4882a593Smuzhiyun 	rc = rdma_user_mmap_entry_insert(&uctx->ibucontext,
770*4882a593Smuzhiyun 					 &entry->rdma_entry,
771*4882a593Smuzhiyun 					 PAGE_SIZE);
772*4882a593Smuzhiyun 	if (rc)
773*4882a593Smuzhiyun 		goto err_free_entry;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	q->db_mmap_entry = &entry->rdma_entry;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	return 0;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun err_free_entry:
780*4882a593Smuzhiyun 	kfree(entry);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun err_free_db_data:
783*4882a593Smuzhiyun 	free_page((unsigned long)q->db_rec_data);
784*4882a593Smuzhiyun 	q->db_rec_data = NULL;
785*4882a593Smuzhiyun 	return -ENOMEM;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun 
qedr_init_user_queue(struct ib_udata * udata,struct qedr_dev * dev,struct qedr_userq * q,u64 buf_addr,size_t buf_len,bool requires_db_rec,int access,int alloc_and_init)788*4882a593Smuzhiyun static inline int qedr_init_user_queue(struct ib_udata *udata,
789*4882a593Smuzhiyun 				       struct qedr_dev *dev,
790*4882a593Smuzhiyun 				       struct qedr_userq *q, u64 buf_addr,
791*4882a593Smuzhiyun 				       size_t buf_len, bool requires_db_rec,
792*4882a593Smuzhiyun 				       int access,
793*4882a593Smuzhiyun 				       int alloc_and_init)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun 	u32 fw_pages;
796*4882a593Smuzhiyun 	int rc;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	q->buf_addr = buf_addr;
799*4882a593Smuzhiyun 	q->buf_len = buf_len;
800*4882a593Smuzhiyun 	q->umem = ib_umem_get(&dev->ibdev, q->buf_addr, q->buf_len, access);
801*4882a593Smuzhiyun 	if (IS_ERR(q->umem)) {
802*4882a593Smuzhiyun 		DP_ERR(dev, "create user queue: failed ib_umem_get, got %ld\n",
803*4882a593Smuzhiyun 		       PTR_ERR(q->umem));
804*4882a593Smuzhiyun 		return PTR_ERR(q->umem);
805*4882a593Smuzhiyun 	}
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	fw_pages = ib_umem_num_dma_blocks(q->umem, 1 << FW_PAGE_SHIFT);
808*4882a593Smuzhiyun 	rc = qedr_prepare_pbl_tbl(dev, &q->pbl_info, fw_pages, 0);
809*4882a593Smuzhiyun 	if (rc)
810*4882a593Smuzhiyun 		goto err0;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	if (alloc_and_init) {
813*4882a593Smuzhiyun 		q->pbl_tbl = qedr_alloc_pbl_tbl(dev, &q->pbl_info, GFP_KERNEL);
814*4882a593Smuzhiyun 		if (IS_ERR(q->pbl_tbl)) {
815*4882a593Smuzhiyun 			rc = PTR_ERR(q->pbl_tbl);
816*4882a593Smuzhiyun 			goto err0;
817*4882a593Smuzhiyun 		}
818*4882a593Smuzhiyun 		qedr_populate_pbls(dev, q->umem, q->pbl_tbl, &q->pbl_info,
819*4882a593Smuzhiyun 				   FW_PAGE_SHIFT);
820*4882a593Smuzhiyun 	} else {
821*4882a593Smuzhiyun 		q->pbl_tbl = kzalloc(sizeof(*q->pbl_tbl), GFP_KERNEL);
822*4882a593Smuzhiyun 		if (!q->pbl_tbl) {
823*4882a593Smuzhiyun 			rc = -ENOMEM;
824*4882a593Smuzhiyun 			goto err0;
825*4882a593Smuzhiyun 		}
826*4882a593Smuzhiyun 	}
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* mmap the user address used to store doorbell data for recovery */
829*4882a593Smuzhiyun 	return qedr_init_user_db_rec(udata, dev, q, requires_db_rec);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun err0:
832*4882a593Smuzhiyun 	ib_umem_release(q->umem);
833*4882a593Smuzhiyun 	q->umem = NULL;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	return rc;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun 
qedr_init_cq_params(struct qedr_cq * cq,struct qedr_ucontext * ctx,struct qedr_dev * dev,int vector,int chain_entries,int page_cnt,u64 pbl_ptr,struct qed_rdma_create_cq_in_params * params)838*4882a593Smuzhiyun static inline void qedr_init_cq_params(struct qedr_cq *cq,
839*4882a593Smuzhiyun 				       struct qedr_ucontext *ctx,
840*4882a593Smuzhiyun 				       struct qedr_dev *dev, int vector,
841*4882a593Smuzhiyun 				       int chain_entries, int page_cnt,
842*4882a593Smuzhiyun 				       u64 pbl_ptr,
843*4882a593Smuzhiyun 				       struct qed_rdma_create_cq_in_params
844*4882a593Smuzhiyun 				       *params)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	memset(params, 0, sizeof(*params));
847*4882a593Smuzhiyun 	params->cq_handle_hi = upper_32_bits((uintptr_t)cq);
848*4882a593Smuzhiyun 	params->cq_handle_lo = lower_32_bits((uintptr_t)cq);
849*4882a593Smuzhiyun 	params->cnq_id = vector;
850*4882a593Smuzhiyun 	params->cq_size = chain_entries - 1;
851*4882a593Smuzhiyun 	params->dpi = (ctx) ? ctx->dpi : dev->dpi;
852*4882a593Smuzhiyun 	params->pbl_num_pages = page_cnt;
853*4882a593Smuzhiyun 	params->pbl_ptr = pbl_ptr;
854*4882a593Smuzhiyun 	params->pbl_two_level = 0;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
doorbell_cq(struct qedr_cq * cq,u32 cons,u8 flags)857*4882a593Smuzhiyun static void doorbell_cq(struct qedr_cq *cq, u32 cons, u8 flags)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun 	cq->db.data.agg_flags = flags;
860*4882a593Smuzhiyun 	cq->db.data.value = cpu_to_le32(cons);
861*4882a593Smuzhiyun 	writeq(cq->db.raw, cq->db_addr);
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
qedr_arm_cq(struct ib_cq * ibcq,enum ib_cq_notify_flags flags)864*4882a593Smuzhiyun int qedr_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct qedr_cq *cq = get_qedr_cq(ibcq);
867*4882a593Smuzhiyun 	unsigned long sflags;
868*4882a593Smuzhiyun 	struct qedr_dev *dev;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	dev = get_qedr_dev(ibcq->device);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	if (cq->destroyed) {
873*4882a593Smuzhiyun 		DP_ERR(dev,
874*4882a593Smuzhiyun 		       "warning: arm was invoked after destroy for cq %p (icid=%d)\n",
875*4882a593Smuzhiyun 		       cq, cq->icid);
876*4882a593Smuzhiyun 		return -EINVAL;
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	if (cq->cq_type == QEDR_CQ_TYPE_GSI)
881*4882a593Smuzhiyun 		return 0;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	spin_lock_irqsave(&cq->cq_lock, sflags);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	cq->arm_flags = 0;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	if (flags & IB_CQ_SOLICITED)
888*4882a593Smuzhiyun 		cq->arm_flags |= DQ_UCM_ROCE_CQ_ARM_SE_CF_CMD;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	if (flags & IB_CQ_NEXT_COMP)
891*4882a593Smuzhiyun 		cq->arm_flags |= DQ_UCM_ROCE_CQ_ARM_CF_CMD;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	doorbell_cq(cq, cq->cq_cons - 1, cq->arm_flags);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cq->cq_lock, sflags);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	return 0;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun 
qedr_create_cq(struct ib_cq * ibcq,const struct ib_cq_init_attr * attr,struct ib_udata * udata)900*4882a593Smuzhiyun int qedr_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
901*4882a593Smuzhiyun 		   struct ib_udata *udata)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	struct ib_device *ibdev = ibcq->device;
904*4882a593Smuzhiyun 	struct qedr_ucontext *ctx = rdma_udata_to_drv_context(
905*4882a593Smuzhiyun 		udata, struct qedr_ucontext, ibucontext);
906*4882a593Smuzhiyun 	struct qed_rdma_destroy_cq_out_params destroy_oparams;
907*4882a593Smuzhiyun 	struct qed_rdma_destroy_cq_in_params destroy_iparams;
908*4882a593Smuzhiyun 	struct qed_chain_init_params chain_params = {
909*4882a593Smuzhiyun 		.mode		= QED_CHAIN_MODE_PBL,
910*4882a593Smuzhiyun 		.intended_use	= QED_CHAIN_USE_TO_CONSUME,
911*4882a593Smuzhiyun 		.cnt_type	= QED_CHAIN_CNT_TYPE_U32,
912*4882a593Smuzhiyun 		.elem_size	= sizeof(union rdma_cqe),
913*4882a593Smuzhiyun 	};
914*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibdev);
915*4882a593Smuzhiyun 	struct qed_rdma_create_cq_in_params params;
916*4882a593Smuzhiyun 	struct qedr_create_cq_ureq ureq = {};
917*4882a593Smuzhiyun 	int vector = attr->comp_vector;
918*4882a593Smuzhiyun 	int entries = attr->cqe;
919*4882a593Smuzhiyun 	struct qedr_cq *cq = get_qedr_cq(ibcq);
920*4882a593Smuzhiyun 	int chain_entries;
921*4882a593Smuzhiyun 	u32 db_offset;
922*4882a593Smuzhiyun 	int page_cnt;
923*4882a593Smuzhiyun 	u64 pbl_ptr;
924*4882a593Smuzhiyun 	u16 icid;
925*4882a593Smuzhiyun 	int rc;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_INIT,
928*4882a593Smuzhiyun 		 "create_cq: called from %s. entries=%d, vector=%d\n",
929*4882a593Smuzhiyun 		 udata ? "User Lib" : "Kernel", entries, vector);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	if (entries > QEDR_MAX_CQES) {
932*4882a593Smuzhiyun 		DP_ERR(dev,
933*4882a593Smuzhiyun 		       "create cq: the number of entries %d is too high. Must be equal or below %d.\n",
934*4882a593Smuzhiyun 		       entries, QEDR_MAX_CQES);
935*4882a593Smuzhiyun 		return -EINVAL;
936*4882a593Smuzhiyun 	}
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	chain_entries = qedr_align_cq_entries(entries);
939*4882a593Smuzhiyun 	chain_entries = min_t(int, chain_entries, QEDR_MAX_CQES);
940*4882a593Smuzhiyun 	chain_params.num_elems = chain_entries;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	/* calc db offset. user will add DPI base, kernel will add db addr */
943*4882a593Smuzhiyun 	db_offset = DB_ADDR_SHIFT(DQ_PWM_OFFSET_UCM_RDMA_CQ_CONS_32BIT);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	if (udata) {
946*4882a593Smuzhiyun 		if (ib_copy_from_udata(&ureq, udata, min(sizeof(ureq),
947*4882a593Smuzhiyun 							 udata->inlen))) {
948*4882a593Smuzhiyun 			DP_ERR(dev,
949*4882a593Smuzhiyun 			       "create cq: problem copying data from user space\n");
950*4882a593Smuzhiyun 			goto err0;
951*4882a593Smuzhiyun 		}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 		if (!ureq.len) {
954*4882a593Smuzhiyun 			DP_ERR(dev,
955*4882a593Smuzhiyun 			       "create cq: cannot create a cq with 0 entries\n");
956*4882a593Smuzhiyun 			goto err0;
957*4882a593Smuzhiyun 		}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 		cq->cq_type = QEDR_CQ_TYPE_USER;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 		rc = qedr_init_user_queue(udata, dev, &cq->q, ureq.addr,
962*4882a593Smuzhiyun 					  ureq.len, true, IB_ACCESS_LOCAL_WRITE,
963*4882a593Smuzhiyun 					  1);
964*4882a593Smuzhiyun 		if (rc)
965*4882a593Smuzhiyun 			goto err0;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 		pbl_ptr = cq->q.pbl_tbl->pa;
968*4882a593Smuzhiyun 		page_cnt = cq->q.pbl_info.num_pbes;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 		cq->ibcq.cqe = chain_entries;
971*4882a593Smuzhiyun 		cq->q.db_addr = ctx->dpi_addr + db_offset;
972*4882a593Smuzhiyun 	} else {
973*4882a593Smuzhiyun 		cq->cq_type = QEDR_CQ_TYPE_KERNEL;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 		rc = dev->ops->common->chain_alloc(dev->cdev, &cq->pbl,
976*4882a593Smuzhiyun 						   &chain_params);
977*4882a593Smuzhiyun 		if (rc)
978*4882a593Smuzhiyun 			goto err0;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 		page_cnt = qed_chain_get_page_cnt(&cq->pbl);
981*4882a593Smuzhiyun 		pbl_ptr = qed_chain_get_pbl_phys(&cq->pbl);
982*4882a593Smuzhiyun 		cq->ibcq.cqe = cq->pbl.capacity;
983*4882a593Smuzhiyun 	}
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	qedr_init_cq_params(cq, ctx, dev, vector, chain_entries, page_cnt,
986*4882a593Smuzhiyun 			    pbl_ptr, &params);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	rc = dev->ops->rdma_create_cq(dev->rdma_ctx, &params, &icid);
989*4882a593Smuzhiyun 	if (rc)
990*4882a593Smuzhiyun 		goto err1;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	cq->icid = icid;
993*4882a593Smuzhiyun 	cq->sig = QEDR_CQ_MAGIC_NUMBER;
994*4882a593Smuzhiyun 	spin_lock_init(&cq->cq_lock);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	if (udata) {
997*4882a593Smuzhiyun 		rc = qedr_copy_cq_uresp(dev, cq, udata, db_offset);
998*4882a593Smuzhiyun 		if (rc)
999*4882a593Smuzhiyun 			goto err2;
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 		rc = qedr_db_recovery_add(dev, cq->q.db_addr,
1002*4882a593Smuzhiyun 					  &cq->q.db_rec_data->db_data,
1003*4882a593Smuzhiyun 					  DB_REC_WIDTH_64B,
1004*4882a593Smuzhiyun 					  DB_REC_USER);
1005*4882a593Smuzhiyun 		if (rc)
1006*4882a593Smuzhiyun 			goto err2;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	} else {
1009*4882a593Smuzhiyun 		/* Generate doorbell address. */
1010*4882a593Smuzhiyun 		cq->db.data.icid = cq->icid;
1011*4882a593Smuzhiyun 		cq->db_addr = dev->db_addr + db_offset;
1012*4882a593Smuzhiyun 		cq->db.data.params = DB_AGG_CMD_MAX <<
1013*4882a593Smuzhiyun 		    RDMA_PWM_VAL32_DATA_AGG_CMD_SHIFT;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 		/* point to the very last element, passing it we will toggle */
1016*4882a593Smuzhiyun 		cq->toggle_cqe = qed_chain_get_last_elem(&cq->pbl);
1017*4882a593Smuzhiyun 		cq->pbl_toggle = RDMA_CQE_REQUESTER_TOGGLE_BIT_MASK;
1018*4882a593Smuzhiyun 		cq->latest_cqe = NULL;
1019*4882a593Smuzhiyun 		consume_cqe(cq);
1020*4882a593Smuzhiyun 		cq->cq_cons = qed_chain_get_cons_idx_u32(&cq->pbl);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 		rc = qedr_db_recovery_add(dev, cq->db_addr, &cq->db.data,
1023*4882a593Smuzhiyun 					  DB_REC_WIDTH_64B, DB_REC_KERNEL);
1024*4882a593Smuzhiyun 		if (rc)
1025*4882a593Smuzhiyun 			goto err2;
1026*4882a593Smuzhiyun 	}
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_CQ,
1029*4882a593Smuzhiyun 		 "create cq: icid=0x%0x, addr=%p, size(entries)=0x%0x\n",
1030*4882a593Smuzhiyun 		 cq->icid, cq, params.cq_size);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	return 0;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun err2:
1035*4882a593Smuzhiyun 	destroy_iparams.icid = cq->icid;
1036*4882a593Smuzhiyun 	dev->ops->rdma_destroy_cq(dev->rdma_ctx, &destroy_iparams,
1037*4882a593Smuzhiyun 				  &destroy_oparams);
1038*4882a593Smuzhiyun err1:
1039*4882a593Smuzhiyun 	if (udata) {
1040*4882a593Smuzhiyun 		qedr_free_pbl(dev, &cq->q.pbl_info, cq->q.pbl_tbl);
1041*4882a593Smuzhiyun 		ib_umem_release(cq->q.umem);
1042*4882a593Smuzhiyun 		if (cq->q.db_mmap_entry)
1043*4882a593Smuzhiyun 			rdma_user_mmap_entry_remove(cq->q.db_mmap_entry);
1044*4882a593Smuzhiyun 	} else {
1045*4882a593Smuzhiyun 		dev->ops->common->chain_free(dev->cdev, &cq->pbl);
1046*4882a593Smuzhiyun 	}
1047*4882a593Smuzhiyun err0:
1048*4882a593Smuzhiyun 	return -EINVAL;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun 
qedr_resize_cq(struct ib_cq * ibcq,int new_cnt,struct ib_udata * udata)1051*4882a593Smuzhiyun int qedr_resize_cq(struct ib_cq *ibcq, int new_cnt, struct ib_udata *udata)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibcq->device);
1054*4882a593Smuzhiyun 	struct qedr_cq *cq = get_qedr_cq(ibcq);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	DP_ERR(dev, "cq %p RESIZE NOT SUPPORTED\n", cq);
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	return 0;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun #define QEDR_DESTROY_CQ_MAX_ITERATIONS		(10)
1062*4882a593Smuzhiyun #define QEDR_DESTROY_CQ_ITER_DURATION		(10)
1063*4882a593Smuzhiyun 
qedr_destroy_cq(struct ib_cq * ibcq,struct ib_udata * udata)1064*4882a593Smuzhiyun int qedr_destroy_cq(struct ib_cq *ibcq, struct ib_udata *udata)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibcq->device);
1067*4882a593Smuzhiyun 	struct qed_rdma_destroy_cq_out_params oparams;
1068*4882a593Smuzhiyun 	struct qed_rdma_destroy_cq_in_params iparams;
1069*4882a593Smuzhiyun 	struct qedr_cq *cq = get_qedr_cq(ibcq);
1070*4882a593Smuzhiyun 	int iter;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_CQ, "destroy cq %p (icid=%d)\n", cq, cq->icid);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	cq->destroyed = 1;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	/* GSIs CQs are handled by driver, so they don't exist in the FW */
1077*4882a593Smuzhiyun 	if (cq->cq_type == QEDR_CQ_TYPE_GSI) {
1078*4882a593Smuzhiyun 		qedr_db_recovery_del(dev, cq->db_addr, &cq->db.data);
1079*4882a593Smuzhiyun 		return 0;
1080*4882a593Smuzhiyun 	}
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	iparams.icid = cq->icid;
1083*4882a593Smuzhiyun 	dev->ops->rdma_destroy_cq(dev->rdma_ctx, &iparams, &oparams);
1084*4882a593Smuzhiyun 	dev->ops->common->chain_free(dev->cdev, &cq->pbl);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	if (udata) {
1087*4882a593Smuzhiyun 		qedr_free_pbl(dev, &cq->q.pbl_info, cq->q.pbl_tbl);
1088*4882a593Smuzhiyun 		ib_umem_release(cq->q.umem);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 		if (cq->q.db_rec_data) {
1091*4882a593Smuzhiyun 			qedr_db_recovery_del(dev, cq->q.db_addr,
1092*4882a593Smuzhiyun 					     &cq->q.db_rec_data->db_data);
1093*4882a593Smuzhiyun 			rdma_user_mmap_entry_remove(cq->q.db_mmap_entry);
1094*4882a593Smuzhiyun 		}
1095*4882a593Smuzhiyun 	} else {
1096*4882a593Smuzhiyun 		qedr_db_recovery_del(dev, cq->db_addr, &cq->db.data);
1097*4882a593Smuzhiyun 	}
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	/* We don't want the IRQ handler to handle a non-existing CQ so we
1100*4882a593Smuzhiyun 	 * wait until all CNQ interrupts, if any, are received. This will always
1101*4882a593Smuzhiyun 	 * happen and will always happen very fast. If not, then a serious error
1102*4882a593Smuzhiyun 	 * has occured. That is why we can use a long delay.
1103*4882a593Smuzhiyun 	 * We spin for a short time so we don’t lose time on context switching
1104*4882a593Smuzhiyun 	 * in case all the completions are handled in that span. Otherwise
1105*4882a593Smuzhiyun 	 * we sleep for a while and check again. Since the CNQ may be
1106*4882a593Smuzhiyun 	 * associated with (only) the current CPU we use msleep to allow the
1107*4882a593Smuzhiyun 	 * current CPU to be freed.
1108*4882a593Smuzhiyun 	 * The CNQ notification is increased in qedr_irq_handler().
1109*4882a593Smuzhiyun 	 */
1110*4882a593Smuzhiyun 	iter = QEDR_DESTROY_CQ_MAX_ITERATIONS;
1111*4882a593Smuzhiyun 	while (oparams.num_cq_notif != READ_ONCE(cq->cnq_notif) && iter) {
1112*4882a593Smuzhiyun 		udelay(QEDR_DESTROY_CQ_ITER_DURATION);
1113*4882a593Smuzhiyun 		iter--;
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	iter = QEDR_DESTROY_CQ_MAX_ITERATIONS;
1117*4882a593Smuzhiyun 	while (oparams.num_cq_notif != READ_ONCE(cq->cnq_notif) && iter) {
1118*4882a593Smuzhiyun 		msleep(QEDR_DESTROY_CQ_ITER_DURATION);
1119*4882a593Smuzhiyun 		iter--;
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	/* Note that we don't need to have explicit code to wait for the
1123*4882a593Smuzhiyun 	 * completion of the event handler because it is invoked from the EQ.
1124*4882a593Smuzhiyun 	 * Since the destroy CQ ramrod has also been received on the EQ we can
1125*4882a593Smuzhiyun 	 * be certain that there's no event handler in process.
1126*4882a593Smuzhiyun 	 */
1127*4882a593Smuzhiyun 	return 0;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun 
get_gid_info_from_table(struct ib_qp * ibqp,struct ib_qp_attr * attr,int attr_mask,struct qed_rdma_modify_qp_in_params * qp_params)1130*4882a593Smuzhiyun static inline int get_gid_info_from_table(struct ib_qp *ibqp,
1131*4882a593Smuzhiyun 					  struct ib_qp_attr *attr,
1132*4882a593Smuzhiyun 					  int attr_mask,
1133*4882a593Smuzhiyun 					  struct qed_rdma_modify_qp_in_params
1134*4882a593Smuzhiyun 					  *qp_params)
1135*4882a593Smuzhiyun {
1136*4882a593Smuzhiyun 	const struct ib_gid_attr *gid_attr;
1137*4882a593Smuzhiyun 	enum rdma_network_type nw_type;
1138*4882a593Smuzhiyun 	const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
1139*4882a593Smuzhiyun 	u32 ipv4_addr;
1140*4882a593Smuzhiyun 	int ret;
1141*4882a593Smuzhiyun 	int i;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	gid_attr = grh->sgid_attr;
1144*4882a593Smuzhiyun 	ret = rdma_read_gid_l2_fields(gid_attr, &qp_params->vlan_id, NULL);
1145*4882a593Smuzhiyun 	if (ret)
1146*4882a593Smuzhiyun 		return ret;
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	nw_type = rdma_gid_attr_network_type(gid_attr);
1149*4882a593Smuzhiyun 	switch (nw_type) {
1150*4882a593Smuzhiyun 	case RDMA_NETWORK_IPV6:
1151*4882a593Smuzhiyun 		memcpy(&qp_params->sgid.bytes[0], &gid_attr->gid.raw[0],
1152*4882a593Smuzhiyun 		       sizeof(qp_params->sgid));
1153*4882a593Smuzhiyun 		memcpy(&qp_params->dgid.bytes[0],
1154*4882a593Smuzhiyun 		       &grh->dgid,
1155*4882a593Smuzhiyun 		       sizeof(qp_params->dgid));
1156*4882a593Smuzhiyun 		qp_params->roce_mode = ROCE_V2_IPV6;
1157*4882a593Smuzhiyun 		SET_FIELD(qp_params->modify_flags,
1158*4882a593Smuzhiyun 			  QED_ROCE_MODIFY_QP_VALID_ROCE_MODE, 1);
1159*4882a593Smuzhiyun 		break;
1160*4882a593Smuzhiyun 	case RDMA_NETWORK_ROCE_V1:
1161*4882a593Smuzhiyun 		memcpy(&qp_params->sgid.bytes[0], &gid_attr->gid.raw[0],
1162*4882a593Smuzhiyun 		       sizeof(qp_params->sgid));
1163*4882a593Smuzhiyun 		memcpy(&qp_params->dgid.bytes[0],
1164*4882a593Smuzhiyun 		       &grh->dgid,
1165*4882a593Smuzhiyun 		       sizeof(qp_params->dgid));
1166*4882a593Smuzhiyun 		qp_params->roce_mode = ROCE_V1;
1167*4882a593Smuzhiyun 		break;
1168*4882a593Smuzhiyun 	case RDMA_NETWORK_IPV4:
1169*4882a593Smuzhiyun 		memset(&qp_params->sgid, 0, sizeof(qp_params->sgid));
1170*4882a593Smuzhiyun 		memset(&qp_params->dgid, 0, sizeof(qp_params->dgid));
1171*4882a593Smuzhiyun 		ipv4_addr = qedr_get_ipv4_from_gid(gid_attr->gid.raw);
1172*4882a593Smuzhiyun 		qp_params->sgid.ipv4_addr = ipv4_addr;
1173*4882a593Smuzhiyun 		ipv4_addr =
1174*4882a593Smuzhiyun 		    qedr_get_ipv4_from_gid(grh->dgid.raw);
1175*4882a593Smuzhiyun 		qp_params->dgid.ipv4_addr = ipv4_addr;
1176*4882a593Smuzhiyun 		SET_FIELD(qp_params->modify_flags,
1177*4882a593Smuzhiyun 			  QED_ROCE_MODIFY_QP_VALID_ROCE_MODE, 1);
1178*4882a593Smuzhiyun 		qp_params->roce_mode = ROCE_V2_IPV4;
1179*4882a593Smuzhiyun 		break;
1180*4882a593Smuzhiyun 	default:
1181*4882a593Smuzhiyun 		return -EINVAL;
1182*4882a593Smuzhiyun 	}
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
1185*4882a593Smuzhiyun 		qp_params->sgid.dwords[i] = ntohl(qp_params->sgid.dwords[i]);
1186*4882a593Smuzhiyun 		qp_params->dgid.dwords[i] = ntohl(qp_params->dgid.dwords[i]);
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	if (qp_params->vlan_id >= VLAN_CFI_MASK)
1190*4882a593Smuzhiyun 		qp_params->vlan_id = 0;
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	return 0;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun 
qedr_check_qp_attrs(struct ib_pd * ibpd,struct qedr_dev * dev,struct ib_qp_init_attr * attrs,struct ib_udata * udata)1195*4882a593Smuzhiyun static int qedr_check_qp_attrs(struct ib_pd *ibpd, struct qedr_dev *dev,
1196*4882a593Smuzhiyun 			       struct ib_qp_init_attr *attrs,
1197*4882a593Smuzhiyun 			       struct ib_udata *udata)
1198*4882a593Smuzhiyun {
1199*4882a593Smuzhiyun 	struct qedr_device_attr *qattr = &dev->attr;
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	/* QP0... attrs->qp_type == IB_QPT_GSI */
1202*4882a593Smuzhiyun 	if (attrs->qp_type != IB_QPT_RC &&
1203*4882a593Smuzhiyun 	    attrs->qp_type != IB_QPT_GSI &&
1204*4882a593Smuzhiyun 	    attrs->qp_type != IB_QPT_XRC_INI &&
1205*4882a593Smuzhiyun 	    attrs->qp_type != IB_QPT_XRC_TGT) {
1206*4882a593Smuzhiyun 		DP_DEBUG(dev, QEDR_MSG_QP,
1207*4882a593Smuzhiyun 			 "create qp: unsupported qp type=0x%x requested\n",
1208*4882a593Smuzhiyun 			 attrs->qp_type);
1209*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1210*4882a593Smuzhiyun 	}
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	if (attrs->cap.max_send_wr > qattr->max_sqe) {
1213*4882a593Smuzhiyun 		DP_ERR(dev,
1214*4882a593Smuzhiyun 		       "create qp: cannot create a SQ with %d elements (max_send_wr=0x%x)\n",
1215*4882a593Smuzhiyun 		       attrs->cap.max_send_wr, qattr->max_sqe);
1216*4882a593Smuzhiyun 		return -EINVAL;
1217*4882a593Smuzhiyun 	}
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	if (attrs->cap.max_inline_data > qattr->max_inline) {
1220*4882a593Smuzhiyun 		DP_ERR(dev,
1221*4882a593Smuzhiyun 		       "create qp: unsupported inline data size=0x%x requested (max_inline=0x%x)\n",
1222*4882a593Smuzhiyun 		       attrs->cap.max_inline_data, qattr->max_inline);
1223*4882a593Smuzhiyun 		return -EINVAL;
1224*4882a593Smuzhiyun 	}
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	if (attrs->cap.max_send_sge > qattr->max_sge) {
1227*4882a593Smuzhiyun 		DP_ERR(dev,
1228*4882a593Smuzhiyun 		       "create qp: unsupported send_sge=0x%x requested (max_send_sge=0x%x)\n",
1229*4882a593Smuzhiyun 		       attrs->cap.max_send_sge, qattr->max_sge);
1230*4882a593Smuzhiyun 		return -EINVAL;
1231*4882a593Smuzhiyun 	}
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	if (attrs->cap.max_recv_sge > qattr->max_sge) {
1234*4882a593Smuzhiyun 		DP_ERR(dev,
1235*4882a593Smuzhiyun 		       "create qp: unsupported recv_sge=0x%x requested (max_recv_sge=0x%x)\n",
1236*4882a593Smuzhiyun 		       attrs->cap.max_recv_sge, qattr->max_sge);
1237*4882a593Smuzhiyun 		return -EINVAL;
1238*4882a593Smuzhiyun 	}
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	/* verify consumer QPs are not trying to use GSI QP's CQ.
1241*4882a593Smuzhiyun 	 * TGT QP isn't associated with RQ/SQ
1242*4882a593Smuzhiyun 	 */
1243*4882a593Smuzhiyun 	if ((attrs->qp_type != IB_QPT_GSI) && (dev->gsi_qp_created) &&
1244*4882a593Smuzhiyun 	    (attrs->qp_type != IB_QPT_XRC_TGT) &&
1245*4882a593Smuzhiyun 	    (attrs->qp_type != IB_QPT_XRC_INI)) {
1246*4882a593Smuzhiyun 		struct qedr_cq *send_cq = get_qedr_cq(attrs->send_cq);
1247*4882a593Smuzhiyun 		struct qedr_cq *recv_cq = get_qedr_cq(attrs->recv_cq);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 		if ((send_cq->cq_type == QEDR_CQ_TYPE_GSI) ||
1250*4882a593Smuzhiyun 		    (recv_cq->cq_type == QEDR_CQ_TYPE_GSI)) {
1251*4882a593Smuzhiyun 			DP_ERR(dev,
1252*4882a593Smuzhiyun 			       "create qp: consumer QP cannot use GSI CQs.\n");
1253*4882a593Smuzhiyun 			return -EINVAL;
1254*4882a593Smuzhiyun 		}
1255*4882a593Smuzhiyun 	}
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	return 0;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun 
qedr_copy_srq_uresp(struct qedr_dev * dev,struct qedr_srq * srq,struct ib_udata * udata)1260*4882a593Smuzhiyun static int qedr_copy_srq_uresp(struct qedr_dev *dev,
1261*4882a593Smuzhiyun 			       struct qedr_srq *srq, struct ib_udata *udata)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun 	struct qedr_create_srq_uresp uresp = {};
1264*4882a593Smuzhiyun 	int rc;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	uresp.srq_id = srq->srq_id;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	rc = ib_copy_to_udata(udata, &uresp, sizeof(uresp));
1269*4882a593Smuzhiyun 	if (rc)
1270*4882a593Smuzhiyun 		DP_ERR(dev, "create srq: problem copying data to user space\n");
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	return rc;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun 
qedr_copy_rq_uresp(struct qedr_dev * dev,struct qedr_create_qp_uresp * uresp,struct qedr_qp * qp)1275*4882a593Smuzhiyun static void qedr_copy_rq_uresp(struct qedr_dev *dev,
1276*4882a593Smuzhiyun 			       struct qedr_create_qp_uresp *uresp,
1277*4882a593Smuzhiyun 			       struct qedr_qp *qp)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun 	/* iWARP requires two doorbells per RQ. */
1280*4882a593Smuzhiyun 	if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
1281*4882a593Smuzhiyun 		uresp->rq_db_offset =
1282*4882a593Smuzhiyun 		    DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_IWARP_RQ_PROD);
1283*4882a593Smuzhiyun 		uresp->rq_db2_offset = DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_FLAGS);
1284*4882a593Smuzhiyun 	} else {
1285*4882a593Smuzhiyun 		uresp->rq_db_offset =
1286*4882a593Smuzhiyun 		    DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD);
1287*4882a593Smuzhiyun 	}
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	uresp->rq_icid = qp->icid;
1290*4882a593Smuzhiyun 	if (qp->urq.db_mmap_entry)
1291*4882a593Smuzhiyun 		uresp->rq_db_rec_addr =
1292*4882a593Smuzhiyun 			rdma_user_mmap_get_offset(qp->urq.db_mmap_entry);
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun 
qedr_copy_sq_uresp(struct qedr_dev * dev,struct qedr_create_qp_uresp * uresp,struct qedr_qp * qp)1295*4882a593Smuzhiyun static void qedr_copy_sq_uresp(struct qedr_dev *dev,
1296*4882a593Smuzhiyun 			       struct qedr_create_qp_uresp *uresp,
1297*4882a593Smuzhiyun 			       struct qedr_qp *qp)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun 	uresp->sq_db_offset = DB_ADDR_SHIFT(DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD);
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	/* iWARP uses the same cid for rq and sq */
1302*4882a593Smuzhiyun 	if (rdma_protocol_iwarp(&dev->ibdev, 1))
1303*4882a593Smuzhiyun 		uresp->sq_icid = qp->icid;
1304*4882a593Smuzhiyun 	else
1305*4882a593Smuzhiyun 		uresp->sq_icid = qp->icid + 1;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	if (qp->usq.db_mmap_entry)
1308*4882a593Smuzhiyun 		uresp->sq_db_rec_addr =
1309*4882a593Smuzhiyun 			rdma_user_mmap_get_offset(qp->usq.db_mmap_entry);
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun 
qedr_copy_qp_uresp(struct qedr_dev * dev,struct qedr_qp * qp,struct ib_udata * udata,struct qedr_create_qp_uresp * uresp)1312*4882a593Smuzhiyun static int qedr_copy_qp_uresp(struct qedr_dev *dev,
1313*4882a593Smuzhiyun 			      struct qedr_qp *qp, struct ib_udata *udata,
1314*4882a593Smuzhiyun 			      struct qedr_create_qp_uresp *uresp)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun 	int rc;
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	memset(uresp, 0, sizeof(*uresp));
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	if (qedr_qp_has_sq(qp))
1321*4882a593Smuzhiyun 		qedr_copy_sq_uresp(dev, uresp, qp);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	if (qedr_qp_has_rq(qp))
1324*4882a593Smuzhiyun 		qedr_copy_rq_uresp(dev, uresp, qp);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	uresp->atomic_supported = dev->atomic_cap != IB_ATOMIC_NONE;
1327*4882a593Smuzhiyun 	uresp->qp_id = qp->qp_id;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	rc = qedr_ib_copy_to_udata(udata, uresp, sizeof(*uresp));
1330*4882a593Smuzhiyun 	if (rc)
1331*4882a593Smuzhiyun 		DP_ERR(dev,
1332*4882a593Smuzhiyun 		       "create qp: failed a copy to user space with qp icid=0x%x.\n",
1333*4882a593Smuzhiyun 		       qp->icid);
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	return rc;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun 
qedr_set_common_qp_params(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_pd * pd,struct ib_qp_init_attr * attrs)1338*4882a593Smuzhiyun static void qedr_set_common_qp_params(struct qedr_dev *dev,
1339*4882a593Smuzhiyun 				      struct qedr_qp *qp,
1340*4882a593Smuzhiyun 				      struct qedr_pd *pd,
1341*4882a593Smuzhiyun 				      struct ib_qp_init_attr *attrs)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun 	spin_lock_init(&qp->q_lock);
1344*4882a593Smuzhiyun 	if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
1345*4882a593Smuzhiyun 		kref_init(&qp->refcnt);
1346*4882a593Smuzhiyun 		init_completion(&qp->iwarp_cm_comp);
1347*4882a593Smuzhiyun 	}
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 	qp->pd = pd;
1350*4882a593Smuzhiyun 	qp->qp_type = attrs->qp_type;
1351*4882a593Smuzhiyun 	qp->max_inline_data = attrs->cap.max_inline_data;
1352*4882a593Smuzhiyun 	qp->state = QED_ROCE_QP_STATE_RESET;
1353*4882a593Smuzhiyun 	qp->signaled = (attrs->sq_sig_type == IB_SIGNAL_ALL_WR) ? true : false;
1354*4882a593Smuzhiyun 	qp->dev = dev;
1355*4882a593Smuzhiyun 	if (qedr_qp_has_sq(qp)) {
1356*4882a593Smuzhiyun 		qp->sq.max_sges = attrs->cap.max_send_sge;
1357*4882a593Smuzhiyun 		qp->sq_cq = get_qedr_cq(attrs->send_cq);
1358*4882a593Smuzhiyun 		DP_DEBUG(dev, QEDR_MSG_QP,
1359*4882a593Smuzhiyun 			 "SQ params:\tsq_max_sges = %d, sq_cq_id = %d\n",
1360*4882a593Smuzhiyun 			 qp->sq.max_sges, qp->sq_cq->icid);
1361*4882a593Smuzhiyun 	}
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	if (attrs->srq)
1364*4882a593Smuzhiyun 		qp->srq = get_qedr_srq(attrs->srq);
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	if (qedr_qp_has_rq(qp)) {
1367*4882a593Smuzhiyun 		qp->rq_cq = get_qedr_cq(attrs->recv_cq);
1368*4882a593Smuzhiyun 		qp->rq.max_sges = attrs->cap.max_recv_sge;
1369*4882a593Smuzhiyun 		DP_DEBUG(dev, QEDR_MSG_QP,
1370*4882a593Smuzhiyun 			 "RQ params:\trq_max_sges = %d, rq_cq_id = %d\n",
1371*4882a593Smuzhiyun 			 qp->rq.max_sges, qp->rq_cq->icid);
1372*4882a593Smuzhiyun 	}
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_QP,
1375*4882a593Smuzhiyun 		 "QP params:\tpd = %d, qp_type = %d, max_inline_data = %d, state = %d, signaled = %d, use_srq=%d\n",
1376*4882a593Smuzhiyun 		 pd->pd_id, qp->qp_type, qp->max_inline_data,
1377*4882a593Smuzhiyun 		 qp->state, qp->signaled, (attrs->srq) ? 1 : 0);
1378*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_QP,
1379*4882a593Smuzhiyun 		 "SQ params:\tsq_max_sges = %d, sq_cq_id = %d\n",
1380*4882a593Smuzhiyun 		 qp->sq.max_sges, qp->sq_cq->icid);
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun 
qedr_set_roce_db_info(struct qedr_dev * dev,struct qedr_qp * qp)1383*4882a593Smuzhiyun static int qedr_set_roce_db_info(struct qedr_dev *dev, struct qedr_qp *qp)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun 	int rc = 0;
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	if (qedr_qp_has_sq(qp)) {
1388*4882a593Smuzhiyun 		qp->sq.db = dev->db_addr +
1389*4882a593Smuzhiyun 			    DB_ADDR_SHIFT(DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD);
1390*4882a593Smuzhiyun 		qp->sq.db_data.data.icid = qp->icid + 1;
1391*4882a593Smuzhiyun 		rc = qedr_db_recovery_add(dev, qp->sq.db, &qp->sq.db_data,
1392*4882a593Smuzhiyun 					  DB_REC_WIDTH_32B, DB_REC_KERNEL);
1393*4882a593Smuzhiyun 		if (rc)
1394*4882a593Smuzhiyun 			return rc;
1395*4882a593Smuzhiyun 	}
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	if (qedr_qp_has_rq(qp)) {
1398*4882a593Smuzhiyun 		qp->rq.db = dev->db_addr +
1399*4882a593Smuzhiyun 			    DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_ROCE_RQ_PROD);
1400*4882a593Smuzhiyun 		qp->rq.db_data.data.icid = qp->icid;
1401*4882a593Smuzhiyun 		rc = qedr_db_recovery_add(dev, qp->rq.db, &qp->rq.db_data,
1402*4882a593Smuzhiyun 					  DB_REC_WIDTH_32B, DB_REC_KERNEL);
1403*4882a593Smuzhiyun 		if (rc && qedr_qp_has_sq(qp))
1404*4882a593Smuzhiyun 			qedr_db_recovery_del(dev, qp->sq.db, &qp->sq.db_data);
1405*4882a593Smuzhiyun 	}
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	return rc;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun 
qedr_check_srq_params(struct qedr_dev * dev,struct ib_srq_init_attr * attrs,struct ib_udata * udata)1410*4882a593Smuzhiyun static int qedr_check_srq_params(struct qedr_dev *dev,
1411*4882a593Smuzhiyun 				 struct ib_srq_init_attr *attrs,
1412*4882a593Smuzhiyun 				 struct ib_udata *udata)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun 	struct qedr_device_attr *qattr = &dev->attr;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if (attrs->attr.max_wr > qattr->max_srq_wr) {
1417*4882a593Smuzhiyun 		DP_ERR(dev,
1418*4882a593Smuzhiyun 		       "create srq: unsupported srq_wr=0x%x requested (max_srq_wr=0x%x)\n",
1419*4882a593Smuzhiyun 		       attrs->attr.max_wr, qattr->max_srq_wr);
1420*4882a593Smuzhiyun 		return -EINVAL;
1421*4882a593Smuzhiyun 	}
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	if (attrs->attr.max_sge > qattr->max_sge) {
1424*4882a593Smuzhiyun 		DP_ERR(dev,
1425*4882a593Smuzhiyun 		       "create srq: unsupported sge=0x%x requested (max_srq_sge=0x%x)\n",
1426*4882a593Smuzhiyun 		       attrs->attr.max_sge, qattr->max_sge);
1427*4882a593Smuzhiyun 	}
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	if (!udata && attrs->srq_type == IB_SRQT_XRC) {
1430*4882a593Smuzhiyun 		DP_ERR(dev, "XRC SRQs are not supported in kernel-space\n");
1431*4882a593Smuzhiyun 		return -EINVAL;
1432*4882a593Smuzhiyun 	}
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	return 0;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun 
qedr_free_srq_user_params(struct qedr_srq * srq)1437*4882a593Smuzhiyun static void qedr_free_srq_user_params(struct qedr_srq *srq)
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun 	qedr_free_pbl(srq->dev, &srq->usrq.pbl_info, srq->usrq.pbl_tbl);
1440*4882a593Smuzhiyun 	ib_umem_release(srq->usrq.umem);
1441*4882a593Smuzhiyun 	ib_umem_release(srq->prod_umem);
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun 
qedr_free_srq_kernel_params(struct qedr_srq * srq)1444*4882a593Smuzhiyun static void qedr_free_srq_kernel_params(struct qedr_srq *srq)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun 	struct qedr_srq_hwq_info *hw_srq = &srq->hw_srq;
1447*4882a593Smuzhiyun 	struct qedr_dev *dev = srq->dev;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	dev->ops->common->chain_free(dev->cdev, &hw_srq->pbl);
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	dma_free_coherent(&dev->pdev->dev, sizeof(struct rdma_srq_producers),
1452*4882a593Smuzhiyun 			  hw_srq->virt_prod_pair_addr,
1453*4882a593Smuzhiyun 			  hw_srq->phy_prod_pair_addr);
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun 
qedr_init_srq_user_params(struct ib_udata * udata,struct qedr_srq * srq,struct qedr_create_srq_ureq * ureq,int access)1456*4882a593Smuzhiyun static int qedr_init_srq_user_params(struct ib_udata *udata,
1457*4882a593Smuzhiyun 				     struct qedr_srq *srq,
1458*4882a593Smuzhiyun 				     struct qedr_create_srq_ureq *ureq,
1459*4882a593Smuzhiyun 				     int access)
1460*4882a593Smuzhiyun {
1461*4882a593Smuzhiyun 	struct scatterlist *sg;
1462*4882a593Smuzhiyun 	int rc;
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	rc = qedr_init_user_queue(udata, srq->dev, &srq->usrq, ureq->srq_addr,
1465*4882a593Smuzhiyun 				  ureq->srq_len, false, access, 1);
1466*4882a593Smuzhiyun 	if (rc)
1467*4882a593Smuzhiyun 		return rc;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	srq->prod_umem = ib_umem_get(srq->ibsrq.device, ureq->prod_pair_addr,
1470*4882a593Smuzhiyun 				     sizeof(struct rdma_srq_producers), access);
1471*4882a593Smuzhiyun 	if (IS_ERR(srq->prod_umem)) {
1472*4882a593Smuzhiyun 		qedr_free_pbl(srq->dev, &srq->usrq.pbl_info, srq->usrq.pbl_tbl);
1473*4882a593Smuzhiyun 		ib_umem_release(srq->usrq.umem);
1474*4882a593Smuzhiyun 		DP_ERR(srq->dev,
1475*4882a593Smuzhiyun 		       "create srq: failed ib_umem_get for producer, got %ld\n",
1476*4882a593Smuzhiyun 		       PTR_ERR(srq->prod_umem));
1477*4882a593Smuzhiyun 		return PTR_ERR(srq->prod_umem);
1478*4882a593Smuzhiyun 	}
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	sg = srq->prod_umem->sg_head.sgl;
1481*4882a593Smuzhiyun 	srq->hw_srq.phy_prod_pair_addr = sg_dma_address(sg);
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	return 0;
1484*4882a593Smuzhiyun }
1485*4882a593Smuzhiyun 
qedr_alloc_srq_kernel_params(struct qedr_srq * srq,struct qedr_dev * dev,struct ib_srq_init_attr * init_attr)1486*4882a593Smuzhiyun static int qedr_alloc_srq_kernel_params(struct qedr_srq *srq,
1487*4882a593Smuzhiyun 					struct qedr_dev *dev,
1488*4882a593Smuzhiyun 					struct ib_srq_init_attr *init_attr)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	struct qedr_srq_hwq_info *hw_srq = &srq->hw_srq;
1491*4882a593Smuzhiyun 	struct qed_chain_init_params params = {
1492*4882a593Smuzhiyun 		.mode		= QED_CHAIN_MODE_PBL,
1493*4882a593Smuzhiyun 		.intended_use	= QED_CHAIN_USE_TO_CONSUME_PRODUCE,
1494*4882a593Smuzhiyun 		.cnt_type	= QED_CHAIN_CNT_TYPE_U32,
1495*4882a593Smuzhiyun 		.elem_size	= QEDR_SRQ_WQE_ELEM_SIZE,
1496*4882a593Smuzhiyun 	};
1497*4882a593Smuzhiyun 	dma_addr_t phy_prod_pair_addr;
1498*4882a593Smuzhiyun 	u32 num_elems;
1499*4882a593Smuzhiyun 	void *va;
1500*4882a593Smuzhiyun 	int rc;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	va = dma_alloc_coherent(&dev->pdev->dev,
1503*4882a593Smuzhiyun 				sizeof(struct rdma_srq_producers),
1504*4882a593Smuzhiyun 				&phy_prod_pair_addr, GFP_KERNEL);
1505*4882a593Smuzhiyun 	if (!va) {
1506*4882a593Smuzhiyun 		DP_ERR(dev,
1507*4882a593Smuzhiyun 		       "create srq: failed to allocate dma memory for producer\n");
1508*4882a593Smuzhiyun 		return -ENOMEM;
1509*4882a593Smuzhiyun 	}
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	hw_srq->phy_prod_pair_addr = phy_prod_pair_addr;
1512*4882a593Smuzhiyun 	hw_srq->virt_prod_pair_addr = va;
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	num_elems = init_attr->attr.max_wr * RDMA_MAX_SRQ_WQE_SIZE;
1515*4882a593Smuzhiyun 	params.num_elems = num_elems;
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	rc = dev->ops->common->chain_alloc(dev->cdev, &hw_srq->pbl, &params);
1518*4882a593Smuzhiyun 	if (rc)
1519*4882a593Smuzhiyun 		goto err0;
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	hw_srq->num_elems = num_elems;
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	return 0;
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun err0:
1526*4882a593Smuzhiyun 	dma_free_coherent(&dev->pdev->dev, sizeof(struct rdma_srq_producers),
1527*4882a593Smuzhiyun 			  va, phy_prod_pair_addr);
1528*4882a593Smuzhiyun 	return rc;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun 
qedr_create_srq(struct ib_srq * ibsrq,struct ib_srq_init_attr * init_attr,struct ib_udata * udata)1531*4882a593Smuzhiyun int qedr_create_srq(struct ib_srq *ibsrq, struct ib_srq_init_attr *init_attr,
1532*4882a593Smuzhiyun 		    struct ib_udata *udata)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun 	struct qed_rdma_destroy_srq_in_params destroy_in_params;
1535*4882a593Smuzhiyun 	struct qed_rdma_create_srq_in_params in_params = {};
1536*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibsrq->device);
1537*4882a593Smuzhiyun 	struct qed_rdma_create_srq_out_params out_params;
1538*4882a593Smuzhiyun 	struct qedr_pd *pd = get_qedr_pd(ibsrq->pd);
1539*4882a593Smuzhiyun 	struct qedr_create_srq_ureq ureq = {};
1540*4882a593Smuzhiyun 	u64 pbl_base_addr, phy_prod_pair_addr;
1541*4882a593Smuzhiyun 	struct qedr_srq_hwq_info *hw_srq;
1542*4882a593Smuzhiyun 	u32 page_cnt, page_size;
1543*4882a593Smuzhiyun 	struct qedr_srq *srq = get_qedr_srq(ibsrq);
1544*4882a593Smuzhiyun 	int rc = 0;
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_QP,
1547*4882a593Smuzhiyun 		 "create SRQ called from %s (pd %p)\n",
1548*4882a593Smuzhiyun 		 (udata) ? "User lib" : "kernel", pd);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	rc = qedr_check_srq_params(dev, init_attr, udata);
1551*4882a593Smuzhiyun 	if (rc)
1552*4882a593Smuzhiyun 		return -EINVAL;
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	srq->dev = dev;
1555*4882a593Smuzhiyun 	srq->is_xrc = (init_attr->srq_type == IB_SRQT_XRC);
1556*4882a593Smuzhiyun 	hw_srq = &srq->hw_srq;
1557*4882a593Smuzhiyun 	spin_lock_init(&srq->lock);
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	hw_srq->max_wr = init_attr->attr.max_wr;
1560*4882a593Smuzhiyun 	hw_srq->max_sges = init_attr->attr.max_sge;
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	if (udata) {
1563*4882a593Smuzhiyun 		if (ib_copy_from_udata(&ureq, udata, min(sizeof(ureq),
1564*4882a593Smuzhiyun 							 udata->inlen))) {
1565*4882a593Smuzhiyun 			DP_ERR(dev,
1566*4882a593Smuzhiyun 			       "create srq: problem copying data from user space\n");
1567*4882a593Smuzhiyun 			goto err0;
1568*4882a593Smuzhiyun 		}
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 		rc = qedr_init_srq_user_params(udata, srq, &ureq, 0);
1571*4882a593Smuzhiyun 		if (rc)
1572*4882a593Smuzhiyun 			goto err0;
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 		page_cnt = srq->usrq.pbl_info.num_pbes;
1575*4882a593Smuzhiyun 		pbl_base_addr = srq->usrq.pbl_tbl->pa;
1576*4882a593Smuzhiyun 		phy_prod_pair_addr = hw_srq->phy_prod_pair_addr;
1577*4882a593Smuzhiyun 		page_size = PAGE_SIZE;
1578*4882a593Smuzhiyun 	} else {
1579*4882a593Smuzhiyun 		struct qed_chain *pbl;
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 		rc = qedr_alloc_srq_kernel_params(srq, dev, init_attr);
1582*4882a593Smuzhiyun 		if (rc)
1583*4882a593Smuzhiyun 			goto err0;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 		pbl = &hw_srq->pbl;
1586*4882a593Smuzhiyun 		page_cnt = qed_chain_get_page_cnt(pbl);
1587*4882a593Smuzhiyun 		pbl_base_addr = qed_chain_get_pbl_phys(pbl);
1588*4882a593Smuzhiyun 		phy_prod_pair_addr = hw_srq->phy_prod_pair_addr;
1589*4882a593Smuzhiyun 		page_size = QED_CHAIN_PAGE_SIZE;
1590*4882a593Smuzhiyun 	}
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	in_params.pd_id = pd->pd_id;
1593*4882a593Smuzhiyun 	in_params.pbl_base_addr = pbl_base_addr;
1594*4882a593Smuzhiyun 	in_params.prod_pair_addr = phy_prod_pair_addr;
1595*4882a593Smuzhiyun 	in_params.num_pages = page_cnt;
1596*4882a593Smuzhiyun 	in_params.page_size = page_size;
1597*4882a593Smuzhiyun 	if (srq->is_xrc) {
1598*4882a593Smuzhiyun 		struct qedr_xrcd *xrcd = get_qedr_xrcd(init_attr->ext.xrc.xrcd);
1599*4882a593Smuzhiyun 		struct qedr_cq *cq = get_qedr_cq(init_attr->ext.cq);
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 		in_params.is_xrc = 1;
1602*4882a593Smuzhiyun 		in_params.xrcd_id = xrcd->xrcd_id;
1603*4882a593Smuzhiyun 		in_params.cq_cid = cq->icid;
1604*4882a593Smuzhiyun 	}
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	rc = dev->ops->rdma_create_srq(dev->rdma_ctx, &in_params, &out_params);
1607*4882a593Smuzhiyun 	if (rc)
1608*4882a593Smuzhiyun 		goto err1;
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	srq->srq_id = out_params.srq_id;
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	if (udata) {
1613*4882a593Smuzhiyun 		rc = qedr_copy_srq_uresp(dev, srq, udata);
1614*4882a593Smuzhiyun 		if (rc)
1615*4882a593Smuzhiyun 			goto err2;
1616*4882a593Smuzhiyun 	}
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	rc = xa_insert_irq(&dev->srqs, srq->srq_id, srq, GFP_KERNEL);
1619*4882a593Smuzhiyun 	if (rc)
1620*4882a593Smuzhiyun 		goto err2;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_SRQ,
1623*4882a593Smuzhiyun 		 "create srq: created srq with srq_id=0x%0x\n", srq->srq_id);
1624*4882a593Smuzhiyun 	return 0;
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun err2:
1627*4882a593Smuzhiyun 	destroy_in_params.srq_id = srq->srq_id;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	dev->ops->rdma_destroy_srq(dev->rdma_ctx, &destroy_in_params);
1630*4882a593Smuzhiyun err1:
1631*4882a593Smuzhiyun 	if (udata)
1632*4882a593Smuzhiyun 		qedr_free_srq_user_params(srq);
1633*4882a593Smuzhiyun 	else
1634*4882a593Smuzhiyun 		qedr_free_srq_kernel_params(srq);
1635*4882a593Smuzhiyun err0:
1636*4882a593Smuzhiyun 	return -EFAULT;
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun 
qedr_destroy_srq(struct ib_srq * ibsrq,struct ib_udata * udata)1639*4882a593Smuzhiyun int qedr_destroy_srq(struct ib_srq *ibsrq, struct ib_udata *udata)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun 	struct qed_rdma_destroy_srq_in_params in_params = {};
1642*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibsrq->device);
1643*4882a593Smuzhiyun 	struct qedr_srq *srq = get_qedr_srq(ibsrq);
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	xa_erase_irq(&dev->srqs, srq->srq_id);
1646*4882a593Smuzhiyun 	in_params.srq_id = srq->srq_id;
1647*4882a593Smuzhiyun 	in_params.is_xrc = srq->is_xrc;
1648*4882a593Smuzhiyun 	dev->ops->rdma_destroy_srq(dev->rdma_ctx, &in_params);
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	if (ibsrq->uobject)
1651*4882a593Smuzhiyun 		qedr_free_srq_user_params(srq);
1652*4882a593Smuzhiyun 	else
1653*4882a593Smuzhiyun 		qedr_free_srq_kernel_params(srq);
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_SRQ,
1656*4882a593Smuzhiyun 		 "destroy srq: destroyed srq with srq_id=0x%0x\n",
1657*4882a593Smuzhiyun 		 srq->srq_id);
1658*4882a593Smuzhiyun 	return 0;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun 
qedr_modify_srq(struct ib_srq * ibsrq,struct ib_srq_attr * attr,enum ib_srq_attr_mask attr_mask,struct ib_udata * udata)1661*4882a593Smuzhiyun int qedr_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
1662*4882a593Smuzhiyun 		    enum ib_srq_attr_mask attr_mask, struct ib_udata *udata)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun 	struct qed_rdma_modify_srq_in_params in_params = {};
1665*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibsrq->device);
1666*4882a593Smuzhiyun 	struct qedr_srq *srq = get_qedr_srq(ibsrq);
1667*4882a593Smuzhiyun 	int rc;
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	if (attr_mask & IB_SRQ_MAX_WR) {
1670*4882a593Smuzhiyun 		DP_ERR(dev,
1671*4882a593Smuzhiyun 		       "modify srq: invalid attribute mask=0x%x specified for %p\n",
1672*4882a593Smuzhiyun 		       attr_mask, srq);
1673*4882a593Smuzhiyun 		return -EINVAL;
1674*4882a593Smuzhiyun 	}
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	if (attr_mask & IB_SRQ_LIMIT) {
1677*4882a593Smuzhiyun 		if (attr->srq_limit >= srq->hw_srq.max_wr) {
1678*4882a593Smuzhiyun 			DP_ERR(dev,
1679*4882a593Smuzhiyun 			       "modify srq: invalid srq_limit=0x%x (max_srq_limit=0x%x)\n",
1680*4882a593Smuzhiyun 			       attr->srq_limit, srq->hw_srq.max_wr);
1681*4882a593Smuzhiyun 			return -EINVAL;
1682*4882a593Smuzhiyun 		}
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 		in_params.srq_id = srq->srq_id;
1685*4882a593Smuzhiyun 		in_params.wqe_limit = attr->srq_limit;
1686*4882a593Smuzhiyun 		rc = dev->ops->rdma_modify_srq(dev->rdma_ctx, &in_params);
1687*4882a593Smuzhiyun 		if (rc)
1688*4882a593Smuzhiyun 			return rc;
1689*4882a593Smuzhiyun 	}
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	srq->srq_limit = attr->srq_limit;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_SRQ,
1694*4882a593Smuzhiyun 		 "modify srq: modified srq with srq_id=0x%0x\n", srq->srq_id);
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	return 0;
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun 
qedr_ib_to_qed_qp_type(enum ib_qp_type ib_qp_type)1699*4882a593Smuzhiyun static enum qed_rdma_qp_type qedr_ib_to_qed_qp_type(enum ib_qp_type ib_qp_type)
1700*4882a593Smuzhiyun {
1701*4882a593Smuzhiyun 	switch (ib_qp_type) {
1702*4882a593Smuzhiyun 	case IB_QPT_RC:
1703*4882a593Smuzhiyun 		return QED_RDMA_QP_TYPE_RC;
1704*4882a593Smuzhiyun 	case IB_QPT_XRC_INI:
1705*4882a593Smuzhiyun 		return QED_RDMA_QP_TYPE_XRC_INI;
1706*4882a593Smuzhiyun 	case IB_QPT_XRC_TGT:
1707*4882a593Smuzhiyun 		return QED_RDMA_QP_TYPE_XRC_TGT;
1708*4882a593Smuzhiyun 	default:
1709*4882a593Smuzhiyun 		return QED_RDMA_QP_TYPE_INVAL;
1710*4882a593Smuzhiyun 	}
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun static inline void
qedr_init_common_qp_in_params(struct qedr_dev * dev,struct qedr_pd * pd,struct qedr_qp * qp,struct ib_qp_init_attr * attrs,bool fmr_and_reserved_lkey,struct qed_rdma_create_qp_in_params * params)1714*4882a593Smuzhiyun qedr_init_common_qp_in_params(struct qedr_dev *dev,
1715*4882a593Smuzhiyun 			      struct qedr_pd *pd,
1716*4882a593Smuzhiyun 			      struct qedr_qp *qp,
1717*4882a593Smuzhiyun 			      struct ib_qp_init_attr *attrs,
1718*4882a593Smuzhiyun 			      bool fmr_and_reserved_lkey,
1719*4882a593Smuzhiyun 			      struct qed_rdma_create_qp_in_params *params)
1720*4882a593Smuzhiyun {
1721*4882a593Smuzhiyun 	/* QP handle to be written in an async event */
1722*4882a593Smuzhiyun 	params->qp_handle_async_lo = lower_32_bits((uintptr_t) qp);
1723*4882a593Smuzhiyun 	params->qp_handle_async_hi = upper_32_bits((uintptr_t) qp);
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	params->signal_all = (attrs->sq_sig_type == IB_SIGNAL_ALL_WR);
1726*4882a593Smuzhiyun 	params->fmr_and_reserved_lkey = fmr_and_reserved_lkey;
1727*4882a593Smuzhiyun 	params->qp_type = qedr_ib_to_qed_qp_type(attrs->qp_type);
1728*4882a593Smuzhiyun 	params->stats_queue = 0;
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	if (pd) {
1731*4882a593Smuzhiyun 		params->pd = pd->pd_id;
1732*4882a593Smuzhiyun 		params->dpi = pd->uctx ? pd->uctx->dpi : dev->dpi;
1733*4882a593Smuzhiyun 	}
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	if (qedr_qp_has_sq(qp))
1736*4882a593Smuzhiyun 		params->sq_cq_id = get_qedr_cq(attrs->send_cq)->icid;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	if (qedr_qp_has_rq(qp))
1739*4882a593Smuzhiyun 		params->rq_cq_id = get_qedr_cq(attrs->recv_cq)->icid;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	if (qedr_qp_has_srq(qp)) {
1742*4882a593Smuzhiyun 		params->rq_cq_id = get_qedr_cq(attrs->recv_cq)->icid;
1743*4882a593Smuzhiyun 		params->srq_id = qp->srq->srq_id;
1744*4882a593Smuzhiyun 		params->use_srq = true;
1745*4882a593Smuzhiyun 	} else {
1746*4882a593Smuzhiyun 		params->srq_id = 0;
1747*4882a593Smuzhiyun 		params->use_srq = false;
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun 
qedr_qp_user_print(struct qedr_dev * dev,struct qedr_qp * qp)1751*4882a593Smuzhiyun static inline void qedr_qp_user_print(struct qedr_dev *dev, struct qedr_qp *qp)
1752*4882a593Smuzhiyun {
1753*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_QP, "create qp: successfully created user QP. "
1754*4882a593Smuzhiyun 		 "qp=%p. "
1755*4882a593Smuzhiyun 		 "sq_addr=0x%llx, "
1756*4882a593Smuzhiyun 		 "sq_len=%zd, "
1757*4882a593Smuzhiyun 		 "rq_addr=0x%llx, "
1758*4882a593Smuzhiyun 		 "rq_len=%zd"
1759*4882a593Smuzhiyun 		 "\n",
1760*4882a593Smuzhiyun 		 qp,
1761*4882a593Smuzhiyun 		 qedr_qp_has_sq(qp) ? qp->usq.buf_addr : 0x0,
1762*4882a593Smuzhiyun 		 qedr_qp_has_sq(qp) ? qp->usq.buf_len : 0,
1763*4882a593Smuzhiyun 		 qedr_qp_has_rq(qp) ? qp->urq.buf_addr : 0x0,
1764*4882a593Smuzhiyun 		 qedr_qp_has_sq(qp) ? qp->urq.buf_len : 0);
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun static inline void
qedr_iwarp_populate_user_qp(struct qedr_dev * dev,struct qedr_qp * qp,struct qed_rdma_create_qp_out_params * out_params)1768*4882a593Smuzhiyun qedr_iwarp_populate_user_qp(struct qedr_dev *dev,
1769*4882a593Smuzhiyun 			    struct qedr_qp *qp,
1770*4882a593Smuzhiyun 			    struct qed_rdma_create_qp_out_params *out_params)
1771*4882a593Smuzhiyun {
1772*4882a593Smuzhiyun 	qp->usq.pbl_tbl->va = out_params->sq_pbl_virt;
1773*4882a593Smuzhiyun 	qp->usq.pbl_tbl->pa = out_params->sq_pbl_phys;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	qedr_populate_pbls(dev, qp->usq.umem, qp->usq.pbl_tbl,
1776*4882a593Smuzhiyun 			   &qp->usq.pbl_info, FW_PAGE_SHIFT);
1777*4882a593Smuzhiyun 	if (!qp->srq) {
1778*4882a593Smuzhiyun 		qp->urq.pbl_tbl->va = out_params->rq_pbl_virt;
1779*4882a593Smuzhiyun 		qp->urq.pbl_tbl->pa = out_params->rq_pbl_phys;
1780*4882a593Smuzhiyun 	}
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	qedr_populate_pbls(dev, qp->urq.umem, qp->urq.pbl_tbl,
1783*4882a593Smuzhiyun 			   &qp->urq.pbl_info, FW_PAGE_SHIFT);
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun 
qedr_cleanup_user(struct qedr_dev * dev,struct qedr_ucontext * ctx,struct qedr_qp * qp)1786*4882a593Smuzhiyun static void qedr_cleanup_user(struct qedr_dev *dev,
1787*4882a593Smuzhiyun 			      struct qedr_ucontext *ctx,
1788*4882a593Smuzhiyun 			      struct qedr_qp *qp)
1789*4882a593Smuzhiyun {
1790*4882a593Smuzhiyun 	if (qedr_qp_has_sq(qp)) {
1791*4882a593Smuzhiyun 		ib_umem_release(qp->usq.umem);
1792*4882a593Smuzhiyun 		qp->usq.umem = NULL;
1793*4882a593Smuzhiyun 	}
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	if (qedr_qp_has_rq(qp)) {
1796*4882a593Smuzhiyun 		ib_umem_release(qp->urq.umem);
1797*4882a593Smuzhiyun 		qp->urq.umem = NULL;
1798*4882a593Smuzhiyun 	}
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	if (rdma_protocol_roce(&dev->ibdev, 1)) {
1801*4882a593Smuzhiyun 		qedr_free_pbl(dev, &qp->usq.pbl_info, qp->usq.pbl_tbl);
1802*4882a593Smuzhiyun 		qedr_free_pbl(dev, &qp->urq.pbl_info, qp->urq.pbl_tbl);
1803*4882a593Smuzhiyun 	} else {
1804*4882a593Smuzhiyun 		kfree(qp->usq.pbl_tbl);
1805*4882a593Smuzhiyun 		kfree(qp->urq.pbl_tbl);
1806*4882a593Smuzhiyun 	}
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	if (qp->usq.db_rec_data) {
1809*4882a593Smuzhiyun 		qedr_db_recovery_del(dev, qp->usq.db_addr,
1810*4882a593Smuzhiyun 				     &qp->usq.db_rec_data->db_data);
1811*4882a593Smuzhiyun 		rdma_user_mmap_entry_remove(qp->usq.db_mmap_entry);
1812*4882a593Smuzhiyun 	}
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	if (qp->urq.db_rec_data) {
1815*4882a593Smuzhiyun 		qedr_db_recovery_del(dev, qp->urq.db_addr,
1816*4882a593Smuzhiyun 				     &qp->urq.db_rec_data->db_data);
1817*4882a593Smuzhiyun 		rdma_user_mmap_entry_remove(qp->urq.db_mmap_entry);
1818*4882a593Smuzhiyun 	}
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	if (rdma_protocol_iwarp(&dev->ibdev, 1))
1821*4882a593Smuzhiyun 		qedr_db_recovery_del(dev, qp->urq.db_rec_db2_addr,
1822*4882a593Smuzhiyun 				     &qp->urq.db_rec_db2_data);
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun 
qedr_create_user_qp(struct qedr_dev * dev,struct qedr_qp * qp,struct ib_pd * ibpd,struct ib_udata * udata,struct ib_qp_init_attr * attrs)1825*4882a593Smuzhiyun static int qedr_create_user_qp(struct qedr_dev *dev,
1826*4882a593Smuzhiyun 			       struct qedr_qp *qp,
1827*4882a593Smuzhiyun 			       struct ib_pd *ibpd,
1828*4882a593Smuzhiyun 			       struct ib_udata *udata,
1829*4882a593Smuzhiyun 			       struct ib_qp_init_attr *attrs)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun 	struct qed_rdma_create_qp_in_params in_params;
1832*4882a593Smuzhiyun 	struct qed_rdma_create_qp_out_params out_params;
1833*4882a593Smuzhiyun 	struct qedr_create_qp_uresp uresp = {};
1834*4882a593Smuzhiyun 	struct qedr_create_qp_ureq ureq = {};
1835*4882a593Smuzhiyun 	int alloc_and_init = rdma_protocol_roce(&dev->ibdev, 1);
1836*4882a593Smuzhiyun 	struct qedr_ucontext *ctx = NULL;
1837*4882a593Smuzhiyun 	struct qedr_pd *pd = NULL;
1838*4882a593Smuzhiyun 	int rc = 0;
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	qp->create_type = QEDR_QP_CREATE_USER;
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun 	if (ibpd) {
1843*4882a593Smuzhiyun 		pd = get_qedr_pd(ibpd);
1844*4882a593Smuzhiyun 		ctx = pd->uctx;
1845*4882a593Smuzhiyun 	}
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	if (udata) {
1848*4882a593Smuzhiyun 		rc = ib_copy_from_udata(&ureq, udata, min(sizeof(ureq),
1849*4882a593Smuzhiyun 					udata->inlen));
1850*4882a593Smuzhiyun 		if (rc) {
1851*4882a593Smuzhiyun 			DP_ERR(dev, "Problem copying data from user space\n");
1852*4882a593Smuzhiyun 			return rc;
1853*4882a593Smuzhiyun 		}
1854*4882a593Smuzhiyun 	}
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	if (qedr_qp_has_sq(qp)) {
1857*4882a593Smuzhiyun 		/* SQ - read access only (0) */
1858*4882a593Smuzhiyun 		rc = qedr_init_user_queue(udata, dev, &qp->usq, ureq.sq_addr,
1859*4882a593Smuzhiyun 					  ureq.sq_len, true, 0, alloc_and_init);
1860*4882a593Smuzhiyun 		if (rc)
1861*4882a593Smuzhiyun 			return rc;
1862*4882a593Smuzhiyun 	}
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	if (qedr_qp_has_rq(qp)) {
1865*4882a593Smuzhiyun 		/* RQ - read access only (0) */
1866*4882a593Smuzhiyun 		rc = qedr_init_user_queue(udata, dev, &qp->urq, ureq.rq_addr,
1867*4882a593Smuzhiyun 					  ureq.rq_len, true, 0, alloc_and_init);
1868*4882a593Smuzhiyun 		if (rc)
1869*4882a593Smuzhiyun 			return rc;
1870*4882a593Smuzhiyun 	}
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	memset(&in_params, 0, sizeof(in_params));
1873*4882a593Smuzhiyun 	qedr_init_common_qp_in_params(dev, pd, qp, attrs, false, &in_params);
1874*4882a593Smuzhiyun 	in_params.qp_handle_lo = ureq.qp_handle_lo;
1875*4882a593Smuzhiyun 	in_params.qp_handle_hi = ureq.qp_handle_hi;
1876*4882a593Smuzhiyun 
1877*4882a593Smuzhiyun 	if (qp->qp_type == IB_QPT_XRC_TGT) {
1878*4882a593Smuzhiyun 		struct qedr_xrcd *xrcd = get_qedr_xrcd(attrs->xrcd);
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 		in_params.xrcd_id = xrcd->xrcd_id;
1881*4882a593Smuzhiyun 		in_params.qp_handle_lo = qp->qp_id;
1882*4882a593Smuzhiyun 		in_params.use_srq = 1;
1883*4882a593Smuzhiyun 	}
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	if (qedr_qp_has_sq(qp)) {
1886*4882a593Smuzhiyun 		in_params.sq_num_pages = qp->usq.pbl_info.num_pbes;
1887*4882a593Smuzhiyun 		in_params.sq_pbl_ptr = qp->usq.pbl_tbl->pa;
1888*4882a593Smuzhiyun 	}
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	if (qedr_qp_has_rq(qp)) {
1891*4882a593Smuzhiyun 		in_params.rq_num_pages = qp->urq.pbl_info.num_pbes;
1892*4882a593Smuzhiyun 		in_params.rq_pbl_ptr = qp->urq.pbl_tbl->pa;
1893*4882a593Smuzhiyun 	}
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	if (ctx)
1896*4882a593Smuzhiyun 		SET_FIELD(in_params.flags, QED_ROCE_EDPM_MODE, ctx->edpm_mode);
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	qp->qed_qp = dev->ops->rdma_create_qp(dev->rdma_ctx,
1899*4882a593Smuzhiyun 					      &in_params, &out_params);
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	if (!qp->qed_qp) {
1902*4882a593Smuzhiyun 		rc = -ENOMEM;
1903*4882a593Smuzhiyun 		goto err1;
1904*4882a593Smuzhiyun 	}
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	if (rdma_protocol_iwarp(&dev->ibdev, 1))
1907*4882a593Smuzhiyun 		qedr_iwarp_populate_user_qp(dev, qp, &out_params);
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	qp->qp_id = out_params.qp_id;
1910*4882a593Smuzhiyun 	qp->icid = out_params.icid;
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	if (udata) {
1913*4882a593Smuzhiyun 		rc = qedr_copy_qp_uresp(dev, qp, udata, &uresp);
1914*4882a593Smuzhiyun 		if (rc)
1915*4882a593Smuzhiyun 			goto err;
1916*4882a593Smuzhiyun 	}
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	/* db offset was calculated in copy_qp_uresp, now set in the user q */
1919*4882a593Smuzhiyun 	if (qedr_qp_has_sq(qp)) {
1920*4882a593Smuzhiyun 		qp->usq.db_addr = ctx->dpi_addr + uresp.sq_db_offset;
1921*4882a593Smuzhiyun 		qp->sq.max_wr = attrs->cap.max_send_wr;
1922*4882a593Smuzhiyun 		rc = qedr_db_recovery_add(dev, qp->usq.db_addr,
1923*4882a593Smuzhiyun 					  &qp->usq.db_rec_data->db_data,
1924*4882a593Smuzhiyun 					  DB_REC_WIDTH_32B,
1925*4882a593Smuzhiyun 					  DB_REC_USER);
1926*4882a593Smuzhiyun 		if (rc)
1927*4882a593Smuzhiyun 			goto err;
1928*4882a593Smuzhiyun 	}
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	if (qedr_qp_has_rq(qp)) {
1931*4882a593Smuzhiyun 		qp->urq.db_addr = ctx->dpi_addr + uresp.rq_db_offset;
1932*4882a593Smuzhiyun 		qp->rq.max_wr = attrs->cap.max_recv_wr;
1933*4882a593Smuzhiyun 		rc = qedr_db_recovery_add(dev, qp->urq.db_addr,
1934*4882a593Smuzhiyun 					  &qp->urq.db_rec_data->db_data,
1935*4882a593Smuzhiyun 					  DB_REC_WIDTH_32B,
1936*4882a593Smuzhiyun 					  DB_REC_USER);
1937*4882a593Smuzhiyun 		if (rc)
1938*4882a593Smuzhiyun 			goto err;
1939*4882a593Smuzhiyun 	}
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
1942*4882a593Smuzhiyun 		qp->urq.db_rec_db2_addr = ctx->dpi_addr + uresp.rq_db2_offset;
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 		/* calculate the db_rec_db2 data since it is constant so no
1945*4882a593Smuzhiyun 		 * need to reflect from user
1946*4882a593Smuzhiyun 		 */
1947*4882a593Smuzhiyun 		qp->urq.db_rec_db2_data.data.icid = cpu_to_le16(qp->icid);
1948*4882a593Smuzhiyun 		qp->urq.db_rec_db2_data.data.value =
1949*4882a593Smuzhiyun 			cpu_to_le16(DQ_TCM_IWARP_POST_RQ_CF_CMD);
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 		rc = qedr_db_recovery_add(dev, qp->urq.db_rec_db2_addr,
1952*4882a593Smuzhiyun 					  &qp->urq.db_rec_db2_data,
1953*4882a593Smuzhiyun 					  DB_REC_WIDTH_32B,
1954*4882a593Smuzhiyun 					  DB_REC_USER);
1955*4882a593Smuzhiyun 		if (rc)
1956*4882a593Smuzhiyun 			goto err;
1957*4882a593Smuzhiyun 	}
1958*4882a593Smuzhiyun 	qedr_qp_user_print(dev, qp);
1959*4882a593Smuzhiyun 	return rc;
1960*4882a593Smuzhiyun err:
1961*4882a593Smuzhiyun 	rc = dev->ops->rdma_destroy_qp(dev->rdma_ctx, qp->qed_qp);
1962*4882a593Smuzhiyun 	if (rc)
1963*4882a593Smuzhiyun 		DP_ERR(dev, "create qp: fatal fault. rc=%d", rc);
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun err1:
1966*4882a593Smuzhiyun 	qedr_cleanup_user(dev, ctx, qp);
1967*4882a593Smuzhiyun 	return rc;
1968*4882a593Smuzhiyun }
1969*4882a593Smuzhiyun 
qedr_set_iwarp_db_info(struct qedr_dev * dev,struct qedr_qp * qp)1970*4882a593Smuzhiyun static int qedr_set_iwarp_db_info(struct qedr_dev *dev, struct qedr_qp *qp)
1971*4882a593Smuzhiyun {
1972*4882a593Smuzhiyun 	int rc;
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	qp->sq.db = dev->db_addr +
1975*4882a593Smuzhiyun 	    DB_ADDR_SHIFT(DQ_PWM_OFFSET_XCM_RDMA_SQ_PROD);
1976*4882a593Smuzhiyun 	qp->sq.db_data.data.icid = qp->icid;
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	rc = qedr_db_recovery_add(dev, qp->sq.db,
1979*4882a593Smuzhiyun 				  &qp->sq.db_data,
1980*4882a593Smuzhiyun 				  DB_REC_WIDTH_32B,
1981*4882a593Smuzhiyun 				  DB_REC_KERNEL);
1982*4882a593Smuzhiyun 	if (rc)
1983*4882a593Smuzhiyun 		return rc;
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	qp->rq.db = dev->db_addr +
1986*4882a593Smuzhiyun 		    DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_IWARP_RQ_PROD);
1987*4882a593Smuzhiyun 	qp->rq.db_data.data.icid = qp->icid;
1988*4882a593Smuzhiyun 	qp->rq.iwarp_db2 = dev->db_addr +
1989*4882a593Smuzhiyun 			   DB_ADDR_SHIFT(DQ_PWM_OFFSET_TCM_FLAGS);
1990*4882a593Smuzhiyun 	qp->rq.iwarp_db2_data.data.icid = qp->icid;
1991*4882a593Smuzhiyun 	qp->rq.iwarp_db2_data.data.value = DQ_TCM_IWARP_POST_RQ_CF_CMD;
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	rc = qedr_db_recovery_add(dev, qp->rq.db,
1994*4882a593Smuzhiyun 				  &qp->rq.db_data,
1995*4882a593Smuzhiyun 				  DB_REC_WIDTH_32B,
1996*4882a593Smuzhiyun 				  DB_REC_KERNEL);
1997*4882a593Smuzhiyun 	if (rc)
1998*4882a593Smuzhiyun 		return rc;
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun 	rc = qedr_db_recovery_add(dev, qp->rq.iwarp_db2,
2001*4882a593Smuzhiyun 				  &qp->rq.iwarp_db2_data,
2002*4882a593Smuzhiyun 				  DB_REC_WIDTH_32B,
2003*4882a593Smuzhiyun 				  DB_REC_KERNEL);
2004*4882a593Smuzhiyun 	return rc;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun static int
qedr_roce_create_kernel_qp(struct qedr_dev * dev,struct qedr_qp * qp,struct qed_rdma_create_qp_in_params * in_params,u32 n_sq_elems,u32 n_rq_elems)2008*4882a593Smuzhiyun qedr_roce_create_kernel_qp(struct qedr_dev *dev,
2009*4882a593Smuzhiyun 			   struct qedr_qp *qp,
2010*4882a593Smuzhiyun 			   struct qed_rdma_create_qp_in_params *in_params,
2011*4882a593Smuzhiyun 			   u32 n_sq_elems, u32 n_rq_elems)
2012*4882a593Smuzhiyun {
2013*4882a593Smuzhiyun 	struct qed_rdma_create_qp_out_params out_params;
2014*4882a593Smuzhiyun 	struct qed_chain_init_params params = {
2015*4882a593Smuzhiyun 		.mode		= QED_CHAIN_MODE_PBL,
2016*4882a593Smuzhiyun 		.cnt_type	= QED_CHAIN_CNT_TYPE_U32,
2017*4882a593Smuzhiyun 	};
2018*4882a593Smuzhiyun 	int rc;
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 	params.intended_use = QED_CHAIN_USE_TO_PRODUCE;
2021*4882a593Smuzhiyun 	params.num_elems = n_sq_elems;
2022*4882a593Smuzhiyun 	params.elem_size = QEDR_SQE_ELEMENT_SIZE;
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	rc = dev->ops->common->chain_alloc(dev->cdev, &qp->sq.pbl, &params);
2025*4882a593Smuzhiyun 	if (rc)
2026*4882a593Smuzhiyun 		return rc;
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	in_params->sq_num_pages = qed_chain_get_page_cnt(&qp->sq.pbl);
2029*4882a593Smuzhiyun 	in_params->sq_pbl_ptr = qed_chain_get_pbl_phys(&qp->sq.pbl);
2030*4882a593Smuzhiyun 
2031*4882a593Smuzhiyun 	params.intended_use = QED_CHAIN_USE_TO_CONSUME_PRODUCE;
2032*4882a593Smuzhiyun 	params.num_elems = n_rq_elems;
2033*4882a593Smuzhiyun 	params.elem_size = QEDR_RQE_ELEMENT_SIZE;
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	rc = dev->ops->common->chain_alloc(dev->cdev, &qp->rq.pbl, &params);
2036*4882a593Smuzhiyun 	if (rc)
2037*4882a593Smuzhiyun 		return rc;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	in_params->rq_num_pages = qed_chain_get_page_cnt(&qp->rq.pbl);
2040*4882a593Smuzhiyun 	in_params->rq_pbl_ptr = qed_chain_get_pbl_phys(&qp->rq.pbl);
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	qp->qed_qp = dev->ops->rdma_create_qp(dev->rdma_ctx,
2043*4882a593Smuzhiyun 					      in_params, &out_params);
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	if (!qp->qed_qp)
2046*4882a593Smuzhiyun 		return -EINVAL;
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun 	qp->qp_id = out_params.qp_id;
2049*4882a593Smuzhiyun 	qp->icid = out_params.icid;
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	return qedr_set_roce_db_info(dev, qp);
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun static int
qedr_iwarp_create_kernel_qp(struct qedr_dev * dev,struct qedr_qp * qp,struct qed_rdma_create_qp_in_params * in_params,u32 n_sq_elems,u32 n_rq_elems)2055*4882a593Smuzhiyun qedr_iwarp_create_kernel_qp(struct qedr_dev *dev,
2056*4882a593Smuzhiyun 			    struct qedr_qp *qp,
2057*4882a593Smuzhiyun 			    struct qed_rdma_create_qp_in_params *in_params,
2058*4882a593Smuzhiyun 			    u32 n_sq_elems, u32 n_rq_elems)
2059*4882a593Smuzhiyun {
2060*4882a593Smuzhiyun 	struct qed_rdma_create_qp_out_params out_params;
2061*4882a593Smuzhiyun 	struct qed_chain_init_params params = {
2062*4882a593Smuzhiyun 		.mode		= QED_CHAIN_MODE_PBL,
2063*4882a593Smuzhiyun 		.cnt_type	= QED_CHAIN_CNT_TYPE_U32,
2064*4882a593Smuzhiyun 	};
2065*4882a593Smuzhiyun 	int rc;
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	in_params->sq_num_pages = QED_CHAIN_PAGE_CNT(n_sq_elems,
2068*4882a593Smuzhiyun 						     QEDR_SQE_ELEMENT_SIZE,
2069*4882a593Smuzhiyun 						     QED_CHAIN_PAGE_SIZE,
2070*4882a593Smuzhiyun 						     QED_CHAIN_MODE_PBL);
2071*4882a593Smuzhiyun 	in_params->rq_num_pages = QED_CHAIN_PAGE_CNT(n_rq_elems,
2072*4882a593Smuzhiyun 						     QEDR_RQE_ELEMENT_SIZE,
2073*4882a593Smuzhiyun 						     QED_CHAIN_PAGE_SIZE,
2074*4882a593Smuzhiyun 						     QED_CHAIN_MODE_PBL);
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun 	qp->qed_qp = dev->ops->rdma_create_qp(dev->rdma_ctx,
2077*4882a593Smuzhiyun 					      in_params, &out_params);
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	if (!qp->qed_qp)
2080*4882a593Smuzhiyun 		return -EINVAL;
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	/* Now we allocate the chain */
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	params.intended_use = QED_CHAIN_USE_TO_PRODUCE;
2085*4882a593Smuzhiyun 	params.num_elems = n_sq_elems;
2086*4882a593Smuzhiyun 	params.elem_size = QEDR_SQE_ELEMENT_SIZE;
2087*4882a593Smuzhiyun 	params.ext_pbl_virt = out_params.sq_pbl_virt;
2088*4882a593Smuzhiyun 	params.ext_pbl_phys = out_params.sq_pbl_phys;
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	rc = dev->ops->common->chain_alloc(dev->cdev, &qp->sq.pbl, &params);
2091*4882a593Smuzhiyun 	if (rc)
2092*4882a593Smuzhiyun 		goto err;
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 	params.intended_use = QED_CHAIN_USE_TO_CONSUME_PRODUCE;
2095*4882a593Smuzhiyun 	params.num_elems = n_rq_elems;
2096*4882a593Smuzhiyun 	params.elem_size = QEDR_RQE_ELEMENT_SIZE;
2097*4882a593Smuzhiyun 	params.ext_pbl_virt = out_params.rq_pbl_virt;
2098*4882a593Smuzhiyun 	params.ext_pbl_phys = out_params.rq_pbl_phys;
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	rc = dev->ops->common->chain_alloc(dev->cdev, &qp->rq.pbl, &params);
2101*4882a593Smuzhiyun 	if (rc)
2102*4882a593Smuzhiyun 		goto err;
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 	qp->qp_id = out_params.qp_id;
2105*4882a593Smuzhiyun 	qp->icid = out_params.icid;
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	return qedr_set_iwarp_db_info(dev, qp);
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun err:
2110*4882a593Smuzhiyun 	dev->ops->rdma_destroy_qp(dev->rdma_ctx, qp->qed_qp);
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	return rc;
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun 
qedr_cleanup_kernel(struct qedr_dev * dev,struct qedr_qp * qp)2115*4882a593Smuzhiyun static void qedr_cleanup_kernel(struct qedr_dev *dev, struct qedr_qp *qp)
2116*4882a593Smuzhiyun {
2117*4882a593Smuzhiyun 	dev->ops->common->chain_free(dev->cdev, &qp->sq.pbl);
2118*4882a593Smuzhiyun 	kfree(qp->wqe_wr_id);
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	dev->ops->common->chain_free(dev->cdev, &qp->rq.pbl);
2121*4882a593Smuzhiyun 	kfree(qp->rqe_wr_id);
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 	/* GSI qp is not registered to db mechanism so no need to delete */
2124*4882a593Smuzhiyun 	if (qp->qp_type == IB_QPT_GSI)
2125*4882a593Smuzhiyun 		return;
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun 	qedr_db_recovery_del(dev, qp->sq.db, &qp->sq.db_data);
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 	if (!qp->srq) {
2130*4882a593Smuzhiyun 		qedr_db_recovery_del(dev, qp->rq.db, &qp->rq.db_data);
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 		if (rdma_protocol_iwarp(&dev->ibdev, 1))
2133*4882a593Smuzhiyun 			qedr_db_recovery_del(dev, qp->rq.iwarp_db2,
2134*4882a593Smuzhiyun 					     &qp->rq.iwarp_db2_data);
2135*4882a593Smuzhiyun 	}
2136*4882a593Smuzhiyun }
2137*4882a593Smuzhiyun 
qedr_create_kernel_qp(struct qedr_dev * dev,struct qedr_qp * qp,struct ib_pd * ibpd,struct ib_qp_init_attr * attrs)2138*4882a593Smuzhiyun static int qedr_create_kernel_qp(struct qedr_dev *dev,
2139*4882a593Smuzhiyun 				 struct qedr_qp *qp,
2140*4882a593Smuzhiyun 				 struct ib_pd *ibpd,
2141*4882a593Smuzhiyun 				 struct ib_qp_init_attr *attrs)
2142*4882a593Smuzhiyun {
2143*4882a593Smuzhiyun 	struct qed_rdma_create_qp_in_params in_params;
2144*4882a593Smuzhiyun 	struct qedr_pd *pd = get_qedr_pd(ibpd);
2145*4882a593Smuzhiyun 	int rc = -EINVAL;
2146*4882a593Smuzhiyun 	u32 n_rq_elems;
2147*4882a593Smuzhiyun 	u32 n_sq_elems;
2148*4882a593Smuzhiyun 	u32 n_sq_entries;
2149*4882a593Smuzhiyun 
2150*4882a593Smuzhiyun 	memset(&in_params, 0, sizeof(in_params));
2151*4882a593Smuzhiyun 	qp->create_type = QEDR_QP_CREATE_KERNEL;
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	/* A single work request may take up to QEDR_MAX_SQ_WQE_SIZE elements in
2154*4882a593Smuzhiyun 	 * the ring. The ring should allow at least a single WR, even if the
2155*4882a593Smuzhiyun 	 * user requested none, due to allocation issues.
2156*4882a593Smuzhiyun 	 * We should add an extra WR since the prod and cons indices of
2157*4882a593Smuzhiyun 	 * wqe_wr_id are managed in such a way that the WQ is considered full
2158*4882a593Smuzhiyun 	 * when (prod+1)%max_wr==cons. We currently don't do that because we
2159*4882a593Smuzhiyun 	 * double the number of entries due an iSER issue that pushes far more
2160*4882a593Smuzhiyun 	 * WRs than indicated. If we decline its ib_post_send() then we get
2161*4882a593Smuzhiyun 	 * error prints in the dmesg we'd like to avoid.
2162*4882a593Smuzhiyun 	 */
2163*4882a593Smuzhiyun 	qp->sq.max_wr = min_t(u32, attrs->cap.max_send_wr * dev->wq_multiplier,
2164*4882a593Smuzhiyun 			      dev->attr.max_sqe);
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 	qp->wqe_wr_id = kcalloc(qp->sq.max_wr, sizeof(*qp->wqe_wr_id),
2167*4882a593Smuzhiyun 				GFP_KERNEL);
2168*4882a593Smuzhiyun 	if (!qp->wqe_wr_id) {
2169*4882a593Smuzhiyun 		DP_ERR(dev, "create qp: failed SQ shadow memory allocation\n");
2170*4882a593Smuzhiyun 		return -ENOMEM;
2171*4882a593Smuzhiyun 	}
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	/* QP handle to be written in CQE */
2174*4882a593Smuzhiyun 	in_params.qp_handle_lo = lower_32_bits((uintptr_t) qp);
2175*4882a593Smuzhiyun 	in_params.qp_handle_hi = upper_32_bits((uintptr_t) qp);
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 	/* A single work request may take up to QEDR_MAX_RQ_WQE_SIZE elements in
2178*4882a593Smuzhiyun 	 * the ring. There ring should allow at least a single WR, even if the
2179*4882a593Smuzhiyun 	 * user requested none, due to allocation issues.
2180*4882a593Smuzhiyun 	 */
2181*4882a593Smuzhiyun 	qp->rq.max_wr = (u16) max_t(u32, attrs->cap.max_recv_wr, 1);
2182*4882a593Smuzhiyun 
2183*4882a593Smuzhiyun 	/* Allocate driver internal RQ array */
2184*4882a593Smuzhiyun 	qp->rqe_wr_id = kcalloc(qp->rq.max_wr, sizeof(*qp->rqe_wr_id),
2185*4882a593Smuzhiyun 				GFP_KERNEL);
2186*4882a593Smuzhiyun 	if (!qp->rqe_wr_id) {
2187*4882a593Smuzhiyun 		DP_ERR(dev,
2188*4882a593Smuzhiyun 		       "create qp: failed RQ shadow memory allocation\n");
2189*4882a593Smuzhiyun 		kfree(qp->wqe_wr_id);
2190*4882a593Smuzhiyun 		return -ENOMEM;
2191*4882a593Smuzhiyun 	}
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	qedr_init_common_qp_in_params(dev, pd, qp, attrs, true, &in_params);
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 	n_sq_entries = attrs->cap.max_send_wr;
2196*4882a593Smuzhiyun 	n_sq_entries = min_t(u32, n_sq_entries, dev->attr.max_sqe);
2197*4882a593Smuzhiyun 	n_sq_entries = max_t(u32, n_sq_entries, 1);
2198*4882a593Smuzhiyun 	n_sq_elems = n_sq_entries * QEDR_MAX_SQE_ELEMENTS_PER_SQE;
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 	n_rq_elems = qp->rq.max_wr * QEDR_MAX_RQE_ELEMENTS_PER_RQE;
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	if (rdma_protocol_iwarp(&dev->ibdev, 1))
2203*4882a593Smuzhiyun 		rc = qedr_iwarp_create_kernel_qp(dev, qp, &in_params,
2204*4882a593Smuzhiyun 						 n_sq_elems, n_rq_elems);
2205*4882a593Smuzhiyun 	else
2206*4882a593Smuzhiyun 		rc = qedr_roce_create_kernel_qp(dev, qp, &in_params,
2207*4882a593Smuzhiyun 						n_sq_elems, n_rq_elems);
2208*4882a593Smuzhiyun 	if (rc)
2209*4882a593Smuzhiyun 		qedr_cleanup_kernel(dev, qp);
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun 	return rc;
2212*4882a593Smuzhiyun }
2213*4882a593Smuzhiyun 
qedr_free_qp_resources(struct qedr_dev * dev,struct qedr_qp * qp,struct ib_udata * udata)2214*4882a593Smuzhiyun static int qedr_free_qp_resources(struct qedr_dev *dev, struct qedr_qp *qp,
2215*4882a593Smuzhiyun 				  struct ib_udata *udata)
2216*4882a593Smuzhiyun {
2217*4882a593Smuzhiyun 	struct qedr_ucontext *ctx =
2218*4882a593Smuzhiyun 		rdma_udata_to_drv_context(udata, struct qedr_ucontext,
2219*4882a593Smuzhiyun 					  ibucontext);
2220*4882a593Smuzhiyun 	int rc;
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 	if (qp->qp_type != IB_QPT_GSI) {
2223*4882a593Smuzhiyun 		rc = dev->ops->rdma_destroy_qp(dev->rdma_ctx, qp->qed_qp);
2224*4882a593Smuzhiyun 		if (rc)
2225*4882a593Smuzhiyun 			return rc;
2226*4882a593Smuzhiyun 	}
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	if (qp->create_type == QEDR_QP_CREATE_USER)
2229*4882a593Smuzhiyun 		qedr_cleanup_user(dev, ctx, qp);
2230*4882a593Smuzhiyun 	else
2231*4882a593Smuzhiyun 		qedr_cleanup_kernel(dev, qp);
2232*4882a593Smuzhiyun 
2233*4882a593Smuzhiyun 	return 0;
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun 
qedr_create_qp(struct ib_pd * ibpd,struct ib_qp_init_attr * attrs,struct ib_udata * udata)2236*4882a593Smuzhiyun struct ib_qp *qedr_create_qp(struct ib_pd *ibpd,
2237*4882a593Smuzhiyun 			     struct ib_qp_init_attr *attrs,
2238*4882a593Smuzhiyun 			     struct ib_udata *udata)
2239*4882a593Smuzhiyun {
2240*4882a593Smuzhiyun 	struct qedr_xrcd *xrcd = NULL;
2241*4882a593Smuzhiyun 	struct qedr_pd *pd = NULL;
2242*4882a593Smuzhiyun 	struct qedr_dev *dev;
2243*4882a593Smuzhiyun 	struct qedr_qp *qp;
2244*4882a593Smuzhiyun 	struct ib_qp *ibqp;
2245*4882a593Smuzhiyun 	int rc = 0;
2246*4882a593Smuzhiyun 
2247*4882a593Smuzhiyun 	if (attrs->qp_type == IB_QPT_XRC_TGT) {
2248*4882a593Smuzhiyun 		xrcd = get_qedr_xrcd(attrs->xrcd);
2249*4882a593Smuzhiyun 		dev = get_qedr_dev(xrcd->ibxrcd.device);
2250*4882a593Smuzhiyun 	} else {
2251*4882a593Smuzhiyun 		pd = get_qedr_pd(ibpd);
2252*4882a593Smuzhiyun 		dev = get_qedr_dev(ibpd->device);
2253*4882a593Smuzhiyun 	}
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_QP, "create qp: called from %s, pd=%p\n",
2256*4882a593Smuzhiyun 		 udata ? "user library" : "kernel", pd);
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 	rc = qedr_check_qp_attrs(ibpd, dev, attrs, udata);
2259*4882a593Smuzhiyun 	if (rc)
2260*4882a593Smuzhiyun 		return ERR_PTR(rc);
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_QP,
2263*4882a593Smuzhiyun 		 "create qp: called from %s, event_handler=%p, eepd=%p sq_cq=%p, sq_icid=%d, rq_cq=%p, rq_icid=%d\n",
2264*4882a593Smuzhiyun 		 udata ? "user library" : "kernel", attrs->event_handler, pd,
2265*4882a593Smuzhiyun 		 get_qedr_cq(attrs->send_cq),
2266*4882a593Smuzhiyun 		 get_qedr_cq(attrs->send_cq)->icid,
2267*4882a593Smuzhiyun 		 get_qedr_cq(attrs->recv_cq),
2268*4882a593Smuzhiyun 		 attrs->recv_cq ? get_qedr_cq(attrs->recv_cq)->icid : 0);
2269*4882a593Smuzhiyun 
2270*4882a593Smuzhiyun 	qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2271*4882a593Smuzhiyun 	if (!qp) {
2272*4882a593Smuzhiyun 		DP_ERR(dev, "create qp: failed allocating memory\n");
2273*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
2274*4882a593Smuzhiyun 	}
2275*4882a593Smuzhiyun 
2276*4882a593Smuzhiyun 	qedr_set_common_qp_params(dev, qp, pd, attrs);
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun 	if (attrs->qp_type == IB_QPT_GSI) {
2279*4882a593Smuzhiyun 		ibqp = qedr_create_gsi_qp(dev, attrs, qp);
2280*4882a593Smuzhiyun 		if (IS_ERR(ibqp))
2281*4882a593Smuzhiyun 			kfree(qp);
2282*4882a593Smuzhiyun 		return ibqp;
2283*4882a593Smuzhiyun 	}
2284*4882a593Smuzhiyun 
2285*4882a593Smuzhiyun 	if (udata || xrcd)
2286*4882a593Smuzhiyun 		rc = qedr_create_user_qp(dev, qp, ibpd, udata, attrs);
2287*4882a593Smuzhiyun 	else
2288*4882a593Smuzhiyun 		rc = qedr_create_kernel_qp(dev, qp, ibpd, attrs);
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	if (rc)
2291*4882a593Smuzhiyun 		goto out_free_qp;
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 	qp->ibqp.qp_num = qp->qp_id;
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun 	if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
2296*4882a593Smuzhiyun 		rc = xa_insert(&dev->qps, qp->qp_id, qp, GFP_KERNEL);
2297*4882a593Smuzhiyun 		if (rc)
2298*4882a593Smuzhiyun 			goto out_free_qp_resources;
2299*4882a593Smuzhiyun 	}
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 	return &qp->ibqp;
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun out_free_qp_resources:
2304*4882a593Smuzhiyun 	qedr_free_qp_resources(dev, qp, udata);
2305*4882a593Smuzhiyun out_free_qp:
2306*4882a593Smuzhiyun 	kfree(qp);
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 	return ERR_PTR(-EFAULT);
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun 
qedr_get_ibqp_state(enum qed_roce_qp_state qp_state)2311*4882a593Smuzhiyun static enum ib_qp_state qedr_get_ibqp_state(enum qed_roce_qp_state qp_state)
2312*4882a593Smuzhiyun {
2313*4882a593Smuzhiyun 	switch (qp_state) {
2314*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_RESET:
2315*4882a593Smuzhiyun 		return IB_QPS_RESET;
2316*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_INIT:
2317*4882a593Smuzhiyun 		return IB_QPS_INIT;
2318*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_RTR:
2319*4882a593Smuzhiyun 		return IB_QPS_RTR;
2320*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_RTS:
2321*4882a593Smuzhiyun 		return IB_QPS_RTS;
2322*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_SQD:
2323*4882a593Smuzhiyun 		return IB_QPS_SQD;
2324*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_ERR:
2325*4882a593Smuzhiyun 		return IB_QPS_ERR;
2326*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_SQE:
2327*4882a593Smuzhiyun 		return IB_QPS_SQE;
2328*4882a593Smuzhiyun 	}
2329*4882a593Smuzhiyun 	return IB_QPS_ERR;
2330*4882a593Smuzhiyun }
2331*4882a593Smuzhiyun 
qedr_get_state_from_ibqp(enum ib_qp_state qp_state)2332*4882a593Smuzhiyun static enum qed_roce_qp_state qedr_get_state_from_ibqp(
2333*4882a593Smuzhiyun 					enum ib_qp_state qp_state)
2334*4882a593Smuzhiyun {
2335*4882a593Smuzhiyun 	switch (qp_state) {
2336*4882a593Smuzhiyun 	case IB_QPS_RESET:
2337*4882a593Smuzhiyun 		return QED_ROCE_QP_STATE_RESET;
2338*4882a593Smuzhiyun 	case IB_QPS_INIT:
2339*4882a593Smuzhiyun 		return QED_ROCE_QP_STATE_INIT;
2340*4882a593Smuzhiyun 	case IB_QPS_RTR:
2341*4882a593Smuzhiyun 		return QED_ROCE_QP_STATE_RTR;
2342*4882a593Smuzhiyun 	case IB_QPS_RTS:
2343*4882a593Smuzhiyun 		return QED_ROCE_QP_STATE_RTS;
2344*4882a593Smuzhiyun 	case IB_QPS_SQD:
2345*4882a593Smuzhiyun 		return QED_ROCE_QP_STATE_SQD;
2346*4882a593Smuzhiyun 	case IB_QPS_ERR:
2347*4882a593Smuzhiyun 		return QED_ROCE_QP_STATE_ERR;
2348*4882a593Smuzhiyun 	default:
2349*4882a593Smuzhiyun 		return QED_ROCE_QP_STATE_ERR;
2350*4882a593Smuzhiyun 	}
2351*4882a593Smuzhiyun }
2352*4882a593Smuzhiyun 
qedr_reset_qp_hwq_info(struct qedr_qp_hwq_info * qph)2353*4882a593Smuzhiyun static void qedr_reset_qp_hwq_info(struct qedr_qp_hwq_info *qph)
2354*4882a593Smuzhiyun {
2355*4882a593Smuzhiyun 	qed_chain_reset(&qph->pbl);
2356*4882a593Smuzhiyun 	qph->prod = 0;
2357*4882a593Smuzhiyun 	qph->cons = 0;
2358*4882a593Smuzhiyun 	qph->wqe_cons = 0;
2359*4882a593Smuzhiyun 	qph->db_data.data.value = cpu_to_le16(0);
2360*4882a593Smuzhiyun }
2361*4882a593Smuzhiyun 
qedr_update_qp_state(struct qedr_dev * dev,struct qedr_qp * qp,enum qed_roce_qp_state cur_state,enum qed_roce_qp_state new_state)2362*4882a593Smuzhiyun static int qedr_update_qp_state(struct qedr_dev *dev,
2363*4882a593Smuzhiyun 				struct qedr_qp *qp,
2364*4882a593Smuzhiyun 				enum qed_roce_qp_state cur_state,
2365*4882a593Smuzhiyun 				enum qed_roce_qp_state new_state)
2366*4882a593Smuzhiyun {
2367*4882a593Smuzhiyun 	int status = 0;
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 	if (new_state == cur_state)
2370*4882a593Smuzhiyun 		return 0;
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 	switch (cur_state) {
2373*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_RESET:
2374*4882a593Smuzhiyun 		switch (new_state) {
2375*4882a593Smuzhiyun 		case QED_ROCE_QP_STATE_INIT:
2376*4882a593Smuzhiyun 			qp->prev_wqe_size = 0;
2377*4882a593Smuzhiyun 			qedr_reset_qp_hwq_info(&qp->sq);
2378*4882a593Smuzhiyun 			qedr_reset_qp_hwq_info(&qp->rq);
2379*4882a593Smuzhiyun 			break;
2380*4882a593Smuzhiyun 		default:
2381*4882a593Smuzhiyun 			status = -EINVAL;
2382*4882a593Smuzhiyun 			break;
2383*4882a593Smuzhiyun 		}
2384*4882a593Smuzhiyun 		break;
2385*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_INIT:
2386*4882a593Smuzhiyun 		switch (new_state) {
2387*4882a593Smuzhiyun 		case QED_ROCE_QP_STATE_RTR:
2388*4882a593Smuzhiyun 			/* Update doorbell (in case post_recv was
2389*4882a593Smuzhiyun 			 * done before move to RTR)
2390*4882a593Smuzhiyun 			 */
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 			if (rdma_protocol_roce(&dev->ibdev, 1)) {
2393*4882a593Smuzhiyun 				writel(qp->rq.db_data.raw, qp->rq.db);
2394*4882a593Smuzhiyun 			}
2395*4882a593Smuzhiyun 			break;
2396*4882a593Smuzhiyun 		case QED_ROCE_QP_STATE_ERR:
2397*4882a593Smuzhiyun 			break;
2398*4882a593Smuzhiyun 		default:
2399*4882a593Smuzhiyun 			/* Invalid state change. */
2400*4882a593Smuzhiyun 			status = -EINVAL;
2401*4882a593Smuzhiyun 			break;
2402*4882a593Smuzhiyun 		}
2403*4882a593Smuzhiyun 		break;
2404*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_RTR:
2405*4882a593Smuzhiyun 		/* RTR->XXX */
2406*4882a593Smuzhiyun 		switch (new_state) {
2407*4882a593Smuzhiyun 		case QED_ROCE_QP_STATE_RTS:
2408*4882a593Smuzhiyun 			break;
2409*4882a593Smuzhiyun 		case QED_ROCE_QP_STATE_ERR:
2410*4882a593Smuzhiyun 			break;
2411*4882a593Smuzhiyun 		default:
2412*4882a593Smuzhiyun 			/* Invalid state change. */
2413*4882a593Smuzhiyun 			status = -EINVAL;
2414*4882a593Smuzhiyun 			break;
2415*4882a593Smuzhiyun 		}
2416*4882a593Smuzhiyun 		break;
2417*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_RTS:
2418*4882a593Smuzhiyun 		/* RTS->XXX */
2419*4882a593Smuzhiyun 		switch (new_state) {
2420*4882a593Smuzhiyun 		case QED_ROCE_QP_STATE_SQD:
2421*4882a593Smuzhiyun 			break;
2422*4882a593Smuzhiyun 		case QED_ROCE_QP_STATE_ERR:
2423*4882a593Smuzhiyun 			break;
2424*4882a593Smuzhiyun 		default:
2425*4882a593Smuzhiyun 			/* Invalid state change. */
2426*4882a593Smuzhiyun 			status = -EINVAL;
2427*4882a593Smuzhiyun 			break;
2428*4882a593Smuzhiyun 		}
2429*4882a593Smuzhiyun 		break;
2430*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_SQD:
2431*4882a593Smuzhiyun 		/* SQD->XXX */
2432*4882a593Smuzhiyun 		switch (new_state) {
2433*4882a593Smuzhiyun 		case QED_ROCE_QP_STATE_RTS:
2434*4882a593Smuzhiyun 		case QED_ROCE_QP_STATE_ERR:
2435*4882a593Smuzhiyun 			break;
2436*4882a593Smuzhiyun 		default:
2437*4882a593Smuzhiyun 			/* Invalid state change. */
2438*4882a593Smuzhiyun 			status = -EINVAL;
2439*4882a593Smuzhiyun 			break;
2440*4882a593Smuzhiyun 		}
2441*4882a593Smuzhiyun 		break;
2442*4882a593Smuzhiyun 	case QED_ROCE_QP_STATE_ERR:
2443*4882a593Smuzhiyun 		/* ERR->XXX */
2444*4882a593Smuzhiyun 		switch (new_state) {
2445*4882a593Smuzhiyun 		case QED_ROCE_QP_STATE_RESET:
2446*4882a593Smuzhiyun 			if ((qp->rq.prod != qp->rq.cons) ||
2447*4882a593Smuzhiyun 			    (qp->sq.prod != qp->sq.cons)) {
2448*4882a593Smuzhiyun 				DP_NOTICE(dev,
2449*4882a593Smuzhiyun 					  "Error->Reset with rq/sq not empty rq.prod=%x rq.cons=%x sq.prod=%x sq.cons=%x\n",
2450*4882a593Smuzhiyun 					  qp->rq.prod, qp->rq.cons, qp->sq.prod,
2451*4882a593Smuzhiyun 					  qp->sq.cons);
2452*4882a593Smuzhiyun 				status = -EINVAL;
2453*4882a593Smuzhiyun 			}
2454*4882a593Smuzhiyun 			break;
2455*4882a593Smuzhiyun 		default:
2456*4882a593Smuzhiyun 			status = -EINVAL;
2457*4882a593Smuzhiyun 			break;
2458*4882a593Smuzhiyun 		}
2459*4882a593Smuzhiyun 		break;
2460*4882a593Smuzhiyun 	default:
2461*4882a593Smuzhiyun 		status = -EINVAL;
2462*4882a593Smuzhiyun 		break;
2463*4882a593Smuzhiyun 	}
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun 	return status;
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun 
qedr_modify_qp(struct ib_qp * ibqp,struct ib_qp_attr * attr,int attr_mask,struct ib_udata * udata)2468*4882a593Smuzhiyun int qedr_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2469*4882a593Smuzhiyun 		   int attr_mask, struct ib_udata *udata)
2470*4882a593Smuzhiyun {
2471*4882a593Smuzhiyun 	struct qedr_qp *qp = get_qedr_qp(ibqp);
2472*4882a593Smuzhiyun 	struct qed_rdma_modify_qp_in_params qp_params = { 0 };
2473*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(&qp->dev->ibdev);
2474*4882a593Smuzhiyun 	const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
2475*4882a593Smuzhiyun 	enum ib_qp_state old_qp_state, new_qp_state;
2476*4882a593Smuzhiyun 	enum qed_roce_qp_state cur_state;
2477*4882a593Smuzhiyun 	int rc = 0;
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_QP,
2480*4882a593Smuzhiyun 		 "modify qp: qp %p attr_mask=0x%x, state=%d", qp, attr_mask,
2481*4882a593Smuzhiyun 		 attr->qp_state);
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 	old_qp_state = qedr_get_ibqp_state(qp->state);
2484*4882a593Smuzhiyun 	if (attr_mask & IB_QP_STATE)
2485*4882a593Smuzhiyun 		new_qp_state = attr->qp_state;
2486*4882a593Smuzhiyun 	else
2487*4882a593Smuzhiyun 		new_qp_state = old_qp_state;
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun 	if (rdma_protocol_roce(&dev->ibdev, 1)) {
2490*4882a593Smuzhiyun 		if (!ib_modify_qp_is_ok(old_qp_state, new_qp_state,
2491*4882a593Smuzhiyun 					ibqp->qp_type, attr_mask)) {
2492*4882a593Smuzhiyun 			DP_ERR(dev,
2493*4882a593Smuzhiyun 			       "modify qp: invalid attribute mask=0x%x specified for\n"
2494*4882a593Smuzhiyun 			       "qpn=0x%x of type=0x%x old_qp_state=0x%x, new_qp_state=0x%x\n",
2495*4882a593Smuzhiyun 			       attr_mask, qp->qp_id, ibqp->qp_type,
2496*4882a593Smuzhiyun 			       old_qp_state, new_qp_state);
2497*4882a593Smuzhiyun 			rc = -EINVAL;
2498*4882a593Smuzhiyun 			goto err;
2499*4882a593Smuzhiyun 		}
2500*4882a593Smuzhiyun 	}
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 	/* Translate the masks... */
2503*4882a593Smuzhiyun 	if (attr_mask & IB_QP_STATE) {
2504*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2505*4882a593Smuzhiyun 			  QED_RDMA_MODIFY_QP_VALID_NEW_STATE, 1);
2506*4882a593Smuzhiyun 		qp_params.new_state = qedr_get_state_from_ibqp(attr->qp_state);
2507*4882a593Smuzhiyun 	}
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	if (attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY)
2510*4882a593Smuzhiyun 		qp_params.sqd_async = true;
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 	if (attr_mask & IB_QP_PKEY_INDEX) {
2513*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2514*4882a593Smuzhiyun 			  QED_ROCE_MODIFY_QP_VALID_PKEY, 1);
2515*4882a593Smuzhiyun 		if (attr->pkey_index >= QEDR_ROCE_PKEY_TABLE_LEN) {
2516*4882a593Smuzhiyun 			rc = -EINVAL;
2517*4882a593Smuzhiyun 			goto err;
2518*4882a593Smuzhiyun 		}
2519*4882a593Smuzhiyun 
2520*4882a593Smuzhiyun 		qp_params.pkey = QEDR_ROCE_PKEY_DEFAULT;
2521*4882a593Smuzhiyun 	}
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 	if (attr_mask & IB_QP_QKEY)
2524*4882a593Smuzhiyun 		qp->qkey = attr->qkey;
2525*4882a593Smuzhiyun 
2526*4882a593Smuzhiyun 	if (attr_mask & IB_QP_ACCESS_FLAGS) {
2527*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2528*4882a593Smuzhiyun 			  QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN, 1);
2529*4882a593Smuzhiyun 		qp_params.incoming_rdma_read_en = attr->qp_access_flags &
2530*4882a593Smuzhiyun 						  IB_ACCESS_REMOTE_READ;
2531*4882a593Smuzhiyun 		qp_params.incoming_rdma_write_en = attr->qp_access_flags &
2532*4882a593Smuzhiyun 						   IB_ACCESS_REMOTE_WRITE;
2533*4882a593Smuzhiyun 		qp_params.incoming_atomic_en = attr->qp_access_flags &
2534*4882a593Smuzhiyun 					       IB_ACCESS_REMOTE_ATOMIC;
2535*4882a593Smuzhiyun 	}
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 	if (attr_mask & (IB_QP_AV | IB_QP_PATH_MTU)) {
2538*4882a593Smuzhiyun 		if (rdma_protocol_iwarp(&dev->ibdev, 1))
2539*4882a593Smuzhiyun 			return -EINVAL;
2540*4882a593Smuzhiyun 
2541*4882a593Smuzhiyun 		if (attr_mask & IB_QP_PATH_MTU) {
2542*4882a593Smuzhiyun 			if (attr->path_mtu < IB_MTU_256 ||
2543*4882a593Smuzhiyun 			    attr->path_mtu > IB_MTU_4096) {
2544*4882a593Smuzhiyun 				pr_err("error: Only MTU sizes of 256, 512, 1024, 2048 and 4096 are supported by RoCE\n");
2545*4882a593Smuzhiyun 				rc = -EINVAL;
2546*4882a593Smuzhiyun 				goto err;
2547*4882a593Smuzhiyun 			}
2548*4882a593Smuzhiyun 			qp->mtu = min(ib_mtu_enum_to_int(attr->path_mtu),
2549*4882a593Smuzhiyun 				      ib_mtu_enum_to_int(iboe_get_mtu
2550*4882a593Smuzhiyun 							 (dev->ndev->mtu)));
2551*4882a593Smuzhiyun 		}
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun 		if (!qp->mtu) {
2554*4882a593Smuzhiyun 			qp->mtu =
2555*4882a593Smuzhiyun 			ib_mtu_enum_to_int(iboe_get_mtu(dev->ndev->mtu));
2556*4882a593Smuzhiyun 			pr_err("Fixing zeroed MTU to qp->mtu = %d\n", qp->mtu);
2557*4882a593Smuzhiyun 		}
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2560*4882a593Smuzhiyun 			  QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR, 1);
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 		qp_params.traffic_class_tos = grh->traffic_class;
2563*4882a593Smuzhiyun 		qp_params.flow_label = grh->flow_label;
2564*4882a593Smuzhiyun 		qp_params.hop_limit_ttl = grh->hop_limit;
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun 		qp->sgid_idx = grh->sgid_index;
2567*4882a593Smuzhiyun 
2568*4882a593Smuzhiyun 		rc = get_gid_info_from_table(ibqp, attr, attr_mask, &qp_params);
2569*4882a593Smuzhiyun 		if (rc) {
2570*4882a593Smuzhiyun 			DP_ERR(dev,
2571*4882a593Smuzhiyun 			       "modify qp: problems with GID index %d (rc=%d)\n",
2572*4882a593Smuzhiyun 			       grh->sgid_index, rc);
2573*4882a593Smuzhiyun 			return rc;
2574*4882a593Smuzhiyun 		}
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun 		rc = qedr_get_dmac(dev, &attr->ah_attr,
2577*4882a593Smuzhiyun 				   qp_params.remote_mac_addr);
2578*4882a593Smuzhiyun 		if (rc)
2579*4882a593Smuzhiyun 			return rc;
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 		qp_params.use_local_mac = true;
2582*4882a593Smuzhiyun 		ether_addr_copy(qp_params.local_mac_addr, dev->ndev->dev_addr);
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 		DP_DEBUG(dev, QEDR_MSG_QP, "dgid=%x:%x:%x:%x\n",
2585*4882a593Smuzhiyun 			 qp_params.dgid.dwords[0], qp_params.dgid.dwords[1],
2586*4882a593Smuzhiyun 			 qp_params.dgid.dwords[2], qp_params.dgid.dwords[3]);
2587*4882a593Smuzhiyun 		DP_DEBUG(dev, QEDR_MSG_QP, "sgid=%x:%x:%x:%x\n",
2588*4882a593Smuzhiyun 			 qp_params.sgid.dwords[0], qp_params.sgid.dwords[1],
2589*4882a593Smuzhiyun 			 qp_params.sgid.dwords[2], qp_params.sgid.dwords[3]);
2590*4882a593Smuzhiyun 		DP_DEBUG(dev, QEDR_MSG_QP, "remote_mac=[%pM]\n",
2591*4882a593Smuzhiyun 			 qp_params.remote_mac_addr);
2592*4882a593Smuzhiyun 
2593*4882a593Smuzhiyun 		qp_params.mtu = qp->mtu;
2594*4882a593Smuzhiyun 		qp_params.lb_indication = false;
2595*4882a593Smuzhiyun 	}
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun 	if (!qp_params.mtu) {
2598*4882a593Smuzhiyun 		/* Stay with current MTU */
2599*4882a593Smuzhiyun 		if (qp->mtu)
2600*4882a593Smuzhiyun 			qp_params.mtu = qp->mtu;
2601*4882a593Smuzhiyun 		else
2602*4882a593Smuzhiyun 			qp_params.mtu =
2603*4882a593Smuzhiyun 			    ib_mtu_enum_to_int(iboe_get_mtu(dev->ndev->mtu));
2604*4882a593Smuzhiyun 	}
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	if (attr_mask & IB_QP_TIMEOUT) {
2607*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2608*4882a593Smuzhiyun 			  QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT, 1);
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun 		/* The received timeout value is an exponent used like this:
2611*4882a593Smuzhiyun 		 *    "12.7.34 LOCAL ACK TIMEOUT
2612*4882a593Smuzhiyun 		 *    Value representing the transport (ACK) timeout for use by
2613*4882a593Smuzhiyun 		 *    the remote, expressed as: 4.096 * 2^timeout [usec]"
2614*4882a593Smuzhiyun 		 * The FW expects timeout in msec so we need to divide the usec
2615*4882a593Smuzhiyun 		 * result by 1000. We'll approximate 1000~2^10, and 4.096 ~ 2^2,
2616*4882a593Smuzhiyun 		 * so we get: 2^2 * 2^timeout / 2^10 = 2^(timeout - 8).
2617*4882a593Smuzhiyun 		 * The value of zero means infinite so we use a 'max_t' to make
2618*4882a593Smuzhiyun 		 * sure that sub 1 msec values will be configured as 1 msec.
2619*4882a593Smuzhiyun 		 */
2620*4882a593Smuzhiyun 		if (attr->timeout)
2621*4882a593Smuzhiyun 			qp_params.ack_timeout =
2622*4882a593Smuzhiyun 					1 << max_t(int, attr->timeout - 8, 0);
2623*4882a593Smuzhiyun 		else
2624*4882a593Smuzhiyun 			qp_params.ack_timeout = 0;
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 		qp->timeout = attr->timeout;
2627*4882a593Smuzhiyun 	}
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun 	if (attr_mask & IB_QP_RETRY_CNT) {
2630*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2631*4882a593Smuzhiyun 			  QED_ROCE_MODIFY_QP_VALID_RETRY_CNT, 1);
2632*4882a593Smuzhiyun 		qp_params.retry_cnt = attr->retry_cnt;
2633*4882a593Smuzhiyun 	}
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun 	if (attr_mask & IB_QP_RNR_RETRY) {
2636*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2637*4882a593Smuzhiyun 			  QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT, 1);
2638*4882a593Smuzhiyun 		qp_params.rnr_retry_cnt = attr->rnr_retry;
2639*4882a593Smuzhiyun 	}
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun 	if (attr_mask & IB_QP_RQ_PSN) {
2642*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2643*4882a593Smuzhiyun 			  QED_ROCE_MODIFY_QP_VALID_RQ_PSN, 1);
2644*4882a593Smuzhiyun 		qp_params.rq_psn = attr->rq_psn;
2645*4882a593Smuzhiyun 		qp->rq_psn = attr->rq_psn;
2646*4882a593Smuzhiyun 	}
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 	if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2649*4882a593Smuzhiyun 		if (attr->max_rd_atomic > dev->attr.max_qp_req_rd_atomic_resc) {
2650*4882a593Smuzhiyun 			rc = -EINVAL;
2651*4882a593Smuzhiyun 			DP_ERR(dev,
2652*4882a593Smuzhiyun 			       "unsupported max_rd_atomic=%d, supported=%d\n",
2653*4882a593Smuzhiyun 			       attr->max_rd_atomic,
2654*4882a593Smuzhiyun 			       dev->attr.max_qp_req_rd_atomic_resc);
2655*4882a593Smuzhiyun 			goto err;
2656*4882a593Smuzhiyun 		}
2657*4882a593Smuzhiyun 
2658*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2659*4882a593Smuzhiyun 			  QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ, 1);
2660*4882a593Smuzhiyun 		qp_params.max_rd_atomic_req = attr->max_rd_atomic;
2661*4882a593Smuzhiyun 	}
2662*4882a593Smuzhiyun 
2663*4882a593Smuzhiyun 	if (attr_mask & IB_QP_MIN_RNR_TIMER) {
2664*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2665*4882a593Smuzhiyun 			  QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER, 1);
2666*4882a593Smuzhiyun 		qp_params.min_rnr_nak_timer = attr->min_rnr_timer;
2667*4882a593Smuzhiyun 	}
2668*4882a593Smuzhiyun 
2669*4882a593Smuzhiyun 	if (attr_mask & IB_QP_SQ_PSN) {
2670*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2671*4882a593Smuzhiyun 			  QED_ROCE_MODIFY_QP_VALID_SQ_PSN, 1);
2672*4882a593Smuzhiyun 		qp_params.sq_psn = attr->sq_psn;
2673*4882a593Smuzhiyun 		qp->sq_psn = attr->sq_psn;
2674*4882a593Smuzhiyun 	}
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 	if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2677*4882a593Smuzhiyun 		if (attr->max_dest_rd_atomic >
2678*4882a593Smuzhiyun 		    dev->attr.max_qp_resp_rd_atomic_resc) {
2679*4882a593Smuzhiyun 			DP_ERR(dev,
2680*4882a593Smuzhiyun 			       "unsupported max_dest_rd_atomic=%d, supported=%d\n",
2681*4882a593Smuzhiyun 			       attr->max_dest_rd_atomic,
2682*4882a593Smuzhiyun 			       dev->attr.max_qp_resp_rd_atomic_resc);
2683*4882a593Smuzhiyun 
2684*4882a593Smuzhiyun 			rc = -EINVAL;
2685*4882a593Smuzhiyun 			goto err;
2686*4882a593Smuzhiyun 		}
2687*4882a593Smuzhiyun 
2688*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2689*4882a593Smuzhiyun 			  QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP, 1);
2690*4882a593Smuzhiyun 		qp_params.max_rd_atomic_resp = attr->max_dest_rd_atomic;
2691*4882a593Smuzhiyun 	}
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	if (attr_mask & IB_QP_DEST_QPN) {
2694*4882a593Smuzhiyun 		SET_FIELD(qp_params.modify_flags,
2695*4882a593Smuzhiyun 			  QED_ROCE_MODIFY_QP_VALID_DEST_QP, 1);
2696*4882a593Smuzhiyun 
2697*4882a593Smuzhiyun 		qp_params.dest_qp = attr->dest_qp_num;
2698*4882a593Smuzhiyun 		qp->dest_qp_num = attr->dest_qp_num;
2699*4882a593Smuzhiyun 	}
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun 	cur_state = qp->state;
2702*4882a593Smuzhiyun 
2703*4882a593Smuzhiyun 	/* Update the QP state before the actual ramrod to prevent a race with
2704*4882a593Smuzhiyun 	 * fast path. Modifying the QP state to error will cause the device to
2705*4882a593Smuzhiyun 	 * flush the CQEs and while polling the flushed CQEs will considered as
2706*4882a593Smuzhiyun 	 * a potential issue if the QP isn't in error state.
2707*4882a593Smuzhiyun 	 */
2708*4882a593Smuzhiyun 	if ((attr_mask & IB_QP_STATE) && qp->qp_type != IB_QPT_GSI &&
2709*4882a593Smuzhiyun 	    !udata && qp_params.new_state == QED_ROCE_QP_STATE_ERR)
2710*4882a593Smuzhiyun 		qp->state = QED_ROCE_QP_STATE_ERR;
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun 	if (qp->qp_type != IB_QPT_GSI)
2713*4882a593Smuzhiyun 		rc = dev->ops->rdma_modify_qp(dev->rdma_ctx,
2714*4882a593Smuzhiyun 					      qp->qed_qp, &qp_params);
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 	if (attr_mask & IB_QP_STATE) {
2717*4882a593Smuzhiyun 		if ((qp->qp_type != IB_QPT_GSI) && (!udata))
2718*4882a593Smuzhiyun 			rc = qedr_update_qp_state(dev, qp, cur_state,
2719*4882a593Smuzhiyun 						  qp_params.new_state);
2720*4882a593Smuzhiyun 		qp->state = qp_params.new_state;
2721*4882a593Smuzhiyun 	}
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun err:
2724*4882a593Smuzhiyun 	return rc;
2725*4882a593Smuzhiyun }
2726*4882a593Smuzhiyun 
qedr_to_ib_qp_acc_flags(struct qed_rdma_query_qp_out_params * params)2727*4882a593Smuzhiyun static int qedr_to_ib_qp_acc_flags(struct qed_rdma_query_qp_out_params *params)
2728*4882a593Smuzhiyun {
2729*4882a593Smuzhiyun 	int ib_qp_acc_flags = 0;
2730*4882a593Smuzhiyun 
2731*4882a593Smuzhiyun 	if (params->incoming_rdma_write_en)
2732*4882a593Smuzhiyun 		ib_qp_acc_flags |= IB_ACCESS_REMOTE_WRITE;
2733*4882a593Smuzhiyun 	if (params->incoming_rdma_read_en)
2734*4882a593Smuzhiyun 		ib_qp_acc_flags |= IB_ACCESS_REMOTE_READ;
2735*4882a593Smuzhiyun 	if (params->incoming_atomic_en)
2736*4882a593Smuzhiyun 		ib_qp_acc_flags |= IB_ACCESS_REMOTE_ATOMIC;
2737*4882a593Smuzhiyun 	ib_qp_acc_flags |= IB_ACCESS_LOCAL_WRITE;
2738*4882a593Smuzhiyun 	return ib_qp_acc_flags;
2739*4882a593Smuzhiyun }
2740*4882a593Smuzhiyun 
qedr_query_qp(struct ib_qp * ibqp,struct ib_qp_attr * qp_attr,int attr_mask,struct ib_qp_init_attr * qp_init_attr)2741*4882a593Smuzhiyun int qedr_query_qp(struct ib_qp *ibqp,
2742*4882a593Smuzhiyun 		  struct ib_qp_attr *qp_attr,
2743*4882a593Smuzhiyun 		  int attr_mask, struct ib_qp_init_attr *qp_init_attr)
2744*4882a593Smuzhiyun {
2745*4882a593Smuzhiyun 	struct qed_rdma_query_qp_out_params params;
2746*4882a593Smuzhiyun 	struct qedr_qp *qp = get_qedr_qp(ibqp);
2747*4882a593Smuzhiyun 	struct qedr_dev *dev = qp->dev;
2748*4882a593Smuzhiyun 	int rc = 0;
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	memset(&params, 0, sizeof(params));
2751*4882a593Smuzhiyun 	memset(qp_attr, 0, sizeof(*qp_attr));
2752*4882a593Smuzhiyun 	memset(qp_init_attr, 0, sizeof(*qp_init_attr));
2753*4882a593Smuzhiyun 
2754*4882a593Smuzhiyun 	if (qp->qp_type != IB_QPT_GSI) {
2755*4882a593Smuzhiyun 		rc = dev->ops->rdma_query_qp(dev->rdma_ctx, qp->qed_qp, &params);
2756*4882a593Smuzhiyun 		if (rc)
2757*4882a593Smuzhiyun 			goto err;
2758*4882a593Smuzhiyun 		qp_attr->qp_state = qedr_get_ibqp_state(params.state);
2759*4882a593Smuzhiyun 	} else {
2760*4882a593Smuzhiyun 		qp_attr->qp_state = qedr_get_ibqp_state(QED_ROCE_QP_STATE_RTS);
2761*4882a593Smuzhiyun 	}
2762*4882a593Smuzhiyun 
2763*4882a593Smuzhiyun 	qp_attr->cur_qp_state = qedr_get_ibqp_state(params.state);
2764*4882a593Smuzhiyun 	qp_attr->path_mtu = ib_mtu_int_to_enum(params.mtu);
2765*4882a593Smuzhiyun 	qp_attr->path_mig_state = IB_MIG_MIGRATED;
2766*4882a593Smuzhiyun 	qp_attr->rq_psn = params.rq_psn;
2767*4882a593Smuzhiyun 	qp_attr->sq_psn = params.sq_psn;
2768*4882a593Smuzhiyun 	qp_attr->dest_qp_num = params.dest_qp;
2769*4882a593Smuzhiyun 
2770*4882a593Smuzhiyun 	qp_attr->qp_access_flags = qedr_to_ib_qp_acc_flags(&params);
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun 	qp_attr->cap.max_send_wr = qp->sq.max_wr;
2773*4882a593Smuzhiyun 	qp_attr->cap.max_recv_wr = qp->rq.max_wr;
2774*4882a593Smuzhiyun 	qp_attr->cap.max_send_sge = qp->sq.max_sges;
2775*4882a593Smuzhiyun 	qp_attr->cap.max_recv_sge = qp->rq.max_sges;
2776*4882a593Smuzhiyun 	qp_attr->cap.max_inline_data = dev->attr.max_inline;
2777*4882a593Smuzhiyun 	qp_init_attr->cap = qp_attr->cap;
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	qp_attr->ah_attr.type = RDMA_AH_ATTR_TYPE_ROCE;
2780*4882a593Smuzhiyun 	rdma_ah_set_grh(&qp_attr->ah_attr, NULL,
2781*4882a593Smuzhiyun 			params.flow_label, qp->sgid_idx,
2782*4882a593Smuzhiyun 			params.hop_limit_ttl, params.traffic_class_tos);
2783*4882a593Smuzhiyun 	rdma_ah_set_dgid_raw(&qp_attr->ah_attr, &params.dgid.bytes[0]);
2784*4882a593Smuzhiyun 	rdma_ah_set_port_num(&qp_attr->ah_attr, 1);
2785*4882a593Smuzhiyun 	rdma_ah_set_sl(&qp_attr->ah_attr, 0);
2786*4882a593Smuzhiyun 	qp_attr->timeout = qp->timeout;
2787*4882a593Smuzhiyun 	qp_attr->rnr_retry = params.rnr_retry;
2788*4882a593Smuzhiyun 	qp_attr->retry_cnt = params.retry_cnt;
2789*4882a593Smuzhiyun 	qp_attr->min_rnr_timer = params.min_rnr_nak_timer;
2790*4882a593Smuzhiyun 	qp_attr->pkey_index = params.pkey_index;
2791*4882a593Smuzhiyun 	qp_attr->port_num = 1;
2792*4882a593Smuzhiyun 	rdma_ah_set_path_bits(&qp_attr->ah_attr, 0);
2793*4882a593Smuzhiyun 	rdma_ah_set_static_rate(&qp_attr->ah_attr, 0);
2794*4882a593Smuzhiyun 	qp_attr->alt_pkey_index = 0;
2795*4882a593Smuzhiyun 	qp_attr->alt_port_num = 0;
2796*4882a593Smuzhiyun 	qp_attr->alt_timeout = 0;
2797*4882a593Smuzhiyun 	memset(&qp_attr->alt_ah_attr, 0, sizeof(qp_attr->alt_ah_attr));
2798*4882a593Smuzhiyun 
2799*4882a593Smuzhiyun 	qp_attr->sq_draining = (params.state == QED_ROCE_QP_STATE_SQD) ? 1 : 0;
2800*4882a593Smuzhiyun 	qp_attr->max_dest_rd_atomic = params.max_dest_rd_atomic;
2801*4882a593Smuzhiyun 	qp_attr->max_rd_atomic = params.max_rd_atomic;
2802*4882a593Smuzhiyun 	qp_attr->en_sqd_async_notify = (params.sqd_async) ? 1 : 0;
2803*4882a593Smuzhiyun 
2804*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_QP, "QEDR_QUERY_QP: max_inline_data=%d\n",
2805*4882a593Smuzhiyun 		 qp_attr->cap.max_inline_data);
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun err:
2808*4882a593Smuzhiyun 	return rc;
2809*4882a593Smuzhiyun }
2810*4882a593Smuzhiyun 
qedr_destroy_qp(struct ib_qp * ibqp,struct ib_udata * udata)2811*4882a593Smuzhiyun int qedr_destroy_qp(struct ib_qp *ibqp, struct ib_udata *udata)
2812*4882a593Smuzhiyun {
2813*4882a593Smuzhiyun 	struct qedr_qp *qp = get_qedr_qp(ibqp);
2814*4882a593Smuzhiyun 	struct qedr_dev *dev = qp->dev;
2815*4882a593Smuzhiyun 	struct ib_qp_attr attr;
2816*4882a593Smuzhiyun 	int attr_mask = 0;
2817*4882a593Smuzhiyun 
2818*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_QP, "destroy qp: destroying %p, qp type=%d\n",
2819*4882a593Smuzhiyun 		 qp, qp->qp_type);
2820*4882a593Smuzhiyun 
2821*4882a593Smuzhiyun 	if (rdma_protocol_roce(&dev->ibdev, 1)) {
2822*4882a593Smuzhiyun 		if ((qp->state != QED_ROCE_QP_STATE_RESET) &&
2823*4882a593Smuzhiyun 		    (qp->state != QED_ROCE_QP_STATE_ERR) &&
2824*4882a593Smuzhiyun 		    (qp->state != QED_ROCE_QP_STATE_INIT)) {
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 			attr.qp_state = IB_QPS_ERR;
2827*4882a593Smuzhiyun 			attr_mask |= IB_QP_STATE;
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 			/* Change the QP state to ERROR */
2830*4882a593Smuzhiyun 			qedr_modify_qp(ibqp, &attr, attr_mask, NULL);
2831*4882a593Smuzhiyun 		}
2832*4882a593Smuzhiyun 	} else {
2833*4882a593Smuzhiyun 		/* If connection establishment started the WAIT_FOR_CONNECT
2834*4882a593Smuzhiyun 		 * bit will be on and we need to Wait for the establishment
2835*4882a593Smuzhiyun 		 * to complete before destroying the qp.
2836*4882a593Smuzhiyun 		 */
2837*4882a593Smuzhiyun 		if (test_and_set_bit(QEDR_IWARP_CM_WAIT_FOR_CONNECT,
2838*4882a593Smuzhiyun 				     &qp->iwarp_cm_flags))
2839*4882a593Smuzhiyun 			wait_for_completion(&qp->iwarp_cm_comp);
2840*4882a593Smuzhiyun 
2841*4882a593Smuzhiyun 		/* If graceful disconnect started, the WAIT_FOR_DISCONNECT
2842*4882a593Smuzhiyun 		 * bit will be on, and we need to wait for the disconnect to
2843*4882a593Smuzhiyun 		 * complete before continuing. We can use the same completion,
2844*4882a593Smuzhiyun 		 * iwarp_cm_comp, since this is the only place that waits for
2845*4882a593Smuzhiyun 		 * this completion and it is sequential. In addition,
2846*4882a593Smuzhiyun 		 * disconnect can't occur before the connection is fully
2847*4882a593Smuzhiyun 		 * established, therefore if WAIT_FOR_DISCONNECT is on it
2848*4882a593Smuzhiyun 		 * means WAIT_FOR_CONNECT is also on and the completion for
2849*4882a593Smuzhiyun 		 * CONNECT already occurred.
2850*4882a593Smuzhiyun 		 */
2851*4882a593Smuzhiyun 		if (test_and_set_bit(QEDR_IWARP_CM_WAIT_FOR_DISCONNECT,
2852*4882a593Smuzhiyun 				     &qp->iwarp_cm_flags))
2853*4882a593Smuzhiyun 			wait_for_completion(&qp->iwarp_cm_comp);
2854*4882a593Smuzhiyun 	}
2855*4882a593Smuzhiyun 
2856*4882a593Smuzhiyun 	if (qp->qp_type == IB_QPT_GSI)
2857*4882a593Smuzhiyun 		qedr_destroy_gsi_qp(dev);
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun 	/* We need to remove the entry from the xarray before we release the
2860*4882a593Smuzhiyun 	 * qp_id to avoid a race of the qp_id being reallocated and failing
2861*4882a593Smuzhiyun 	 * on xa_insert
2862*4882a593Smuzhiyun 	 */
2863*4882a593Smuzhiyun 	if (rdma_protocol_iwarp(&dev->ibdev, 1))
2864*4882a593Smuzhiyun 		xa_erase(&dev->qps, qp->qp_id);
2865*4882a593Smuzhiyun 
2866*4882a593Smuzhiyun 	qedr_free_qp_resources(dev, qp, udata);
2867*4882a593Smuzhiyun 
2868*4882a593Smuzhiyun 	if (rdma_protocol_iwarp(&dev->ibdev, 1))
2869*4882a593Smuzhiyun 		qedr_iw_qp_rem_ref(&qp->ibqp);
2870*4882a593Smuzhiyun 	else
2871*4882a593Smuzhiyun 		kfree(qp);
2872*4882a593Smuzhiyun 
2873*4882a593Smuzhiyun 	return 0;
2874*4882a593Smuzhiyun }
2875*4882a593Smuzhiyun 
qedr_create_ah(struct ib_ah * ibah,struct rdma_ah_init_attr * init_attr,struct ib_udata * udata)2876*4882a593Smuzhiyun int qedr_create_ah(struct ib_ah *ibah, struct rdma_ah_init_attr *init_attr,
2877*4882a593Smuzhiyun 		   struct ib_udata *udata)
2878*4882a593Smuzhiyun {
2879*4882a593Smuzhiyun 	struct qedr_ah *ah = get_qedr_ah(ibah);
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun 	rdma_copy_ah_attr(&ah->attr, init_attr->ah_attr);
2882*4882a593Smuzhiyun 
2883*4882a593Smuzhiyun 	return 0;
2884*4882a593Smuzhiyun }
2885*4882a593Smuzhiyun 
qedr_destroy_ah(struct ib_ah * ibah,u32 flags)2886*4882a593Smuzhiyun int qedr_destroy_ah(struct ib_ah *ibah, u32 flags)
2887*4882a593Smuzhiyun {
2888*4882a593Smuzhiyun 	struct qedr_ah *ah = get_qedr_ah(ibah);
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun 	rdma_destroy_ah_attr(&ah->attr);
2891*4882a593Smuzhiyun 	return 0;
2892*4882a593Smuzhiyun }
2893*4882a593Smuzhiyun 
free_mr_info(struct qedr_dev * dev,struct mr_info * info)2894*4882a593Smuzhiyun static void free_mr_info(struct qedr_dev *dev, struct mr_info *info)
2895*4882a593Smuzhiyun {
2896*4882a593Smuzhiyun 	struct qedr_pbl *pbl, *tmp;
2897*4882a593Smuzhiyun 
2898*4882a593Smuzhiyun 	if (info->pbl_table)
2899*4882a593Smuzhiyun 		list_add_tail(&info->pbl_table->list_entry,
2900*4882a593Smuzhiyun 			      &info->free_pbl_list);
2901*4882a593Smuzhiyun 
2902*4882a593Smuzhiyun 	if (!list_empty(&info->inuse_pbl_list))
2903*4882a593Smuzhiyun 		list_splice(&info->inuse_pbl_list, &info->free_pbl_list);
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun 	list_for_each_entry_safe(pbl, tmp, &info->free_pbl_list, list_entry) {
2906*4882a593Smuzhiyun 		list_del(&pbl->list_entry);
2907*4882a593Smuzhiyun 		qedr_free_pbl(dev, &info->pbl_info, pbl);
2908*4882a593Smuzhiyun 	}
2909*4882a593Smuzhiyun }
2910*4882a593Smuzhiyun 
init_mr_info(struct qedr_dev * dev,struct mr_info * info,size_t page_list_len,bool two_layered)2911*4882a593Smuzhiyun static int init_mr_info(struct qedr_dev *dev, struct mr_info *info,
2912*4882a593Smuzhiyun 			size_t page_list_len, bool two_layered)
2913*4882a593Smuzhiyun {
2914*4882a593Smuzhiyun 	struct qedr_pbl *tmp;
2915*4882a593Smuzhiyun 	int rc;
2916*4882a593Smuzhiyun 
2917*4882a593Smuzhiyun 	INIT_LIST_HEAD(&info->free_pbl_list);
2918*4882a593Smuzhiyun 	INIT_LIST_HEAD(&info->inuse_pbl_list);
2919*4882a593Smuzhiyun 
2920*4882a593Smuzhiyun 	rc = qedr_prepare_pbl_tbl(dev, &info->pbl_info,
2921*4882a593Smuzhiyun 				  page_list_len, two_layered);
2922*4882a593Smuzhiyun 	if (rc)
2923*4882a593Smuzhiyun 		goto done;
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun 	info->pbl_table = qedr_alloc_pbl_tbl(dev, &info->pbl_info, GFP_KERNEL);
2926*4882a593Smuzhiyun 	if (IS_ERR(info->pbl_table)) {
2927*4882a593Smuzhiyun 		rc = PTR_ERR(info->pbl_table);
2928*4882a593Smuzhiyun 		goto done;
2929*4882a593Smuzhiyun 	}
2930*4882a593Smuzhiyun 
2931*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_MR, "pbl_table_pa = %pa\n",
2932*4882a593Smuzhiyun 		 &info->pbl_table->pa);
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 	/* in usual case we use 2 PBLs, so we add one to free
2935*4882a593Smuzhiyun 	 * list and allocating another one
2936*4882a593Smuzhiyun 	 */
2937*4882a593Smuzhiyun 	tmp = qedr_alloc_pbl_tbl(dev, &info->pbl_info, GFP_KERNEL);
2938*4882a593Smuzhiyun 	if (IS_ERR(tmp)) {
2939*4882a593Smuzhiyun 		DP_DEBUG(dev, QEDR_MSG_MR, "Extra PBL is not allocated\n");
2940*4882a593Smuzhiyun 		goto done;
2941*4882a593Smuzhiyun 	}
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun 	list_add_tail(&tmp->list_entry, &info->free_pbl_list);
2944*4882a593Smuzhiyun 
2945*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_MR, "extra pbl_table_pa = %pa\n", &tmp->pa);
2946*4882a593Smuzhiyun 
2947*4882a593Smuzhiyun done:
2948*4882a593Smuzhiyun 	if (rc)
2949*4882a593Smuzhiyun 		free_mr_info(dev, info);
2950*4882a593Smuzhiyun 
2951*4882a593Smuzhiyun 	return rc;
2952*4882a593Smuzhiyun }
2953*4882a593Smuzhiyun 
qedr_reg_user_mr(struct ib_pd * ibpd,u64 start,u64 len,u64 usr_addr,int acc,struct ib_udata * udata)2954*4882a593Smuzhiyun struct ib_mr *qedr_reg_user_mr(struct ib_pd *ibpd, u64 start, u64 len,
2955*4882a593Smuzhiyun 			       u64 usr_addr, int acc, struct ib_udata *udata)
2956*4882a593Smuzhiyun {
2957*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibpd->device);
2958*4882a593Smuzhiyun 	struct qedr_mr *mr;
2959*4882a593Smuzhiyun 	struct qedr_pd *pd;
2960*4882a593Smuzhiyun 	int rc = -ENOMEM;
2961*4882a593Smuzhiyun 
2962*4882a593Smuzhiyun 	pd = get_qedr_pd(ibpd);
2963*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_MR,
2964*4882a593Smuzhiyun 		 "qedr_register user mr pd = %d start = %lld, len = %lld, usr_addr = %lld, acc = %d\n",
2965*4882a593Smuzhiyun 		 pd->pd_id, start, len, usr_addr, acc);
2966*4882a593Smuzhiyun 
2967*4882a593Smuzhiyun 	if (acc & IB_ACCESS_REMOTE_WRITE && !(acc & IB_ACCESS_LOCAL_WRITE))
2968*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun 	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
2971*4882a593Smuzhiyun 	if (!mr)
2972*4882a593Smuzhiyun 		return ERR_PTR(rc);
2973*4882a593Smuzhiyun 
2974*4882a593Smuzhiyun 	mr->type = QEDR_MR_USER;
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun 	mr->umem = ib_umem_get(ibpd->device, start, len, acc);
2977*4882a593Smuzhiyun 	if (IS_ERR(mr->umem)) {
2978*4882a593Smuzhiyun 		rc = -EFAULT;
2979*4882a593Smuzhiyun 		goto err0;
2980*4882a593Smuzhiyun 	}
2981*4882a593Smuzhiyun 
2982*4882a593Smuzhiyun 	rc = init_mr_info(dev, &mr->info,
2983*4882a593Smuzhiyun 			  ib_umem_num_dma_blocks(mr->umem, PAGE_SIZE), 1);
2984*4882a593Smuzhiyun 	if (rc)
2985*4882a593Smuzhiyun 		goto err1;
2986*4882a593Smuzhiyun 
2987*4882a593Smuzhiyun 	qedr_populate_pbls(dev, mr->umem, mr->info.pbl_table,
2988*4882a593Smuzhiyun 			   &mr->info.pbl_info, PAGE_SHIFT);
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun 	rc = dev->ops->rdma_alloc_tid(dev->rdma_ctx, &mr->hw_mr.itid);
2991*4882a593Smuzhiyun 	if (rc) {
2992*4882a593Smuzhiyun 		if (rc == -EINVAL)
2993*4882a593Smuzhiyun 			DP_ERR(dev, "Out of MR resources\n");
2994*4882a593Smuzhiyun 		else
2995*4882a593Smuzhiyun 			DP_ERR(dev, "roce alloc tid returned error %d\n", rc);
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun 		goto err1;
2998*4882a593Smuzhiyun 	}
2999*4882a593Smuzhiyun 
3000*4882a593Smuzhiyun 	/* Index only, 18 bit long, lkey = itid << 8 | key */
3001*4882a593Smuzhiyun 	mr->hw_mr.tid_type = QED_RDMA_TID_REGISTERED_MR;
3002*4882a593Smuzhiyun 	mr->hw_mr.key = 0;
3003*4882a593Smuzhiyun 	mr->hw_mr.pd = pd->pd_id;
3004*4882a593Smuzhiyun 	mr->hw_mr.local_read = 1;
3005*4882a593Smuzhiyun 	mr->hw_mr.local_write = (acc & IB_ACCESS_LOCAL_WRITE) ? 1 : 0;
3006*4882a593Smuzhiyun 	mr->hw_mr.remote_read = (acc & IB_ACCESS_REMOTE_READ) ? 1 : 0;
3007*4882a593Smuzhiyun 	mr->hw_mr.remote_write = (acc & IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
3008*4882a593Smuzhiyun 	mr->hw_mr.remote_atomic = (acc & IB_ACCESS_REMOTE_ATOMIC) ? 1 : 0;
3009*4882a593Smuzhiyun 	mr->hw_mr.mw_bind = false;
3010*4882a593Smuzhiyun 	mr->hw_mr.pbl_ptr = mr->info.pbl_table[0].pa;
3011*4882a593Smuzhiyun 	mr->hw_mr.pbl_two_level = mr->info.pbl_info.two_layered;
3012*4882a593Smuzhiyun 	mr->hw_mr.pbl_page_size_log = ilog2(mr->info.pbl_info.pbl_size);
3013*4882a593Smuzhiyun 	mr->hw_mr.page_size_log = PAGE_SHIFT;
3014*4882a593Smuzhiyun 	mr->hw_mr.length = len;
3015*4882a593Smuzhiyun 	mr->hw_mr.vaddr = usr_addr;
3016*4882a593Smuzhiyun 	mr->hw_mr.phy_mr = false;
3017*4882a593Smuzhiyun 	mr->hw_mr.dma_mr = false;
3018*4882a593Smuzhiyun 
3019*4882a593Smuzhiyun 	rc = dev->ops->rdma_register_tid(dev->rdma_ctx, &mr->hw_mr);
3020*4882a593Smuzhiyun 	if (rc) {
3021*4882a593Smuzhiyun 		DP_ERR(dev, "roce register tid returned an error %d\n", rc);
3022*4882a593Smuzhiyun 		goto err2;
3023*4882a593Smuzhiyun 	}
3024*4882a593Smuzhiyun 
3025*4882a593Smuzhiyun 	mr->ibmr.lkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
3026*4882a593Smuzhiyun 	if (mr->hw_mr.remote_write || mr->hw_mr.remote_read ||
3027*4882a593Smuzhiyun 	    mr->hw_mr.remote_atomic)
3028*4882a593Smuzhiyun 		mr->ibmr.rkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
3029*4882a593Smuzhiyun 
3030*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_MR, "register user mr lkey: %x\n",
3031*4882a593Smuzhiyun 		 mr->ibmr.lkey);
3032*4882a593Smuzhiyun 	return &mr->ibmr;
3033*4882a593Smuzhiyun 
3034*4882a593Smuzhiyun err2:
3035*4882a593Smuzhiyun 	dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
3036*4882a593Smuzhiyun err1:
3037*4882a593Smuzhiyun 	qedr_free_pbl(dev, &mr->info.pbl_info, mr->info.pbl_table);
3038*4882a593Smuzhiyun err0:
3039*4882a593Smuzhiyun 	kfree(mr);
3040*4882a593Smuzhiyun 	return ERR_PTR(rc);
3041*4882a593Smuzhiyun }
3042*4882a593Smuzhiyun 
qedr_dereg_mr(struct ib_mr * ib_mr,struct ib_udata * udata)3043*4882a593Smuzhiyun int qedr_dereg_mr(struct ib_mr *ib_mr, struct ib_udata *udata)
3044*4882a593Smuzhiyun {
3045*4882a593Smuzhiyun 	struct qedr_mr *mr = get_qedr_mr(ib_mr);
3046*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ib_mr->device);
3047*4882a593Smuzhiyun 	int rc = 0;
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun 	rc = dev->ops->rdma_deregister_tid(dev->rdma_ctx, mr->hw_mr.itid);
3050*4882a593Smuzhiyun 	if (rc)
3051*4882a593Smuzhiyun 		return rc;
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun 	dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
3054*4882a593Smuzhiyun 
3055*4882a593Smuzhiyun 	if (mr->type != QEDR_MR_DMA)
3056*4882a593Smuzhiyun 		free_mr_info(dev, &mr->info);
3057*4882a593Smuzhiyun 
3058*4882a593Smuzhiyun 	/* it could be user registered memory. */
3059*4882a593Smuzhiyun 	ib_umem_release(mr->umem);
3060*4882a593Smuzhiyun 
3061*4882a593Smuzhiyun 	kfree(mr);
3062*4882a593Smuzhiyun 
3063*4882a593Smuzhiyun 	return rc;
3064*4882a593Smuzhiyun }
3065*4882a593Smuzhiyun 
__qedr_alloc_mr(struct ib_pd * ibpd,int max_page_list_len)3066*4882a593Smuzhiyun static struct qedr_mr *__qedr_alloc_mr(struct ib_pd *ibpd,
3067*4882a593Smuzhiyun 				       int max_page_list_len)
3068*4882a593Smuzhiyun {
3069*4882a593Smuzhiyun 	struct qedr_pd *pd = get_qedr_pd(ibpd);
3070*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibpd->device);
3071*4882a593Smuzhiyun 	struct qedr_mr *mr;
3072*4882a593Smuzhiyun 	int rc = -ENOMEM;
3073*4882a593Smuzhiyun 
3074*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_MR,
3075*4882a593Smuzhiyun 		 "qedr_alloc_frmr pd = %d max_page_list_len= %d\n", pd->pd_id,
3076*4882a593Smuzhiyun 		 max_page_list_len);
3077*4882a593Smuzhiyun 
3078*4882a593Smuzhiyun 	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
3079*4882a593Smuzhiyun 	if (!mr)
3080*4882a593Smuzhiyun 		return ERR_PTR(rc);
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun 	mr->dev = dev;
3083*4882a593Smuzhiyun 	mr->type = QEDR_MR_FRMR;
3084*4882a593Smuzhiyun 
3085*4882a593Smuzhiyun 	rc = init_mr_info(dev, &mr->info, max_page_list_len, 1);
3086*4882a593Smuzhiyun 	if (rc)
3087*4882a593Smuzhiyun 		goto err0;
3088*4882a593Smuzhiyun 
3089*4882a593Smuzhiyun 	rc = dev->ops->rdma_alloc_tid(dev->rdma_ctx, &mr->hw_mr.itid);
3090*4882a593Smuzhiyun 	if (rc) {
3091*4882a593Smuzhiyun 		if (rc == -EINVAL)
3092*4882a593Smuzhiyun 			DP_ERR(dev, "Out of MR resources\n");
3093*4882a593Smuzhiyun 		else
3094*4882a593Smuzhiyun 			DP_ERR(dev, "roce alloc tid returned error %d\n", rc);
3095*4882a593Smuzhiyun 
3096*4882a593Smuzhiyun 		goto err1;
3097*4882a593Smuzhiyun 	}
3098*4882a593Smuzhiyun 
3099*4882a593Smuzhiyun 	/* Index only, 18 bit long, lkey = itid << 8 | key */
3100*4882a593Smuzhiyun 	mr->hw_mr.tid_type = QED_RDMA_TID_FMR;
3101*4882a593Smuzhiyun 	mr->hw_mr.key = 0;
3102*4882a593Smuzhiyun 	mr->hw_mr.pd = pd->pd_id;
3103*4882a593Smuzhiyun 	mr->hw_mr.local_read = 1;
3104*4882a593Smuzhiyun 	mr->hw_mr.local_write = 0;
3105*4882a593Smuzhiyun 	mr->hw_mr.remote_read = 0;
3106*4882a593Smuzhiyun 	mr->hw_mr.remote_write = 0;
3107*4882a593Smuzhiyun 	mr->hw_mr.remote_atomic = 0;
3108*4882a593Smuzhiyun 	mr->hw_mr.mw_bind = false;
3109*4882a593Smuzhiyun 	mr->hw_mr.pbl_ptr = 0;
3110*4882a593Smuzhiyun 	mr->hw_mr.pbl_two_level = mr->info.pbl_info.two_layered;
3111*4882a593Smuzhiyun 	mr->hw_mr.pbl_page_size_log = ilog2(mr->info.pbl_info.pbl_size);
3112*4882a593Smuzhiyun 	mr->hw_mr.length = 0;
3113*4882a593Smuzhiyun 	mr->hw_mr.vaddr = 0;
3114*4882a593Smuzhiyun 	mr->hw_mr.phy_mr = true;
3115*4882a593Smuzhiyun 	mr->hw_mr.dma_mr = false;
3116*4882a593Smuzhiyun 
3117*4882a593Smuzhiyun 	rc = dev->ops->rdma_register_tid(dev->rdma_ctx, &mr->hw_mr);
3118*4882a593Smuzhiyun 	if (rc) {
3119*4882a593Smuzhiyun 		DP_ERR(dev, "roce register tid returned an error %d\n", rc);
3120*4882a593Smuzhiyun 		goto err2;
3121*4882a593Smuzhiyun 	}
3122*4882a593Smuzhiyun 
3123*4882a593Smuzhiyun 	mr->ibmr.lkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
3124*4882a593Smuzhiyun 	mr->ibmr.rkey = mr->ibmr.lkey;
3125*4882a593Smuzhiyun 
3126*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_MR, "alloc frmr: %x\n", mr->ibmr.lkey);
3127*4882a593Smuzhiyun 	return mr;
3128*4882a593Smuzhiyun 
3129*4882a593Smuzhiyun err2:
3130*4882a593Smuzhiyun 	dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
3131*4882a593Smuzhiyun err1:
3132*4882a593Smuzhiyun 	qedr_free_pbl(dev, &mr->info.pbl_info, mr->info.pbl_table);
3133*4882a593Smuzhiyun err0:
3134*4882a593Smuzhiyun 	kfree(mr);
3135*4882a593Smuzhiyun 	return ERR_PTR(rc);
3136*4882a593Smuzhiyun }
3137*4882a593Smuzhiyun 
qedr_alloc_mr(struct ib_pd * ibpd,enum ib_mr_type mr_type,u32 max_num_sg)3138*4882a593Smuzhiyun struct ib_mr *qedr_alloc_mr(struct ib_pd *ibpd, enum ib_mr_type mr_type,
3139*4882a593Smuzhiyun 			    u32 max_num_sg)
3140*4882a593Smuzhiyun {
3141*4882a593Smuzhiyun 	struct qedr_mr *mr;
3142*4882a593Smuzhiyun 
3143*4882a593Smuzhiyun 	if (mr_type != IB_MR_TYPE_MEM_REG)
3144*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
3145*4882a593Smuzhiyun 
3146*4882a593Smuzhiyun 	mr = __qedr_alloc_mr(ibpd, max_num_sg);
3147*4882a593Smuzhiyun 
3148*4882a593Smuzhiyun 	if (IS_ERR(mr))
3149*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
3150*4882a593Smuzhiyun 
3151*4882a593Smuzhiyun 	return &mr->ibmr;
3152*4882a593Smuzhiyun }
3153*4882a593Smuzhiyun 
qedr_set_page(struct ib_mr * ibmr,u64 addr)3154*4882a593Smuzhiyun static int qedr_set_page(struct ib_mr *ibmr, u64 addr)
3155*4882a593Smuzhiyun {
3156*4882a593Smuzhiyun 	struct qedr_mr *mr = get_qedr_mr(ibmr);
3157*4882a593Smuzhiyun 	struct qedr_pbl *pbl_table;
3158*4882a593Smuzhiyun 	struct regpair *pbe;
3159*4882a593Smuzhiyun 	u32 pbes_in_page;
3160*4882a593Smuzhiyun 
3161*4882a593Smuzhiyun 	if (unlikely(mr->npages == mr->info.pbl_info.num_pbes)) {
3162*4882a593Smuzhiyun 		DP_ERR(mr->dev, "qedr_set_page fails when %d\n", mr->npages);
3163*4882a593Smuzhiyun 		return -ENOMEM;
3164*4882a593Smuzhiyun 	}
3165*4882a593Smuzhiyun 
3166*4882a593Smuzhiyun 	DP_DEBUG(mr->dev, QEDR_MSG_MR, "qedr_set_page pages[%d] = 0x%llx\n",
3167*4882a593Smuzhiyun 		 mr->npages, addr);
3168*4882a593Smuzhiyun 
3169*4882a593Smuzhiyun 	pbes_in_page = mr->info.pbl_info.pbl_size / sizeof(u64);
3170*4882a593Smuzhiyun 	pbl_table = mr->info.pbl_table + (mr->npages / pbes_in_page);
3171*4882a593Smuzhiyun 	pbe = (struct regpair *)pbl_table->va;
3172*4882a593Smuzhiyun 	pbe +=  mr->npages % pbes_in_page;
3173*4882a593Smuzhiyun 	pbe->lo = cpu_to_le32((u32)addr);
3174*4882a593Smuzhiyun 	pbe->hi = cpu_to_le32((u32)upper_32_bits(addr));
3175*4882a593Smuzhiyun 
3176*4882a593Smuzhiyun 	mr->npages++;
3177*4882a593Smuzhiyun 
3178*4882a593Smuzhiyun 	return 0;
3179*4882a593Smuzhiyun }
3180*4882a593Smuzhiyun 
handle_completed_mrs(struct qedr_dev * dev,struct mr_info * info)3181*4882a593Smuzhiyun static void handle_completed_mrs(struct qedr_dev *dev, struct mr_info *info)
3182*4882a593Smuzhiyun {
3183*4882a593Smuzhiyun 	int work = info->completed - info->completed_handled - 1;
3184*4882a593Smuzhiyun 
3185*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_MR, "Special FMR work = %d\n", work);
3186*4882a593Smuzhiyun 	while (work-- > 0 && !list_empty(&info->inuse_pbl_list)) {
3187*4882a593Smuzhiyun 		struct qedr_pbl *pbl;
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun 		/* Free all the page list that are possible to be freed
3190*4882a593Smuzhiyun 		 * (all the ones that were invalidated), under the assumption
3191*4882a593Smuzhiyun 		 * that if an FMR was completed successfully that means that
3192*4882a593Smuzhiyun 		 * if there was an invalidate operation before it also ended
3193*4882a593Smuzhiyun 		 */
3194*4882a593Smuzhiyun 		pbl = list_first_entry(&info->inuse_pbl_list,
3195*4882a593Smuzhiyun 				       struct qedr_pbl, list_entry);
3196*4882a593Smuzhiyun 		list_move_tail(&pbl->list_entry, &info->free_pbl_list);
3197*4882a593Smuzhiyun 		info->completed_handled++;
3198*4882a593Smuzhiyun 	}
3199*4882a593Smuzhiyun }
3200*4882a593Smuzhiyun 
qedr_map_mr_sg(struct ib_mr * ibmr,struct scatterlist * sg,int sg_nents,unsigned int * sg_offset)3201*4882a593Smuzhiyun int qedr_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg,
3202*4882a593Smuzhiyun 		   int sg_nents, unsigned int *sg_offset)
3203*4882a593Smuzhiyun {
3204*4882a593Smuzhiyun 	struct qedr_mr *mr = get_qedr_mr(ibmr);
3205*4882a593Smuzhiyun 
3206*4882a593Smuzhiyun 	mr->npages = 0;
3207*4882a593Smuzhiyun 
3208*4882a593Smuzhiyun 	handle_completed_mrs(mr->dev, &mr->info);
3209*4882a593Smuzhiyun 	return ib_sg_to_pages(ibmr, sg, sg_nents, NULL, qedr_set_page);
3210*4882a593Smuzhiyun }
3211*4882a593Smuzhiyun 
qedr_get_dma_mr(struct ib_pd * ibpd,int acc)3212*4882a593Smuzhiyun struct ib_mr *qedr_get_dma_mr(struct ib_pd *ibpd, int acc)
3213*4882a593Smuzhiyun {
3214*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibpd->device);
3215*4882a593Smuzhiyun 	struct qedr_pd *pd = get_qedr_pd(ibpd);
3216*4882a593Smuzhiyun 	struct qedr_mr *mr;
3217*4882a593Smuzhiyun 	int rc;
3218*4882a593Smuzhiyun 
3219*4882a593Smuzhiyun 	mr = kzalloc(sizeof(*mr), GFP_KERNEL);
3220*4882a593Smuzhiyun 	if (!mr)
3221*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
3222*4882a593Smuzhiyun 
3223*4882a593Smuzhiyun 	mr->type = QEDR_MR_DMA;
3224*4882a593Smuzhiyun 
3225*4882a593Smuzhiyun 	rc = dev->ops->rdma_alloc_tid(dev->rdma_ctx, &mr->hw_mr.itid);
3226*4882a593Smuzhiyun 	if (rc) {
3227*4882a593Smuzhiyun 		if (rc == -EINVAL)
3228*4882a593Smuzhiyun 			DP_ERR(dev, "Out of MR resources\n");
3229*4882a593Smuzhiyun 		else
3230*4882a593Smuzhiyun 			DP_ERR(dev, "roce alloc tid returned error %d\n", rc);
3231*4882a593Smuzhiyun 
3232*4882a593Smuzhiyun 		goto err1;
3233*4882a593Smuzhiyun 	}
3234*4882a593Smuzhiyun 
3235*4882a593Smuzhiyun 	/* index only, 18 bit long, lkey = itid << 8 | key */
3236*4882a593Smuzhiyun 	mr->hw_mr.tid_type = QED_RDMA_TID_REGISTERED_MR;
3237*4882a593Smuzhiyun 	mr->hw_mr.pd = pd->pd_id;
3238*4882a593Smuzhiyun 	mr->hw_mr.local_read = 1;
3239*4882a593Smuzhiyun 	mr->hw_mr.local_write = (acc & IB_ACCESS_LOCAL_WRITE) ? 1 : 0;
3240*4882a593Smuzhiyun 	mr->hw_mr.remote_read = (acc & IB_ACCESS_REMOTE_READ) ? 1 : 0;
3241*4882a593Smuzhiyun 	mr->hw_mr.remote_write = (acc & IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
3242*4882a593Smuzhiyun 	mr->hw_mr.remote_atomic = (acc & IB_ACCESS_REMOTE_ATOMIC) ? 1 : 0;
3243*4882a593Smuzhiyun 	mr->hw_mr.dma_mr = true;
3244*4882a593Smuzhiyun 
3245*4882a593Smuzhiyun 	rc = dev->ops->rdma_register_tid(dev->rdma_ctx, &mr->hw_mr);
3246*4882a593Smuzhiyun 	if (rc) {
3247*4882a593Smuzhiyun 		DP_ERR(dev, "roce register tid returned an error %d\n", rc);
3248*4882a593Smuzhiyun 		goto err2;
3249*4882a593Smuzhiyun 	}
3250*4882a593Smuzhiyun 
3251*4882a593Smuzhiyun 	mr->ibmr.lkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
3252*4882a593Smuzhiyun 	if (mr->hw_mr.remote_write || mr->hw_mr.remote_read ||
3253*4882a593Smuzhiyun 	    mr->hw_mr.remote_atomic)
3254*4882a593Smuzhiyun 		mr->ibmr.rkey = mr->hw_mr.itid << 8 | mr->hw_mr.key;
3255*4882a593Smuzhiyun 
3256*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_MR, "get dma mr: lkey = %x\n", mr->ibmr.lkey);
3257*4882a593Smuzhiyun 	return &mr->ibmr;
3258*4882a593Smuzhiyun 
3259*4882a593Smuzhiyun err2:
3260*4882a593Smuzhiyun 	dev->ops->rdma_free_tid(dev->rdma_ctx, mr->hw_mr.itid);
3261*4882a593Smuzhiyun err1:
3262*4882a593Smuzhiyun 	kfree(mr);
3263*4882a593Smuzhiyun 	return ERR_PTR(rc);
3264*4882a593Smuzhiyun }
3265*4882a593Smuzhiyun 
qedr_wq_is_full(struct qedr_qp_hwq_info * wq)3266*4882a593Smuzhiyun static inline int qedr_wq_is_full(struct qedr_qp_hwq_info *wq)
3267*4882a593Smuzhiyun {
3268*4882a593Smuzhiyun 	return (((wq->prod + 1) % wq->max_wr) == wq->cons);
3269*4882a593Smuzhiyun }
3270*4882a593Smuzhiyun 
sge_data_len(struct ib_sge * sg_list,int num_sge)3271*4882a593Smuzhiyun static int sge_data_len(struct ib_sge *sg_list, int num_sge)
3272*4882a593Smuzhiyun {
3273*4882a593Smuzhiyun 	int i, len = 0;
3274*4882a593Smuzhiyun 
3275*4882a593Smuzhiyun 	for (i = 0; i < num_sge; i++)
3276*4882a593Smuzhiyun 		len += sg_list[i].length;
3277*4882a593Smuzhiyun 
3278*4882a593Smuzhiyun 	return len;
3279*4882a593Smuzhiyun }
3280*4882a593Smuzhiyun 
swap_wqe_data64(u64 * p)3281*4882a593Smuzhiyun static void swap_wqe_data64(u64 *p)
3282*4882a593Smuzhiyun {
3283*4882a593Smuzhiyun 	int i;
3284*4882a593Smuzhiyun 
3285*4882a593Smuzhiyun 	for (i = 0; i < QEDR_SQE_ELEMENT_SIZE / sizeof(u64); i++, p++)
3286*4882a593Smuzhiyun 		*p = cpu_to_be64(cpu_to_le64(*p));
3287*4882a593Smuzhiyun }
3288*4882a593Smuzhiyun 
qedr_prepare_sq_inline_data(struct qedr_dev * dev,struct qedr_qp * qp,u8 * wqe_size,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr,u8 * bits,u8 bit)3289*4882a593Smuzhiyun static u32 qedr_prepare_sq_inline_data(struct qedr_dev *dev,
3290*4882a593Smuzhiyun 				       struct qedr_qp *qp, u8 *wqe_size,
3291*4882a593Smuzhiyun 				       const struct ib_send_wr *wr,
3292*4882a593Smuzhiyun 				       const struct ib_send_wr **bad_wr,
3293*4882a593Smuzhiyun 				       u8 *bits, u8 bit)
3294*4882a593Smuzhiyun {
3295*4882a593Smuzhiyun 	u32 data_size = sge_data_len(wr->sg_list, wr->num_sge);
3296*4882a593Smuzhiyun 	char *seg_prt, *wqe;
3297*4882a593Smuzhiyun 	int i, seg_siz;
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun 	if (data_size > ROCE_REQ_MAX_INLINE_DATA_SIZE) {
3300*4882a593Smuzhiyun 		DP_ERR(dev, "Too much inline data in WR: %d\n", data_size);
3301*4882a593Smuzhiyun 		*bad_wr = wr;
3302*4882a593Smuzhiyun 		return 0;
3303*4882a593Smuzhiyun 	}
3304*4882a593Smuzhiyun 
3305*4882a593Smuzhiyun 	if (!data_size)
3306*4882a593Smuzhiyun 		return data_size;
3307*4882a593Smuzhiyun 
3308*4882a593Smuzhiyun 	*bits |= bit;
3309*4882a593Smuzhiyun 
3310*4882a593Smuzhiyun 	seg_prt = NULL;
3311*4882a593Smuzhiyun 	wqe = NULL;
3312*4882a593Smuzhiyun 	seg_siz = 0;
3313*4882a593Smuzhiyun 
3314*4882a593Smuzhiyun 	/* Copy data inline */
3315*4882a593Smuzhiyun 	for (i = 0; i < wr->num_sge; i++) {
3316*4882a593Smuzhiyun 		u32 len = wr->sg_list[i].length;
3317*4882a593Smuzhiyun 		void *src = (void *)(uintptr_t)wr->sg_list[i].addr;
3318*4882a593Smuzhiyun 
3319*4882a593Smuzhiyun 		while (len > 0) {
3320*4882a593Smuzhiyun 			u32 cur;
3321*4882a593Smuzhiyun 
3322*4882a593Smuzhiyun 			/* New segment required */
3323*4882a593Smuzhiyun 			if (!seg_siz) {
3324*4882a593Smuzhiyun 				wqe = (char *)qed_chain_produce(&qp->sq.pbl);
3325*4882a593Smuzhiyun 				seg_prt = wqe;
3326*4882a593Smuzhiyun 				seg_siz = sizeof(struct rdma_sq_common_wqe);
3327*4882a593Smuzhiyun 				(*wqe_size)++;
3328*4882a593Smuzhiyun 			}
3329*4882a593Smuzhiyun 
3330*4882a593Smuzhiyun 			/* Calculate currently allowed length */
3331*4882a593Smuzhiyun 			cur = min_t(u32, len, seg_siz);
3332*4882a593Smuzhiyun 			memcpy(seg_prt, src, cur);
3333*4882a593Smuzhiyun 
3334*4882a593Smuzhiyun 			/* Update segment variables */
3335*4882a593Smuzhiyun 			seg_prt += cur;
3336*4882a593Smuzhiyun 			seg_siz -= cur;
3337*4882a593Smuzhiyun 
3338*4882a593Smuzhiyun 			/* Update sge variables */
3339*4882a593Smuzhiyun 			src += cur;
3340*4882a593Smuzhiyun 			len -= cur;
3341*4882a593Smuzhiyun 
3342*4882a593Smuzhiyun 			/* Swap fully-completed segments */
3343*4882a593Smuzhiyun 			if (!seg_siz)
3344*4882a593Smuzhiyun 				swap_wqe_data64((u64 *)wqe);
3345*4882a593Smuzhiyun 		}
3346*4882a593Smuzhiyun 	}
3347*4882a593Smuzhiyun 
3348*4882a593Smuzhiyun 	/* swap last not completed segment */
3349*4882a593Smuzhiyun 	if (seg_siz)
3350*4882a593Smuzhiyun 		swap_wqe_data64((u64 *)wqe);
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun 	return data_size;
3353*4882a593Smuzhiyun }
3354*4882a593Smuzhiyun 
3355*4882a593Smuzhiyun #define RQ_SGE_SET(sge, vaddr, vlength, vflags)			\
3356*4882a593Smuzhiyun 	do {							\
3357*4882a593Smuzhiyun 		DMA_REGPAIR_LE(sge->addr, vaddr);		\
3358*4882a593Smuzhiyun 		(sge)->length = cpu_to_le32(vlength);		\
3359*4882a593Smuzhiyun 		(sge)->flags = cpu_to_le32(vflags);		\
3360*4882a593Smuzhiyun 	} while (0)
3361*4882a593Smuzhiyun 
3362*4882a593Smuzhiyun #define SRQ_HDR_SET(hdr, vwr_id, num_sge)			\
3363*4882a593Smuzhiyun 	do {							\
3364*4882a593Smuzhiyun 		DMA_REGPAIR_LE(hdr->wr_id, vwr_id);		\
3365*4882a593Smuzhiyun 		(hdr)->num_sges = num_sge;			\
3366*4882a593Smuzhiyun 	} while (0)
3367*4882a593Smuzhiyun 
3368*4882a593Smuzhiyun #define SRQ_SGE_SET(sge, vaddr, vlength, vlkey)			\
3369*4882a593Smuzhiyun 	do {							\
3370*4882a593Smuzhiyun 		DMA_REGPAIR_LE(sge->addr, vaddr);		\
3371*4882a593Smuzhiyun 		(sge)->length = cpu_to_le32(vlength);		\
3372*4882a593Smuzhiyun 		(sge)->l_key = cpu_to_le32(vlkey);		\
3373*4882a593Smuzhiyun 	} while (0)
3374*4882a593Smuzhiyun 
qedr_prepare_sq_sges(struct qedr_qp * qp,u8 * wqe_size,const struct ib_send_wr * wr)3375*4882a593Smuzhiyun static u32 qedr_prepare_sq_sges(struct qedr_qp *qp, u8 *wqe_size,
3376*4882a593Smuzhiyun 				const struct ib_send_wr *wr)
3377*4882a593Smuzhiyun {
3378*4882a593Smuzhiyun 	u32 data_size = 0;
3379*4882a593Smuzhiyun 	int i;
3380*4882a593Smuzhiyun 
3381*4882a593Smuzhiyun 	for (i = 0; i < wr->num_sge; i++) {
3382*4882a593Smuzhiyun 		struct rdma_sq_sge *sge = qed_chain_produce(&qp->sq.pbl);
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 		DMA_REGPAIR_LE(sge->addr, wr->sg_list[i].addr);
3385*4882a593Smuzhiyun 		sge->l_key = cpu_to_le32(wr->sg_list[i].lkey);
3386*4882a593Smuzhiyun 		sge->length = cpu_to_le32(wr->sg_list[i].length);
3387*4882a593Smuzhiyun 		data_size += wr->sg_list[i].length;
3388*4882a593Smuzhiyun 	}
3389*4882a593Smuzhiyun 
3390*4882a593Smuzhiyun 	if (wqe_size)
3391*4882a593Smuzhiyun 		*wqe_size += wr->num_sge;
3392*4882a593Smuzhiyun 
3393*4882a593Smuzhiyun 	return data_size;
3394*4882a593Smuzhiyun }
3395*4882a593Smuzhiyun 
qedr_prepare_sq_rdma_data(struct qedr_dev * dev,struct qedr_qp * qp,struct rdma_sq_rdma_wqe_1st * rwqe,struct rdma_sq_rdma_wqe_2nd * rwqe2,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)3396*4882a593Smuzhiyun static u32 qedr_prepare_sq_rdma_data(struct qedr_dev *dev,
3397*4882a593Smuzhiyun 				     struct qedr_qp *qp,
3398*4882a593Smuzhiyun 				     struct rdma_sq_rdma_wqe_1st *rwqe,
3399*4882a593Smuzhiyun 				     struct rdma_sq_rdma_wqe_2nd *rwqe2,
3400*4882a593Smuzhiyun 				     const struct ib_send_wr *wr,
3401*4882a593Smuzhiyun 				     const struct ib_send_wr **bad_wr)
3402*4882a593Smuzhiyun {
3403*4882a593Smuzhiyun 	rwqe2->r_key = cpu_to_le32(rdma_wr(wr)->rkey);
3404*4882a593Smuzhiyun 	DMA_REGPAIR_LE(rwqe2->remote_va, rdma_wr(wr)->remote_addr);
3405*4882a593Smuzhiyun 
3406*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_INLINE &&
3407*4882a593Smuzhiyun 	    (wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM ||
3408*4882a593Smuzhiyun 	     wr->opcode == IB_WR_RDMA_WRITE)) {
3409*4882a593Smuzhiyun 		u8 flags = 0;
3410*4882a593Smuzhiyun 
3411*4882a593Smuzhiyun 		SET_FIELD2(flags, RDMA_SQ_RDMA_WQE_1ST_INLINE_FLG, 1);
3412*4882a593Smuzhiyun 		return qedr_prepare_sq_inline_data(dev, qp, &rwqe->wqe_size, wr,
3413*4882a593Smuzhiyun 						   bad_wr, &rwqe->flags, flags);
3414*4882a593Smuzhiyun 	}
3415*4882a593Smuzhiyun 
3416*4882a593Smuzhiyun 	return qedr_prepare_sq_sges(qp, &rwqe->wqe_size, wr);
3417*4882a593Smuzhiyun }
3418*4882a593Smuzhiyun 
qedr_prepare_sq_send_data(struct qedr_dev * dev,struct qedr_qp * qp,struct rdma_sq_send_wqe_1st * swqe,struct rdma_sq_send_wqe_2st * swqe2,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)3419*4882a593Smuzhiyun static u32 qedr_prepare_sq_send_data(struct qedr_dev *dev,
3420*4882a593Smuzhiyun 				     struct qedr_qp *qp,
3421*4882a593Smuzhiyun 				     struct rdma_sq_send_wqe_1st *swqe,
3422*4882a593Smuzhiyun 				     struct rdma_sq_send_wqe_2st *swqe2,
3423*4882a593Smuzhiyun 				     const struct ib_send_wr *wr,
3424*4882a593Smuzhiyun 				     const struct ib_send_wr **bad_wr)
3425*4882a593Smuzhiyun {
3426*4882a593Smuzhiyun 	memset(swqe2, 0, sizeof(*swqe2));
3427*4882a593Smuzhiyun 	if (wr->send_flags & IB_SEND_INLINE) {
3428*4882a593Smuzhiyun 		u8 flags = 0;
3429*4882a593Smuzhiyun 
3430*4882a593Smuzhiyun 		SET_FIELD2(flags, RDMA_SQ_SEND_WQE_INLINE_FLG, 1);
3431*4882a593Smuzhiyun 		return qedr_prepare_sq_inline_data(dev, qp, &swqe->wqe_size, wr,
3432*4882a593Smuzhiyun 						   bad_wr, &swqe->flags, flags);
3433*4882a593Smuzhiyun 	}
3434*4882a593Smuzhiyun 
3435*4882a593Smuzhiyun 	return qedr_prepare_sq_sges(qp, &swqe->wqe_size, wr);
3436*4882a593Smuzhiyun }
3437*4882a593Smuzhiyun 
qedr_prepare_reg(struct qedr_qp * qp,struct rdma_sq_fmr_wqe_1st * fwqe1,const struct ib_reg_wr * wr)3438*4882a593Smuzhiyun static int qedr_prepare_reg(struct qedr_qp *qp,
3439*4882a593Smuzhiyun 			    struct rdma_sq_fmr_wqe_1st *fwqe1,
3440*4882a593Smuzhiyun 			    const struct ib_reg_wr *wr)
3441*4882a593Smuzhiyun {
3442*4882a593Smuzhiyun 	struct qedr_mr *mr = get_qedr_mr(wr->mr);
3443*4882a593Smuzhiyun 	struct rdma_sq_fmr_wqe_2nd *fwqe2;
3444*4882a593Smuzhiyun 
3445*4882a593Smuzhiyun 	fwqe2 = (struct rdma_sq_fmr_wqe_2nd *)qed_chain_produce(&qp->sq.pbl);
3446*4882a593Smuzhiyun 	fwqe1->addr.hi = upper_32_bits(mr->ibmr.iova);
3447*4882a593Smuzhiyun 	fwqe1->addr.lo = lower_32_bits(mr->ibmr.iova);
3448*4882a593Smuzhiyun 	fwqe1->l_key = wr->key;
3449*4882a593Smuzhiyun 
3450*4882a593Smuzhiyun 	fwqe2->access_ctrl = 0;
3451*4882a593Smuzhiyun 
3452*4882a593Smuzhiyun 	SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_REMOTE_READ,
3453*4882a593Smuzhiyun 		   !!(wr->access & IB_ACCESS_REMOTE_READ));
3454*4882a593Smuzhiyun 	SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_REMOTE_WRITE,
3455*4882a593Smuzhiyun 		   !!(wr->access & IB_ACCESS_REMOTE_WRITE));
3456*4882a593Smuzhiyun 	SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_ENABLE_ATOMIC,
3457*4882a593Smuzhiyun 		   !!(wr->access & IB_ACCESS_REMOTE_ATOMIC));
3458*4882a593Smuzhiyun 	SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_LOCAL_READ, 1);
3459*4882a593Smuzhiyun 	SET_FIELD2(fwqe2->access_ctrl, RDMA_SQ_FMR_WQE_2ND_LOCAL_WRITE,
3460*4882a593Smuzhiyun 		   !!(wr->access & IB_ACCESS_LOCAL_WRITE));
3461*4882a593Smuzhiyun 	fwqe2->fmr_ctrl = 0;
3462*4882a593Smuzhiyun 
3463*4882a593Smuzhiyun 	SET_FIELD2(fwqe2->fmr_ctrl, RDMA_SQ_FMR_WQE_2ND_PAGE_SIZE_LOG,
3464*4882a593Smuzhiyun 		   ilog2(mr->ibmr.page_size) - 12);
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun 	fwqe2->length_hi = 0;
3467*4882a593Smuzhiyun 	fwqe2->length_lo = mr->ibmr.length;
3468*4882a593Smuzhiyun 	fwqe2->pbl_addr.hi = upper_32_bits(mr->info.pbl_table->pa);
3469*4882a593Smuzhiyun 	fwqe2->pbl_addr.lo = lower_32_bits(mr->info.pbl_table->pa);
3470*4882a593Smuzhiyun 
3471*4882a593Smuzhiyun 	qp->wqe_wr_id[qp->sq.prod].mr = mr;
3472*4882a593Smuzhiyun 
3473*4882a593Smuzhiyun 	return 0;
3474*4882a593Smuzhiyun }
3475*4882a593Smuzhiyun 
qedr_ib_to_wc_opcode(enum ib_wr_opcode opcode)3476*4882a593Smuzhiyun static enum ib_wc_opcode qedr_ib_to_wc_opcode(enum ib_wr_opcode opcode)
3477*4882a593Smuzhiyun {
3478*4882a593Smuzhiyun 	switch (opcode) {
3479*4882a593Smuzhiyun 	case IB_WR_RDMA_WRITE:
3480*4882a593Smuzhiyun 	case IB_WR_RDMA_WRITE_WITH_IMM:
3481*4882a593Smuzhiyun 		return IB_WC_RDMA_WRITE;
3482*4882a593Smuzhiyun 	case IB_WR_SEND_WITH_IMM:
3483*4882a593Smuzhiyun 	case IB_WR_SEND:
3484*4882a593Smuzhiyun 	case IB_WR_SEND_WITH_INV:
3485*4882a593Smuzhiyun 		return IB_WC_SEND;
3486*4882a593Smuzhiyun 	case IB_WR_RDMA_READ:
3487*4882a593Smuzhiyun 	case IB_WR_RDMA_READ_WITH_INV:
3488*4882a593Smuzhiyun 		return IB_WC_RDMA_READ;
3489*4882a593Smuzhiyun 	case IB_WR_ATOMIC_CMP_AND_SWP:
3490*4882a593Smuzhiyun 		return IB_WC_COMP_SWAP;
3491*4882a593Smuzhiyun 	case IB_WR_ATOMIC_FETCH_AND_ADD:
3492*4882a593Smuzhiyun 		return IB_WC_FETCH_ADD;
3493*4882a593Smuzhiyun 	case IB_WR_REG_MR:
3494*4882a593Smuzhiyun 		return IB_WC_REG_MR;
3495*4882a593Smuzhiyun 	case IB_WR_LOCAL_INV:
3496*4882a593Smuzhiyun 		return IB_WC_LOCAL_INV;
3497*4882a593Smuzhiyun 	default:
3498*4882a593Smuzhiyun 		return IB_WC_SEND;
3499*4882a593Smuzhiyun 	}
3500*4882a593Smuzhiyun }
3501*4882a593Smuzhiyun 
qedr_can_post_send(struct qedr_qp * qp,const struct ib_send_wr * wr)3502*4882a593Smuzhiyun static inline bool qedr_can_post_send(struct qedr_qp *qp,
3503*4882a593Smuzhiyun 				      const struct ib_send_wr *wr)
3504*4882a593Smuzhiyun {
3505*4882a593Smuzhiyun 	int wq_is_full, err_wr, pbl_is_full;
3506*4882a593Smuzhiyun 	struct qedr_dev *dev = qp->dev;
3507*4882a593Smuzhiyun 
3508*4882a593Smuzhiyun 	/* prevent SQ overflow and/or processing of a bad WR */
3509*4882a593Smuzhiyun 	err_wr = wr->num_sge > qp->sq.max_sges;
3510*4882a593Smuzhiyun 	wq_is_full = qedr_wq_is_full(&qp->sq);
3511*4882a593Smuzhiyun 	pbl_is_full = qed_chain_get_elem_left_u32(&qp->sq.pbl) <
3512*4882a593Smuzhiyun 		      QEDR_MAX_SQE_ELEMENTS_PER_SQE;
3513*4882a593Smuzhiyun 	if (wq_is_full || err_wr || pbl_is_full) {
3514*4882a593Smuzhiyun 		if (wq_is_full && !(qp->err_bitmap & QEDR_QP_ERR_SQ_FULL)) {
3515*4882a593Smuzhiyun 			DP_ERR(dev,
3516*4882a593Smuzhiyun 			       "error: WQ is full. Post send on QP %p failed (this error appears only once)\n",
3517*4882a593Smuzhiyun 			       qp);
3518*4882a593Smuzhiyun 			qp->err_bitmap |= QEDR_QP_ERR_SQ_FULL;
3519*4882a593Smuzhiyun 		}
3520*4882a593Smuzhiyun 
3521*4882a593Smuzhiyun 		if (err_wr && !(qp->err_bitmap & QEDR_QP_ERR_BAD_SR)) {
3522*4882a593Smuzhiyun 			DP_ERR(dev,
3523*4882a593Smuzhiyun 			       "error: WR is bad. Post send on QP %p failed (this error appears only once)\n",
3524*4882a593Smuzhiyun 			       qp);
3525*4882a593Smuzhiyun 			qp->err_bitmap |= QEDR_QP_ERR_BAD_SR;
3526*4882a593Smuzhiyun 		}
3527*4882a593Smuzhiyun 
3528*4882a593Smuzhiyun 		if (pbl_is_full &&
3529*4882a593Smuzhiyun 		    !(qp->err_bitmap & QEDR_QP_ERR_SQ_PBL_FULL)) {
3530*4882a593Smuzhiyun 			DP_ERR(dev,
3531*4882a593Smuzhiyun 			       "error: WQ PBL is full. Post send on QP %p failed (this error appears only once)\n",
3532*4882a593Smuzhiyun 			       qp);
3533*4882a593Smuzhiyun 			qp->err_bitmap |= QEDR_QP_ERR_SQ_PBL_FULL;
3534*4882a593Smuzhiyun 		}
3535*4882a593Smuzhiyun 		return false;
3536*4882a593Smuzhiyun 	}
3537*4882a593Smuzhiyun 	return true;
3538*4882a593Smuzhiyun }
3539*4882a593Smuzhiyun 
__qedr_post_send(struct ib_qp * ibqp,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)3540*4882a593Smuzhiyun static int __qedr_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
3541*4882a593Smuzhiyun 			    const struct ib_send_wr **bad_wr)
3542*4882a593Smuzhiyun {
3543*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibqp->device);
3544*4882a593Smuzhiyun 	struct qedr_qp *qp = get_qedr_qp(ibqp);
3545*4882a593Smuzhiyun 	struct rdma_sq_atomic_wqe_1st *awqe1;
3546*4882a593Smuzhiyun 	struct rdma_sq_atomic_wqe_2nd *awqe2;
3547*4882a593Smuzhiyun 	struct rdma_sq_atomic_wqe_3rd *awqe3;
3548*4882a593Smuzhiyun 	struct rdma_sq_send_wqe_2st *swqe2;
3549*4882a593Smuzhiyun 	struct rdma_sq_local_inv_wqe *iwqe;
3550*4882a593Smuzhiyun 	struct rdma_sq_rdma_wqe_2nd *rwqe2;
3551*4882a593Smuzhiyun 	struct rdma_sq_send_wqe_1st *swqe;
3552*4882a593Smuzhiyun 	struct rdma_sq_rdma_wqe_1st *rwqe;
3553*4882a593Smuzhiyun 	struct rdma_sq_fmr_wqe_1st *fwqe1;
3554*4882a593Smuzhiyun 	struct rdma_sq_common_wqe *wqe;
3555*4882a593Smuzhiyun 	u32 length;
3556*4882a593Smuzhiyun 	int rc = 0;
3557*4882a593Smuzhiyun 	bool comp;
3558*4882a593Smuzhiyun 
3559*4882a593Smuzhiyun 	if (!qedr_can_post_send(qp, wr)) {
3560*4882a593Smuzhiyun 		*bad_wr = wr;
3561*4882a593Smuzhiyun 		return -ENOMEM;
3562*4882a593Smuzhiyun 	}
3563*4882a593Smuzhiyun 
3564*4882a593Smuzhiyun 	wqe = qed_chain_produce(&qp->sq.pbl);
3565*4882a593Smuzhiyun 	qp->wqe_wr_id[qp->sq.prod].signaled =
3566*4882a593Smuzhiyun 		!!(wr->send_flags & IB_SEND_SIGNALED) || qp->signaled;
3567*4882a593Smuzhiyun 
3568*4882a593Smuzhiyun 	wqe->flags = 0;
3569*4882a593Smuzhiyun 	SET_FIELD2(wqe->flags, RDMA_SQ_SEND_WQE_SE_FLG,
3570*4882a593Smuzhiyun 		   !!(wr->send_flags & IB_SEND_SOLICITED));
3571*4882a593Smuzhiyun 	comp = (!!(wr->send_flags & IB_SEND_SIGNALED)) || qp->signaled;
3572*4882a593Smuzhiyun 	SET_FIELD2(wqe->flags, RDMA_SQ_SEND_WQE_COMP_FLG, comp);
3573*4882a593Smuzhiyun 	SET_FIELD2(wqe->flags, RDMA_SQ_SEND_WQE_RD_FENCE_FLG,
3574*4882a593Smuzhiyun 		   !!(wr->send_flags & IB_SEND_FENCE));
3575*4882a593Smuzhiyun 	wqe->prev_wqe_size = qp->prev_wqe_size;
3576*4882a593Smuzhiyun 
3577*4882a593Smuzhiyun 	qp->wqe_wr_id[qp->sq.prod].opcode = qedr_ib_to_wc_opcode(wr->opcode);
3578*4882a593Smuzhiyun 
3579*4882a593Smuzhiyun 	switch (wr->opcode) {
3580*4882a593Smuzhiyun 	case IB_WR_SEND_WITH_IMM:
3581*4882a593Smuzhiyun 		if (unlikely(rdma_protocol_iwarp(&dev->ibdev, 1))) {
3582*4882a593Smuzhiyun 			rc = -EINVAL;
3583*4882a593Smuzhiyun 			*bad_wr = wr;
3584*4882a593Smuzhiyun 			break;
3585*4882a593Smuzhiyun 		}
3586*4882a593Smuzhiyun 		wqe->req_type = RDMA_SQ_REQ_TYPE_SEND_WITH_IMM;
3587*4882a593Smuzhiyun 		swqe = (struct rdma_sq_send_wqe_1st *)wqe;
3588*4882a593Smuzhiyun 		swqe->wqe_size = 2;
3589*4882a593Smuzhiyun 		swqe2 = qed_chain_produce(&qp->sq.pbl);
3590*4882a593Smuzhiyun 
3591*4882a593Smuzhiyun 		swqe->inv_key_or_imm_data = cpu_to_le32(be32_to_cpu(wr->ex.imm_data));
3592*4882a593Smuzhiyun 		length = qedr_prepare_sq_send_data(dev, qp, swqe, swqe2,
3593*4882a593Smuzhiyun 						   wr, bad_wr);
3594*4882a593Smuzhiyun 		swqe->length = cpu_to_le32(length);
3595*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].wqe_size = swqe->wqe_size;
3596*4882a593Smuzhiyun 		qp->prev_wqe_size = swqe->wqe_size;
3597*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].bytes_len = swqe->length;
3598*4882a593Smuzhiyun 		break;
3599*4882a593Smuzhiyun 	case IB_WR_SEND:
3600*4882a593Smuzhiyun 		wqe->req_type = RDMA_SQ_REQ_TYPE_SEND;
3601*4882a593Smuzhiyun 		swqe = (struct rdma_sq_send_wqe_1st *)wqe;
3602*4882a593Smuzhiyun 
3603*4882a593Smuzhiyun 		swqe->wqe_size = 2;
3604*4882a593Smuzhiyun 		swqe2 = qed_chain_produce(&qp->sq.pbl);
3605*4882a593Smuzhiyun 		length = qedr_prepare_sq_send_data(dev, qp, swqe, swqe2,
3606*4882a593Smuzhiyun 						   wr, bad_wr);
3607*4882a593Smuzhiyun 		swqe->length = cpu_to_le32(length);
3608*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].wqe_size = swqe->wqe_size;
3609*4882a593Smuzhiyun 		qp->prev_wqe_size = swqe->wqe_size;
3610*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].bytes_len = swqe->length;
3611*4882a593Smuzhiyun 		break;
3612*4882a593Smuzhiyun 	case IB_WR_SEND_WITH_INV:
3613*4882a593Smuzhiyun 		wqe->req_type = RDMA_SQ_REQ_TYPE_SEND_WITH_INVALIDATE;
3614*4882a593Smuzhiyun 		swqe = (struct rdma_sq_send_wqe_1st *)wqe;
3615*4882a593Smuzhiyun 		swqe2 = qed_chain_produce(&qp->sq.pbl);
3616*4882a593Smuzhiyun 		swqe->wqe_size = 2;
3617*4882a593Smuzhiyun 		swqe->inv_key_or_imm_data = cpu_to_le32(wr->ex.invalidate_rkey);
3618*4882a593Smuzhiyun 		length = qedr_prepare_sq_send_data(dev, qp, swqe, swqe2,
3619*4882a593Smuzhiyun 						   wr, bad_wr);
3620*4882a593Smuzhiyun 		swqe->length = cpu_to_le32(length);
3621*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].wqe_size = swqe->wqe_size;
3622*4882a593Smuzhiyun 		qp->prev_wqe_size = swqe->wqe_size;
3623*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].bytes_len = swqe->length;
3624*4882a593Smuzhiyun 		break;
3625*4882a593Smuzhiyun 
3626*4882a593Smuzhiyun 	case IB_WR_RDMA_WRITE_WITH_IMM:
3627*4882a593Smuzhiyun 		if (unlikely(rdma_protocol_iwarp(&dev->ibdev, 1))) {
3628*4882a593Smuzhiyun 			rc = -EINVAL;
3629*4882a593Smuzhiyun 			*bad_wr = wr;
3630*4882a593Smuzhiyun 			break;
3631*4882a593Smuzhiyun 		}
3632*4882a593Smuzhiyun 		wqe->req_type = RDMA_SQ_REQ_TYPE_RDMA_WR_WITH_IMM;
3633*4882a593Smuzhiyun 		rwqe = (struct rdma_sq_rdma_wqe_1st *)wqe;
3634*4882a593Smuzhiyun 
3635*4882a593Smuzhiyun 		rwqe->wqe_size = 2;
3636*4882a593Smuzhiyun 		rwqe->imm_data = htonl(cpu_to_le32(wr->ex.imm_data));
3637*4882a593Smuzhiyun 		rwqe2 = qed_chain_produce(&qp->sq.pbl);
3638*4882a593Smuzhiyun 		length = qedr_prepare_sq_rdma_data(dev, qp, rwqe, rwqe2,
3639*4882a593Smuzhiyun 						   wr, bad_wr);
3640*4882a593Smuzhiyun 		rwqe->length = cpu_to_le32(length);
3641*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].wqe_size = rwqe->wqe_size;
3642*4882a593Smuzhiyun 		qp->prev_wqe_size = rwqe->wqe_size;
3643*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].bytes_len = rwqe->length;
3644*4882a593Smuzhiyun 		break;
3645*4882a593Smuzhiyun 	case IB_WR_RDMA_WRITE:
3646*4882a593Smuzhiyun 		wqe->req_type = RDMA_SQ_REQ_TYPE_RDMA_WR;
3647*4882a593Smuzhiyun 		rwqe = (struct rdma_sq_rdma_wqe_1st *)wqe;
3648*4882a593Smuzhiyun 
3649*4882a593Smuzhiyun 		rwqe->wqe_size = 2;
3650*4882a593Smuzhiyun 		rwqe2 = qed_chain_produce(&qp->sq.pbl);
3651*4882a593Smuzhiyun 		length = qedr_prepare_sq_rdma_data(dev, qp, rwqe, rwqe2,
3652*4882a593Smuzhiyun 						   wr, bad_wr);
3653*4882a593Smuzhiyun 		rwqe->length = cpu_to_le32(length);
3654*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].wqe_size = rwqe->wqe_size;
3655*4882a593Smuzhiyun 		qp->prev_wqe_size = rwqe->wqe_size;
3656*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].bytes_len = rwqe->length;
3657*4882a593Smuzhiyun 		break;
3658*4882a593Smuzhiyun 	case IB_WR_RDMA_READ_WITH_INV:
3659*4882a593Smuzhiyun 		SET_FIELD2(wqe->flags, RDMA_SQ_RDMA_WQE_1ST_READ_INV_FLG, 1);
3660*4882a593Smuzhiyun 		fallthrough;	/* same is identical to RDMA READ */
3661*4882a593Smuzhiyun 
3662*4882a593Smuzhiyun 	case IB_WR_RDMA_READ:
3663*4882a593Smuzhiyun 		wqe->req_type = RDMA_SQ_REQ_TYPE_RDMA_RD;
3664*4882a593Smuzhiyun 		rwqe = (struct rdma_sq_rdma_wqe_1st *)wqe;
3665*4882a593Smuzhiyun 
3666*4882a593Smuzhiyun 		rwqe->wqe_size = 2;
3667*4882a593Smuzhiyun 		rwqe2 = qed_chain_produce(&qp->sq.pbl);
3668*4882a593Smuzhiyun 		length = qedr_prepare_sq_rdma_data(dev, qp, rwqe, rwqe2,
3669*4882a593Smuzhiyun 						   wr, bad_wr);
3670*4882a593Smuzhiyun 		rwqe->length = cpu_to_le32(length);
3671*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].wqe_size = rwqe->wqe_size;
3672*4882a593Smuzhiyun 		qp->prev_wqe_size = rwqe->wqe_size;
3673*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].bytes_len = rwqe->length;
3674*4882a593Smuzhiyun 		break;
3675*4882a593Smuzhiyun 
3676*4882a593Smuzhiyun 	case IB_WR_ATOMIC_CMP_AND_SWP:
3677*4882a593Smuzhiyun 	case IB_WR_ATOMIC_FETCH_AND_ADD:
3678*4882a593Smuzhiyun 		awqe1 = (struct rdma_sq_atomic_wqe_1st *)wqe;
3679*4882a593Smuzhiyun 		awqe1->wqe_size = 4;
3680*4882a593Smuzhiyun 
3681*4882a593Smuzhiyun 		awqe2 = qed_chain_produce(&qp->sq.pbl);
3682*4882a593Smuzhiyun 		DMA_REGPAIR_LE(awqe2->remote_va, atomic_wr(wr)->remote_addr);
3683*4882a593Smuzhiyun 		awqe2->r_key = cpu_to_le32(atomic_wr(wr)->rkey);
3684*4882a593Smuzhiyun 
3685*4882a593Smuzhiyun 		awqe3 = qed_chain_produce(&qp->sq.pbl);
3686*4882a593Smuzhiyun 
3687*4882a593Smuzhiyun 		if (wr->opcode == IB_WR_ATOMIC_FETCH_AND_ADD) {
3688*4882a593Smuzhiyun 			wqe->req_type = RDMA_SQ_REQ_TYPE_ATOMIC_ADD;
3689*4882a593Smuzhiyun 			DMA_REGPAIR_LE(awqe3->swap_data,
3690*4882a593Smuzhiyun 				       atomic_wr(wr)->compare_add);
3691*4882a593Smuzhiyun 		} else {
3692*4882a593Smuzhiyun 			wqe->req_type = RDMA_SQ_REQ_TYPE_ATOMIC_CMP_AND_SWAP;
3693*4882a593Smuzhiyun 			DMA_REGPAIR_LE(awqe3->swap_data,
3694*4882a593Smuzhiyun 				       atomic_wr(wr)->swap);
3695*4882a593Smuzhiyun 			DMA_REGPAIR_LE(awqe3->cmp_data,
3696*4882a593Smuzhiyun 				       atomic_wr(wr)->compare_add);
3697*4882a593Smuzhiyun 		}
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun 		qedr_prepare_sq_sges(qp, NULL, wr);
3700*4882a593Smuzhiyun 
3701*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].wqe_size = awqe1->wqe_size;
3702*4882a593Smuzhiyun 		qp->prev_wqe_size = awqe1->wqe_size;
3703*4882a593Smuzhiyun 		break;
3704*4882a593Smuzhiyun 
3705*4882a593Smuzhiyun 	case IB_WR_LOCAL_INV:
3706*4882a593Smuzhiyun 		iwqe = (struct rdma_sq_local_inv_wqe *)wqe;
3707*4882a593Smuzhiyun 		iwqe->wqe_size = 1;
3708*4882a593Smuzhiyun 
3709*4882a593Smuzhiyun 		iwqe->req_type = RDMA_SQ_REQ_TYPE_LOCAL_INVALIDATE;
3710*4882a593Smuzhiyun 		iwqe->inv_l_key = wr->ex.invalidate_rkey;
3711*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].wqe_size = iwqe->wqe_size;
3712*4882a593Smuzhiyun 		qp->prev_wqe_size = iwqe->wqe_size;
3713*4882a593Smuzhiyun 		break;
3714*4882a593Smuzhiyun 	case IB_WR_REG_MR:
3715*4882a593Smuzhiyun 		DP_DEBUG(dev, QEDR_MSG_CQ, "REG_MR\n");
3716*4882a593Smuzhiyun 		wqe->req_type = RDMA_SQ_REQ_TYPE_FAST_MR;
3717*4882a593Smuzhiyun 		fwqe1 = (struct rdma_sq_fmr_wqe_1st *)wqe;
3718*4882a593Smuzhiyun 		fwqe1->wqe_size = 2;
3719*4882a593Smuzhiyun 
3720*4882a593Smuzhiyun 		rc = qedr_prepare_reg(qp, fwqe1, reg_wr(wr));
3721*4882a593Smuzhiyun 		if (rc) {
3722*4882a593Smuzhiyun 			DP_ERR(dev, "IB_REG_MR failed rc=%d\n", rc);
3723*4882a593Smuzhiyun 			*bad_wr = wr;
3724*4882a593Smuzhiyun 			break;
3725*4882a593Smuzhiyun 		}
3726*4882a593Smuzhiyun 
3727*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].wqe_size = fwqe1->wqe_size;
3728*4882a593Smuzhiyun 		qp->prev_wqe_size = fwqe1->wqe_size;
3729*4882a593Smuzhiyun 		break;
3730*4882a593Smuzhiyun 	default:
3731*4882a593Smuzhiyun 		DP_ERR(dev, "invalid opcode 0x%x!\n", wr->opcode);
3732*4882a593Smuzhiyun 		rc = -EINVAL;
3733*4882a593Smuzhiyun 		*bad_wr = wr;
3734*4882a593Smuzhiyun 		break;
3735*4882a593Smuzhiyun 	}
3736*4882a593Smuzhiyun 
3737*4882a593Smuzhiyun 	if (*bad_wr) {
3738*4882a593Smuzhiyun 		u16 value;
3739*4882a593Smuzhiyun 
3740*4882a593Smuzhiyun 		/* Restore prod to its position before
3741*4882a593Smuzhiyun 		 * this WR was processed
3742*4882a593Smuzhiyun 		 */
3743*4882a593Smuzhiyun 		value = le16_to_cpu(qp->sq.db_data.data.value);
3744*4882a593Smuzhiyun 		qed_chain_set_prod(&qp->sq.pbl, value, wqe);
3745*4882a593Smuzhiyun 
3746*4882a593Smuzhiyun 		/* Restore prev_wqe_size */
3747*4882a593Smuzhiyun 		qp->prev_wqe_size = wqe->prev_wqe_size;
3748*4882a593Smuzhiyun 		rc = -EINVAL;
3749*4882a593Smuzhiyun 		DP_ERR(dev, "POST SEND FAILED\n");
3750*4882a593Smuzhiyun 	}
3751*4882a593Smuzhiyun 
3752*4882a593Smuzhiyun 	return rc;
3753*4882a593Smuzhiyun }
3754*4882a593Smuzhiyun 
qedr_post_send(struct ib_qp * ibqp,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)3755*4882a593Smuzhiyun int qedr_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
3756*4882a593Smuzhiyun 		   const struct ib_send_wr **bad_wr)
3757*4882a593Smuzhiyun {
3758*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibqp->device);
3759*4882a593Smuzhiyun 	struct qedr_qp *qp = get_qedr_qp(ibqp);
3760*4882a593Smuzhiyun 	unsigned long flags;
3761*4882a593Smuzhiyun 	int rc = 0;
3762*4882a593Smuzhiyun 
3763*4882a593Smuzhiyun 	*bad_wr = NULL;
3764*4882a593Smuzhiyun 
3765*4882a593Smuzhiyun 	if (qp->qp_type == IB_QPT_GSI)
3766*4882a593Smuzhiyun 		return qedr_gsi_post_send(ibqp, wr, bad_wr);
3767*4882a593Smuzhiyun 
3768*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->q_lock, flags);
3769*4882a593Smuzhiyun 
3770*4882a593Smuzhiyun 	if (rdma_protocol_roce(&dev->ibdev, 1)) {
3771*4882a593Smuzhiyun 		if ((qp->state != QED_ROCE_QP_STATE_RTS) &&
3772*4882a593Smuzhiyun 		    (qp->state != QED_ROCE_QP_STATE_ERR) &&
3773*4882a593Smuzhiyun 		    (qp->state != QED_ROCE_QP_STATE_SQD)) {
3774*4882a593Smuzhiyun 			spin_unlock_irqrestore(&qp->q_lock, flags);
3775*4882a593Smuzhiyun 			*bad_wr = wr;
3776*4882a593Smuzhiyun 			DP_DEBUG(dev, QEDR_MSG_CQ,
3777*4882a593Smuzhiyun 				 "QP in wrong state! QP icid=0x%x state %d\n",
3778*4882a593Smuzhiyun 				 qp->icid, qp->state);
3779*4882a593Smuzhiyun 			return -EINVAL;
3780*4882a593Smuzhiyun 		}
3781*4882a593Smuzhiyun 	}
3782*4882a593Smuzhiyun 
3783*4882a593Smuzhiyun 	while (wr) {
3784*4882a593Smuzhiyun 		rc = __qedr_post_send(ibqp, wr, bad_wr);
3785*4882a593Smuzhiyun 		if (rc)
3786*4882a593Smuzhiyun 			break;
3787*4882a593Smuzhiyun 
3788*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].wr_id = wr->wr_id;
3789*4882a593Smuzhiyun 
3790*4882a593Smuzhiyun 		qedr_inc_sw_prod(&qp->sq);
3791*4882a593Smuzhiyun 
3792*4882a593Smuzhiyun 		qp->sq.db_data.data.value++;
3793*4882a593Smuzhiyun 
3794*4882a593Smuzhiyun 		wr = wr->next;
3795*4882a593Smuzhiyun 	}
3796*4882a593Smuzhiyun 
3797*4882a593Smuzhiyun 	/* Trigger doorbell
3798*4882a593Smuzhiyun 	 * If there was a failure in the first WR then it will be triggered in
3799*4882a593Smuzhiyun 	 * vane. However this is not harmful (as long as the producer value is
3800*4882a593Smuzhiyun 	 * unchanged). For performance reasons we avoid checking for this
3801*4882a593Smuzhiyun 	 * redundant doorbell.
3802*4882a593Smuzhiyun 	 *
3803*4882a593Smuzhiyun 	 * qp->wqe_wr_id is accessed during qedr_poll_cq, as
3804*4882a593Smuzhiyun 	 * soon as we give the doorbell, we could get a completion
3805*4882a593Smuzhiyun 	 * for this wr, therefore we need to make sure that the
3806*4882a593Smuzhiyun 	 * memory is updated before giving the doorbell.
3807*4882a593Smuzhiyun 	 * During qedr_poll_cq, rmb is called before accessing the
3808*4882a593Smuzhiyun 	 * cqe. This covers for the smp_rmb as well.
3809*4882a593Smuzhiyun 	 */
3810*4882a593Smuzhiyun 	smp_wmb();
3811*4882a593Smuzhiyun 	writel(qp->sq.db_data.raw, qp->sq.db);
3812*4882a593Smuzhiyun 
3813*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->q_lock, flags);
3814*4882a593Smuzhiyun 
3815*4882a593Smuzhiyun 	return rc;
3816*4882a593Smuzhiyun }
3817*4882a593Smuzhiyun 
qedr_srq_elem_left(struct qedr_srq_hwq_info * hw_srq)3818*4882a593Smuzhiyun static u32 qedr_srq_elem_left(struct qedr_srq_hwq_info *hw_srq)
3819*4882a593Smuzhiyun {
3820*4882a593Smuzhiyun 	u32 used;
3821*4882a593Smuzhiyun 
3822*4882a593Smuzhiyun 	/* Calculate number of elements used based on producer
3823*4882a593Smuzhiyun 	 * count and consumer count and subtract it from max
3824*4882a593Smuzhiyun 	 * work request supported so that we get elements left.
3825*4882a593Smuzhiyun 	 */
3826*4882a593Smuzhiyun 	used = hw_srq->wr_prod_cnt - (u32)atomic_read(&hw_srq->wr_cons_cnt);
3827*4882a593Smuzhiyun 
3828*4882a593Smuzhiyun 	return hw_srq->max_wr - used;
3829*4882a593Smuzhiyun }
3830*4882a593Smuzhiyun 
qedr_post_srq_recv(struct ib_srq * ibsrq,const struct ib_recv_wr * wr,const struct ib_recv_wr ** bad_wr)3831*4882a593Smuzhiyun int qedr_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
3832*4882a593Smuzhiyun 		       const struct ib_recv_wr **bad_wr)
3833*4882a593Smuzhiyun {
3834*4882a593Smuzhiyun 	struct qedr_srq *srq = get_qedr_srq(ibsrq);
3835*4882a593Smuzhiyun 	struct qedr_srq_hwq_info *hw_srq;
3836*4882a593Smuzhiyun 	struct qedr_dev *dev = srq->dev;
3837*4882a593Smuzhiyun 	struct qed_chain *pbl;
3838*4882a593Smuzhiyun 	unsigned long flags;
3839*4882a593Smuzhiyun 	int status = 0;
3840*4882a593Smuzhiyun 	u32 num_sge;
3841*4882a593Smuzhiyun 
3842*4882a593Smuzhiyun 	spin_lock_irqsave(&srq->lock, flags);
3843*4882a593Smuzhiyun 
3844*4882a593Smuzhiyun 	hw_srq = &srq->hw_srq;
3845*4882a593Smuzhiyun 	pbl = &srq->hw_srq.pbl;
3846*4882a593Smuzhiyun 	while (wr) {
3847*4882a593Smuzhiyun 		struct rdma_srq_wqe_header *hdr;
3848*4882a593Smuzhiyun 		int i;
3849*4882a593Smuzhiyun 
3850*4882a593Smuzhiyun 		if (!qedr_srq_elem_left(hw_srq) ||
3851*4882a593Smuzhiyun 		    wr->num_sge > srq->hw_srq.max_sges) {
3852*4882a593Smuzhiyun 			DP_ERR(dev, "Can't post WR  (%d,%d) || (%d > %d)\n",
3853*4882a593Smuzhiyun 			       hw_srq->wr_prod_cnt,
3854*4882a593Smuzhiyun 			       atomic_read(&hw_srq->wr_cons_cnt),
3855*4882a593Smuzhiyun 			       wr->num_sge, srq->hw_srq.max_sges);
3856*4882a593Smuzhiyun 			status = -ENOMEM;
3857*4882a593Smuzhiyun 			*bad_wr = wr;
3858*4882a593Smuzhiyun 			break;
3859*4882a593Smuzhiyun 		}
3860*4882a593Smuzhiyun 
3861*4882a593Smuzhiyun 		hdr = qed_chain_produce(pbl);
3862*4882a593Smuzhiyun 		num_sge = wr->num_sge;
3863*4882a593Smuzhiyun 		/* Set number of sge and work request id in header */
3864*4882a593Smuzhiyun 		SRQ_HDR_SET(hdr, wr->wr_id, num_sge);
3865*4882a593Smuzhiyun 
3866*4882a593Smuzhiyun 		srq->hw_srq.wr_prod_cnt++;
3867*4882a593Smuzhiyun 		hw_srq->wqe_prod++;
3868*4882a593Smuzhiyun 		hw_srq->sge_prod++;
3869*4882a593Smuzhiyun 
3870*4882a593Smuzhiyun 		DP_DEBUG(dev, QEDR_MSG_SRQ,
3871*4882a593Smuzhiyun 			 "SRQ WR: SGEs: %d with wr_id[%d] = %llx\n",
3872*4882a593Smuzhiyun 			 wr->num_sge, hw_srq->wqe_prod, wr->wr_id);
3873*4882a593Smuzhiyun 
3874*4882a593Smuzhiyun 		for (i = 0; i < wr->num_sge; i++) {
3875*4882a593Smuzhiyun 			struct rdma_srq_sge *srq_sge = qed_chain_produce(pbl);
3876*4882a593Smuzhiyun 
3877*4882a593Smuzhiyun 			/* Set SGE length, lkey and address */
3878*4882a593Smuzhiyun 			SRQ_SGE_SET(srq_sge, wr->sg_list[i].addr,
3879*4882a593Smuzhiyun 				    wr->sg_list[i].length, wr->sg_list[i].lkey);
3880*4882a593Smuzhiyun 
3881*4882a593Smuzhiyun 			DP_DEBUG(dev, QEDR_MSG_SRQ,
3882*4882a593Smuzhiyun 				 "[%d]: len %d key %x addr %x:%x\n",
3883*4882a593Smuzhiyun 				 i, srq_sge->length, srq_sge->l_key,
3884*4882a593Smuzhiyun 				 srq_sge->addr.hi, srq_sge->addr.lo);
3885*4882a593Smuzhiyun 			hw_srq->sge_prod++;
3886*4882a593Smuzhiyun 		}
3887*4882a593Smuzhiyun 
3888*4882a593Smuzhiyun 		/* Update WQE and SGE information before
3889*4882a593Smuzhiyun 		 * updating producer.
3890*4882a593Smuzhiyun 		 */
3891*4882a593Smuzhiyun 		dma_wmb();
3892*4882a593Smuzhiyun 
3893*4882a593Smuzhiyun 		/* SRQ producer is 8 bytes. Need to update SGE producer index
3894*4882a593Smuzhiyun 		 * in first 4 bytes and need to update WQE producer in
3895*4882a593Smuzhiyun 		 * next 4 bytes.
3896*4882a593Smuzhiyun 		 */
3897*4882a593Smuzhiyun 		srq->hw_srq.virt_prod_pair_addr->sge_prod = cpu_to_le32(hw_srq->sge_prod);
3898*4882a593Smuzhiyun 		/* Make sure sge producer is updated first */
3899*4882a593Smuzhiyun 		dma_wmb();
3900*4882a593Smuzhiyun 		srq->hw_srq.virt_prod_pair_addr->wqe_prod = cpu_to_le32(hw_srq->wqe_prod);
3901*4882a593Smuzhiyun 
3902*4882a593Smuzhiyun 		wr = wr->next;
3903*4882a593Smuzhiyun 	}
3904*4882a593Smuzhiyun 
3905*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_SRQ, "POST: Elements in S-RQ: %d\n",
3906*4882a593Smuzhiyun 		 qed_chain_get_elem_left(pbl));
3907*4882a593Smuzhiyun 	spin_unlock_irqrestore(&srq->lock, flags);
3908*4882a593Smuzhiyun 
3909*4882a593Smuzhiyun 	return status;
3910*4882a593Smuzhiyun }
3911*4882a593Smuzhiyun 
qedr_post_recv(struct ib_qp * ibqp,const struct ib_recv_wr * wr,const struct ib_recv_wr ** bad_wr)3912*4882a593Smuzhiyun int qedr_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
3913*4882a593Smuzhiyun 		   const struct ib_recv_wr **bad_wr)
3914*4882a593Smuzhiyun {
3915*4882a593Smuzhiyun 	struct qedr_qp *qp = get_qedr_qp(ibqp);
3916*4882a593Smuzhiyun 	struct qedr_dev *dev = qp->dev;
3917*4882a593Smuzhiyun 	unsigned long flags;
3918*4882a593Smuzhiyun 	int status = 0;
3919*4882a593Smuzhiyun 
3920*4882a593Smuzhiyun 	if (qp->qp_type == IB_QPT_GSI)
3921*4882a593Smuzhiyun 		return qedr_gsi_post_recv(ibqp, wr, bad_wr);
3922*4882a593Smuzhiyun 
3923*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->q_lock, flags);
3924*4882a593Smuzhiyun 
3925*4882a593Smuzhiyun 	if (qp->state == QED_ROCE_QP_STATE_RESET) {
3926*4882a593Smuzhiyun 		spin_unlock_irqrestore(&qp->q_lock, flags);
3927*4882a593Smuzhiyun 		*bad_wr = wr;
3928*4882a593Smuzhiyun 		return -EINVAL;
3929*4882a593Smuzhiyun 	}
3930*4882a593Smuzhiyun 
3931*4882a593Smuzhiyun 	while (wr) {
3932*4882a593Smuzhiyun 		int i;
3933*4882a593Smuzhiyun 
3934*4882a593Smuzhiyun 		if (qed_chain_get_elem_left_u32(&qp->rq.pbl) <
3935*4882a593Smuzhiyun 		    QEDR_MAX_RQE_ELEMENTS_PER_RQE ||
3936*4882a593Smuzhiyun 		    wr->num_sge > qp->rq.max_sges) {
3937*4882a593Smuzhiyun 			DP_ERR(dev, "Can't post WR  (%d < %d) || (%d > %d)\n",
3938*4882a593Smuzhiyun 			       qed_chain_get_elem_left_u32(&qp->rq.pbl),
3939*4882a593Smuzhiyun 			       QEDR_MAX_RQE_ELEMENTS_PER_RQE, wr->num_sge,
3940*4882a593Smuzhiyun 			       qp->rq.max_sges);
3941*4882a593Smuzhiyun 			status = -ENOMEM;
3942*4882a593Smuzhiyun 			*bad_wr = wr;
3943*4882a593Smuzhiyun 			break;
3944*4882a593Smuzhiyun 		}
3945*4882a593Smuzhiyun 		for (i = 0; i < wr->num_sge; i++) {
3946*4882a593Smuzhiyun 			u32 flags = 0;
3947*4882a593Smuzhiyun 			struct rdma_rq_sge *rqe =
3948*4882a593Smuzhiyun 			    qed_chain_produce(&qp->rq.pbl);
3949*4882a593Smuzhiyun 
3950*4882a593Smuzhiyun 			/* First one must include the number
3951*4882a593Smuzhiyun 			 * of SGE in the list
3952*4882a593Smuzhiyun 			 */
3953*4882a593Smuzhiyun 			if (!i)
3954*4882a593Smuzhiyun 				SET_FIELD(flags, RDMA_RQ_SGE_NUM_SGES,
3955*4882a593Smuzhiyun 					  wr->num_sge);
3956*4882a593Smuzhiyun 
3957*4882a593Smuzhiyun 			SET_FIELD(flags, RDMA_RQ_SGE_L_KEY_LO,
3958*4882a593Smuzhiyun 				  wr->sg_list[i].lkey);
3959*4882a593Smuzhiyun 
3960*4882a593Smuzhiyun 			RQ_SGE_SET(rqe, wr->sg_list[i].addr,
3961*4882a593Smuzhiyun 				   wr->sg_list[i].length, flags);
3962*4882a593Smuzhiyun 		}
3963*4882a593Smuzhiyun 
3964*4882a593Smuzhiyun 		/* Special case of no sges. FW requires between 1-4 sges...
3965*4882a593Smuzhiyun 		 * in this case we need to post 1 sge with length zero. this is
3966*4882a593Smuzhiyun 		 * because rdma write with immediate consumes an RQ.
3967*4882a593Smuzhiyun 		 */
3968*4882a593Smuzhiyun 		if (!wr->num_sge) {
3969*4882a593Smuzhiyun 			u32 flags = 0;
3970*4882a593Smuzhiyun 			struct rdma_rq_sge *rqe =
3971*4882a593Smuzhiyun 			    qed_chain_produce(&qp->rq.pbl);
3972*4882a593Smuzhiyun 
3973*4882a593Smuzhiyun 			/* First one must include the number
3974*4882a593Smuzhiyun 			 * of SGE in the list
3975*4882a593Smuzhiyun 			 */
3976*4882a593Smuzhiyun 			SET_FIELD(flags, RDMA_RQ_SGE_L_KEY_LO, 0);
3977*4882a593Smuzhiyun 			SET_FIELD(flags, RDMA_RQ_SGE_NUM_SGES, 1);
3978*4882a593Smuzhiyun 
3979*4882a593Smuzhiyun 			RQ_SGE_SET(rqe, 0, 0, flags);
3980*4882a593Smuzhiyun 			i = 1;
3981*4882a593Smuzhiyun 		}
3982*4882a593Smuzhiyun 
3983*4882a593Smuzhiyun 		qp->rqe_wr_id[qp->rq.prod].wr_id = wr->wr_id;
3984*4882a593Smuzhiyun 		qp->rqe_wr_id[qp->rq.prod].wqe_size = i;
3985*4882a593Smuzhiyun 
3986*4882a593Smuzhiyun 		qedr_inc_sw_prod(&qp->rq);
3987*4882a593Smuzhiyun 
3988*4882a593Smuzhiyun 		/* qp->rqe_wr_id is accessed during qedr_poll_cq, as
3989*4882a593Smuzhiyun 		 * soon as we give the doorbell, we could get a completion
3990*4882a593Smuzhiyun 		 * for this wr, therefore we need to make sure that the
3991*4882a593Smuzhiyun 		 * memory is update before giving the doorbell.
3992*4882a593Smuzhiyun 		 * During qedr_poll_cq, rmb is called before accessing the
3993*4882a593Smuzhiyun 		 * cqe. This covers for the smp_rmb as well.
3994*4882a593Smuzhiyun 		 */
3995*4882a593Smuzhiyun 		smp_wmb();
3996*4882a593Smuzhiyun 
3997*4882a593Smuzhiyun 		qp->rq.db_data.data.value++;
3998*4882a593Smuzhiyun 
3999*4882a593Smuzhiyun 		writel(qp->rq.db_data.raw, qp->rq.db);
4000*4882a593Smuzhiyun 
4001*4882a593Smuzhiyun 		if (rdma_protocol_iwarp(&dev->ibdev, 1)) {
4002*4882a593Smuzhiyun 			writel(qp->rq.iwarp_db2_data.raw, qp->rq.iwarp_db2);
4003*4882a593Smuzhiyun 		}
4004*4882a593Smuzhiyun 
4005*4882a593Smuzhiyun 		wr = wr->next;
4006*4882a593Smuzhiyun 	}
4007*4882a593Smuzhiyun 
4008*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->q_lock, flags);
4009*4882a593Smuzhiyun 
4010*4882a593Smuzhiyun 	return status;
4011*4882a593Smuzhiyun }
4012*4882a593Smuzhiyun 
is_valid_cqe(struct qedr_cq * cq,union rdma_cqe * cqe)4013*4882a593Smuzhiyun static int is_valid_cqe(struct qedr_cq *cq, union rdma_cqe *cqe)
4014*4882a593Smuzhiyun {
4015*4882a593Smuzhiyun 	struct rdma_cqe_requester *resp_cqe = &cqe->req;
4016*4882a593Smuzhiyun 
4017*4882a593Smuzhiyun 	return (resp_cqe->flags & RDMA_CQE_REQUESTER_TOGGLE_BIT_MASK) ==
4018*4882a593Smuzhiyun 		cq->pbl_toggle;
4019*4882a593Smuzhiyun }
4020*4882a593Smuzhiyun 
cqe_get_qp(union rdma_cqe * cqe)4021*4882a593Smuzhiyun static struct qedr_qp *cqe_get_qp(union rdma_cqe *cqe)
4022*4882a593Smuzhiyun {
4023*4882a593Smuzhiyun 	struct rdma_cqe_requester *resp_cqe = &cqe->req;
4024*4882a593Smuzhiyun 	struct qedr_qp *qp;
4025*4882a593Smuzhiyun 
4026*4882a593Smuzhiyun 	qp = (struct qedr_qp *)(uintptr_t)HILO_GEN(resp_cqe->qp_handle.hi,
4027*4882a593Smuzhiyun 						   resp_cqe->qp_handle.lo,
4028*4882a593Smuzhiyun 						   u64);
4029*4882a593Smuzhiyun 	return qp;
4030*4882a593Smuzhiyun }
4031*4882a593Smuzhiyun 
cqe_get_type(union rdma_cqe * cqe)4032*4882a593Smuzhiyun static enum rdma_cqe_type cqe_get_type(union rdma_cqe *cqe)
4033*4882a593Smuzhiyun {
4034*4882a593Smuzhiyun 	struct rdma_cqe_requester *resp_cqe = &cqe->req;
4035*4882a593Smuzhiyun 
4036*4882a593Smuzhiyun 	return GET_FIELD(resp_cqe->flags, RDMA_CQE_REQUESTER_TYPE);
4037*4882a593Smuzhiyun }
4038*4882a593Smuzhiyun 
4039*4882a593Smuzhiyun /* Return latest CQE (needs processing) */
get_cqe(struct qedr_cq * cq)4040*4882a593Smuzhiyun static union rdma_cqe *get_cqe(struct qedr_cq *cq)
4041*4882a593Smuzhiyun {
4042*4882a593Smuzhiyun 	return cq->latest_cqe;
4043*4882a593Smuzhiyun }
4044*4882a593Smuzhiyun 
4045*4882a593Smuzhiyun /* In fmr we need to increase the number of fmr completed counter for the fmr
4046*4882a593Smuzhiyun  * algorithm determining whether we can free a pbl or not.
4047*4882a593Smuzhiyun  * we need to perform this whether the work request was signaled or not. for
4048*4882a593Smuzhiyun  * this purpose we call this function from the condition that checks if a wr
4049*4882a593Smuzhiyun  * should be skipped, to make sure we don't miss it ( possibly this fmr
4050*4882a593Smuzhiyun  * operation was not signalted)
4051*4882a593Smuzhiyun  */
qedr_chk_if_fmr(struct qedr_qp * qp)4052*4882a593Smuzhiyun static inline void qedr_chk_if_fmr(struct qedr_qp *qp)
4053*4882a593Smuzhiyun {
4054*4882a593Smuzhiyun 	if (qp->wqe_wr_id[qp->sq.cons].opcode == IB_WC_REG_MR)
4055*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.cons].mr->info.completed++;
4056*4882a593Smuzhiyun }
4057*4882a593Smuzhiyun 
process_req(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,int num_entries,struct ib_wc * wc,u16 hw_cons,enum ib_wc_status status,int force)4058*4882a593Smuzhiyun static int process_req(struct qedr_dev *dev, struct qedr_qp *qp,
4059*4882a593Smuzhiyun 		       struct qedr_cq *cq, int num_entries,
4060*4882a593Smuzhiyun 		       struct ib_wc *wc, u16 hw_cons, enum ib_wc_status status,
4061*4882a593Smuzhiyun 		       int force)
4062*4882a593Smuzhiyun {
4063*4882a593Smuzhiyun 	u16 cnt = 0;
4064*4882a593Smuzhiyun 
4065*4882a593Smuzhiyun 	while (num_entries && qp->sq.wqe_cons != hw_cons) {
4066*4882a593Smuzhiyun 		if (!qp->wqe_wr_id[qp->sq.cons].signaled && !force) {
4067*4882a593Smuzhiyun 			qedr_chk_if_fmr(qp);
4068*4882a593Smuzhiyun 			/* skip WC */
4069*4882a593Smuzhiyun 			goto next_cqe;
4070*4882a593Smuzhiyun 		}
4071*4882a593Smuzhiyun 
4072*4882a593Smuzhiyun 		/* fill WC */
4073*4882a593Smuzhiyun 		wc->status = status;
4074*4882a593Smuzhiyun 		wc->vendor_err = 0;
4075*4882a593Smuzhiyun 		wc->wc_flags = 0;
4076*4882a593Smuzhiyun 		wc->src_qp = qp->id;
4077*4882a593Smuzhiyun 		wc->qp = &qp->ibqp;
4078*4882a593Smuzhiyun 
4079*4882a593Smuzhiyun 		wc->wr_id = qp->wqe_wr_id[qp->sq.cons].wr_id;
4080*4882a593Smuzhiyun 		wc->opcode = qp->wqe_wr_id[qp->sq.cons].opcode;
4081*4882a593Smuzhiyun 
4082*4882a593Smuzhiyun 		switch (wc->opcode) {
4083*4882a593Smuzhiyun 		case IB_WC_RDMA_WRITE:
4084*4882a593Smuzhiyun 			wc->byte_len = qp->wqe_wr_id[qp->sq.cons].bytes_len;
4085*4882a593Smuzhiyun 			break;
4086*4882a593Smuzhiyun 		case IB_WC_COMP_SWAP:
4087*4882a593Smuzhiyun 		case IB_WC_FETCH_ADD:
4088*4882a593Smuzhiyun 			wc->byte_len = 8;
4089*4882a593Smuzhiyun 			break;
4090*4882a593Smuzhiyun 		case IB_WC_REG_MR:
4091*4882a593Smuzhiyun 			qp->wqe_wr_id[qp->sq.cons].mr->info.completed++;
4092*4882a593Smuzhiyun 			break;
4093*4882a593Smuzhiyun 		case IB_WC_RDMA_READ:
4094*4882a593Smuzhiyun 		case IB_WC_SEND:
4095*4882a593Smuzhiyun 			wc->byte_len = qp->wqe_wr_id[qp->sq.cons].bytes_len;
4096*4882a593Smuzhiyun 			break;
4097*4882a593Smuzhiyun 		default:
4098*4882a593Smuzhiyun 			break;
4099*4882a593Smuzhiyun 		}
4100*4882a593Smuzhiyun 
4101*4882a593Smuzhiyun 		num_entries--;
4102*4882a593Smuzhiyun 		wc++;
4103*4882a593Smuzhiyun 		cnt++;
4104*4882a593Smuzhiyun next_cqe:
4105*4882a593Smuzhiyun 		while (qp->wqe_wr_id[qp->sq.cons].wqe_size--)
4106*4882a593Smuzhiyun 			qed_chain_consume(&qp->sq.pbl);
4107*4882a593Smuzhiyun 		qedr_inc_sw_cons(&qp->sq);
4108*4882a593Smuzhiyun 	}
4109*4882a593Smuzhiyun 
4110*4882a593Smuzhiyun 	return cnt;
4111*4882a593Smuzhiyun }
4112*4882a593Smuzhiyun 
qedr_poll_cq_req(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,int num_entries,struct ib_wc * wc,struct rdma_cqe_requester * req)4113*4882a593Smuzhiyun static int qedr_poll_cq_req(struct qedr_dev *dev,
4114*4882a593Smuzhiyun 			    struct qedr_qp *qp, struct qedr_cq *cq,
4115*4882a593Smuzhiyun 			    int num_entries, struct ib_wc *wc,
4116*4882a593Smuzhiyun 			    struct rdma_cqe_requester *req)
4117*4882a593Smuzhiyun {
4118*4882a593Smuzhiyun 	int cnt = 0;
4119*4882a593Smuzhiyun 
4120*4882a593Smuzhiyun 	switch (req->status) {
4121*4882a593Smuzhiyun 	case RDMA_CQE_REQ_STS_OK:
4122*4882a593Smuzhiyun 		cnt = process_req(dev, qp, cq, num_entries, wc, req->sq_cons,
4123*4882a593Smuzhiyun 				  IB_WC_SUCCESS, 0);
4124*4882a593Smuzhiyun 		break;
4125*4882a593Smuzhiyun 	case RDMA_CQE_REQ_STS_WORK_REQUEST_FLUSHED_ERR:
4126*4882a593Smuzhiyun 		if (qp->state != QED_ROCE_QP_STATE_ERR)
4127*4882a593Smuzhiyun 			DP_DEBUG(dev, QEDR_MSG_CQ,
4128*4882a593Smuzhiyun 				 "Error: POLL CQ with RDMA_CQE_REQ_STS_WORK_REQUEST_FLUSHED_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4129*4882a593Smuzhiyun 				 cq->icid, qp->icid);
4130*4882a593Smuzhiyun 		cnt = process_req(dev, qp, cq, num_entries, wc, req->sq_cons,
4131*4882a593Smuzhiyun 				  IB_WC_WR_FLUSH_ERR, 1);
4132*4882a593Smuzhiyun 		break;
4133*4882a593Smuzhiyun 	default:
4134*4882a593Smuzhiyun 		/* process all WQE before the cosumer */
4135*4882a593Smuzhiyun 		qp->state = QED_ROCE_QP_STATE_ERR;
4136*4882a593Smuzhiyun 		cnt = process_req(dev, qp, cq, num_entries, wc,
4137*4882a593Smuzhiyun 				  req->sq_cons - 1, IB_WC_SUCCESS, 0);
4138*4882a593Smuzhiyun 		wc += cnt;
4139*4882a593Smuzhiyun 		/* if we have extra WC fill it with actual error info */
4140*4882a593Smuzhiyun 		if (cnt < num_entries) {
4141*4882a593Smuzhiyun 			enum ib_wc_status wc_status;
4142*4882a593Smuzhiyun 
4143*4882a593Smuzhiyun 			switch (req->status) {
4144*4882a593Smuzhiyun 			case RDMA_CQE_REQ_STS_BAD_RESPONSE_ERR:
4145*4882a593Smuzhiyun 				DP_ERR(dev,
4146*4882a593Smuzhiyun 				       "Error: POLL CQ with RDMA_CQE_REQ_STS_BAD_RESPONSE_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4147*4882a593Smuzhiyun 				       cq->icid, qp->icid);
4148*4882a593Smuzhiyun 				wc_status = IB_WC_BAD_RESP_ERR;
4149*4882a593Smuzhiyun 				break;
4150*4882a593Smuzhiyun 			case RDMA_CQE_REQ_STS_LOCAL_LENGTH_ERR:
4151*4882a593Smuzhiyun 				DP_ERR(dev,
4152*4882a593Smuzhiyun 				       "Error: POLL CQ with RDMA_CQE_REQ_STS_LOCAL_LENGTH_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4153*4882a593Smuzhiyun 				       cq->icid, qp->icid);
4154*4882a593Smuzhiyun 				wc_status = IB_WC_LOC_LEN_ERR;
4155*4882a593Smuzhiyun 				break;
4156*4882a593Smuzhiyun 			case RDMA_CQE_REQ_STS_LOCAL_QP_OPERATION_ERR:
4157*4882a593Smuzhiyun 				DP_ERR(dev,
4158*4882a593Smuzhiyun 				       "Error: POLL CQ with RDMA_CQE_REQ_STS_LOCAL_QP_OPERATION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4159*4882a593Smuzhiyun 				       cq->icid, qp->icid);
4160*4882a593Smuzhiyun 				wc_status = IB_WC_LOC_QP_OP_ERR;
4161*4882a593Smuzhiyun 				break;
4162*4882a593Smuzhiyun 			case RDMA_CQE_REQ_STS_LOCAL_PROTECTION_ERR:
4163*4882a593Smuzhiyun 				DP_ERR(dev,
4164*4882a593Smuzhiyun 				       "Error: POLL CQ with RDMA_CQE_REQ_STS_LOCAL_PROTECTION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4165*4882a593Smuzhiyun 				       cq->icid, qp->icid);
4166*4882a593Smuzhiyun 				wc_status = IB_WC_LOC_PROT_ERR;
4167*4882a593Smuzhiyun 				break;
4168*4882a593Smuzhiyun 			case RDMA_CQE_REQ_STS_MEMORY_MGT_OPERATION_ERR:
4169*4882a593Smuzhiyun 				DP_ERR(dev,
4170*4882a593Smuzhiyun 				       "Error: POLL CQ with RDMA_CQE_REQ_STS_MEMORY_MGT_OPERATION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4171*4882a593Smuzhiyun 				       cq->icid, qp->icid);
4172*4882a593Smuzhiyun 				wc_status = IB_WC_MW_BIND_ERR;
4173*4882a593Smuzhiyun 				break;
4174*4882a593Smuzhiyun 			case RDMA_CQE_REQ_STS_REMOTE_INVALID_REQUEST_ERR:
4175*4882a593Smuzhiyun 				DP_ERR(dev,
4176*4882a593Smuzhiyun 				       "Error: POLL CQ with RDMA_CQE_REQ_STS_REMOTE_INVALID_REQUEST_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4177*4882a593Smuzhiyun 				       cq->icid, qp->icid);
4178*4882a593Smuzhiyun 				wc_status = IB_WC_REM_INV_REQ_ERR;
4179*4882a593Smuzhiyun 				break;
4180*4882a593Smuzhiyun 			case RDMA_CQE_REQ_STS_REMOTE_ACCESS_ERR:
4181*4882a593Smuzhiyun 				DP_ERR(dev,
4182*4882a593Smuzhiyun 				       "Error: POLL CQ with RDMA_CQE_REQ_STS_REMOTE_ACCESS_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4183*4882a593Smuzhiyun 				       cq->icid, qp->icid);
4184*4882a593Smuzhiyun 				wc_status = IB_WC_REM_ACCESS_ERR;
4185*4882a593Smuzhiyun 				break;
4186*4882a593Smuzhiyun 			case RDMA_CQE_REQ_STS_REMOTE_OPERATION_ERR:
4187*4882a593Smuzhiyun 				DP_ERR(dev,
4188*4882a593Smuzhiyun 				       "Error: POLL CQ with RDMA_CQE_REQ_STS_REMOTE_OPERATION_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4189*4882a593Smuzhiyun 				       cq->icid, qp->icid);
4190*4882a593Smuzhiyun 				wc_status = IB_WC_REM_OP_ERR;
4191*4882a593Smuzhiyun 				break;
4192*4882a593Smuzhiyun 			case RDMA_CQE_REQ_STS_RNR_NAK_RETRY_CNT_ERR:
4193*4882a593Smuzhiyun 				DP_ERR(dev,
4194*4882a593Smuzhiyun 				       "Error: POLL CQ with RDMA_CQE_REQ_STS_RNR_NAK_RETRY_CNT_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4195*4882a593Smuzhiyun 				       cq->icid, qp->icid);
4196*4882a593Smuzhiyun 				wc_status = IB_WC_RNR_RETRY_EXC_ERR;
4197*4882a593Smuzhiyun 				break;
4198*4882a593Smuzhiyun 			case RDMA_CQE_REQ_STS_TRANSPORT_RETRY_CNT_ERR:
4199*4882a593Smuzhiyun 				DP_ERR(dev,
4200*4882a593Smuzhiyun 				       "Error: POLL CQ with ROCE_CQE_REQ_STS_TRANSPORT_RETRY_CNT_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4201*4882a593Smuzhiyun 				       cq->icid, qp->icid);
4202*4882a593Smuzhiyun 				wc_status = IB_WC_RETRY_EXC_ERR;
4203*4882a593Smuzhiyun 				break;
4204*4882a593Smuzhiyun 			default:
4205*4882a593Smuzhiyun 				DP_ERR(dev,
4206*4882a593Smuzhiyun 				       "Error: POLL CQ with IB_WC_GENERAL_ERR. CQ icid=0x%x, QP icid=0x%x\n",
4207*4882a593Smuzhiyun 				       cq->icid, qp->icid);
4208*4882a593Smuzhiyun 				wc_status = IB_WC_GENERAL_ERR;
4209*4882a593Smuzhiyun 			}
4210*4882a593Smuzhiyun 			cnt += process_req(dev, qp, cq, 1, wc, req->sq_cons,
4211*4882a593Smuzhiyun 					   wc_status, 1);
4212*4882a593Smuzhiyun 		}
4213*4882a593Smuzhiyun 	}
4214*4882a593Smuzhiyun 
4215*4882a593Smuzhiyun 	return cnt;
4216*4882a593Smuzhiyun }
4217*4882a593Smuzhiyun 
qedr_cqe_resp_status_to_ib(u8 status)4218*4882a593Smuzhiyun static inline int qedr_cqe_resp_status_to_ib(u8 status)
4219*4882a593Smuzhiyun {
4220*4882a593Smuzhiyun 	switch (status) {
4221*4882a593Smuzhiyun 	case RDMA_CQE_RESP_STS_LOCAL_ACCESS_ERR:
4222*4882a593Smuzhiyun 		return IB_WC_LOC_ACCESS_ERR;
4223*4882a593Smuzhiyun 	case RDMA_CQE_RESP_STS_LOCAL_LENGTH_ERR:
4224*4882a593Smuzhiyun 		return IB_WC_LOC_LEN_ERR;
4225*4882a593Smuzhiyun 	case RDMA_CQE_RESP_STS_LOCAL_QP_OPERATION_ERR:
4226*4882a593Smuzhiyun 		return IB_WC_LOC_QP_OP_ERR;
4227*4882a593Smuzhiyun 	case RDMA_CQE_RESP_STS_LOCAL_PROTECTION_ERR:
4228*4882a593Smuzhiyun 		return IB_WC_LOC_PROT_ERR;
4229*4882a593Smuzhiyun 	case RDMA_CQE_RESP_STS_MEMORY_MGT_OPERATION_ERR:
4230*4882a593Smuzhiyun 		return IB_WC_MW_BIND_ERR;
4231*4882a593Smuzhiyun 	case RDMA_CQE_RESP_STS_REMOTE_INVALID_REQUEST_ERR:
4232*4882a593Smuzhiyun 		return IB_WC_REM_INV_RD_REQ_ERR;
4233*4882a593Smuzhiyun 	case RDMA_CQE_RESP_STS_OK:
4234*4882a593Smuzhiyun 		return IB_WC_SUCCESS;
4235*4882a593Smuzhiyun 	default:
4236*4882a593Smuzhiyun 		return IB_WC_GENERAL_ERR;
4237*4882a593Smuzhiyun 	}
4238*4882a593Smuzhiyun }
4239*4882a593Smuzhiyun 
qedr_set_ok_cqe_resp_wc(struct rdma_cqe_responder * resp,struct ib_wc * wc)4240*4882a593Smuzhiyun static inline int qedr_set_ok_cqe_resp_wc(struct rdma_cqe_responder *resp,
4241*4882a593Smuzhiyun 					  struct ib_wc *wc)
4242*4882a593Smuzhiyun {
4243*4882a593Smuzhiyun 	wc->status = IB_WC_SUCCESS;
4244*4882a593Smuzhiyun 	wc->byte_len = le32_to_cpu(resp->length);
4245*4882a593Smuzhiyun 
4246*4882a593Smuzhiyun 	if (resp->flags & QEDR_RESP_IMM) {
4247*4882a593Smuzhiyun 		wc->ex.imm_data = cpu_to_be32(le32_to_cpu(resp->imm_data_or_inv_r_Key));
4248*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_WITH_IMM;
4249*4882a593Smuzhiyun 
4250*4882a593Smuzhiyun 		if (resp->flags & QEDR_RESP_RDMA)
4251*4882a593Smuzhiyun 			wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
4252*4882a593Smuzhiyun 
4253*4882a593Smuzhiyun 		if (resp->flags & QEDR_RESP_INV)
4254*4882a593Smuzhiyun 			return -EINVAL;
4255*4882a593Smuzhiyun 
4256*4882a593Smuzhiyun 	} else if (resp->flags & QEDR_RESP_INV) {
4257*4882a593Smuzhiyun 		wc->ex.imm_data = le32_to_cpu(resp->imm_data_or_inv_r_Key);
4258*4882a593Smuzhiyun 		wc->wc_flags |= IB_WC_WITH_INVALIDATE;
4259*4882a593Smuzhiyun 
4260*4882a593Smuzhiyun 		if (resp->flags & QEDR_RESP_RDMA)
4261*4882a593Smuzhiyun 			return -EINVAL;
4262*4882a593Smuzhiyun 
4263*4882a593Smuzhiyun 	} else if (resp->flags & QEDR_RESP_RDMA) {
4264*4882a593Smuzhiyun 		return -EINVAL;
4265*4882a593Smuzhiyun 	}
4266*4882a593Smuzhiyun 
4267*4882a593Smuzhiyun 	return 0;
4268*4882a593Smuzhiyun }
4269*4882a593Smuzhiyun 
__process_resp_one(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,struct ib_wc * wc,struct rdma_cqe_responder * resp,u64 wr_id)4270*4882a593Smuzhiyun static void __process_resp_one(struct qedr_dev *dev, struct qedr_qp *qp,
4271*4882a593Smuzhiyun 			       struct qedr_cq *cq, struct ib_wc *wc,
4272*4882a593Smuzhiyun 			       struct rdma_cqe_responder *resp, u64 wr_id)
4273*4882a593Smuzhiyun {
4274*4882a593Smuzhiyun 	/* Must fill fields before qedr_set_ok_cqe_resp_wc() */
4275*4882a593Smuzhiyun 	wc->opcode = IB_WC_RECV;
4276*4882a593Smuzhiyun 	wc->wc_flags = 0;
4277*4882a593Smuzhiyun 
4278*4882a593Smuzhiyun 	if (likely(resp->status == RDMA_CQE_RESP_STS_OK)) {
4279*4882a593Smuzhiyun 		if (qedr_set_ok_cqe_resp_wc(resp, wc))
4280*4882a593Smuzhiyun 			DP_ERR(dev,
4281*4882a593Smuzhiyun 			       "CQ %p (icid=%d) has invalid CQE responder flags=0x%x\n",
4282*4882a593Smuzhiyun 			       cq, cq->icid, resp->flags);
4283*4882a593Smuzhiyun 
4284*4882a593Smuzhiyun 	} else {
4285*4882a593Smuzhiyun 		wc->status = qedr_cqe_resp_status_to_ib(resp->status);
4286*4882a593Smuzhiyun 		if (wc->status == IB_WC_GENERAL_ERR)
4287*4882a593Smuzhiyun 			DP_ERR(dev,
4288*4882a593Smuzhiyun 			       "CQ %p (icid=%d) contains an invalid CQE status %d\n",
4289*4882a593Smuzhiyun 			       cq, cq->icid, resp->status);
4290*4882a593Smuzhiyun 	}
4291*4882a593Smuzhiyun 
4292*4882a593Smuzhiyun 	/* Fill the rest of the WC */
4293*4882a593Smuzhiyun 	wc->vendor_err = 0;
4294*4882a593Smuzhiyun 	wc->src_qp = qp->id;
4295*4882a593Smuzhiyun 	wc->qp = &qp->ibqp;
4296*4882a593Smuzhiyun 	wc->wr_id = wr_id;
4297*4882a593Smuzhiyun }
4298*4882a593Smuzhiyun 
process_resp_one_srq(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,struct ib_wc * wc,struct rdma_cqe_responder * resp)4299*4882a593Smuzhiyun static int process_resp_one_srq(struct qedr_dev *dev, struct qedr_qp *qp,
4300*4882a593Smuzhiyun 				struct qedr_cq *cq, struct ib_wc *wc,
4301*4882a593Smuzhiyun 				struct rdma_cqe_responder *resp)
4302*4882a593Smuzhiyun {
4303*4882a593Smuzhiyun 	struct qedr_srq *srq = qp->srq;
4304*4882a593Smuzhiyun 	u64 wr_id;
4305*4882a593Smuzhiyun 
4306*4882a593Smuzhiyun 	wr_id = HILO_GEN(le32_to_cpu(resp->srq_wr_id.hi),
4307*4882a593Smuzhiyun 			 le32_to_cpu(resp->srq_wr_id.lo), u64);
4308*4882a593Smuzhiyun 
4309*4882a593Smuzhiyun 	if (resp->status == RDMA_CQE_RESP_STS_WORK_REQUEST_FLUSHED_ERR) {
4310*4882a593Smuzhiyun 		wc->status = IB_WC_WR_FLUSH_ERR;
4311*4882a593Smuzhiyun 		wc->vendor_err = 0;
4312*4882a593Smuzhiyun 		wc->wr_id = wr_id;
4313*4882a593Smuzhiyun 		wc->byte_len = 0;
4314*4882a593Smuzhiyun 		wc->src_qp = qp->id;
4315*4882a593Smuzhiyun 		wc->qp = &qp->ibqp;
4316*4882a593Smuzhiyun 		wc->wr_id = wr_id;
4317*4882a593Smuzhiyun 	} else {
4318*4882a593Smuzhiyun 		__process_resp_one(dev, qp, cq, wc, resp, wr_id);
4319*4882a593Smuzhiyun 	}
4320*4882a593Smuzhiyun 	atomic_inc(&srq->hw_srq.wr_cons_cnt);
4321*4882a593Smuzhiyun 
4322*4882a593Smuzhiyun 	return 1;
4323*4882a593Smuzhiyun }
process_resp_one(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,struct ib_wc * wc,struct rdma_cqe_responder * resp)4324*4882a593Smuzhiyun static int process_resp_one(struct qedr_dev *dev, struct qedr_qp *qp,
4325*4882a593Smuzhiyun 			    struct qedr_cq *cq, struct ib_wc *wc,
4326*4882a593Smuzhiyun 			    struct rdma_cqe_responder *resp)
4327*4882a593Smuzhiyun {
4328*4882a593Smuzhiyun 	u64 wr_id = qp->rqe_wr_id[qp->rq.cons].wr_id;
4329*4882a593Smuzhiyun 
4330*4882a593Smuzhiyun 	__process_resp_one(dev, qp, cq, wc, resp, wr_id);
4331*4882a593Smuzhiyun 
4332*4882a593Smuzhiyun 	while (qp->rqe_wr_id[qp->rq.cons].wqe_size--)
4333*4882a593Smuzhiyun 		qed_chain_consume(&qp->rq.pbl);
4334*4882a593Smuzhiyun 	qedr_inc_sw_cons(&qp->rq);
4335*4882a593Smuzhiyun 
4336*4882a593Smuzhiyun 	return 1;
4337*4882a593Smuzhiyun }
4338*4882a593Smuzhiyun 
process_resp_flush(struct qedr_qp * qp,struct qedr_cq * cq,int num_entries,struct ib_wc * wc,u16 hw_cons)4339*4882a593Smuzhiyun static int process_resp_flush(struct qedr_qp *qp, struct qedr_cq *cq,
4340*4882a593Smuzhiyun 			      int num_entries, struct ib_wc *wc, u16 hw_cons)
4341*4882a593Smuzhiyun {
4342*4882a593Smuzhiyun 	u16 cnt = 0;
4343*4882a593Smuzhiyun 
4344*4882a593Smuzhiyun 	while (num_entries && qp->rq.wqe_cons != hw_cons) {
4345*4882a593Smuzhiyun 		/* fill WC */
4346*4882a593Smuzhiyun 		wc->status = IB_WC_WR_FLUSH_ERR;
4347*4882a593Smuzhiyun 		wc->vendor_err = 0;
4348*4882a593Smuzhiyun 		wc->wc_flags = 0;
4349*4882a593Smuzhiyun 		wc->src_qp = qp->id;
4350*4882a593Smuzhiyun 		wc->byte_len = 0;
4351*4882a593Smuzhiyun 		wc->wr_id = qp->rqe_wr_id[qp->rq.cons].wr_id;
4352*4882a593Smuzhiyun 		wc->qp = &qp->ibqp;
4353*4882a593Smuzhiyun 		num_entries--;
4354*4882a593Smuzhiyun 		wc++;
4355*4882a593Smuzhiyun 		cnt++;
4356*4882a593Smuzhiyun 		while (qp->rqe_wr_id[qp->rq.cons].wqe_size--)
4357*4882a593Smuzhiyun 			qed_chain_consume(&qp->rq.pbl);
4358*4882a593Smuzhiyun 		qedr_inc_sw_cons(&qp->rq);
4359*4882a593Smuzhiyun 	}
4360*4882a593Smuzhiyun 
4361*4882a593Smuzhiyun 	return cnt;
4362*4882a593Smuzhiyun }
4363*4882a593Smuzhiyun 
try_consume_resp_cqe(struct qedr_cq * cq,struct qedr_qp * qp,struct rdma_cqe_responder * resp,int * update)4364*4882a593Smuzhiyun static void try_consume_resp_cqe(struct qedr_cq *cq, struct qedr_qp *qp,
4365*4882a593Smuzhiyun 				 struct rdma_cqe_responder *resp, int *update)
4366*4882a593Smuzhiyun {
4367*4882a593Smuzhiyun 	if (le16_to_cpu(resp->rq_cons_or_srq_id) == qp->rq.wqe_cons) {
4368*4882a593Smuzhiyun 		consume_cqe(cq);
4369*4882a593Smuzhiyun 		*update |= 1;
4370*4882a593Smuzhiyun 	}
4371*4882a593Smuzhiyun }
4372*4882a593Smuzhiyun 
qedr_poll_cq_resp_srq(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,int num_entries,struct ib_wc * wc,struct rdma_cqe_responder * resp)4373*4882a593Smuzhiyun static int qedr_poll_cq_resp_srq(struct qedr_dev *dev, struct qedr_qp *qp,
4374*4882a593Smuzhiyun 				 struct qedr_cq *cq, int num_entries,
4375*4882a593Smuzhiyun 				 struct ib_wc *wc,
4376*4882a593Smuzhiyun 				 struct rdma_cqe_responder *resp)
4377*4882a593Smuzhiyun {
4378*4882a593Smuzhiyun 	int cnt;
4379*4882a593Smuzhiyun 
4380*4882a593Smuzhiyun 	cnt = process_resp_one_srq(dev, qp, cq, wc, resp);
4381*4882a593Smuzhiyun 	consume_cqe(cq);
4382*4882a593Smuzhiyun 
4383*4882a593Smuzhiyun 	return cnt;
4384*4882a593Smuzhiyun }
4385*4882a593Smuzhiyun 
qedr_poll_cq_resp(struct qedr_dev * dev,struct qedr_qp * qp,struct qedr_cq * cq,int num_entries,struct ib_wc * wc,struct rdma_cqe_responder * resp,int * update)4386*4882a593Smuzhiyun static int qedr_poll_cq_resp(struct qedr_dev *dev, struct qedr_qp *qp,
4387*4882a593Smuzhiyun 			     struct qedr_cq *cq, int num_entries,
4388*4882a593Smuzhiyun 			     struct ib_wc *wc, struct rdma_cqe_responder *resp,
4389*4882a593Smuzhiyun 			     int *update)
4390*4882a593Smuzhiyun {
4391*4882a593Smuzhiyun 	int cnt;
4392*4882a593Smuzhiyun 
4393*4882a593Smuzhiyun 	if (resp->status == RDMA_CQE_RESP_STS_WORK_REQUEST_FLUSHED_ERR) {
4394*4882a593Smuzhiyun 		cnt = process_resp_flush(qp, cq, num_entries, wc,
4395*4882a593Smuzhiyun 					 resp->rq_cons_or_srq_id);
4396*4882a593Smuzhiyun 		try_consume_resp_cqe(cq, qp, resp, update);
4397*4882a593Smuzhiyun 	} else {
4398*4882a593Smuzhiyun 		cnt = process_resp_one(dev, qp, cq, wc, resp);
4399*4882a593Smuzhiyun 		consume_cqe(cq);
4400*4882a593Smuzhiyun 		*update |= 1;
4401*4882a593Smuzhiyun 	}
4402*4882a593Smuzhiyun 
4403*4882a593Smuzhiyun 	return cnt;
4404*4882a593Smuzhiyun }
4405*4882a593Smuzhiyun 
try_consume_req_cqe(struct qedr_cq * cq,struct qedr_qp * qp,struct rdma_cqe_requester * req,int * update)4406*4882a593Smuzhiyun static void try_consume_req_cqe(struct qedr_cq *cq, struct qedr_qp *qp,
4407*4882a593Smuzhiyun 				struct rdma_cqe_requester *req, int *update)
4408*4882a593Smuzhiyun {
4409*4882a593Smuzhiyun 	if (le16_to_cpu(req->sq_cons) == qp->sq.wqe_cons) {
4410*4882a593Smuzhiyun 		consume_cqe(cq);
4411*4882a593Smuzhiyun 		*update |= 1;
4412*4882a593Smuzhiyun 	}
4413*4882a593Smuzhiyun }
4414*4882a593Smuzhiyun 
qedr_poll_cq(struct ib_cq * ibcq,int num_entries,struct ib_wc * wc)4415*4882a593Smuzhiyun int qedr_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
4416*4882a593Smuzhiyun {
4417*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibcq->device);
4418*4882a593Smuzhiyun 	struct qedr_cq *cq = get_qedr_cq(ibcq);
4419*4882a593Smuzhiyun 	union rdma_cqe *cqe;
4420*4882a593Smuzhiyun 	u32 old_cons, new_cons;
4421*4882a593Smuzhiyun 	unsigned long flags;
4422*4882a593Smuzhiyun 	int update = 0;
4423*4882a593Smuzhiyun 	int done = 0;
4424*4882a593Smuzhiyun 
4425*4882a593Smuzhiyun 	if (cq->destroyed) {
4426*4882a593Smuzhiyun 		DP_ERR(dev,
4427*4882a593Smuzhiyun 		       "warning: poll was invoked after destroy for cq %p (icid=%d)\n",
4428*4882a593Smuzhiyun 		       cq, cq->icid);
4429*4882a593Smuzhiyun 		return 0;
4430*4882a593Smuzhiyun 	}
4431*4882a593Smuzhiyun 
4432*4882a593Smuzhiyun 	if (cq->cq_type == QEDR_CQ_TYPE_GSI)
4433*4882a593Smuzhiyun 		return qedr_gsi_poll_cq(ibcq, num_entries, wc);
4434*4882a593Smuzhiyun 
4435*4882a593Smuzhiyun 	spin_lock_irqsave(&cq->cq_lock, flags);
4436*4882a593Smuzhiyun 	cqe = cq->latest_cqe;
4437*4882a593Smuzhiyun 	old_cons = qed_chain_get_cons_idx_u32(&cq->pbl);
4438*4882a593Smuzhiyun 	while (num_entries && is_valid_cqe(cq, cqe)) {
4439*4882a593Smuzhiyun 		struct qedr_qp *qp;
4440*4882a593Smuzhiyun 		int cnt = 0;
4441*4882a593Smuzhiyun 
4442*4882a593Smuzhiyun 		/* prevent speculative reads of any field of CQE */
4443*4882a593Smuzhiyun 		rmb();
4444*4882a593Smuzhiyun 
4445*4882a593Smuzhiyun 		qp = cqe_get_qp(cqe);
4446*4882a593Smuzhiyun 		if (!qp) {
4447*4882a593Smuzhiyun 			WARN(1, "Error: CQE QP pointer is NULL. CQE=%p\n", cqe);
4448*4882a593Smuzhiyun 			break;
4449*4882a593Smuzhiyun 		}
4450*4882a593Smuzhiyun 
4451*4882a593Smuzhiyun 		wc->qp = &qp->ibqp;
4452*4882a593Smuzhiyun 
4453*4882a593Smuzhiyun 		switch (cqe_get_type(cqe)) {
4454*4882a593Smuzhiyun 		case RDMA_CQE_TYPE_REQUESTER:
4455*4882a593Smuzhiyun 			cnt = qedr_poll_cq_req(dev, qp, cq, num_entries, wc,
4456*4882a593Smuzhiyun 					       &cqe->req);
4457*4882a593Smuzhiyun 			try_consume_req_cqe(cq, qp, &cqe->req, &update);
4458*4882a593Smuzhiyun 			break;
4459*4882a593Smuzhiyun 		case RDMA_CQE_TYPE_RESPONDER_RQ:
4460*4882a593Smuzhiyun 			cnt = qedr_poll_cq_resp(dev, qp, cq, num_entries, wc,
4461*4882a593Smuzhiyun 						&cqe->resp, &update);
4462*4882a593Smuzhiyun 			break;
4463*4882a593Smuzhiyun 		case RDMA_CQE_TYPE_RESPONDER_SRQ:
4464*4882a593Smuzhiyun 			cnt = qedr_poll_cq_resp_srq(dev, qp, cq, num_entries,
4465*4882a593Smuzhiyun 						    wc, &cqe->resp);
4466*4882a593Smuzhiyun 			update = 1;
4467*4882a593Smuzhiyun 			break;
4468*4882a593Smuzhiyun 		case RDMA_CQE_TYPE_INVALID:
4469*4882a593Smuzhiyun 		default:
4470*4882a593Smuzhiyun 			DP_ERR(dev, "Error: invalid CQE type = %d\n",
4471*4882a593Smuzhiyun 			       cqe_get_type(cqe));
4472*4882a593Smuzhiyun 		}
4473*4882a593Smuzhiyun 		num_entries -= cnt;
4474*4882a593Smuzhiyun 		wc += cnt;
4475*4882a593Smuzhiyun 		done += cnt;
4476*4882a593Smuzhiyun 
4477*4882a593Smuzhiyun 		cqe = get_cqe(cq);
4478*4882a593Smuzhiyun 	}
4479*4882a593Smuzhiyun 	new_cons = qed_chain_get_cons_idx_u32(&cq->pbl);
4480*4882a593Smuzhiyun 
4481*4882a593Smuzhiyun 	cq->cq_cons += new_cons - old_cons;
4482*4882a593Smuzhiyun 
4483*4882a593Smuzhiyun 	if (update)
4484*4882a593Smuzhiyun 		/* doorbell notifies abount latest VALID entry,
4485*4882a593Smuzhiyun 		 * but chain already point to the next INVALID one
4486*4882a593Smuzhiyun 		 */
4487*4882a593Smuzhiyun 		doorbell_cq(cq, cq->cq_cons - 1, cq->arm_flags);
4488*4882a593Smuzhiyun 
4489*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cq->cq_lock, flags);
4490*4882a593Smuzhiyun 	return done;
4491*4882a593Smuzhiyun }
4492*4882a593Smuzhiyun 
qedr_process_mad(struct ib_device * ibdev,int process_mad_flags,u8 port_num,const struct ib_wc * in_wc,const struct ib_grh * in_grh,const struct ib_mad * in,struct ib_mad * out_mad,size_t * out_mad_size,u16 * out_mad_pkey_index)4493*4882a593Smuzhiyun int qedr_process_mad(struct ib_device *ibdev, int process_mad_flags,
4494*4882a593Smuzhiyun 		     u8 port_num, const struct ib_wc *in_wc,
4495*4882a593Smuzhiyun 		     const struct ib_grh *in_grh, const struct ib_mad *in,
4496*4882a593Smuzhiyun 		     struct ib_mad *out_mad, size_t *out_mad_size,
4497*4882a593Smuzhiyun 		     u16 *out_mad_pkey_index)
4498*4882a593Smuzhiyun {
4499*4882a593Smuzhiyun 	return IB_MAD_RESULT_SUCCESS;
4500*4882a593Smuzhiyun }
4501