xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/qedr/qedr_roce_cm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* QLogic qedr NIC Driver
2*4882a593Smuzhiyun  * Copyright (c) 2015-2016  QLogic Corporation
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun  * OpenIB.org BSD license below:
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
12*4882a593Smuzhiyun  *     conditions are met:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
15*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun  *        disclaimer.
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun  *        disclaimer in the documentation and /or other materials
21*4882a593Smuzhiyun  *        provided with the distribution.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun  * SOFTWARE.
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #include <linux/dma-mapping.h>
33*4882a593Smuzhiyun #include <linux/crc32.h>
34*4882a593Smuzhiyun #include <linux/iommu.h>
35*4882a593Smuzhiyun #include <net/ip.h>
36*4882a593Smuzhiyun #include <net/ipv6.h>
37*4882a593Smuzhiyun #include <net/udp.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
40*4882a593Smuzhiyun #include <rdma/ib_user_verbs.h>
41*4882a593Smuzhiyun #include <rdma/iw_cm.h>
42*4882a593Smuzhiyun #include <rdma/ib_umem.h>
43*4882a593Smuzhiyun #include <rdma/ib_addr.h>
44*4882a593Smuzhiyun #include <rdma/ib_cache.h>
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #include <linux/qed/qed_if.h>
47*4882a593Smuzhiyun #include <linux/qed/qed_rdma_if.h>
48*4882a593Smuzhiyun #include "qedr.h"
49*4882a593Smuzhiyun #include "verbs.h"
50*4882a593Smuzhiyun #include <rdma/qedr-abi.h>
51*4882a593Smuzhiyun #include "qedr_roce_cm.h"
52*4882a593Smuzhiyun 
qedr_inc_sw_gsi_cons(struct qedr_qp_hwq_info * info)53*4882a593Smuzhiyun void qedr_inc_sw_gsi_cons(struct qedr_qp_hwq_info *info)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	info->gsi_cons = (info->gsi_cons + 1) % info->max_wr;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
qedr_store_gsi_qp_cq(struct qedr_dev * dev,struct qedr_qp * qp,struct ib_qp_init_attr * attrs)58*4882a593Smuzhiyun void qedr_store_gsi_qp_cq(struct qedr_dev *dev, struct qedr_qp *qp,
59*4882a593Smuzhiyun 			  struct ib_qp_init_attr *attrs)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	dev->gsi_qp_created = 1;
62*4882a593Smuzhiyun 	dev->gsi_sqcq = get_qedr_cq(attrs->send_cq);
63*4882a593Smuzhiyun 	dev->gsi_rqcq = get_qedr_cq(attrs->recv_cq);
64*4882a593Smuzhiyun 	dev->gsi_qp = qp;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
qedr_ll2_complete_tx_packet(void * cxt,u8 connection_handle,void * cookie,dma_addr_t first_frag_addr,bool b_last_fragment,bool b_last_packet)67*4882a593Smuzhiyun static void qedr_ll2_complete_tx_packet(void *cxt, u8 connection_handle,
68*4882a593Smuzhiyun 					void *cookie,
69*4882a593Smuzhiyun 					dma_addr_t first_frag_addr,
70*4882a593Smuzhiyun 					bool b_last_fragment,
71*4882a593Smuzhiyun 					bool b_last_packet)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct qedr_dev *dev = (struct qedr_dev *)cxt;
74*4882a593Smuzhiyun 	struct qed_roce_ll2_packet *pkt = cookie;
75*4882a593Smuzhiyun 	struct qedr_cq *cq = dev->gsi_sqcq;
76*4882a593Smuzhiyun 	struct qedr_qp *qp = dev->gsi_qp;
77*4882a593Smuzhiyun 	unsigned long flags;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_GSI,
80*4882a593Smuzhiyun 		 "LL2 TX CB: gsi_sqcq=%p, gsi_rqcq=%p, gsi_cons=%d, ibcq_comp=%s\n",
81*4882a593Smuzhiyun 		 dev->gsi_sqcq, dev->gsi_rqcq, qp->sq.gsi_cons,
82*4882a593Smuzhiyun 		 cq->ibcq.comp_handler ? "Yes" : "No");
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	dma_free_coherent(&dev->pdev->dev, pkt->header.len, pkt->header.vaddr,
85*4882a593Smuzhiyun 			  pkt->header.baddr);
86*4882a593Smuzhiyun 	kfree(pkt);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->q_lock, flags);
89*4882a593Smuzhiyun 	qedr_inc_sw_gsi_cons(&qp->sq);
90*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->q_lock, flags);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	if (cq->ibcq.comp_handler)
93*4882a593Smuzhiyun 		(*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
qedr_ll2_complete_rx_packet(void * cxt,struct qed_ll2_comp_rx_data * data)96*4882a593Smuzhiyun static void qedr_ll2_complete_rx_packet(void *cxt,
97*4882a593Smuzhiyun 					struct qed_ll2_comp_rx_data *data)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	struct qedr_dev *dev = (struct qedr_dev *)cxt;
100*4882a593Smuzhiyun 	struct qedr_cq *cq = dev->gsi_rqcq;
101*4882a593Smuzhiyun 	struct qedr_qp *qp = dev->gsi_qp;
102*4882a593Smuzhiyun 	unsigned long flags;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->q_lock, flags);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	qp->rqe_wr_id[qp->rq.gsi_cons].rc = data->u.data_length_error ?
107*4882a593Smuzhiyun 		-EINVAL : 0;
108*4882a593Smuzhiyun 	qp->rqe_wr_id[qp->rq.gsi_cons].vlan = data->vlan;
109*4882a593Smuzhiyun 	/* note: length stands for data length i.e. GRH is excluded */
110*4882a593Smuzhiyun 	qp->rqe_wr_id[qp->rq.gsi_cons].sg_list[0].length =
111*4882a593Smuzhiyun 		data->length.data_length;
112*4882a593Smuzhiyun 	*((u32 *)&qp->rqe_wr_id[qp->rq.gsi_cons].smac[0]) =
113*4882a593Smuzhiyun 		ntohl(data->opaque_data_0);
114*4882a593Smuzhiyun 	*((u16 *)&qp->rqe_wr_id[qp->rq.gsi_cons].smac[4]) =
115*4882a593Smuzhiyun 		ntohs((u16)data->opaque_data_1);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	qedr_inc_sw_gsi_cons(&qp->rq);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->q_lock, flags);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (cq->ibcq.comp_handler)
122*4882a593Smuzhiyun 		(*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
qedr_ll2_release_rx_packet(void * cxt,u8 connection_handle,void * cookie,dma_addr_t rx_buf_addr,bool b_last_packet)125*4882a593Smuzhiyun static void qedr_ll2_release_rx_packet(void *cxt, u8 connection_handle,
126*4882a593Smuzhiyun 				       void *cookie, dma_addr_t rx_buf_addr,
127*4882a593Smuzhiyun 				       bool b_last_packet)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	/* Do nothing... */
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
qedr_destroy_gsi_cq(struct qedr_dev * dev,struct ib_qp_init_attr * attrs)132*4882a593Smuzhiyun static void qedr_destroy_gsi_cq(struct qedr_dev *dev,
133*4882a593Smuzhiyun 				struct ib_qp_init_attr *attrs)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct qed_rdma_destroy_cq_in_params iparams;
136*4882a593Smuzhiyun 	struct qed_rdma_destroy_cq_out_params oparams;
137*4882a593Smuzhiyun 	struct qedr_cq *cq;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	cq = get_qedr_cq(attrs->send_cq);
140*4882a593Smuzhiyun 	iparams.icid = cq->icid;
141*4882a593Smuzhiyun 	dev->ops->rdma_destroy_cq(dev->rdma_ctx, &iparams, &oparams);
142*4882a593Smuzhiyun 	dev->ops->common->chain_free(dev->cdev, &cq->pbl);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	cq = get_qedr_cq(attrs->recv_cq);
145*4882a593Smuzhiyun 	/* if a dedicated recv_cq was used, delete it too */
146*4882a593Smuzhiyun 	if (iparams.icid != cq->icid) {
147*4882a593Smuzhiyun 		iparams.icid = cq->icid;
148*4882a593Smuzhiyun 		dev->ops->rdma_destroy_cq(dev->rdma_ctx, &iparams, &oparams);
149*4882a593Smuzhiyun 		dev->ops->common->chain_free(dev->cdev, &cq->pbl);
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
qedr_check_gsi_qp_attrs(struct qedr_dev * dev,struct ib_qp_init_attr * attrs)153*4882a593Smuzhiyun static inline int qedr_check_gsi_qp_attrs(struct qedr_dev *dev,
154*4882a593Smuzhiyun 					  struct ib_qp_init_attr *attrs)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	if (attrs->cap.max_recv_sge > QEDR_GSI_MAX_RECV_SGE) {
157*4882a593Smuzhiyun 		DP_ERR(dev,
158*4882a593Smuzhiyun 		       " create gsi qp: failed. max_recv_sge is larger the max %d>%d\n",
159*4882a593Smuzhiyun 		       attrs->cap.max_recv_sge, QEDR_GSI_MAX_RECV_SGE);
160*4882a593Smuzhiyun 		return -EINVAL;
161*4882a593Smuzhiyun 	}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (attrs->cap.max_recv_wr > QEDR_GSI_MAX_RECV_WR) {
164*4882a593Smuzhiyun 		DP_ERR(dev,
165*4882a593Smuzhiyun 		       " create gsi qp: failed. max_recv_wr is too large %d>%d\n",
166*4882a593Smuzhiyun 		       attrs->cap.max_recv_wr, QEDR_GSI_MAX_RECV_WR);
167*4882a593Smuzhiyun 		return -EINVAL;
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (attrs->cap.max_send_wr > QEDR_GSI_MAX_SEND_WR) {
171*4882a593Smuzhiyun 		DP_ERR(dev,
172*4882a593Smuzhiyun 		       " create gsi qp: failed. max_send_wr is too large %d>%d\n",
173*4882a593Smuzhiyun 		       attrs->cap.max_send_wr, QEDR_GSI_MAX_SEND_WR);
174*4882a593Smuzhiyun 		return -EINVAL;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
qedr_ll2_post_tx(struct qedr_dev * dev,struct qed_roce_ll2_packet * pkt)180*4882a593Smuzhiyun static int qedr_ll2_post_tx(struct qedr_dev *dev,
181*4882a593Smuzhiyun 			    struct qed_roce_ll2_packet *pkt)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	enum qed_ll2_roce_flavor_type roce_flavor;
184*4882a593Smuzhiyun 	struct qed_ll2_tx_pkt_info ll2_tx_pkt;
185*4882a593Smuzhiyun 	int rc;
186*4882a593Smuzhiyun 	int i;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	memset(&ll2_tx_pkt, 0, sizeof(ll2_tx_pkt));
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	roce_flavor = (pkt->roce_mode == ROCE_V1) ?
191*4882a593Smuzhiyun 	    QED_LL2_ROCE : QED_LL2_RROCE;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (pkt->roce_mode == ROCE_V2_IPV4)
194*4882a593Smuzhiyun 		ll2_tx_pkt.enable_ip_cksum = 1;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	ll2_tx_pkt.num_of_bds = 1 /* hdr */  + pkt->n_seg;
197*4882a593Smuzhiyun 	ll2_tx_pkt.vlan = 0;
198*4882a593Smuzhiyun 	ll2_tx_pkt.tx_dest = pkt->tx_dest;
199*4882a593Smuzhiyun 	ll2_tx_pkt.qed_roce_flavor = roce_flavor;
200*4882a593Smuzhiyun 	ll2_tx_pkt.first_frag = pkt->header.baddr;
201*4882a593Smuzhiyun 	ll2_tx_pkt.first_frag_len = pkt->header.len;
202*4882a593Smuzhiyun 	ll2_tx_pkt.cookie = pkt;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* tx header */
205*4882a593Smuzhiyun 	rc = dev->ops->ll2_prepare_tx_packet(dev->rdma_ctx,
206*4882a593Smuzhiyun 					     dev->gsi_ll2_handle,
207*4882a593Smuzhiyun 					     &ll2_tx_pkt, 1);
208*4882a593Smuzhiyun 	if (rc) {
209*4882a593Smuzhiyun 		/* TX failed while posting header - release resources */
210*4882a593Smuzhiyun 		dma_free_coherent(&dev->pdev->dev, pkt->header.len,
211*4882a593Smuzhiyun 				  pkt->header.vaddr, pkt->header.baddr);
212*4882a593Smuzhiyun 		kfree(pkt);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 		DP_ERR(dev, "roce ll2 tx: header failed (rc=%d)\n", rc);
215*4882a593Smuzhiyun 		return rc;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* tx payload */
219*4882a593Smuzhiyun 	for (i = 0; i < pkt->n_seg; i++) {
220*4882a593Smuzhiyun 		rc = dev->ops->ll2_set_fragment_of_tx_packet(
221*4882a593Smuzhiyun 			dev->rdma_ctx,
222*4882a593Smuzhiyun 			dev->gsi_ll2_handle,
223*4882a593Smuzhiyun 			pkt->payload[i].baddr,
224*4882a593Smuzhiyun 			pkt->payload[i].len);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		if (rc) {
227*4882a593Smuzhiyun 			/* if failed not much to do here, partial packet has
228*4882a593Smuzhiyun 			 * been posted we can't free memory, will need to wait
229*4882a593Smuzhiyun 			 * for completion
230*4882a593Smuzhiyun 			 */
231*4882a593Smuzhiyun 			DP_ERR(dev, "ll2 tx: payload failed (rc=%d)\n", rc);
232*4882a593Smuzhiyun 			return rc;
233*4882a593Smuzhiyun 		}
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
qedr_ll2_stop(struct qedr_dev * dev)239*4882a593Smuzhiyun static int qedr_ll2_stop(struct qedr_dev *dev)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	int rc;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	if (dev->gsi_ll2_handle == QED_LL2_UNUSED_HANDLE)
244*4882a593Smuzhiyun 		return 0;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* remove LL2 MAC address filter */
247*4882a593Smuzhiyun 	rc = dev->ops->ll2_set_mac_filter(dev->cdev,
248*4882a593Smuzhiyun 					  dev->gsi_ll2_mac_address, NULL);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	rc = dev->ops->ll2_terminate_connection(dev->rdma_ctx,
251*4882a593Smuzhiyun 						dev->gsi_ll2_handle);
252*4882a593Smuzhiyun 	if (rc)
253*4882a593Smuzhiyun 		DP_ERR(dev, "Failed to terminate LL2 connection (rc=%d)\n", rc);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	dev->ops->ll2_release_connection(dev->rdma_ctx, dev->gsi_ll2_handle);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	dev->gsi_ll2_handle = QED_LL2_UNUSED_HANDLE;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return rc;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
qedr_ll2_start(struct qedr_dev * dev,struct ib_qp_init_attr * attrs,struct qedr_qp * qp)262*4882a593Smuzhiyun static int qedr_ll2_start(struct qedr_dev *dev,
263*4882a593Smuzhiyun 			  struct ib_qp_init_attr *attrs, struct qedr_qp *qp)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct qed_ll2_acquire_data data;
266*4882a593Smuzhiyun 	struct qed_ll2_cbs cbs;
267*4882a593Smuzhiyun 	int rc;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* configure and start LL2 */
270*4882a593Smuzhiyun 	cbs.rx_comp_cb = qedr_ll2_complete_rx_packet;
271*4882a593Smuzhiyun 	cbs.tx_comp_cb = qedr_ll2_complete_tx_packet;
272*4882a593Smuzhiyun 	cbs.rx_release_cb = qedr_ll2_release_rx_packet;
273*4882a593Smuzhiyun 	cbs.tx_release_cb = qedr_ll2_complete_tx_packet;
274*4882a593Smuzhiyun 	cbs.cookie = dev;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	memset(&data, 0, sizeof(data));
277*4882a593Smuzhiyun 	data.input.conn_type = QED_LL2_TYPE_ROCE;
278*4882a593Smuzhiyun 	data.input.mtu = dev->ndev->mtu;
279*4882a593Smuzhiyun 	data.input.rx_num_desc = attrs->cap.max_recv_wr;
280*4882a593Smuzhiyun 	data.input.rx_drop_ttl0_flg = true;
281*4882a593Smuzhiyun 	data.input.rx_vlan_removal_en = false;
282*4882a593Smuzhiyun 	data.input.tx_num_desc = attrs->cap.max_send_wr;
283*4882a593Smuzhiyun 	data.input.tx_tc = 0;
284*4882a593Smuzhiyun 	data.input.tx_dest = QED_LL2_TX_DEST_NW;
285*4882a593Smuzhiyun 	data.input.ai_err_packet_too_big = QED_LL2_DROP_PACKET;
286*4882a593Smuzhiyun 	data.input.ai_err_no_buf = QED_LL2_DROP_PACKET;
287*4882a593Smuzhiyun 	data.input.gsi_enable = 1;
288*4882a593Smuzhiyun 	data.p_connection_handle = &dev->gsi_ll2_handle;
289*4882a593Smuzhiyun 	data.cbs = &cbs;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	rc = dev->ops->ll2_acquire_connection(dev->rdma_ctx, &data);
292*4882a593Smuzhiyun 	if (rc) {
293*4882a593Smuzhiyun 		DP_ERR(dev,
294*4882a593Smuzhiyun 		       "ll2 start: failed to acquire LL2 connection (rc=%d)\n",
295*4882a593Smuzhiyun 		       rc);
296*4882a593Smuzhiyun 		return rc;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	rc = dev->ops->ll2_establish_connection(dev->rdma_ctx,
300*4882a593Smuzhiyun 						dev->gsi_ll2_handle);
301*4882a593Smuzhiyun 	if (rc) {
302*4882a593Smuzhiyun 		DP_ERR(dev,
303*4882a593Smuzhiyun 		       "ll2 start: failed to establish LL2 connection (rc=%d)\n",
304*4882a593Smuzhiyun 		       rc);
305*4882a593Smuzhiyun 		goto err1;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	rc = dev->ops->ll2_set_mac_filter(dev->cdev, NULL, dev->ndev->dev_addr);
309*4882a593Smuzhiyun 	if (rc)
310*4882a593Smuzhiyun 		goto err2;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun err2:
315*4882a593Smuzhiyun 	dev->ops->ll2_terminate_connection(dev->rdma_ctx, dev->gsi_ll2_handle);
316*4882a593Smuzhiyun err1:
317*4882a593Smuzhiyun 	dev->ops->ll2_release_connection(dev->rdma_ctx, dev->gsi_ll2_handle);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return rc;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
qedr_create_gsi_qp(struct qedr_dev * dev,struct ib_qp_init_attr * attrs,struct qedr_qp * qp)322*4882a593Smuzhiyun struct ib_qp *qedr_create_gsi_qp(struct qedr_dev *dev,
323*4882a593Smuzhiyun 				 struct ib_qp_init_attr *attrs,
324*4882a593Smuzhiyun 				 struct qedr_qp *qp)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	int rc;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	rc = qedr_check_gsi_qp_attrs(dev, attrs);
329*4882a593Smuzhiyun 	if (rc)
330*4882a593Smuzhiyun 		return ERR_PTR(rc);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	rc = qedr_ll2_start(dev, attrs, qp);
333*4882a593Smuzhiyun 	if (rc) {
334*4882a593Smuzhiyun 		DP_ERR(dev, "create gsi qp: failed on ll2 start. rc=%d\n", rc);
335*4882a593Smuzhiyun 		return ERR_PTR(rc);
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	/* create QP */
339*4882a593Smuzhiyun 	qp->ibqp.qp_num = 1;
340*4882a593Smuzhiyun 	qp->rq.max_wr = attrs->cap.max_recv_wr;
341*4882a593Smuzhiyun 	qp->sq.max_wr = attrs->cap.max_send_wr;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	qp->rqe_wr_id = kcalloc(qp->rq.max_wr, sizeof(*qp->rqe_wr_id),
344*4882a593Smuzhiyun 				GFP_KERNEL);
345*4882a593Smuzhiyun 	if (!qp->rqe_wr_id)
346*4882a593Smuzhiyun 		goto err;
347*4882a593Smuzhiyun 	qp->wqe_wr_id = kcalloc(qp->sq.max_wr, sizeof(*qp->wqe_wr_id),
348*4882a593Smuzhiyun 				GFP_KERNEL);
349*4882a593Smuzhiyun 	if (!qp->wqe_wr_id)
350*4882a593Smuzhiyun 		goto err;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	qedr_store_gsi_qp_cq(dev, qp, attrs);
353*4882a593Smuzhiyun 	ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	/* the GSI CQ is handled by the driver so remove it from the FW */
356*4882a593Smuzhiyun 	qedr_destroy_gsi_cq(dev, attrs);
357*4882a593Smuzhiyun 	dev->gsi_rqcq->cq_type = QEDR_CQ_TYPE_GSI;
358*4882a593Smuzhiyun 	dev->gsi_rqcq->cq_type = QEDR_CQ_TYPE_GSI;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_GSI, "created GSI QP %p\n", qp);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return &qp->ibqp;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun err:
365*4882a593Smuzhiyun 	kfree(qp->rqe_wr_id);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	rc = qedr_ll2_stop(dev);
368*4882a593Smuzhiyun 	if (rc)
369*4882a593Smuzhiyun 		DP_ERR(dev, "create gsi qp: failed destroy on create\n");
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	return ERR_PTR(-ENOMEM);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
qedr_destroy_gsi_qp(struct qedr_dev * dev)374*4882a593Smuzhiyun int qedr_destroy_gsi_qp(struct qedr_dev *dev)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	return qedr_ll2_stop(dev);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun #define QEDR_MAX_UD_HEADER_SIZE	(100)
380*4882a593Smuzhiyun #define QEDR_GSI_QPN		(1)
qedr_gsi_build_header(struct qedr_dev * dev,struct qedr_qp * qp,const struct ib_send_wr * swr,struct ib_ud_header * udh,int * roce_mode)381*4882a593Smuzhiyun static inline int qedr_gsi_build_header(struct qedr_dev *dev,
382*4882a593Smuzhiyun 					struct qedr_qp *qp,
383*4882a593Smuzhiyun 					const struct ib_send_wr *swr,
384*4882a593Smuzhiyun 					struct ib_ud_header *udh,
385*4882a593Smuzhiyun 					int *roce_mode)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	bool has_vlan = false, has_grh_ipv6 = true;
388*4882a593Smuzhiyun 	struct rdma_ah_attr *ah_attr = &get_qedr_ah(ud_wr(swr)->ah)->attr;
389*4882a593Smuzhiyun 	const struct ib_global_route *grh = rdma_ah_read_grh(ah_attr);
390*4882a593Smuzhiyun 	const struct ib_gid_attr *sgid_attr = grh->sgid_attr;
391*4882a593Smuzhiyun 	int send_size = 0;
392*4882a593Smuzhiyun 	u16 vlan_id = 0;
393*4882a593Smuzhiyun 	u16 ether_type;
394*4882a593Smuzhiyun 	int rc;
395*4882a593Smuzhiyun 	int ip_ver = 0;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	bool has_udp = false;
398*4882a593Smuzhiyun 	int i;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	rc = rdma_read_gid_l2_fields(sgid_attr, &vlan_id, NULL);
401*4882a593Smuzhiyun 	if (rc)
402*4882a593Smuzhiyun 		return rc;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	if (vlan_id < VLAN_CFI_MASK)
405*4882a593Smuzhiyun 		has_vlan = true;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	send_size = 0;
408*4882a593Smuzhiyun 	for (i = 0; i < swr->num_sge; ++i)
409*4882a593Smuzhiyun 		send_size += swr->sg_list[i].length;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	has_udp = (sgid_attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP);
412*4882a593Smuzhiyun 	if (!has_udp) {
413*4882a593Smuzhiyun 		/* RoCE v1 */
414*4882a593Smuzhiyun 		ether_type = ETH_P_IBOE;
415*4882a593Smuzhiyun 		*roce_mode = ROCE_V1;
416*4882a593Smuzhiyun 	} else if (ipv6_addr_v4mapped((struct in6_addr *)&sgid_attr->gid)) {
417*4882a593Smuzhiyun 		/* RoCE v2 IPv4 */
418*4882a593Smuzhiyun 		ip_ver = 4;
419*4882a593Smuzhiyun 		ether_type = ETH_P_IP;
420*4882a593Smuzhiyun 		has_grh_ipv6 = false;
421*4882a593Smuzhiyun 		*roce_mode = ROCE_V2_IPV4;
422*4882a593Smuzhiyun 	} else {
423*4882a593Smuzhiyun 		/* RoCE v2 IPv6 */
424*4882a593Smuzhiyun 		ip_ver = 6;
425*4882a593Smuzhiyun 		ether_type = ETH_P_IPV6;
426*4882a593Smuzhiyun 		*roce_mode = ROCE_V2_IPV6;
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	rc = ib_ud_header_init(send_size, false, true, has_vlan,
430*4882a593Smuzhiyun 			       has_grh_ipv6, ip_ver, has_udp, 0, udh);
431*4882a593Smuzhiyun 	if (rc) {
432*4882a593Smuzhiyun 		DP_ERR(dev, "gsi post send: failed to init header\n");
433*4882a593Smuzhiyun 		return rc;
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	/* ENET + VLAN headers */
437*4882a593Smuzhiyun 	ether_addr_copy(udh->eth.dmac_h, ah_attr->roce.dmac);
438*4882a593Smuzhiyun 	ether_addr_copy(udh->eth.smac_h, dev->ndev->dev_addr);
439*4882a593Smuzhiyun 	if (has_vlan) {
440*4882a593Smuzhiyun 		udh->eth.type = htons(ETH_P_8021Q);
441*4882a593Smuzhiyun 		udh->vlan.tag = htons(vlan_id);
442*4882a593Smuzhiyun 		udh->vlan.type = htons(ether_type);
443*4882a593Smuzhiyun 	} else {
444*4882a593Smuzhiyun 		udh->eth.type = htons(ether_type);
445*4882a593Smuzhiyun 	}
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/* BTH */
448*4882a593Smuzhiyun 	udh->bth.solicited_event = !!(swr->send_flags & IB_SEND_SOLICITED);
449*4882a593Smuzhiyun 	udh->bth.pkey = QEDR_ROCE_PKEY_DEFAULT;
450*4882a593Smuzhiyun 	udh->bth.destination_qpn = htonl(ud_wr(swr)->remote_qpn);
451*4882a593Smuzhiyun 	udh->bth.psn = htonl((qp->sq_psn++) & ((1 << 24) - 1));
452*4882a593Smuzhiyun 	udh->bth.opcode = IB_OPCODE_UD_SEND_ONLY;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	/* DETH */
455*4882a593Smuzhiyun 	udh->deth.qkey = htonl(0x80010000);
456*4882a593Smuzhiyun 	udh->deth.source_qpn = htonl(QEDR_GSI_QPN);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (has_grh_ipv6) {
459*4882a593Smuzhiyun 		/* GRH / IPv6 header */
460*4882a593Smuzhiyun 		udh->grh.traffic_class = grh->traffic_class;
461*4882a593Smuzhiyun 		udh->grh.flow_label = grh->flow_label;
462*4882a593Smuzhiyun 		udh->grh.hop_limit = grh->hop_limit;
463*4882a593Smuzhiyun 		udh->grh.destination_gid = grh->dgid;
464*4882a593Smuzhiyun 		memcpy(&udh->grh.source_gid.raw, sgid_attr->gid.raw,
465*4882a593Smuzhiyun 		       sizeof(udh->grh.source_gid.raw));
466*4882a593Smuzhiyun 	} else {
467*4882a593Smuzhiyun 		/* IPv4 header */
468*4882a593Smuzhiyun 		u32 ipv4_addr;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 		udh->ip4.protocol = IPPROTO_UDP;
471*4882a593Smuzhiyun 		udh->ip4.tos = htonl(grh->flow_label);
472*4882a593Smuzhiyun 		udh->ip4.frag_off = htons(IP_DF);
473*4882a593Smuzhiyun 		udh->ip4.ttl = grh->hop_limit;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 		ipv4_addr = qedr_get_ipv4_from_gid(sgid_attr->gid.raw);
476*4882a593Smuzhiyun 		udh->ip4.saddr = ipv4_addr;
477*4882a593Smuzhiyun 		ipv4_addr = qedr_get_ipv4_from_gid(grh->dgid.raw);
478*4882a593Smuzhiyun 		udh->ip4.daddr = ipv4_addr;
479*4882a593Smuzhiyun 		/* note: checksum is calculated by the device */
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	/* UDP */
483*4882a593Smuzhiyun 	if (has_udp) {
484*4882a593Smuzhiyun 		udh->udp.sport = htons(QEDR_ROCE_V2_UDP_SPORT);
485*4882a593Smuzhiyun 		udh->udp.dport = htons(ROCE_V2_UDP_DPORT);
486*4882a593Smuzhiyun 		udh->udp.csum = 0;
487*4882a593Smuzhiyun 		/* UDP length is untouched hence is zero */
488*4882a593Smuzhiyun 	}
489*4882a593Smuzhiyun 	return 0;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
qedr_gsi_build_packet(struct qedr_dev * dev,struct qedr_qp * qp,const struct ib_send_wr * swr,struct qed_roce_ll2_packet ** p_packet)492*4882a593Smuzhiyun static inline int qedr_gsi_build_packet(struct qedr_dev *dev,
493*4882a593Smuzhiyun 					struct qedr_qp *qp,
494*4882a593Smuzhiyun 					const struct ib_send_wr *swr,
495*4882a593Smuzhiyun 					struct qed_roce_ll2_packet **p_packet)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	u8 ud_header_buffer[QEDR_MAX_UD_HEADER_SIZE];
498*4882a593Smuzhiyun 	struct qed_roce_ll2_packet *packet;
499*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->pdev;
500*4882a593Smuzhiyun 	int roce_mode, header_size;
501*4882a593Smuzhiyun 	struct ib_ud_header udh;
502*4882a593Smuzhiyun 	int i, rc;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	*p_packet = NULL;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	rc = qedr_gsi_build_header(dev, qp, swr, &udh, &roce_mode);
507*4882a593Smuzhiyun 	if (rc)
508*4882a593Smuzhiyun 		return rc;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	header_size = ib_ud_header_pack(&udh, &ud_header_buffer);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	packet = kzalloc(sizeof(*packet), GFP_ATOMIC);
513*4882a593Smuzhiyun 	if (!packet)
514*4882a593Smuzhiyun 		return -ENOMEM;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	packet->header.vaddr = dma_alloc_coherent(&pdev->dev, header_size,
517*4882a593Smuzhiyun 						  &packet->header.baddr,
518*4882a593Smuzhiyun 						  GFP_ATOMIC);
519*4882a593Smuzhiyun 	if (!packet->header.vaddr) {
520*4882a593Smuzhiyun 		kfree(packet);
521*4882a593Smuzhiyun 		return -ENOMEM;
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	if (ether_addr_equal(udh.eth.smac_h, udh.eth.dmac_h))
525*4882a593Smuzhiyun 		packet->tx_dest = QED_LL2_TX_DEST_LB;
526*4882a593Smuzhiyun 	else
527*4882a593Smuzhiyun 		packet->tx_dest = QED_LL2_TX_DEST_NW;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	packet->roce_mode = roce_mode;
530*4882a593Smuzhiyun 	memcpy(packet->header.vaddr, ud_header_buffer, header_size);
531*4882a593Smuzhiyun 	packet->header.len = header_size;
532*4882a593Smuzhiyun 	packet->n_seg = swr->num_sge;
533*4882a593Smuzhiyun 	for (i = 0; i < packet->n_seg; i++) {
534*4882a593Smuzhiyun 		packet->payload[i].baddr = swr->sg_list[i].addr;
535*4882a593Smuzhiyun 		packet->payload[i].len = swr->sg_list[i].length;
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	*p_packet = packet;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	return 0;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
qedr_gsi_post_send(struct ib_qp * ibqp,const struct ib_send_wr * wr,const struct ib_send_wr ** bad_wr)543*4882a593Smuzhiyun int qedr_gsi_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
544*4882a593Smuzhiyun 		       const struct ib_send_wr **bad_wr)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	struct qed_roce_ll2_packet *pkt = NULL;
547*4882a593Smuzhiyun 	struct qedr_qp *qp = get_qedr_qp(ibqp);
548*4882a593Smuzhiyun 	struct qedr_dev *dev = qp->dev;
549*4882a593Smuzhiyun 	unsigned long flags;
550*4882a593Smuzhiyun 	int rc;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	if (qp->state != QED_ROCE_QP_STATE_RTS) {
553*4882a593Smuzhiyun 		*bad_wr = wr;
554*4882a593Smuzhiyun 		DP_ERR(dev,
555*4882a593Smuzhiyun 		       "gsi post recv: failed to post rx buffer. state is %d and not QED_ROCE_QP_STATE_RTS\n",
556*4882a593Smuzhiyun 		       qp->state);
557*4882a593Smuzhiyun 		return -EINVAL;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (wr->num_sge > RDMA_MAX_SGE_PER_SQ_WQE) {
561*4882a593Smuzhiyun 		DP_ERR(dev, "gsi post send: num_sge is too large (%d>%d)\n",
562*4882a593Smuzhiyun 		       wr->num_sge, RDMA_MAX_SGE_PER_SQ_WQE);
563*4882a593Smuzhiyun 		rc = -EINVAL;
564*4882a593Smuzhiyun 		goto err;
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	if (wr->opcode != IB_WR_SEND) {
568*4882a593Smuzhiyun 		DP_ERR(dev,
569*4882a593Smuzhiyun 		       "gsi post send: failed due to unsupported opcode %d\n",
570*4882a593Smuzhiyun 		       wr->opcode);
571*4882a593Smuzhiyun 		rc = -EINVAL;
572*4882a593Smuzhiyun 		goto err;
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->q_lock, flags);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	rc = qedr_gsi_build_packet(dev, qp, wr, &pkt);
578*4882a593Smuzhiyun 	if (rc) {
579*4882a593Smuzhiyun 		spin_unlock_irqrestore(&qp->q_lock, flags);
580*4882a593Smuzhiyun 		goto err;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	rc = qedr_ll2_post_tx(dev, pkt);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if (!rc) {
586*4882a593Smuzhiyun 		qp->wqe_wr_id[qp->sq.prod].wr_id = wr->wr_id;
587*4882a593Smuzhiyun 		qedr_inc_sw_prod(&qp->sq);
588*4882a593Smuzhiyun 		DP_DEBUG(qp->dev, QEDR_MSG_GSI,
589*4882a593Smuzhiyun 			 "gsi post send: opcode=%d, in_irq=%ld, irqs_disabled=%d, wr_id=%llx\n",
590*4882a593Smuzhiyun 			 wr->opcode, in_irq(), irqs_disabled(), wr->wr_id);
591*4882a593Smuzhiyun 	} else {
592*4882a593Smuzhiyun 		DP_ERR(dev, "gsi post send: failed to transmit (rc=%d)\n", rc);
593*4882a593Smuzhiyun 		rc = -EAGAIN;
594*4882a593Smuzhiyun 		*bad_wr = wr;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->q_lock, flags);
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	if (wr->next) {
600*4882a593Smuzhiyun 		DP_ERR(dev,
601*4882a593Smuzhiyun 		       "gsi post send: failed second WR. Only one WR may be passed at a time\n");
602*4882a593Smuzhiyun 		*bad_wr = wr->next;
603*4882a593Smuzhiyun 		rc = -EINVAL;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	return rc;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun err:
609*4882a593Smuzhiyun 	*bad_wr = wr;
610*4882a593Smuzhiyun 	return rc;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
qedr_gsi_post_recv(struct ib_qp * ibqp,const struct ib_recv_wr * wr,const struct ib_recv_wr ** bad_wr)613*4882a593Smuzhiyun int qedr_gsi_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
614*4882a593Smuzhiyun 		       const struct ib_recv_wr **bad_wr)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibqp->device);
617*4882a593Smuzhiyun 	struct qedr_qp *qp = get_qedr_qp(ibqp);
618*4882a593Smuzhiyun 	unsigned long flags;
619*4882a593Smuzhiyun 	int rc = 0;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	if ((qp->state != QED_ROCE_QP_STATE_RTR) &&
622*4882a593Smuzhiyun 	    (qp->state != QED_ROCE_QP_STATE_RTS)) {
623*4882a593Smuzhiyun 		*bad_wr = wr;
624*4882a593Smuzhiyun 		DP_ERR(dev,
625*4882a593Smuzhiyun 		       "gsi post recv: failed to post rx buffer. state is %d and not QED_ROCE_QP_STATE_RTR/S\n",
626*4882a593Smuzhiyun 		       qp->state);
627*4882a593Smuzhiyun 		return -EINVAL;
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->q_lock, flags);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	while (wr) {
633*4882a593Smuzhiyun 		if (wr->num_sge > QEDR_GSI_MAX_RECV_SGE) {
634*4882a593Smuzhiyun 			DP_ERR(dev,
635*4882a593Smuzhiyun 			       "gsi post recv: failed to post rx buffer. too many sges %d>%d\n",
636*4882a593Smuzhiyun 			       wr->num_sge, QEDR_GSI_MAX_RECV_SGE);
637*4882a593Smuzhiyun 			goto err;
638*4882a593Smuzhiyun 		}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 		rc = dev->ops->ll2_post_rx_buffer(dev->rdma_ctx,
641*4882a593Smuzhiyun 						  dev->gsi_ll2_handle,
642*4882a593Smuzhiyun 						  wr->sg_list[0].addr,
643*4882a593Smuzhiyun 						  wr->sg_list[0].length,
644*4882a593Smuzhiyun 						  NULL /* cookie */,
645*4882a593Smuzhiyun 						  1 /* notify_fw */);
646*4882a593Smuzhiyun 		if (rc) {
647*4882a593Smuzhiyun 			DP_ERR(dev,
648*4882a593Smuzhiyun 			       "gsi post recv: failed to post rx buffer (rc=%d)\n",
649*4882a593Smuzhiyun 			       rc);
650*4882a593Smuzhiyun 			goto err;
651*4882a593Smuzhiyun 		}
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 		memset(&qp->rqe_wr_id[qp->rq.prod], 0,
654*4882a593Smuzhiyun 		       sizeof(qp->rqe_wr_id[qp->rq.prod]));
655*4882a593Smuzhiyun 		qp->rqe_wr_id[qp->rq.prod].sg_list[0] = wr->sg_list[0];
656*4882a593Smuzhiyun 		qp->rqe_wr_id[qp->rq.prod].wr_id = wr->wr_id;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 		qedr_inc_sw_prod(&qp->rq);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 		wr = wr->next;
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->q_lock, flags);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	return rc;
666*4882a593Smuzhiyun err:
667*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->q_lock, flags);
668*4882a593Smuzhiyun 	*bad_wr = wr;
669*4882a593Smuzhiyun 	return -ENOMEM;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
qedr_gsi_poll_cq(struct ib_cq * ibcq,int num_entries,struct ib_wc * wc)672*4882a593Smuzhiyun int qedr_gsi_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	struct qedr_dev *dev = get_qedr_dev(ibcq->device);
675*4882a593Smuzhiyun 	struct qedr_cq *cq = get_qedr_cq(ibcq);
676*4882a593Smuzhiyun 	struct qedr_qp *qp = dev->gsi_qp;
677*4882a593Smuzhiyun 	unsigned long flags;
678*4882a593Smuzhiyun 	u16 vlan_id;
679*4882a593Smuzhiyun 	int i = 0;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	spin_lock_irqsave(&cq->cq_lock, flags);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	while (i < num_entries && qp->rq.cons != qp->rq.gsi_cons) {
684*4882a593Smuzhiyun 		memset(&wc[i], 0, sizeof(*wc));
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		wc[i].qp = &qp->ibqp;
687*4882a593Smuzhiyun 		wc[i].wr_id = qp->rqe_wr_id[qp->rq.cons].wr_id;
688*4882a593Smuzhiyun 		wc[i].opcode = IB_WC_RECV;
689*4882a593Smuzhiyun 		wc[i].pkey_index = 0;
690*4882a593Smuzhiyun 		wc[i].status = (qp->rqe_wr_id[qp->rq.cons].rc) ?
691*4882a593Smuzhiyun 		    IB_WC_GENERAL_ERR : IB_WC_SUCCESS;
692*4882a593Smuzhiyun 		/* 0 - currently only one recv sg is supported */
693*4882a593Smuzhiyun 		wc[i].byte_len = qp->rqe_wr_id[qp->rq.cons].sg_list[0].length;
694*4882a593Smuzhiyun 		wc[i].wc_flags |= IB_WC_GRH | IB_WC_IP_CSUM_OK;
695*4882a593Smuzhiyun 		ether_addr_copy(wc[i].smac, qp->rqe_wr_id[qp->rq.cons].smac);
696*4882a593Smuzhiyun 		wc[i].wc_flags |= IB_WC_WITH_SMAC;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		vlan_id = qp->rqe_wr_id[qp->rq.cons].vlan &
699*4882a593Smuzhiyun 			  VLAN_VID_MASK;
700*4882a593Smuzhiyun 		if (vlan_id) {
701*4882a593Smuzhiyun 			wc[i].wc_flags |= IB_WC_WITH_VLAN;
702*4882a593Smuzhiyun 			wc[i].vlan_id = vlan_id;
703*4882a593Smuzhiyun 			wc[i].sl = (qp->rqe_wr_id[qp->rq.cons].vlan &
704*4882a593Smuzhiyun 				    VLAN_PRIO_MASK) >> VLAN_PRIO_SHIFT;
705*4882a593Smuzhiyun 		}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 		qedr_inc_sw_cons(&qp->rq);
708*4882a593Smuzhiyun 		i++;
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	while (i < num_entries && qp->sq.cons != qp->sq.gsi_cons) {
712*4882a593Smuzhiyun 		memset(&wc[i], 0, sizeof(*wc));
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 		wc[i].qp = &qp->ibqp;
715*4882a593Smuzhiyun 		wc[i].wr_id = qp->wqe_wr_id[qp->sq.cons].wr_id;
716*4882a593Smuzhiyun 		wc[i].opcode = IB_WC_SEND;
717*4882a593Smuzhiyun 		wc[i].status = IB_WC_SUCCESS;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 		qedr_inc_sw_cons(&qp->sq);
720*4882a593Smuzhiyun 		i++;
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cq->cq_lock, flags);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	DP_DEBUG(dev, QEDR_MSG_GSI,
726*4882a593Smuzhiyun 		 "gsi poll_cq: requested entries=%d, actual=%d, qp->rq.cons=%d, qp->rq.gsi_cons=%x, qp->sq.cons=%d, qp->sq.gsi_cons=%d, qp_num=%d\n",
727*4882a593Smuzhiyun 		 num_entries, i, qp->rq.cons, qp->rq.gsi_cons, qp->sq.cons,
728*4882a593Smuzhiyun 		 qp->sq.gsi_cons, qp->ibqp.qp_num);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	return i;
731*4882a593Smuzhiyun }
732