1*4882a593Smuzhiyun /* QLogic qedr NIC Driver
2*4882a593Smuzhiyun * Copyright (c) 2015-2016 QLogic Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This software is available to you under a choice of one of two
5*4882a593Smuzhiyun * licenses. You may choose to be licensed under the terms of the GNU
6*4882a593Smuzhiyun * General Public License (GPL) Version 2, available from the file
7*4882a593Smuzhiyun * COPYING in the main directory of this source tree, or the
8*4882a593Smuzhiyun * OpenIB.org BSD license below:
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or
11*4882a593Smuzhiyun * without modification, are permitted provided that the following
12*4882a593Smuzhiyun * conditions are met:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * - Redistributions of source code must retain the above
15*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
16*4882a593Smuzhiyun * disclaimer.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above
19*4882a593Smuzhiyun * copyright notice, this list of conditions and the following
20*4882a593Smuzhiyun * disclaimer in the documentation and /or other materials
21*4882a593Smuzhiyun * provided with the distribution.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27*4882a593Smuzhiyun * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28*4882a593Smuzhiyun * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29*4882a593Smuzhiyun * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30*4882a593Smuzhiyun * SOFTWARE.
31*4882a593Smuzhiyun */
32*4882a593Smuzhiyun #include <linux/module.h>
33*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
34*4882a593Smuzhiyun #include <rdma/ib_addr.h>
35*4882a593Smuzhiyun #include <rdma/ib_user_verbs.h>
36*4882a593Smuzhiyun #include <rdma/iw_cm.h>
37*4882a593Smuzhiyun #include <rdma/ib_mad.h>
38*4882a593Smuzhiyun #include <linux/netdevice.h>
39*4882a593Smuzhiyun #include <linux/iommu.h>
40*4882a593Smuzhiyun #include <linux/pci.h>
41*4882a593Smuzhiyun #include <net/addrconf.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include <linux/qed/qed_chain.h>
44*4882a593Smuzhiyun #include <linux/qed/qed_if.h>
45*4882a593Smuzhiyun #include "qedr.h"
46*4882a593Smuzhiyun #include "verbs.h"
47*4882a593Smuzhiyun #include <rdma/qedr-abi.h>
48*4882a593Smuzhiyun #include "qedr_iw_cm.h"
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
51*4882a593Smuzhiyun MODULE_AUTHOR("QLogic Corporation");
52*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define QEDR_WQ_MULTIPLIER_DFT (3)
55*4882a593Smuzhiyun
qedr_ib_dispatch_event(struct qedr_dev * dev,u8 port_num,enum ib_event_type type)56*4882a593Smuzhiyun static void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
57*4882a593Smuzhiyun enum ib_event_type type)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct ib_event ibev;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun ibev.device = &dev->ibdev;
62*4882a593Smuzhiyun ibev.element.port_num = port_num;
63*4882a593Smuzhiyun ibev.event = type;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun ib_dispatch_event(&ibev);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
qedr_link_layer(struct ib_device * device,u8 port_num)68*4882a593Smuzhiyun static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
69*4882a593Smuzhiyun u8 port_num)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun return IB_LINK_LAYER_ETHERNET;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
qedr_get_dev_fw_str(struct ib_device * ibdev,char * str)74*4882a593Smuzhiyun static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct qedr_dev *qedr = get_qedr_dev(ibdev);
77*4882a593Smuzhiyun u32 fw_ver = (u32)qedr->attr.fw_ver;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%d.%d",
80*4882a593Smuzhiyun (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
81*4882a593Smuzhiyun (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
qedr_roce_port_immutable(struct ib_device * ibdev,u8 port_num,struct ib_port_immutable * immutable)84*4882a593Smuzhiyun static int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
85*4882a593Smuzhiyun struct ib_port_immutable *immutable)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct ib_port_attr attr;
88*4882a593Smuzhiyun int err;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun err = qedr_query_port(ibdev, port_num, &attr);
91*4882a593Smuzhiyun if (err)
92*4882a593Smuzhiyun return err;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun immutable->pkey_tbl_len = attr.pkey_tbl_len;
95*4882a593Smuzhiyun immutable->gid_tbl_len = attr.gid_tbl_len;
96*4882a593Smuzhiyun immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
97*4882a593Smuzhiyun RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
98*4882a593Smuzhiyun immutable->max_mad_size = IB_MGMT_MAD_SIZE;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
qedr_iw_port_immutable(struct ib_device * ibdev,u8 port_num,struct ib_port_immutable * immutable)103*4882a593Smuzhiyun static int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
104*4882a593Smuzhiyun struct ib_port_immutable *immutable)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct ib_port_attr attr;
107*4882a593Smuzhiyun int err;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun err = qedr_query_port(ibdev, port_num, &attr);
110*4882a593Smuzhiyun if (err)
111*4882a593Smuzhiyun return err;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun immutable->gid_tbl_len = 1;
114*4882a593Smuzhiyun immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
115*4882a593Smuzhiyun immutable->max_mad_size = 0;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* QEDR sysfs interface */
hw_rev_show(struct device * device,struct device_attribute * attr,char * buf)121*4882a593Smuzhiyun static ssize_t hw_rev_show(struct device *device, struct device_attribute *attr,
122*4882a593Smuzhiyun char *buf)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct qedr_dev *dev =
125*4882a593Smuzhiyun rdma_device_to_drv_device(device, struct qedr_dev, ibdev);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->attr.hw_ver);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun static DEVICE_ATTR_RO(hw_rev);
130*4882a593Smuzhiyun
hca_type_show(struct device * device,struct device_attribute * attr,char * buf)131*4882a593Smuzhiyun static ssize_t hca_type_show(struct device *device,
132*4882a593Smuzhiyun struct device_attribute *attr, char *buf)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct qedr_dev *dev =
135*4882a593Smuzhiyun rdma_device_to_drv_device(device, struct qedr_dev, ibdev);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return scnprintf(buf, PAGE_SIZE, "FastLinQ QL%x %s\n",
138*4882a593Smuzhiyun dev->pdev->device,
139*4882a593Smuzhiyun rdma_protocol_iwarp(&dev->ibdev, 1) ?
140*4882a593Smuzhiyun "iWARP" : "RoCE");
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun static DEVICE_ATTR_RO(hca_type);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun static struct attribute *qedr_attributes[] = {
145*4882a593Smuzhiyun &dev_attr_hw_rev.attr,
146*4882a593Smuzhiyun &dev_attr_hca_type.attr,
147*4882a593Smuzhiyun NULL
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static const struct attribute_group qedr_attr_group = {
151*4882a593Smuzhiyun .attrs = qedr_attributes,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static const struct ib_device_ops qedr_iw_dev_ops = {
155*4882a593Smuzhiyun .get_port_immutable = qedr_iw_port_immutable,
156*4882a593Smuzhiyun .iw_accept = qedr_iw_accept,
157*4882a593Smuzhiyun .iw_add_ref = qedr_iw_qp_add_ref,
158*4882a593Smuzhiyun .iw_connect = qedr_iw_connect,
159*4882a593Smuzhiyun .iw_create_listen = qedr_iw_create_listen,
160*4882a593Smuzhiyun .iw_destroy_listen = qedr_iw_destroy_listen,
161*4882a593Smuzhiyun .iw_get_qp = qedr_iw_get_qp,
162*4882a593Smuzhiyun .iw_reject = qedr_iw_reject,
163*4882a593Smuzhiyun .iw_rem_ref = qedr_iw_qp_rem_ref,
164*4882a593Smuzhiyun .query_gid = qedr_iw_query_gid,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
qedr_iw_register_device(struct qedr_dev * dev)167*4882a593Smuzhiyun static int qedr_iw_register_device(struct qedr_dev *dev)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun dev->ibdev.node_type = RDMA_NODE_RNIC;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun ib_set_device_ops(&dev->ibdev, &qedr_iw_dev_ops);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun memcpy(dev->ibdev.iw_ifname,
174*4882a593Smuzhiyun dev->ndev->name, sizeof(dev->ibdev.iw_ifname));
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static const struct ib_device_ops qedr_roce_dev_ops = {
180*4882a593Smuzhiyun .alloc_xrcd = qedr_alloc_xrcd,
181*4882a593Smuzhiyun .dealloc_xrcd = qedr_dealloc_xrcd,
182*4882a593Smuzhiyun .get_port_immutable = qedr_roce_port_immutable,
183*4882a593Smuzhiyun .query_pkey = qedr_query_pkey,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
qedr_roce_register_device(struct qedr_dev * dev)186*4882a593Smuzhiyun static void qedr_roce_register_device(struct qedr_dev *dev)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun dev->ibdev.node_type = RDMA_NODE_IB_CA;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun ib_set_device_ops(&dev->ibdev, &qedr_roce_dev_ops);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun dev->ibdev.uverbs_cmd_mask |= QEDR_UVERBS(OPEN_XRCD) |
193*4882a593Smuzhiyun QEDR_UVERBS(CLOSE_XRCD) |
194*4882a593Smuzhiyun QEDR_UVERBS(CREATE_XSRQ);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static const struct ib_device_ops qedr_dev_ops = {
198*4882a593Smuzhiyun .owner = THIS_MODULE,
199*4882a593Smuzhiyun .driver_id = RDMA_DRIVER_QEDR,
200*4882a593Smuzhiyun .uverbs_abi_ver = QEDR_ABI_VERSION,
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun .alloc_mr = qedr_alloc_mr,
203*4882a593Smuzhiyun .alloc_pd = qedr_alloc_pd,
204*4882a593Smuzhiyun .alloc_ucontext = qedr_alloc_ucontext,
205*4882a593Smuzhiyun .create_ah = qedr_create_ah,
206*4882a593Smuzhiyun .create_cq = qedr_create_cq,
207*4882a593Smuzhiyun .create_qp = qedr_create_qp,
208*4882a593Smuzhiyun .create_srq = qedr_create_srq,
209*4882a593Smuzhiyun .dealloc_pd = qedr_dealloc_pd,
210*4882a593Smuzhiyun .dealloc_ucontext = qedr_dealloc_ucontext,
211*4882a593Smuzhiyun .dereg_mr = qedr_dereg_mr,
212*4882a593Smuzhiyun .destroy_ah = qedr_destroy_ah,
213*4882a593Smuzhiyun .destroy_cq = qedr_destroy_cq,
214*4882a593Smuzhiyun .destroy_qp = qedr_destroy_qp,
215*4882a593Smuzhiyun .destroy_srq = qedr_destroy_srq,
216*4882a593Smuzhiyun .get_dev_fw_str = qedr_get_dev_fw_str,
217*4882a593Smuzhiyun .get_dma_mr = qedr_get_dma_mr,
218*4882a593Smuzhiyun .get_link_layer = qedr_link_layer,
219*4882a593Smuzhiyun .map_mr_sg = qedr_map_mr_sg,
220*4882a593Smuzhiyun .mmap = qedr_mmap,
221*4882a593Smuzhiyun .mmap_free = qedr_mmap_free,
222*4882a593Smuzhiyun .modify_qp = qedr_modify_qp,
223*4882a593Smuzhiyun .modify_srq = qedr_modify_srq,
224*4882a593Smuzhiyun .poll_cq = qedr_poll_cq,
225*4882a593Smuzhiyun .post_recv = qedr_post_recv,
226*4882a593Smuzhiyun .post_send = qedr_post_send,
227*4882a593Smuzhiyun .post_srq_recv = qedr_post_srq_recv,
228*4882a593Smuzhiyun .process_mad = qedr_process_mad,
229*4882a593Smuzhiyun .query_device = qedr_query_device,
230*4882a593Smuzhiyun .query_port = qedr_query_port,
231*4882a593Smuzhiyun .query_qp = qedr_query_qp,
232*4882a593Smuzhiyun .query_srq = qedr_query_srq,
233*4882a593Smuzhiyun .reg_user_mr = qedr_reg_user_mr,
234*4882a593Smuzhiyun .req_notify_cq = qedr_arm_cq,
235*4882a593Smuzhiyun .resize_cq = qedr_resize_cq,
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun INIT_RDMA_OBJ_SIZE(ib_ah, qedr_ah, ibah),
238*4882a593Smuzhiyun INIT_RDMA_OBJ_SIZE(ib_cq, qedr_cq, ibcq),
239*4882a593Smuzhiyun INIT_RDMA_OBJ_SIZE(ib_pd, qedr_pd, ibpd),
240*4882a593Smuzhiyun INIT_RDMA_OBJ_SIZE(ib_srq, qedr_srq, ibsrq),
241*4882a593Smuzhiyun INIT_RDMA_OBJ_SIZE(ib_xrcd, qedr_xrcd, ibxrcd),
242*4882a593Smuzhiyun INIT_RDMA_OBJ_SIZE(ib_ucontext, qedr_ucontext, ibucontext),
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
qedr_register_device(struct qedr_dev * dev)245*4882a593Smuzhiyun static int qedr_register_device(struct qedr_dev *dev)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun int rc;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun dev->ibdev.node_guid = dev->attr.node_guid;
250*4882a593Smuzhiyun memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
253*4882a593Smuzhiyun QEDR_UVERBS(QUERY_DEVICE) |
254*4882a593Smuzhiyun QEDR_UVERBS(QUERY_PORT) |
255*4882a593Smuzhiyun QEDR_UVERBS(ALLOC_PD) |
256*4882a593Smuzhiyun QEDR_UVERBS(DEALLOC_PD) |
257*4882a593Smuzhiyun QEDR_UVERBS(CREATE_COMP_CHANNEL) |
258*4882a593Smuzhiyun QEDR_UVERBS(CREATE_CQ) |
259*4882a593Smuzhiyun QEDR_UVERBS(RESIZE_CQ) |
260*4882a593Smuzhiyun QEDR_UVERBS(DESTROY_CQ) |
261*4882a593Smuzhiyun QEDR_UVERBS(REQ_NOTIFY_CQ) |
262*4882a593Smuzhiyun QEDR_UVERBS(CREATE_QP) |
263*4882a593Smuzhiyun QEDR_UVERBS(MODIFY_QP) |
264*4882a593Smuzhiyun QEDR_UVERBS(QUERY_QP) |
265*4882a593Smuzhiyun QEDR_UVERBS(DESTROY_QP) |
266*4882a593Smuzhiyun QEDR_UVERBS(CREATE_SRQ) |
267*4882a593Smuzhiyun QEDR_UVERBS(DESTROY_SRQ) |
268*4882a593Smuzhiyun QEDR_UVERBS(QUERY_SRQ) |
269*4882a593Smuzhiyun QEDR_UVERBS(MODIFY_SRQ) |
270*4882a593Smuzhiyun QEDR_UVERBS(POST_SRQ_RECV) |
271*4882a593Smuzhiyun QEDR_UVERBS(REG_MR) |
272*4882a593Smuzhiyun QEDR_UVERBS(DEREG_MR) |
273*4882a593Smuzhiyun QEDR_UVERBS(POLL_CQ) |
274*4882a593Smuzhiyun QEDR_UVERBS(POST_SEND) |
275*4882a593Smuzhiyun QEDR_UVERBS(POST_RECV);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (IS_IWARP(dev)) {
278*4882a593Smuzhiyun rc = qedr_iw_register_device(dev);
279*4882a593Smuzhiyun if (rc)
280*4882a593Smuzhiyun return rc;
281*4882a593Smuzhiyun } else {
282*4882a593Smuzhiyun qedr_roce_register_device(dev);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun dev->ibdev.phys_port_cnt = 1;
286*4882a593Smuzhiyun dev->ibdev.num_comp_vectors = dev->num_cnq;
287*4882a593Smuzhiyun dev->ibdev.dev.parent = &dev->pdev->dev;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun rdma_set_device_sysfs_group(&dev->ibdev, &qedr_attr_group);
290*4882a593Smuzhiyun ib_set_device_ops(&dev->ibdev, &qedr_dev_ops);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun rc = ib_device_set_netdev(&dev->ibdev, dev->ndev, 1);
293*4882a593Smuzhiyun if (rc)
294*4882a593Smuzhiyun return rc;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun dma_set_max_seg_size(&dev->pdev->dev, UINT_MAX);
297*4882a593Smuzhiyun return ib_register_device(&dev->ibdev, "qedr%d", &dev->pdev->dev);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* This function allocates fast-path status block memory */
qedr_alloc_mem_sb(struct qedr_dev * dev,struct qed_sb_info * sb_info,u16 sb_id)301*4882a593Smuzhiyun static int qedr_alloc_mem_sb(struct qedr_dev *dev,
302*4882a593Smuzhiyun struct qed_sb_info *sb_info, u16 sb_id)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct status_block_e4 *sb_virt;
305*4882a593Smuzhiyun dma_addr_t sb_phys;
306*4882a593Smuzhiyun int rc;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun sb_virt = dma_alloc_coherent(&dev->pdev->dev,
309*4882a593Smuzhiyun sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
310*4882a593Smuzhiyun if (!sb_virt)
311*4882a593Smuzhiyun return -ENOMEM;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun rc = dev->ops->common->sb_init(dev->cdev, sb_info,
314*4882a593Smuzhiyun sb_virt, sb_phys, sb_id,
315*4882a593Smuzhiyun QED_SB_TYPE_CNQ);
316*4882a593Smuzhiyun if (rc) {
317*4882a593Smuzhiyun pr_err("Status block initialization failed\n");
318*4882a593Smuzhiyun dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
319*4882a593Smuzhiyun sb_virt, sb_phys);
320*4882a593Smuzhiyun return rc;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
qedr_free_mem_sb(struct qedr_dev * dev,struct qed_sb_info * sb_info,int sb_id)326*4882a593Smuzhiyun static void qedr_free_mem_sb(struct qedr_dev *dev,
327*4882a593Smuzhiyun struct qed_sb_info *sb_info, int sb_id)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun if (sb_info->sb_virt) {
330*4882a593Smuzhiyun dev->ops->common->sb_release(dev->cdev, sb_info, sb_id,
331*4882a593Smuzhiyun QED_SB_TYPE_CNQ);
332*4882a593Smuzhiyun dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
333*4882a593Smuzhiyun (void *)sb_info->sb_virt, sb_info->sb_phys);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
qedr_free_resources(struct qedr_dev * dev)337*4882a593Smuzhiyun static void qedr_free_resources(struct qedr_dev *dev)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun int i;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (IS_IWARP(dev))
342*4882a593Smuzhiyun destroy_workqueue(dev->iwarp_wq);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun for (i = 0; i < dev->num_cnq; i++) {
345*4882a593Smuzhiyun qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
346*4882a593Smuzhiyun dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun kfree(dev->cnq_array);
350*4882a593Smuzhiyun kfree(dev->sb_array);
351*4882a593Smuzhiyun kfree(dev->sgid_tbl);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
qedr_alloc_resources(struct qedr_dev * dev)354*4882a593Smuzhiyun static int qedr_alloc_resources(struct qedr_dev *dev)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct qed_chain_init_params params = {
357*4882a593Smuzhiyun .mode = QED_CHAIN_MODE_PBL,
358*4882a593Smuzhiyun .intended_use = QED_CHAIN_USE_TO_CONSUME,
359*4882a593Smuzhiyun .cnt_type = QED_CHAIN_CNT_TYPE_U16,
360*4882a593Smuzhiyun .elem_size = sizeof(struct regpair *),
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun struct qedr_cnq *cnq;
363*4882a593Smuzhiyun __le16 *cons_pi;
364*4882a593Smuzhiyun int i, rc;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun dev->sgid_tbl = kcalloc(QEDR_MAX_SGID, sizeof(union ib_gid),
367*4882a593Smuzhiyun GFP_KERNEL);
368*4882a593Smuzhiyun if (!dev->sgid_tbl)
369*4882a593Smuzhiyun return -ENOMEM;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun spin_lock_init(&dev->sgid_lock);
372*4882a593Smuzhiyun xa_init_flags(&dev->srqs, XA_FLAGS_LOCK_IRQ);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun if (IS_IWARP(dev)) {
375*4882a593Smuzhiyun xa_init(&dev->qps);
376*4882a593Smuzhiyun dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq");
377*4882a593Smuzhiyun if (!dev->iwarp_wq) {
378*4882a593Smuzhiyun rc = -ENOMEM;
379*4882a593Smuzhiyun goto err1;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* Allocate Status blocks for CNQ */
384*4882a593Smuzhiyun dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
385*4882a593Smuzhiyun GFP_KERNEL);
386*4882a593Smuzhiyun if (!dev->sb_array) {
387*4882a593Smuzhiyun rc = -ENOMEM;
388*4882a593Smuzhiyun goto err_destroy_wq;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun dev->cnq_array = kcalloc(dev->num_cnq,
392*4882a593Smuzhiyun sizeof(*dev->cnq_array), GFP_KERNEL);
393*4882a593Smuzhiyun if (!dev->cnq_array) {
394*4882a593Smuzhiyun rc = -ENOMEM;
395*4882a593Smuzhiyun goto err2;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* Allocate CNQ PBLs */
401*4882a593Smuzhiyun params.num_elems = min_t(u32, QED_RDMA_MAX_CNQ_SIZE,
402*4882a593Smuzhiyun QEDR_ROCE_MAX_CNQ_SIZE);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun for (i = 0; i < dev->num_cnq; i++) {
405*4882a593Smuzhiyun cnq = &dev->cnq_array[i];
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
408*4882a593Smuzhiyun dev->sb_start + i);
409*4882a593Smuzhiyun if (rc)
410*4882a593Smuzhiyun goto err3;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun rc = dev->ops->common->chain_alloc(dev->cdev, &cnq->pbl,
413*4882a593Smuzhiyun ¶ms);
414*4882a593Smuzhiyun if (rc)
415*4882a593Smuzhiyun goto err4;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun cnq->dev = dev;
418*4882a593Smuzhiyun cnq->sb = &dev->sb_array[i];
419*4882a593Smuzhiyun cons_pi = dev->sb_array[i].sb_virt->pi_array;
420*4882a593Smuzhiyun cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
421*4882a593Smuzhiyun cnq->index = i;
422*4882a593Smuzhiyun sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
425*4882a593Smuzhiyun i, qed_chain_get_cons_idx(&cnq->pbl));
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun return 0;
429*4882a593Smuzhiyun err4:
430*4882a593Smuzhiyun qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
431*4882a593Smuzhiyun err3:
432*4882a593Smuzhiyun for (--i; i >= 0; i--) {
433*4882a593Smuzhiyun dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
434*4882a593Smuzhiyun qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun kfree(dev->cnq_array);
437*4882a593Smuzhiyun err2:
438*4882a593Smuzhiyun kfree(dev->sb_array);
439*4882a593Smuzhiyun err_destroy_wq:
440*4882a593Smuzhiyun if (IS_IWARP(dev))
441*4882a593Smuzhiyun destroy_workqueue(dev->iwarp_wq);
442*4882a593Smuzhiyun err1:
443*4882a593Smuzhiyun kfree(dev->sgid_tbl);
444*4882a593Smuzhiyun return rc;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
qedr_pci_set_atomic(struct qedr_dev * dev,struct pci_dev * pdev)447*4882a593Smuzhiyun static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun int rc = pci_enable_atomic_ops_to_root(pdev,
450*4882a593Smuzhiyun PCI_EXP_DEVCAP2_ATOMIC_COMP64);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (rc) {
453*4882a593Smuzhiyun dev->atomic_cap = IB_ATOMIC_NONE;
454*4882a593Smuzhiyun DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
455*4882a593Smuzhiyun } else {
456*4882a593Smuzhiyun dev->atomic_cap = IB_ATOMIC_GLOB;
457*4882a593Smuzhiyun DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun static const struct qed_rdma_ops *qed_ops;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
464*4882a593Smuzhiyun
qedr_irq_handler(int irq,void * handle)465*4882a593Smuzhiyun static irqreturn_t qedr_irq_handler(int irq, void *handle)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun u16 hw_comp_cons, sw_comp_cons;
468*4882a593Smuzhiyun struct qedr_cnq *cnq = handle;
469*4882a593Smuzhiyun struct regpair *cq_handle;
470*4882a593Smuzhiyun struct qedr_cq *cq;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun qed_sb_update_sb_idx(cnq->sb);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
477*4882a593Smuzhiyun sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* Align protocol-index and chain reads */
480*4882a593Smuzhiyun rmb();
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun while (sw_comp_cons != hw_comp_cons) {
483*4882a593Smuzhiyun cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
484*4882a593Smuzhiyun cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
485*4882a593Smuzhiyun cq_handle->lo);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (cq == NULL) {
488*4882a593Smuzhiyun DP_ERR(cnq->dev,
489*4882a593Smuzhiyun "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
490*4882a593Smuzhiyun cq_handle->hi, cq_handle->lo, sw_comp_cons,
491*4882a593Smuzhiyun hw_comp_cons);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun break;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
497*4882a593Smuzhiyun DP_ERR(cnq->dev,
498*4882a593Smuzhiyun "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
499*4882a593Smuzhiyun cq_handle->hi, cq_handle->lo, cq);
500*4882a593Smuzhiyun break;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun cq->arm_flags = 0;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (!cq->destroyed && cq->ibcq.comp_handler)
506*4882a593Smuzhiyun (*cq->ibcq.comp_handler)
507*4882a593Smuzhiyun (&cq->ibcq, cq->ibcq.cq_context);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* The CQ's CNQ notification counter is checked before
510*4882a593Smuzhiyun * destroying the CQ in a busy-wait loop that waits for all of
511*4882a593Smuzhiyun * the CQ's CNQ interrupts to be processed. It is increased
512*4882a593Smuzhiyun * here, only after the completion handler, to ensure that the
513*4882a593Smuzhiyun * the handler is not running when the CQ is destroyed.
514*4882a593Smuzhiyun */
515*4882a593Smuzhiyun cq->cnq_notif++;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun cnq->n_comp++;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
523*4882a593Smuzhiyun sw_comp_cons);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun return IRQ_HANDLED;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
qedr_sync_free_irqs(struct qedr_dev * dev)530*4882a593Smuzhiyun static void qedr_sync_free_irqs(struct qedr_dev *dev)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun u32 vector;
533*4882a593Smuzhiyun u16 idx;
534*4882a593Smuzhiyun int i;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun for (i = 0; i < dev->int_info.used_cnt; i++) {
537*4882a593Smuzhiyun if (dev->int_info.msix_cnt) {
538*4882a593Smuzhiyun idx = i * dev->num_hwfns + dev->affin_hwfn_idx;
539*4882a593Smuzhiyun vector = dev->int_info.msix[idx].vector;
540*4882a593Smuzhiyun synchronize_irq(vector);
541*4882a593Smuzhiyun free_irq(vector, &dev->cnq_array[i]);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun dev->int_info.used_cnt = 0;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
qedr_req_msix_irqs(struct qedr_dev * dev)548*4882a593Smuzhiyun static int qedr_req_msix_irqs(struct qedr_dev *dev)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun int i, rc = 0;
551*4882a593Smuzhiyun u16 idx;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (dev->num_cnq > dev->int_info.msix_cnt) {
554*4882a593Smuzhiyun DP_ERR(dev,
555*4882a593Smuzhiyun "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
556*4882a593Smuzhiyun dev->num_cnq, dev->int_info.msix_cnt);
557*4882a593Smuzhiyun return -EINVAL;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun for (i = 0; i < dev->num_cnq; i++) {
561*4882a593Smuzhiyun idx = i * dev->num_hwfns + dev->affin_hwfn_idx;
562*4882a593Smuzhiyun rc = request_irq(dev->int_info.msix[idx].vector,
563*4882a593Smuzhiyun qedr_irq_handler, 0, dev->cnq_array[i].name,
564*4882a593Smuzhiyun &dev->cnq_array[i]);
565*4882a593Smuzhiyun if (rc) {
566*4882a593Smuzhiyun DP_ERR(dev, "Request cnq %d irq failed\n", i);
567*4882a593Smuzhiyun qedr_sync_free_irqs(dev);
568*4882a593Smuzhiyun } else {
569*4882a593Smuzhiyun DP_DEBUG(dev, QEDR_MSG_INIT,
570*4882a593Smuzhiyun "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
571*4882a593Smuzhiyun dev->cnq_array[i].name, i,
572*4882a593Smuzhiyun &dev->cnq_array[i]);
573*4882a593Smuzhiyun dev->int_info.used_cnt++;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun return rc;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
qedr_setup_irqs(struct qedr_dev * dev)580*4882a593Smuzhiyun static int qedr_setup_irqs(struct qedr_dev *dev)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun int rc;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* Learn Interrupt configuration */
587*4882a593Smuzhiyun rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
588*4882a593Smuzhiyun if (rc < 0)
589*4882a593Smuzhiyun return rc;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
592*4882a593Smuzhiyun if (rc) {
593*4882a593Smuzhiyun DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
594*4882a593Smuzhiyun return rc;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun if (dev->int_info.msix_cnt) {
598*4882a593Smuzhiyun DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
599*4882a593Smuzhiyun dev->int_info.msix_cnt);
600*4882a593Smuzhiyun rc = qedr_req_msix_irqs(dev);
601*4882a593Smuzhiyun if (rc)
602*4882a593Smuzhiyun return rc;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun return 0;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
qedr_set_device_attr(struct qedr_dev * dev)610*4882a593Smuzhiyun static int qedr_set_device_attr(struct qedr_dev *dev)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun struct qed_rdma_device *qed_attr;
613*4882a593Smuzhiyun struct qedr_device_attr *attr;
614*4882a593Smuzhiyun u32 page_size;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* Part 1 - query core capabilities */
617*4882a593Smuzhiyun qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun /* Part 2 - check capabilities */
620*4882a593Smuzhiyun page_size = ~qed_attr->page_size_caps + 1;
621*4882a593Smuzhiyun if (page_size > PAGE_SIZE) {
622*4882a593Smuzhiyun DP_ERR(dev,
623*4882a593Smuzhiyun "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
624*4882a593Smuzhiyun PAGE_SIZE, page_size);
625*4882a593Smuzhiyun return -ENODEV;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /* Part 3 - copy and update capabilities */
629*4882a593Smuzhiyun attr = &dev->attr;
630*4882a593Smuzhiyun attr->vendor_id = qed_attr->vendor_id;
631*4882a593Smuzhiyun attr->vendor_part_id = qed_attr->vendor_part_id;
632*4882a593Smuzhiyun attr->hw_ver = qed_attr->hw_ver;
633*4882a593Smuzhiyun attr->fw_ver = qed_attr->fw_ver;
634*4882a593Smuzhiyun attr->node_guid = qed_attr->node_guid;
635*4882a593Smuzhiyun attr->sys_image_guid = qed_attr->sys_image_guid;
636*4882a593Smuzhiyun attr->max_cnq = qed_attr->max_cnq;
637*4882a593Smuzhiyun attr->max_sge = qed_attr->max_sge;
638*4882a593Smuzhiyun attr->max_inline = qed_attr->max_inline;
639*4882a593Smuzhiyun attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
640*4882a593Smuzhiyun attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
641*4882a593Smuzhiyun attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
642*4882a593Smuzhiyun attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
643*4882a593Smuzhiyun attr->max_dev_resp_rd_atomic_resc =
644*4882a593Smuzhiyun qed_attr->max_dev_resp_rd_atomic_resc;
645*4882a593Smuzhiyun attr->max_cq = qed_attr->max_cq;
646*4882a593Smuzhiyun attr->max_qp = qed_attr->max_qp;
647*4882a593Smuzhiyun attr->max_mr = qed_attr->max_mr;
648*4882a593Smuzhiyun attr->max_mr_size = qed_attr->max_mr_size;
649*4882a593Smuzhiyun attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
650*4882a593Smuzhiyun attr->max_mw = qed_attr->max_mw;
651*4882a593Smuzhiyun attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
652*4882a593Smuzhiyun attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
653*4882a593Smuzhiyun attr->max_pd = qed_attr->max_pd;
654*4882a593Smuzhiyun attr->max_ah = qed_attr->max_ah;
655*4882a593Smuzhiyun attr->max_pkey = qed_attr->max_pkey;
656*4882a593Smuzhiyun attr->max_srq = qed_attr->max_srq;
657*4882a593Smuzhiyun attr->max_srq_wr = qed_attr->max_srq_wr;
658*4882a593Smuzhiyun attr->dev_caps = qed_attr->dev_caps;
659*4882a593Smuzhiyun attr->page_size_caps = qed_attr->page_size_caps;
660*4882a593Smuzhiyun attr->dev_ack_delay = qed_attr->dev_ack_delay;
661*4882a593Smuzhiyun attr->reserved_lkey = qed_attr->reserved_lkey;
662*4882a593Smuzhiyun attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
663*4882a593Smuzhiyun attr->max_stats_queues = qed_attr->max_stats_queues;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun return 0;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
qedr_unaffiliated_event(void * context,u8 event_code)668*4882a593Smuzhiyun static void qedr_unaffiliated_event(void *context, u8 event_code)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun pr_err("unaffiliated event not implemented yet\n");
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
qedr_affiliated_event(void * context,u8 e_code,void * fw_handle)673*4882a593Smuzhiyun static void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun #define EVENT_TYPE_NOT_DEFINED 0
676*4882a593Smuzhiyun #define EVENT_TYPE_CQ 1
677*4882a593Smuzhiyun #define EVENT_TYPE_QP 2
678*4882a593Smuzhiyun #define EVENT_TYPE_SRQ 3
679*4882a593Smuzhiyun struct qedr_dev *dev = (struct qedr_dev *)context;
680*4882a593Smuzhiyun struct regpair *async_handle = (struct regpair *)fw_handle;
681*4882a593Smuzhiyun u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
682*4882a593Smuzhiyun u8 event_type = EVENT_TYPE_NOT_DEFINED;
683*4882a593Smuzhiyun struct ib_event event;
684*4882a593Smuzhiyun struct ib_srq *ibsrq;
685*4882a593Smuzhiyun struct qedr_srq *srq;
686*4882a593Smuzhiyun unsigned long flags;
687*4882a593Smuzhiyun struct ib_cq *ibcq;
688*4882a593Smuzhiyun struct ib_qp *ibqp;
689*4882a593Smuzhiyun struct qedr_cq *cq;
690*4882a593Smuzhiyun struct qedr_qp *qp;
691*4882a593Smuzhiyun u16 srq_id;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (IS_ROCE(dev)) {
694*4882a593Smuzhiyun switch (e_code) {
695*4882a593Smuzhiyun case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
696*4882a593Smuzhiyun event.event = IB_EVENT_CQ_ERR;
697*4882a593Smuzhiyun event_type = EVENT_TYPE_CQ;
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun case ROCE_ASYNC_EVENT_SQ_DRAINED:
700*4882a593Smuzhiyun event.event = IB_EVENT_SQ_DRAINED;
701*4882a593Smuzhiyun event_type = EVENT_TYPE_QP;
702*4882a593Smuzhiyun break;
703*4882a593Smuzhiyun case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
704*4882a593Smuzhiyun event.event = IB_EVENT_QP_FATAL;
705*4882a593Smuzhiyun event_type = EVENT_TYPE_QP;
706*4882a593Smuzhiyun break;
707*4882a593Smuzhiyun case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
708*4882a593Smuzhiyun event.event = IB_EVENT_QP_REQ_ERR;
709*4882a593Smuzhiyun event_type = EVENT_TYPE_QP;
710*4882a593Smuzhiyun break;
711*4882a593Smuzhiyun case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
712*4882a593Smuzhiyun event.event = IB_EVENT_QP_ACCESS_ERR;
713*4882a593Smuzhiyun event_type = EVENT_TYPE_QP;
714*4882a593Smuzhiyun break;
715*4882a593Smuzhiyun case ROCE_ASYNC_EVENT_SRQ_LIMIT:
716*4882a593Smuzhiyun event.event = IB_EVENT_SRQ_LIMIT_REACHED;
717*4882a593Smuzhiyun event_type = EVENT_TYPE_SRQ;
718*4882a593Smuzhiyun break;
719*4882a593Smuzhiyun case ROCE_ASYNC_EVENT_SRQ_EMPTY:
720*4882a593Smuzhiyun event.event = IB_EVENT_SRQ_ERR;
721*4882a593Smuzhiyun event_type = EVENT_TYPE_SRQ;
722*4882a593Smuzhiyun break;
723*4882a593Smuzhiyun case ROCE_ASYNC_EVENT_XRC_DOMAIN_ERR:
724*4882a593Smuzhiyun event.event = IB_EVENT_QP_ACCESS_ERR;
725*4882a593Smuzhiyun event_type = EVENT_TYPE_QP;
726*4882a593Smuzhiyun break;
727*4882a593Smuzhiyun case ROCE_ASYNC_EVENT_INVALID_XRCETH_ERR:
728*4882a593Smuzhiyun event.event = IB_EVENT_QP_ACCESS_ERR;
729*4882a593Smuzhiyun event_type = EVENT_TYPE_QP;
730*4882a593Smuzhiyun break;
731*4882a593Smuzhiyun case ROCE_ASYNC_EVENT_XRC_SRQ_CATASTROPHIC_ERR:
732*4882a593Smuzhiyun event.event = IB_EVENT_CQ_ERR;
733*4882a593Smuzhiyun event_type = EVENT_TYPE_CQ;
734*4882a593Smuzhiyun break;
735*4882a593Smuzhiyun default:
736*4882a593Smuzhiyun DP_ERR(dev, "unsupported event %d on handle=%llx\n",
737*4882a593Smuzhiyun e_code, roce_handle64);
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun } else {
740*4882a593Smuzhiyun switch (e_code) {
741*4882a593Smuzhiyun case QED_IWARP_EVENT_SRQ_LIMIT:
742*4882a593Smuzhiyun event.event = IB_EVENT_SRQ_LIMIT_REACHED;
743*4882a593Smuzhiyun event_type = EVENT_TYPE_SRQ;
744*4882a593Smuzhiyun break;
745*4882a593Smuzhiyun case QED_IWARP_EVENT_SRQ_EMPTY:
746*4882a593Smuzhiyun event.event = IB_EVENT_SRQ_ERR;
747*4882a593Smuzhiyun event_type = EVENT_TYPE_SRQ;
748*4882a593Smuzhiyun break;
749*4882a593Smuzhiyun default:
750*4882a593Smuzhiyun DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
751*4882a593Smuzhiyun roce_handle64);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun switch (event_type) {
755*4882a593Smuzhiyun case EVENT_TYPE_CQ:
756*4882a593Smuzhiyun cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
757*4882a593Smuzhiyun if (cq) {
758*4882a593Smuzhiyun ibcq = &cq->ibcq;
759*4882a593Smuzhiyun if (ibcq->event_handler) {
760*4882a593Smuzhiyun event.device = ibcq->device;
761*4882a593Smuzhiyun event.element.cq = ibcq;
762*4882a593Smuzhiyun ibcq->event_handler(&event, ibcq->cq_context);
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun } else {
765*4882a593Smuzhiyun WARN(1,
766*4882a593Smuzhiyun "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
767*4882a593Smuzhiyun roce_handle64);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun DP_ERR(dev, "CQ event %d on handle %p\n", e_code, cq);
770*4882a593Smuzhiyun break;
771*4882a593Smuzhiyun case EVENT_TYPE_QP:
772*4882a593Smuzhiyun qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
773*4882a593Smuzhiyun if (qp) {
774*4882a593Smuzhiyun ibqp = &qp->ibqp;
775*4882a593Smuzhiyun if (ibqp->event_handler) {
776*4882a593Smuzhiyun event.device = ibqp->device;
777*4882a593Smuzhiyun event.element.qp = ibqp;
778*4882a593Smuzhiyun ibqp->event_handler(&event, ibqp->qp_context);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun } else {
781*4882a593Smuzhiyun WARN(1,
782*4882a593Smuzhiyun "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
783*4882a593Smuzhiyun roce_handle64);
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun DP_ERR(dev, "QP event %d on handle %p\n", e_code, qp);
786*4882a593Smuzhiyun break;
787*4882a593Smuzhiyun case EVENT_TYPE_SRQ:
788*4882a593Smuzhiyun srq_id = (u16)roce_handle64;
789*4882a593Smuzhiyun xa_lock_irqsave(&dev->srqs, flags);
790*4882a593Smuzhiyun srq = xa_load(&dev->srqs, srq_id);
791*4882a593Smuzhiyun if (srq) {
792*4882a593Smuzhiyun ibsrq = &srq->ibsrq;
793*4882a593Smuzhiyun if (ibsrq->event_handler) {
794*4882a593Smuzhiyun event.device = ibsrq->device;
795*4882a593Smuzhiyun event.element.srq = ibsrq;
796*4882a593Smuzhiyun ibsrq->event_handler(&event,
797*4882a593Smuzhiyun ibsrq->srq_context);
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun } else {
800*4882a593Smuzhiyun DP_NOTICE(dev,
801*4882a593Smuzhiyun "SRQ event with NULL pointer ibsrq. Handle=%llx\n",
802*4882a593Smuzhiyun roce_handle64);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun xa_unlock_irqrestore(&dev->srqs, flags);
805*4882a593Smuzhiyun DP_NOTICE(dev, "SRQ event %d on handle %p\n", e_code, srq);
806*4882a593Smuzhiyun default:
807*4882a593Smuzhiyun break;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
qedr_init_hw(struct qedr_dev * dev)811*4882a593Smuzhiyun static int qedr_init_hw(struct qedr_dev *dev)
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun struct qed_rdma_add_user_out_params out_params;
814*4882a593Smuzhiyun struct qed_rdma_start_in_params *in_params;
815*4882a593Smuzhiyun struct qed_rdma_cnq_params *cur_pbl;
816*4882a593Smuzhiyun struct qed_rdma_events events;
817*4882a593Smuzhiyun dma_addr_t p_phys_table;
818*4882a593Smuzhiyun u32 page_cnt;
819*4882a593Smuzhiyun int rc = 0;
820*4882a593Smuzhiyun int i;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun in_params = kzalloc(sizeof(*in_params), GFP_KERNEL);
823*4882a593Smuzhiyun if (!in_params) {
824*4882a593Smuzhiyun rc = -ENOMEM;
825*4882a593Smuzhiyun goto out;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun in_params->desired_cnq = dev->num_cnq;
829*4882a593Smuzhiyun for (i = 0; i < dev->num_cnq; i++) {
830*4882a593Smuzhiyun cur_pbl = &in_params->cnq_pbl_list[i];
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
833*4882a593Smuzhiyun cur_pbl->num_pbl_pages = page_cnt;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
836*4882a593Smuzhiyun cur_pbl->pbl_ptr = (u64)p_phys_table;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun events.affiliated_event = qedr_affiliated_event;
840*4882a593Smuzhiyun events.unaffiliated_event = qedr_unaffiliated_event;
841*4882a593Smuzhiyun events.context = dev;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun in_params->events = &events;
844*4882a593Smuzhiyun in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
845*4882a593Smuzhiyun in_params->max_mtu = dev->ndev->mtu;
846*4882a593Smuzhiyun dev->iwarp_max_mtu = dev->ndev->mtu;
847*4882a593Smuzhiyun ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun rc = dev->ops->rdma_init(dev->cdev, in_params);
850*4882a593Smuzhiyun if (rc)
851*4882a593Smuzhiyun goto out;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
854*4882a593Smuzhiyun if (rc)
855*4882a593Smuzhiyun goto out;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun dev->db_addr = out_params.dpi_addr;
858*4882a593Smuzhiyun dev->db_phys_addr = out_params.dpi_phys_addr;
859*4882a593Smuzhiyun dev->db_size = out_params.dpi_size;
860*4882a593Smuzhiyun dev->dpi = out_params.dpi;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun rc = qedr_set_device_attr(dev);
863*4882a593Smuzhiyun out:
864*4882a593Smuzhiyun kfree(in_params);
865*4882a593Smuzhiyun if (rc)
866*4882a593Smuzhiyun DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun return rc;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
qedr_stop_hw(struct qedr_dev * dev)871*4882a593Smuzhiyun static void qedr_stop_hw(struct qedr_dev *dev)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
874*4882a593Smuzhiyun dev->ops->rdma_stop(dev->rdma_ctx);
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
qedr_add(struct qed_dev * cdev,struct pci_dev * pdev,struct net_device * ndev)877*4882a593Smuzhiyun static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
878*4882a593Smuzhiyun struct net_device *ndev)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun struct qed_dev_rdma_info dev_info;
881*4882a593Smuzhiyun struct qedr_dev *dev;
882*4882a593Smuzhiyun int rc = 0;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun dev = ib_alloc_device(qedr_dev, ibdev);
885*4882a593Smuzhiyun if (!dev) {
886*4882a593Smuzhiyun pr_err("Unable to allocate ib device\n");
887*4882a593Smuzhiyun return NULL;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun dev->pdev = pdev;
893*4882a593Smuzhiyun dev->ndev = ndev;
894*4882a593Smuzhiyun dev->cdev = cdev;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun qed_ops = qed_get_rdma_ops();
897*4882a593Smuzhiyun if (!qed_ops) {
898*4882a593Smuzhiyun DP_ERR(dev, "Failed to get qed roce operations\n");
899*4882a593Smuzhiyun goto init_err;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun dev->ops = qed_ops;
903*4882a593Smuzhiyun rc = qed_ops->fill_dev_info(cdev, &dev_info);
904*4882a593Smuzhiyun if (rc)
905*4882a593Smuzhiyun goto init_err;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun dev->user_dpm_enabled = dev_info.user_dpm_enabled;
908*4882a593Smuzhiyun dev->rdma_type = dev_info.rdma_type;
909*4882a593Smuzhiyun dev->num_hwfns = dev_info.common.num_hwfns;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (IS_IWARP(dev) && QEDR_IS_CMT(dev)) {
912*4882a593Smuzhiyun rc = dev->ops->iwarp_set_engine_affin(cdev, false);
913*4882a593Smuzhiyun if (rc) {
914*4882a593Smuzhiyun DP_ERR(dev, "iWARP is disabled over a 100g device Enabling it may impact L2 performance. To enable it run devlink dev param set <dev> name iwarp_cmt value true cmode runtime\n");
915*4882a593Smuzhiyun goto init_err;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun dev->affin_hwfn_idx = dev->ops->common->get_affin_hwfn_idx(cdev);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
923*4882a593Smuzhiyun if (!dev->num_cnq) {
924*4882a593Smuzhiyun DP_ERR(dev, "Failed. At least one CNQ is required.\n");
925*4882a593Smuzhiyun rc = -ENOMEM;
926*4882a593Smuzhiyun goto init_err;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun qedr_pci_set_atomic(dev, pdev);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun rc = qedr_alloc_resources(dev);
934*4882a593Smuzhiyun if (rc)
935*4882a593Smuzhiyun goto init_err;
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun rc = qedr_init_hw(dev);
938*4882a593Smuzhiyun if (rc)
939*4882a593Smuzhiyun goto alloc_err;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun rc = qedr_setup_irqs(dev);
942*4882a593Smuzhiyun if (rc)
943*4882a593Smuzhiyun goto irq_err;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun rc = qedr_register_device(dev);
946*4882a593Smuzhiyun if (rc) {
947*4882a593Smuzhiyun DP_ERR(dev, "Unable to allocate register device\n");
948*4882a593Smuzhiyun goto reg_err;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
952*4882a593Smuzhiyun qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
955*4882a593Smuzhiyun return dev;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun reg_err:
958*4882a593Smuzhiyun qedr_sync_free_irqs(dev);
959*4882a593Smuzhiyun irq_err:
960*4882a593Smuzhiyun qedr_stop_hw(dev);
961*4882a593Smuzhiyun alloc_err:
962*4882a593Smuzhiyun qedr_free_resources(dev);
963*4882a593Smuzhiyun init_err:
964*4882a593Smuzhiyun ib_dealloc_device(&dev->ibdev);
965*4882a593Smuzhiyun DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun return NULL;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
qedr_remove(struct qedr_dev * dev)970*4882a593Smuzhiyun static void qedr_remove(struct qedr_dev *dev)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun /* First unregister with stack to stop all the active traffic
973*4882a593Smuzhiyun * of the registered clients.
974*4882a593Smuzhiyun */
975*4882a593Smuzhiyun ib_unregister_device(&dev->ibdev);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun qedr_stop_hw(dev);
978*4882a593Smuzhiyun qedr_sync_free_irqs(dev);
979*4882a593Smuzhiyun qedr_free_resources(dev);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun if (IS_IWARP(dev) && QEDR_IS_CMT(dev))
982*4882a593Smuzhiyun dev->ops->iwarp_set_engine_affin(dev->cdev, true);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun ib_dealloc_device(&dev->ibdev);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun
qedr_close(struct qedr_dev * dev)987*4882a593Smuzhiyun static void qedr_close(struct qedr_dev *dev)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
990*4882a593Smuzhiyun qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
qedr_shutdown(struct qedr_dev * dev)993*4882a593Smuzhiyun static void qedr_shutdown(struct qedr_dev *dev)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun qedr_close(dev);
996*4882a593Smuzhiyun qedr_remove(dev);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
qedr_open(struct qedr_dev * dev)999*4882a593Smuzhiyun static void qedr_open(struct qedr_dev *dev)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
1002*4882a593Smuzhiyun qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
qedr_mac_address_change(struct qedr_dev * dev)1005*4882a593Smuzhiyun static void qedr_mac_address_change(struct qedr_dev *dev)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun union ib_gid *sgid = &dev->sgid_tbl[0];
1008*4882a593Smuzhiyun u8 guid[8], mac_addr[6];
1009*4882a593Smuzhiyun int rc;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /* Update SGID */
1012*4882a593Smuzhiyun ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
1013*4882a593Smuzhiyun guid[0] = mac_addr[0] ^ 2;
1014*4882a593Smuzhiyun guid[1] = mac_addr[1];
1015*4882a593Smuzhiyun guid[2] = mac_addr[2];
1016*4882a593Smuzhiyun guid[3] = 0xff;
1017*4882a593Smuzhiyun guid[4] = 0xfe;
1018*4882a593Smuzhiyun guid[5] = mac_addr[3];
1019*4882a593Smuzhiyun guid[6] = mac_addr[4];
1020*4882a593Smuzhiyun guid[7] = mac_addr[5];
1021*4882a593Smuzhiyun sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
1022*4882a593Smuzhiyun memcpy(&sgid->raw[8], guid, sizeof(guid));
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /* Update LL2 */
1025*4882a593Smuzhiyun rc = dev->ops->ll2_set_mac_filter(dev->cdev,
1026*4882a593Smuzhiyun dev->gsi_ll2_mac_address,
1027*4882a593Smuzhiyun dev->ndev->dev_addr);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun if (rc)
1034*4882a593Smuzhiyun DP_ERR(dev, "Error updating mac filter\n");
1035*4882a593Smuzhiyun }
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun /* event handling via NIC driver ensures that all the NIC specific
1038*4882a593Smuzhiyun * initialization done before RoCE driver notifies
1039*4882a593Smuzhiyun * event to stack.
1040*4882a593Smuzhiyun */
qedr_notify(struct qedr_dev * dev,enum qede_rdma_event event)1041*4882a593Smuzhiyun static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun switch (event) {
1044*4882a593Smuzhiyun case QEDE_UP:
1045*4882a593Smuzhiyun qedr_open(dev);
1046*4882a593Smuzhiyun break;
1047*4882a593Smuzhiyun case QEDE_DOWN:
1048*4882a593Smuzhiyun qedr_close(dev);
1049*4882a593Smuzhiyun break;
1050*4882a593Smuzhiyun case QEDE_CLOSE:
1051*4882a593Smuzhiyun qedr_shutdown(dev);
1052*4882a593Smuzhiyun break;
1053*4882a593Smuzhiyun case QEDE_CHANGE_ADDR:
1054*4882a593Smuzhiyun qedr_mac_address_change(dev);
1055*4882a593Smuzhiyun break;
1056*4882a593Smuzhiyun case QEDE_CHANGE_MTU:
1057*4882a593Smuzhiyun if (rdma_protocol_iwarp(&dev->ibdev, 1))
1058*4882a593Smuzhiyun if (dev->ndev->mtu != dev->iwarp_max_mtu)
1059*4882a593Smuzhiyun DP_NOTICE(dev,
1060*4882a593Smuzhiyun "Mtu was changed from %d to %d. This will not take affect for iWARP until qedr is reloaded\n",
1061*4882a593Smuzhiyun dev->iwarp_max_mtu, dev->ndev->mtu);
1062*4882a593Smuzhiyun break;
1063*4882a593Smuzhiyun default:
1064*4882a593Smuzhiyun pr_err("Event not supported\n");
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun static struct qedr_driver qedr_drv = {
1069*4882a593Smuzhiyun .name = "qedr_driver",
1070*4882a593Smuzhiyun .add = qedr_add,
1071*4882a593Smuzhiyun .remove = qedr_remove,
1072*4882a593Smuzhiyun .notify = qedr_notify,
1073*4882a593Smuzhiyun };
1074*4882a593Smuzhiyun
qedr_init_module(void)1075*4882a593Smuzhiyun static int __init qedr_init_module(void)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun return qede_rdma_register_driver(&qedr_drv);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
qedr_exit_module(void)1080*4882a593Smuzhiyun static void __exit qedr_exit_module(void)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun qede_rdma_unregister_driver(&qedr_drv);
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun module_init(qedr_init_module);
1086*4882a593Smuzhiyun module_exit(qedr_exit_module);
1087