xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/ocrdma/ocrdma_hw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* This file is part of the Emulex RoCE Device Driver for
2*4882a593Smuzhiyun  * RoCE (RDMA over Converged Ethernet) adapters.
3*4882a593Smuzhiyun  * Copyright (C) 2012-2015 Emulex. All rights reserved.
4*4882a593Smuzhiyun  * EMULEX and SLI are trademarks of Emulex.
5*4882a593Smuzhiyun  * www.emulex.com
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This software is available to you under a choice of one of two licenses.
8*4882a593Smuzhiyun  * You may choose to be licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun  * License (GPL) Version 2, available from the file COPYING in the main
10*4882a593Smuzhiyun  * directory of this source tree, or the BSD license below:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Redistribution and use in source and binary forms, with or without
13*4882a593Smuzhiyun  * modification, are permitted provided that the following conditions
14*4882a593Smuzhiyun  * are met:
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * - Redistributions of source code must retain the above copyright notice,
17*4882a593Smuzhiyun  *   this list of conditions and the following disclaimer.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * - Redistributions in binary form must reproduce the above copyright
20*4882a593Smuzhiyun  *   notice, this list of conditions and the following disclaimer in
21*4882a593Smuzhiyun  *   the documentation and/or other materials provided with the distribution.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
24*4882a593Smuzhiyun  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,THE
25*4882a593Smuzhiyun  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26*4882a593Smuzhiyun  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
27*4882a593Smuzhiyun  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28*4882a593Smuzhiyun  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29*4882a593Smuzhiyun  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
30*4882a593Smuzhiyun  * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
31*4882a593Smuzhiyun  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
32*4882a593Smuzhiyun  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
33*4882a593Smuzhiyun  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  * Contact Information:
36*4882a593Smuzhiyun  * linux-drivers@emulex.com
37*4882a593Smuzhiyun  *
38*4882a593Smuzhiyun  * Emulex
39*4882a593Smuzhiyun  * 3333 Susan Street
40*4882a593Smuzhiyun  * Costa Mesa, CA 92626
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #include <linux/sched.h>
44*4882a593Smuzhiyun #include <linux/interrupt.h>
45*4882a593Smuzhiyun #include <linux/log2.h>
46*4882a593Smuzhiyun #include <linux/dma-mapping.h>
47*4882a593Smuzhiyun #include <linux/if_ether.h>
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
50*4882a593Smuzhiyun #include <rdma/ib_user_verbs.h>
51*4882a593Smuzhiyun #include <rdma/ib_cache.h>
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #include "ocrdma.h"
54*4882a593Smuzhiyun #include "ocrdma_hw.h"
55*4882a593Smuzhiyun #include "ocrdma_verbs.h"
56*4882a593Smuzhiyun #include "ocrdma_ah.h"
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun enum mbx_status {
59*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_FAILED		= 1,
60*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_ILLEGAL_FIELD		= 3,
61*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_OOR			= 100,
62*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_PD		= 101,
63*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_PD_INUSE		= 102,
64*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_CQ		= 103,
65*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_QP		= 104,
66*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_LKEY		= 105,
67*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_ORD_EXCEEDS		= 106,
68*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_IRD_EXCEEDS		= 107,
69*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS	= 108,
70*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS	= 109,
71*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS	= 110,
72*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS	= 111,
73*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS	= 112,
74*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE	= 113,
75*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_MW_BOUND		= 114,
76*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_VA		= 115,
77*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_LENGTH	= 116,
78*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_FBO		= 117,
79*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS	= 118,
80*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_PBE_SIZE	= 119,
81*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY	= 120,
82*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT	= 121,
83*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_SRQ_ID	= 129,
84*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_SRQ_ERROR		= 133,
85*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_RQE_EXCEEDS		= 134,
86*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_MTU_EXCEEDS		= 135,
87*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS	= 136,
88*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS	= 137,
89*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS	= 138,
90*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_QP_BOUND		= 130,
91*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_CHANGE	= 139,
92*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP	= 140,
93*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER	= 141,
94*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_MW_STILL_BOUND	= 142,
95*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID	= 143,
96*4882a593Smuzhiyun 	OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS	= 144
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun enum additional_status {
100*4882a593Smuzhiyun 	OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun enum cqe_status {
104*4882a593Smuzhiyun 	OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES	= 1,
105*4882a593Smuzhiyun 	OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER		= 2,
106*4882a593Smuzhiyun 	OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES	= 3,
107*4882a593Smuzhiyun 	OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING		= 4,
108*4882a593Smuzhiyun 	OCRDMA_MBX_CQE_STATUS_DMA_FAILED		= 5
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
ocrdma_get_eqe(struct ocrdma_eq * eq)111*4882a593Smuzhiyun static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
ocrdma_eq_inc_tail(struct ocrdma_eq * eq)116*4882a593Smuzhiyun static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
ocrdma_get_mcqe(struct ocrdma_dev * dev)121*4882a593Smuzhiyun static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
124*4882a593Smuzhiyun 	    (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
127*4882a593Smuzhiyun 		return NULL;
128*4882a593Smuzhiyun 	return cqe;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
ocrdma_mcq_inc_tail(struct ocrdma_dev * dev)131*4882a593Smuzhiyun static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
ocrdma_get_mqe(struct ocrdma_dev * dev)136*4882a593Smuzhiyun static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
ocrdma_mq_inc_head(struct ocrdma_dev * dev)141*4882a593Smuzhiyun static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
ocrdma_get_mqe_rsp(struct ocrdma_dev * dev)146*4882a593Smuzhiyun static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
get_ibqp_state(enum ocrdma_qp_state qps)151*4882a593Smuzhiyun enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	switch (qps) {
154*4882a593Smuzhiyun 	case OCRDMA_QPS_RST:
155*4882a593Smuzhiyun 		return IB_QPS_RESET;
156*4882a593Smuzhiyun 	case OCRDMA_QPS_INIT:
157*4882a593Smuzhiyun 		return IB_QPS_INIT;
158*4882a593Smuzhiyun 	case OCRDMA_QPS_RTR:
159*4882a593Smuzhiyun 		return IB_QPS_RTR;
160*4882a593Smuzhiyun 	case OCRDMA_QPS_RTS:
161*4882a593Smuzhiyun 		return IB_QPS_RTS;
162*4882a593Smuzhiyun 	case OCRDMA_QPS_SQD:
163*4882a593Smuzhiyun 	case OCRDMA_QPS_SQ_DRAINING:
164*4882a593Smuzhiyun 		return IB_QPS_SQD;
165*4882a593Smuzhiyun 	case OCRDMA_QPS_SQE:
166*4882a593Smuzhiyun 		return IB_QPS_SQE;
167*4882a593Smuzhiyun 	case OCRDMA_QPS_ERR:
168*4882a593Smuzhiyun 		return IB_QPS_ERR;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 	return IB_QPS_ERR;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
get_ocrdma_qp_state(enum ib_qp_state qps)173*4882a593Smuzhiyun static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	switch (qps) {
176*4882a593Smuzhiyun 	case IB_QPS_RESET:
177*4882a593Smuzhiyun 		return OCRDMA_QPS_RST;
178*4882a593Smuzhiyun 	case IB_QPS_INIT:
179*4882a593Smuzhiyun 		return OCRDMA_QPS_INIT;
180*4882a593Smuzhiyun 	case IB_QPS_RTR:
181*4882a593Smuzhiyun 		return OCRDMA_QPS_RTR;
182*4882a593Smuzhiyun 	case IB_QPS_RTS:
183*4882a593Smuzhiyun 		return OCRDMA_QPS_RTS;
184*4882a593Smuzhiyun 	case IB_QPS_SQD:
185*4882a593Smuzhiyun 		return OCRDMA_QPS_SQD;
186*4882a593Smuzhiyun 	case IB_QPS_SQE:
187*4882a593Smuzhiyun 		return OCRDMA_QPS_SQE;
188*4882a593Smuzhiyun 	case IB_QPS_ERR:
189*4882a593Smuzhiyun 		return OCRDMA_QPS_ERR;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 	return OCRDMA_QPS_ERR;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
ocrdma_get_mbx_errno(u32 status)194*4882a593Smuzhiyun static int ocrdma_get_mbx_errno(u32 status)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	int err_num;
197*4882a593Smuzhiyun 	u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
198*4882a593Smuzhiyun 					OCRDMA_MBX_RSP_STATUS_SHIFT;
199*4882a593Smuzhiyun 	u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
200*4882a593Smuzhiyun 					OCRDMA_MBX_RSP_ASTATUS_SHIFT;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	switch (mbox_status) {
203*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_OOR:
204*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
205*4882a593Smuzhiyun 		err_num = -EAGAIN;
206*4882a593Smuzhiyun 		break;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_PD:
209*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_CQ:
210*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
211*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_QP:
212*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_CHANGE:
213*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
214*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
215*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
216*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
217*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
218*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
219*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_LKEY:
220*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_VA:
221*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_LENGTH:
222*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_FBO:
223*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
224*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
225*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
226*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_SRQ_ERROR:
227*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
228*4882a593Smuzhiyun 		err_num = -EINVAL;
229*4882a593Smuzhiyun 		break;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_PD_INUSE:
232*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_QP_BOUND:
233*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
234*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_MW_BOUND:
235*4882a593Smuzhiyun 		err_num = -EBUSY;
236*4882a593Smuzhiyun 		break;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
239*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
240*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
241*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
242*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
243*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
244*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
245*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
246*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
247*4882a593Smuzhiyun 		err_num = -ENOBUFS;
248*4882a593Smuzhiyun 		break;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	case OCRDMA_MBX_STATUS_FAILED:
251*4882a593Smuzhiyun 		switch (add_status) {
252*4882a593Smuzhiyun 		case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
253*4882a593Smuzhiyun 			err_num = -EAGAIN;
254*4882a593Smuzhiyun 			break;
255*4882a593Smuzhiyun 		default:
256*4882a593Smuzhiyun 			err_num = -EFAULT;
257*4882a593Smuzhiyun 		}
258*4882a593Smuzhiyun 		break;
259*4882a593Smuzhiyun 	default:
260*4882a593Smuzhiyun 		err_num = -EFAULT;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 	return err_num;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
port_speed_string(struct ocrdma_dev * dev)265*4882a593Smuzhiyun char *port_speed_string(struct ocrdma_dev *dev)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	char *str = "";
268*4882a593Smuzhiyun 	u16 speeds_supported;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	speeds_supported = dev->phy.fixed_speeds_supported |
271*4882a593Smuzhiyun 				dev->phy.auto_speeds_supported;
272*4882a593Smuzhiyun 	if (speeds_supported & OCRDMA_PHY_SPEED_40GBPS)
273*4882a593Smuzhiyun 		str = "40Gbps ";
274*4882a593Smuzhiyun 	else if (speeds_supported & OCRDMA_PHY_SPEED_10GBPS)
275*4882a593Smuzhiyun 		str = "10Gbps ";
276*4882a593Smuzhiyun 	else if (speeds_supported & OCRDMA_PHY_SPEED_1GBPS)
277*4882a593Smuzhiyun 		str = "1Gbps ";
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return str;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
ocrdma_get_mbx_cqe_errno(u16 cqe_status)282*4882a593Smuzhiyun static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	int err_num = -EINVAL;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	switch (cqe_status) {
287*4882a593Smuzhiyun 	case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
288*4882a593Smuzhiyun 		err_num = -EPERM;
289*4882a593Smuzhiyun 		break;
290*4882a593Smuzhiyun 	case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
291*4882a593Smuzhiyun 		err_num = -EINVAL;
292*4882a593Smuzhiyun 		break;
293*4882a593Smuzhiyun 	case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
294*4882a593Smuzhiyun 	case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
295*4882a593Smuzhiyun 		err_num = -EINVAL;
296*4882a593Smuzhiyun 		break;
297*4882a593Smuzhiyun 	case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
298*4882a593Smuzhiyun 	default:
299*4882a593Smuzhiyun 		err_num = -EINVAL;
300*4882a593Smuzhiyun 		break;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 	return err_num;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
ocrdma_ring_cq_db(struct ocrdma_dev * dev,u16 cq_id,bool armed,bool solicited,u16 cqe_popped)305*4882a593Smuzhiyun void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
306*4882a593Smuzhiyun 		       bool solicited, u16 cqe_popped)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
311*4882a593Smuzhiyun 	     OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (armed)
314*4882a593Smuzhiyun 		val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
315*4882a593Smuzhiyun 	if (solicited)
316*4882a593Smuzhiyun 		val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
317*4882a593Smuzhiyun 	val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
318*4882a593Smuzhiyun 	iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
ocrdma_ring_mq_db(struct ocrdma_dev * dev)321*4882a593Smuzhiyun static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	u32 val = 0;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
326*4882a593Smuzhiyun 	val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
327*4882a593Smuzhiyun 	iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
ocrdma_ring_eq_db(struct ocrdma_dev * dev,u16 eq_id,bool arm,bool clear_int,u16 num_eqe)330*4882a593Smuzhiyun static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
331*4882a593Smuzhiyun 			      bool arm, bool clear_int, u16 num_eqe)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	u32 val = 0;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	val |= eq_id & OCRDMA_EQ_ID_MASK;
336*4882a593Smuzhiyun 	val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
337*4882a593Smuzhiyun 	if (arm)
338*4882a593Smuzhiyun 		val |= (1 << OCRDMA_REARM_SHIFT);
339*4882a593Smuzhiyun 	if (clear_int)
340*4882a593Smuzhiyun 		val |= (1 << OCRDMA_EQ_CLR_SHIFT);
341*4882a593Smuzhiyun 	val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
342*4882a593Smuzhiyun 	val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
343*4882a593Smuzhiyun 	iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
ocrdma_init_mch(struct ocrdma_mbx_hdr * cmd_hdr,u8 opcode,u8 subsys,u32 cmd_len)346*4882a593Smuzhiyun static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
347*4882a593Smuzhiyun 			    u8 opcode, u8 subsys, u32 cmd_len)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
350*4882a593Smuzhiyun 	cmd_hdr->timeout = 20; /* seconds */
351*4882a593Smuzhiyun 	cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
ocrdma_init_emb_mqe(u8 opcode,u32 cmd_len)354*4882a593Smuzhiyun static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	struct ocrdma_mqe *mqe;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
359*4882a593Smuzhiyun 	if (!mqe)
360*4882a593Smuzhiyun 		return NULL;
361*4882a593Smuzhiyun 	mqe->hdr.spcl_sge_cnt_emb |=
362*4882a593Smuzhiyun 		(OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
363*4882a593Smuzhiyun 					OCRDMA_MQE_HDR_EMB_MASK;
364*4882a593Smuzhiyun 	mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
367*4882a593Smuzhiyun 			mqe->hdr.pyld_len);
368*4882a593Smuzhiyun 	return mqe;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
ocrdma_free_q(struct ocrdma_dev * dev,struct ocrdma_queue_info * q)371*4882a593Smuzhiyun static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
ocrdma_alloc_q(struct ocrdma_dev * dev,struct ocrdma_queue_info * q,u16 len,u16 entry_size)376*4882a593Smuzhiyun static int ocrdma_alloc_q(struct ocrdma_dev *dev,
377*4882a593Smuzhiyun 			  struct ocrdma_queue_info *q, u16 len, u16 entry_size)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	memset(q, 0, sizeof(*q));
380*4882a593Smuzhiyun 	q->len = len;
381*4882a593Smuzhiyun 	q->entry_size = entry_size;
382*4882a593Smuzhiyun 	q->size = len * entry_size;
383*4882a593Smuzhiyun 	q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size, &q->dma,
384*4882a593Smuzhiyun 				   GFP_KERNEL);
385*4882a593Smuzhiyun 	if (!q->va)
386*4882a593Smuzhiyun 		return -ENOMEM;
387*4882a593Smuzhiyun 	return 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
ocrdma_build_q_pages(struct ocrdma_pa * q_pa,int cnt,dma_addr_t host_pa,int hw_page_size)390*4882a593Smuzhiyun static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
391*4882a593Smuzhiyun 					dma_addr_t host_pa, int hw_page_size)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	int i;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	for (i = 0; i < cnt; i++) {
396*4882a593Smuzhiyun 		q_pa[i].lo = (u32) (host_pa & 0xffffffff);
397*4882a593Smuzhiyun 		q_pa[i].hi = (u32) upper_32_bits(host_pa);
398*4882a593Smuzhiyun 		host_pa += hw_page_size;
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
ocrdma_mbx_delete_q(struct ocrdma_dev * dev,struct ocrdma_queue_info * q,int queue_type)402*4882a593Smuzhiyun static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev,
403*4882a593Smuzhiyun 			       struct ocrdma_queue_info *q, int queue_type)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	u8 opcode = 0;
406*4882a593Smuzhiyun 	int status;
407*4882a593Smuzhiyun 	struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	switch (queue_type) {
410*4882a593Smuzhiyun 	case QTYPE_MCCQ:
411*4882a593Smuzhiyun 		opcode = OCRDMA_CMD_DELETE_MQ;
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	case QTYPE_CQ:
414*4882a593Smuzhiyun 		opcode = OCRDMA_CMD_DELETE_CQ;
415*4882a593Smuzhiyun 		break;
416*4882a593Smuzhiyun 	case QTYPE_EQ:
417*4882a593Smuzhiyun 		opcode = OCRDMA_CMD_DELETE_EQ;
418*4882a593Smuzhiyun 		break;
419*4882a593Smuzhiyun 	default:
420*4882a593Smuzhiyun 		BUG();
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 	memset(cmd, 0, sizeof(*cmd));
423*4882a593Smuzhiyun 	ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
424*4882a593Smuzhiyun 	cmd->id = q->id;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	status = be_roce_mcc_cmd(dev->nic_info.netdev,
427*4882a593Smuzhiyun 				 cmd, sizeof(*cmd), NULL, NULL);
428*4882a593Smuzhiyun 	if (!status)
429*4882a593Smuzhiyun 		q->created = false;
430*4882a593Smuzhiyun 	return status;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
ocrdma_mbx_create_eq(struct ocrdma_dev * dev,struct ocrdma_eq * eq)433*4882a593Smuzhiyun static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	int status;
436*4882a593Smuzhiyun 	struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
437*4882a593Smuzhiyun 	struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	memset(cmd, 0, sizeof(*cmd));
440*4882a593Smuzhiyun 	ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
441*4882a593Smuzhiyun 			sizeof(*cmd));
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	cmd->req.rsvd_version = 2;
444*4882a593Smuzhiyun 	cmd->num_pages = 4;
445*4882a593Smuzhiyun 	cmd->valid = OCRDMA_CREATE_EQ_VALID;
446*4882a593Smuzhiyun 	cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
449*4882a593Smuzhiyun 			     PAGE_SIZE_4K);
450*4882a593Smuzhiyun 	status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
451*4882a593Smuzhiyun 				 NULL);
452*4882a593Smuzhiyun 	if (!status) {
453*4882a593Smuzhiyun 		eq->q.id = rsp->vector_eqid & 0xffff;
454*4882a593Smuzhiyun 		eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
455*4882a593Smuzhiyun 		eq->q.created = true;
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 	return status;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
ocrdma_create_eq(struct ocrdma_dev * dev,struct ocrdma_eq * eq,u16 q_len)460*4882a593Smuzhiyun static int ocrdma_create_eq(struct ocrdma_dev *dev,
461*4882a593Smuzhiyun 			    struct ocrdma_eq *eq, u16 q_len)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	int status;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
466*4882a593Smuzhiyun 				sizeof(struct ocrdma_eqe));
467*4882a593Smuzhiyun 	if (status)
468*4882a593Smuzhiyun 		return status;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	status = ocrdma_mbx_create_eq(dev, eq);
471*4882a593Smuzhiyun 	if (status)
472*4882a593Smuzhiyun 		goto mbx_err;
473*4882a593Smuzhiyun 	eq->dev = dev;
474*4882a593Smuzhiyun 	ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	return 0;
477*4882a593Smuzhiyun mbx_err:
478*4882a593Smuzhiyun 	ocrdma_free_q(dev, &eq->q);
479*4882a593Smuzhiyun 	return status;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
ocrdma_get_irq(struct ocrdma_dev * dev,struct ocrdma_eq * eq)482*4882a593Smuzhiyun int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	int irq;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
487*4882a593Smuzhiyun 		irq = dev->nic_info.pdev->irq;
488*4882a593Smuzhiyun 	else
489*4882a593Smuzhiyun 		irq = dev->nic_info.msix.vector_list[eq->vector];
490*4882a593Smuzhiyun 	return irq;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
_ocrdma_destroy_eq(struct ocrdma_dev * dev,struct ocrdma_eq * eq)493*4882a593Smuzhiyun static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	if (eq->q.created) {
496*4882a593Smuzhiyun 		ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
497*4882a593Smuzhiyun 		ocrdma_free_q(dev, &eq->q);
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun 
ocrdma_destroy_eq(struct ocrdma_dev * dev,struct ocrdma_eq * eq)501*4882a593Smuzhiyun static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	int irq;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/* disarm EQ so that interrupts are not generated
506*4882a593Smuzhiyun 	 * during freeing and EQ delete is in progress.
507*4882a593Smuzhiyun 	 */
508*4882a593Smuzhiyun 	ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	irq = ocrdma_get_irq(dev, eq);
511*4882a593Smuzhiyun 	free_irq(irq, eq);
512*4882a593Smuzhiyun 	_ocrdma_destroy_eq(dev, eq);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
ocrdma_destroy_eqs(struct ocrdma_dev * dev)515*4882a593Smuzhiyun static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	int i;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	for (i = 0; i < dev->eq_cnt; i++)
520*4882a593Smuzhiyun 		ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
ocrdma_mbx_mq_cq_create(struct ocrdma_dev * dev,struct ocrdma_queue_info * cq,struct ocrdma_queue_info * eq)523*4882a593Smuzhiyun static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
524*4882a593Smuzhiyun 				   struct ocrdma_queue_info *cq,
525*4882a593Smuzhiyun 				   struct ocrdma_queue_info *eq)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
528*4882a593Smuzhiyun 	struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
529*4882a593Smuzhiyun 	int status;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	memset(cmd, 0, sizeof(*cmd));
532*4882a593Smuzhiyun 	ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
533*4882a593Smuzhiyun 			OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
536*4882a593Smuzhiyun 	cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
537*4882a593Smuzhiyun 		OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
538*4882a593Smuzhiyun 	cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
541*4882a593Smuzhiyun 	cmd->eqn = eq->id;
542*4882a593Smuzhiyun 	cmd->pdid_cqecnt = cq->size / sizeof(struct ocrdma_mcqe);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
545*4882a593Smuzhiyun 			     cq->dma, PAGE_SIZE_4K);
546*4882a593Smuzhiyun 	status = be_roce_mcc_cmd(dev->nic_info.netdev,
547*4882a593Smuzhiyun 				 cmd, sizeof(*cmd), NULL, NULL);
548*4882a593Smuzhiyun 	if (!status) {
549*4882a593Smuzhiyun 		cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
550*4882a593Smuzhiyun 		cq->created = true;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 	return status;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
ocrdma_encoded_q_len(int q_len)555*4882a593Smuzhiyun static u32 ocrdma_encoded_q_len(int q_len)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	u32 len_encoded = fls(q_len);	/* log2(len) + 1 */
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	if (len_encoded == 16)
560*4882a593Smuzhiyun 		len_encoded = 0;
561*4882a593Smuzhiyun 	return len_encoded;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
ocrdma_mbx_create_mq(struct ocrdma_dev * dev,struct ocrdma_queue_info * mq,struct ocrdma_queue_info * cq)564*4882a593Smuzhiyun static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
565*4882a593Smuzhiyun 				struct ocrdma_queue_info *mq,
566*4882a593Smuzhiyun 				struct ocrdma_queue_info *cq)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	int num_pages, status;
569*4882a593Smuzhiyun 	struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
570*4882a593Smuzhiyun 	struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
571*4882a593Smuzhiyun 	struct ocrdma_pa *pa;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	memset(cmd, 0, sizeof(*cmd));
574*4882a593Smuzhiyun 	num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
577*4882a593Smuzhiyun 			OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
578*4882a593Smuzhiyun 	cmd->req.rsvd_version = 1;
579*4882a593Smuzhiyun 	cmd->cqid_pages = num_pages;
580*4882a593Smuzhiyun 	cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
581*4882a593Smuzhiyun 	cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	cmd->async_event_bitmap = BIT(OCRDMA_ASYNC_GRP5_EVE_CODE);
584*4882a593Smuzhiyun 	cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_RDMA_EVE_CODE);
585*4882a593Smuzhiyun 	/* Request link events on this  MQ. */
586*4882a593Smuzhiyun 	cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_LINK_EVE_CODE);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	cmd->async_cqid_ringsize = cq->id;
589*4882a593Smuzhiyun 	cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
590*4882a593Smuzhiyun 				OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
591*4882a593Smuzhiyun 	cmd->valid = OCRDMA_CREATE_MQ_VALID;
592*4882a593Smuzhiyun 	pa = &cmd->pa[0];
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
595*4882a593Smuzhiyun 	status = be_roce_mcc_cmd(dev->nic_info.netdev,
596*4882a593Smuzhiyun 				 cmd, sizeof(*cmd), NULL, NULL);
597*4882a593Smuzhiyun 	if (!status) {
598*4882a593Smuzhiyun 		mq->id = rsp->id;
599*4882a593Smuzhiyun 		mq->created = true;
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 	return status;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
ocrdma_create_mq(struct ocrdma_dev * dev)604*4882a593Smuzhiyun static int ocrdma_create_mq(struct ocrdma_dev *dev)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	int status;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	/* Alloc completion queue for Mailbox queue */
609*4882a593Smuzhiyun 	status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
610*4882a593Smuzhiyun 				sizeof(struct ocrdma_mcqe));
611*4882a593Smuzhiyun 	if (status)
612*4882a593Smuzhiyun 		goto alloc_err;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	dev->eq_tbl[0].cq_cnt++;
615*4882a593Smuzhiyun 	status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
616*4882a593Smuzhiyun 	if (status)
617*4882a593Smuzhiyun 		goto mbx_cq_free;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
620*4882a593Smuzhiyun 	init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
621*4882a593Smuzhiyun 	mutex_init(&dev->mqe_ctx.lock);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/* Alloc Mailbox queue */
624*4882a593Smuzhiyun 	status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
625*4882a593Smuzhiyun 				sizeof(struct ocrdma_mqe));
626*4882a593Smuzhiyun 	if (status)
627*4882a593Smuzhiyun 		goto mbx_cq_destroy;
628*4882a593Smuzhiyun 	status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
629*4882a593Smuzhiyun 	if (status)
630*4882a593Smuzhiyun 		goto mbx_q_free;
631*4882a593Smuzhiyun 	ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
632*4882a593Smuzhiyun 	return 0;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun mbx_q_free:
635*4882a593Smuzhiyun 	ocrdma_free_q(dev, &dev->mq.sq);
636*4882a593Smuzhiyun mbx_cq_destroy:
637*4882a593Smuzhiyun 	ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
638*4882a593Smuzhiyun mbx_cq_free:
639*4882a593Smuzhiyun 	ocrdma_free_q(dev, &dev->mq.cq);
640*4882a593Smuzhiyun alloc_err:
641*4882a593Smuzhiyun 	return status;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
ocrdma_destroy_mq(struct ocrdma_dev * dev)644*4882a593Smuzhiyun static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	struct ocrdma_queue_info *mbxq, *cq;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	/* mqe_ctx lock synchronizes with any other pending cmds. */
649*4882a593Smuzhiyun 	mutex_lock(&dev->mqe_ctx.lock);
650*4882a593Smuzhiyun 	mbxq = &dev->mq.sq;
651*4882a593Smuzhiyun 	if (mbxq->created) {
652*4882a593Smuzhiyun 		ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
653*4882a593Smuzhiyun 		ocrdma_free_q(dev, mbxq);
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 	mutex_unlock(&dev->mqe_ctx.lock);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	cq = &dev->mq.cq;
658*4882a593Smuzhiyun 	if (cq->created) {
659*4882a593Smuzhiyun 		ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
660*4882a593Smuzhiyun 		ocrdma_free_q(dev, cq);
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
ocrdma_process_qpcat_error(struct ocrdma_dev * dev,struct ocrdma_qp * qp)664*4882a593Smuzhiyun static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
665*4882a593Smuzhiyun 				       struct ocrdma_qp *qp)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	enum ib_qp_state new_ib_qps = IB_QPS_ERR;
668*4882a593Smuzhiyun 	enum ib_qp_state old_ib_qps;
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	if (qp == NULL)
671*4882a593Smuzhiyun 		BUG();
672*4882a593Smuzhiyun 	ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
ocrdma_dispatch_ibevent(struct ocrdma_dev * dev,struct ocrdma_ae_mcqe * cqe)675*4882a593Smuzhiyun static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
676*4882a593Smuzhiyun 				    struct ocrdma_ae_mcqe *cqe)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	struct ocrdma_qp *qp = NULL;
679*4882a593Smuzhiyun 	struct ocrdma_cq *cq = NULL;
680*4882a593Smuzhiyun 	struct ib_event ib_evt;
681*4882a593Smuzhiyun 	int cq_event = 0;
682*4882a593Smuzhiyun 	int qp_event = 1;
683*4882a593Smuzhiyun 	int srq_event = 0;
684*4882a593Smuzhiyun 	int dev_event = 0;
685*4882a593Smuzhiyun 	int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
686*4882a593Smuzhiyun 	    OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
687*4882a593Smuzhiyun 	u16 qpid = cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK;
688*4882a593Smuzhiyun 	u16 cqid = cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/*
691*4882a593Smuzhiyun 	 * Some FW version returns wrong qp or cq ids in CQEs.
692*4882a593Smuzhiyun 	 * Checking whether the IDs are valid
693*4882a593Smuzhiyun 	 */
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID) {
696*4882a593Smuzhiyun 		if (qpid < dev->attr.max_qp)
697*4882a593Smuzhiyun 			qp = dev->qp_tbl[qpid];
698*4882a593Smuzhiyun 		if (qp == NULL) {
699*4882a593Smuzhiyun 			pr_err("ocrdma%d:Async event - qpid %u is not valid\n",
700*4882a593Smuzhiyun 			       dev->id, qpid);
701*4882a593Smuzhiyun 			return;
702*4882a593Smuzhiyun 		}
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID) {
706*4882a593Smuzhiyun 		if (cqid < dev->attr.max_cq)
707*4882a593Smuzhiyun 			cq = dev->cq_tbl[cqid];
708*4882a593Smuzhiyun 		if (cq == NULL) {
709*4882a593Smuzhiyun 			pr_err("ocrdma%d:Async event - cqid %u is not valid\n",
710*4882a593Smuzhiyun 			       dev->id, cqid);
711*4882a593Smuzhiyun 			return;
712*4882a593Smuzhiyun 		}
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	memset(&ib_evt, 0, sizeof(ib_evt));
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	ib_evt.device = &dev->ibdev;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	switch (type) {
720*4882a593Smuzhiyun 	case OCRDMA_CQ_ERROR:
721*4882a593Smuzhiyun 		ib_evt.element.cq = &cq->ibcq;
722*4882a593Smuzhiyun 		ib_evt.event = IB_EVENT_CQ_ERR;
723*4882a593Smuzhiyun 		cq_event = 1;
724*4882a593Smuzhiyun 		qp_event = 0;
725*4882a593Smuzhiyun 		break;
726*4882a593Smuzhiyun 	case OCRDMA_CQ_OVERRUN_ERROR:
727*4882a593Smuzhiyun 		ib_evt.element.cq = &cq->ibcq;
728*4882a593Smuzhiyun 		ib_evt.event = IB_EVENT_CQ_ERR;
729*4882a593Smuzhiyun 		cq_event = 1;
730*4882a593Smuzhiyun 		qp_event = 0;
731*4882a593Smuzhiyun 		break;
732*4882a593Smuzhiyun 	case OCRDMA_CQ_QPCAT_ERROR:
733*4882a593Smuzhiyun 		ib_evt.element.qp = &qp->ibqp;
734*4882a593Smuzhiyun 		ib_evt.event = IB_EVENT_QP_FATAL;
735*4882a593Smuzhiyun 		ocrdma_process_qpcat_error(dev, qp);
736*4882a593Smuzhiyun 		break;
737*4882a593Smuzhiyun 	case OCRDMA_QP_ACCESS_ERROR:
738*4882a593Smuzhiyun 		ib_evt.element.qp = &qp->ibqp;
739*4882a593Smuzhiyun 		ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
740*4882a593Smuzhiyun 		break;
741*4882a593Smuzhiyun 	case OCRDMA_QP_COMM_EST_EVENT:
742*4882a593Smuzhiyun 		ib_evt.element.qp = &qp->ibqp;
743*4882a593Smuzhiyun 		ib_evt.event = IB_EVENT_COMM_EST;
744*4882a593Smuzhiyun 		break;
745*4882a593Smuzhiyun 	case OCRDMA_SQ_DRAINED_EVENT:
746*4882a593Smuzhiyun 		ib_evt.element.qp = &qp->ibqp;
747*4882a593Smuzhiyun 		ib_evt.event = IB_EVENT_SQ_DRAINED;
748*4882a593Smuzhiyun 		break;
749*4882a593Smuzhiyun 	case OCRDMA_DEVICE_FATAL_EVENT:
750*4882a593Smuzhiyun 		ib_evt.element.port_num = 1;
751*4882a593Smuzhiyun 		ib_evt.event = IB_EVENT_DEVICE_FATAL;
752*4882a593Smuzhiyun 		qp_event = 0;
753*4882a593Smuzhiyun 		dev_event = 1;
754*4882a593Smuzhiyun 		break;
755*4882a593Smuzhiyun 	case OCRDMA_SRQCAT_ERROR:
756*4882a593Smuzhiyun 		ib_evt.element.srq = &qp->srq->ibsrq;
757*4882a593Smuzhiyun 		ib_evt.event = IB_EVENT_SRQ_ERR;
758*4882a593Smuzhiyun 		srq_event = 1;
759*4882a593Smuzhiyun 		qp_event = 0;
760*4882a593Smuzhiyun 		break;
761*4882a593Smuzhiyun 	case OCRDMA_SRQ_LIMIT_EVENT:
762*4882a593Smuzhiyun 		ib_evt.element.srq = &qp->srq->ibsrq;
763*4882a593Smuzhiyun 		ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
764*4882a593Smuzhiyun 		srq_event = 1;
765*4882a593Smuzhiyun 		qp_event = 0;
766*4882a593Smuzhiyun 		break;
767*4882a593Smuzhiyun 	case OCRDMA_QP_LAST_WQE_EVENT:
768*4882a593Smuzhiyun 		ib_evt.element.qp = &qp->ibqp;
769*4882a593Smuzhiyun 		ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
770*4882a593Smuzhiyun 		break;
771*4882a593Smuzhiyun 	default:
772*4882a593Smuzhiyun 		cq_event = 0;
773*4882a593Smuzhiyun 		qp_event = 0;
774*4882a593Smuzhiyun 		srq_event = 0;
775*4882a593Smuzhiyun 		dev_event = 0;
776*4882a593Smuzhiyun 		pr_err("%s() unknown type=0x%x\n", __func__, type);
777*4882a593Smuzhiyun 		break;
778*4882a593Smuzhiyun 	}
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	if (type < OCRDMA_MAX_ASYNC_ERRORS)
781*4882a593Smuzhiyun 		atomic_inc(&dev->async_err_stats[type]);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	if (qp_event) {
784*4882a593Smuzhiyun 		if (qp->ibqp.event_handler)
785*4882a593Smuzhiyun 			qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
786*4882a593Smuzhiyun 	} else if (cq_event) {
787*4882a593Smuzhiyun 		if (cq->ibcq.event_handler)
788*4882a593Smuzhiyun 			cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
789*4882a593Smuzhiyun 	} else if (srq_event) {
790*4882a593Smuzhiyun 		if (qp->srq->ibsrq.event_handler)
791*4882a593Smuzhiyun 			qp->srq->ibsrq.event_handler(&ib_evt,
792*4882a593Smuzhiyun 						     qp->srq->ibsrq.
793*4882a593Smuzhiyun 						     srq_context);
794*4882a593Smuzhiyun 	} else if (dev_event) {
795*4882a593Smuzhiyun 		dev_err(&dev->ibdev.dev, "Fatal event received\n");
796*4882a593Smuzhiyun 		ib_dispatch_event(&ib_evt);
797*4882a593Smuzhiyun 	}
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun 
ocrdma_process_grp5_aync(struct ocrdma_dev * dev,struct ocrdma_ae_mcqe * cqe)801*4882a593Smuzhiyun static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
802*4882a593Smuzhiyun 					struct ocrdma_ae_mcqe *cqe)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun 	struct ocrdma_ae_pvid_mcqe *evt;
805*4882a593Smuzhiyun 	int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
806*4882a593Smuzhiyun 			OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	switch (type) {
809*4882a593Smuzhiyun 	case OCRDMA_ASYNC_EVENT_PVID_STATE:
810*4882a593Smuzhiyun 		evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
811*4882a593Smuzhiyun 		if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
812*4882a593Smuzhiyun 			OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
813*4882a593Smuzhiyun 			dev->pvid = ((evt->tag_enabled &
814*4882a593Smuzhiyun 					OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
815*4882a593Smuzhiyun 					OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
816*4882a593Smuzhiyun 		break;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	case OCRDMA_ASYNC_EVENT_COS_VALUE:
819*4882a593Smuzhiyun 		atomic_set(&dev->update_sl, 1);
820*4882a593Smuzhiyun 		break;
821*4882a593Smuzhiyun 	default:
822*4882a593Smuzhiyun 		/* Not interested evts. */
823*4882a593Smuzhiyun 		break;
824*4882a593Smuzhiyun 	}
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun 
ocrdma_process_link_state(struct ocrdma_dev * dev,struct ocrdma_ae_mcqe * cqe)827*4882a593Smuzhiyun static void ocrdma_process_link_state(struct ocrdma_dev *dev,
828*4882a593Smuzhiyun 				      struct ocrdma_ae_mcqe *cqe)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct ocrdma_ae_lnkst_mcqe *evt;
831*4882a593Smuzhiyun 	u8 lstate;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	evt = (struct ocrdma_ae_lnkst_mcqe *)cqe;
834*4882a593Smuzhiyun 	lstate = ocrdma_get_ae_link_state(evt->speed_state_ptn);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	if (!(lstate & OCRDMA_AE_LSC_LLINK_MASK))
837*4882a593Smuzhiyun 		return;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	if (dev->flags & OCRDMA_FLAGS_LINK_STATUS_INIT)
840*4882a593Smuzhiyun 		ocrdma_update_link_state(dev, (lstate & OCRDMA_LINK_ST_MASK));
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
ocrdma_process_acqe(struct ocrdma_dev * dev,void * ae_cqe)843*4882a593Smuzhiyun static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	/* async CQE processing */
846*4882a593Smuzhiyun 	struct ocrdma_ae_mcqe *cqe = ae_cqe;
847*4882a593Smuzhiyun 	u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
848*4882a593Smuzhiyun 			OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
849*4882a593Smuzhiyun 	switch (evt_code) {
850*4882a593Smuzhiyun 	case OCRDMA_ASYNC_LINK_EVE_CODE:
851*4882a593Smuzhiyun 		ocrdma_process_link_state(dev, cqe);
852*4882a593Smuzhiyun 		break;
853*4882a593Smuzhiyun 	case OCRDMA_ASYNC_RDMA_EVE_CODE:
854*4882a593Smuzhiyun 		ocrdma_dispatch_ibevent(dev, cqe);
855*4882a593Smuzhiyun 		break;
856*4882a593Smuzhiyun 	case OCRDMA_ASYNC_GRP5_EVE_CODE:
857*4882a593Smuzhiyun 		ocrdma_process_grp5_aync(dev, cqe);
858*4882a593Smuzhiyun 		break;
859*4882a593Smuzhiyun 	default:
860*4882a593Smuzhiyun 		pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
861*4882a593Smuzhiyun 		       dev->id, evt_code);
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
ocrdma_process_mcqe(struct ocrdma_dev * dev,struct ocrdma_mcqe * cqe)865*4882a593Smuzhiyun static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun 	if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
868*4882a593Smuzhiyun 		dev->mqe_ctx.cqe_status = (cqe->status &
869*4882a593Smuzhiyun 		     OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
870*4882a593Smuzhiyun 		dev->mqe_ctx.ext_status =
871*4882a593Smuzhiyun 		    (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
872*4882a593Smuzhiyun 		    >> OCRDMA_MCQE_ESTATUS_SHIFT;
873*4882a593Smuzhiyun 		dev->mqe_ctx.cmd_done = true;
874*4882a593Smuzhiyun 		wake_up(&dev->mqe_ctx.cmd_wait);
875*4882a593Smuzhiyun 	} else
876*4882a593Smuzhiyun 		pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
877*4882a593Smuzhiyun 		       __func__, cqe->tag_lo, dev->mqe_ctx.tag);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
ocrdma_mq_cq_handler(struct ocrdma_dev * dev,u16 cq_id)880*4882a593Smuzhiyun static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	u16 cqe_popped = 0;
883*4882a593Smuzhiyun 	struct ocrdma_mcqe *cqe;
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	while (1) {
886*4882a593Smuzhiyun 		cqe = ocrdma_get_mcqe(dev);
887*4882a593Smuzhiyun 		if (cqe == NULL)
888*4882a593Smuzhiyun 			break;
889*4882a593Smuzhiyun 		ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
890*4882a593Smuzhiyun 		cqe_popped += 1;
891*4882a593Smuzhiyun 		if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
892*4882a593Smuzhiyun 			ocrdma_process_acqe(dev, cqe);
893*4882a593Smuzhiyun 		else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
894*4882a593Smuzhiyun 			ocrdma_process_mcqe(dev, cqe);
895*4882a593Smuzhiyun 		memset(cqe, 0, sizeof(struct ocrdma_mcqe));
896*4882a593Smuzhiyun 		ocrdma_mcq_inc_tail(dev);
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 	ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
899*4882a593Smuzhiyun 	return 0;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
_ocrdma_qp_buddy_cq_handler(struct ocrdma_dev * dev,struct ocrdma_cq * cq,bool sq)902*4882a593Smuzhiyun static struct ocrdma_cq *_ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
903*4882a593Smuzhiyun 				struct ocrdma_cq *cq, bool sq)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun 	struct ocrdma_qp *qp;
906*4882a593Smuzhiyun 	struct list_head *cur;
907*4882a593Smuzhiyun 	struct ocrdma_cq *bcq = NULL;
908*4882a593Smuzhiyun 	struct list_head *head = sq?(&cq->sq_head):(&cq->rq_head);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	list_for_each(cur, head) {
911*4882a593Smuzhiyun 		if (sq)
912*4882a593Smuzhiyun 			qp = list_entry(cur, struct ocrdma_qp, sq_entry);
913*4882a593Smuzhiyun 		else
914*4882a593Smuzhiyun 			qp = list_entry(cur, struct ocrdma_qp, rq_entry);
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 		if (qp->srq)
917*4882a593Smuzhiyun 			continue;
918*4882a593Smuzhiyun 		/* if wq and rq share the same cq, than comp_handler
919*4882a593Smuzhiyun 		 * is already invoked.
920*4882a593Smuzhiyun 		 */
921*4882a593Smuzhiyun 		if (qp->sq_cq == qp->rq_cq)
922*4882a593Smuzhiyun 			continue;
923*4882a593Smuzhiyun 		/* if completion came on sq, rq's cq is buddy cq.
924*4882a593Smuzhiyun 		 * if completion came on rq, sq's cq is buddy cq.
925*4882a593Smuzhiyun 		 */
926*4882a593Smuzhiyun 		if (qp->sq_cq == cq)
927*4882a593Smuzhiyun 			bcq = qp->rq_cq;
928*4882a593Smuzhiyun 		else
929*4882a593Smuzhiyun 			bcq = qp->sq_cq;
930*4882a593Smuzhiyun 		return bcq;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 	return NULL;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
ocrdma_qp_buddy_cq_handler(struct ocrdma_dev * dev,struct ocrdma_cq * cq)935*4882a593Smuzhiyun static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
936*4882a593Smuzhiyun 				       struct ocrdma_cq *cq)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	unsigned long flags;
939*4882a593Smuzhiyun 	struct ocrdma_cq *bcq = NULL;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* Go through list of QPs in error state which are using this CQ
942*4882a593Smuzhiyun 	 * and invoke its callback handler to trigger CQE processing for
943*4882a593Smuzhiyun 	 * error/flushed CQE. It is rare to find more than few entries in
944*4882a593Smuzhiyun 	 * this list as most consumers stops after getting error CQE.
945*4882a593Smuzhiyun 	 * List is traversed only once when a matching buddy cq found for a QP.
946*4882a593Smuzhiyun 	 */
947*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->flush_q_lock, flags);
948*4882a593Smuzhiyun 	/* Check if buddy CQ is present.
949*4882a593Smuzhiyun 	 * true - Check for  SQ CQ
950*4882a593Smuzhiyun 	 * false - Check for RQ CQ
951*4882a593Smuzhiyun 	 */
952*4882a593Smuzhiyun 	bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, true);
953*4882a593Smuzhiyun 	if (bcq == NULL)
954*4882a593Smuzhiyun 		bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, false);
955*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->flush_q_lock, flags);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	/* if there is valid buddy cq, look for its completion handler */
958*4882a593Smuzhiyun 	if (bcq && bcq->ibcq.comp_handler) {
959*4882a593Smuzhiyun 		spin_lock_irqsave(&bcq->comp_handler_lock, flags);
960*4882a593Smuzhiyun 		(*bcq->ibcq.comp_handler) (&bcq->ibcq, bcq->ibcq.cq_context);
961*4882a593Smuzhiyun 		spin_unlock_irqrestore(&bcq->comp_handler_lock, flags);
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun 
ocrdma_qp_cq_handler(struct ocrdma_dev * dev,u16 cq_idx)965*4882a593Smuzhiyun static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	unsigned long flags;
968*4882a593Smuzhiyun 	struct ocrdma_cq *cq;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	if (cq_idx >= OCRDMA_MAX_CQ)
971*4882a593Smuzhiyun 		BUG();
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	cq = dev->cq_tbl[cq_idx];
974*4882a593Smuzhiyun 	if (cq == NULL)
975*4882a593Smuzhiyun 		return;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	if (cq->ibcq.comp_handler) {
978*4882a593Smuzhiyun 		spin_lock_irqsave(&cq->comp_handler_lock, flags);
979*4882a593Smuzhiyun 		(*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
980*4882a593Smuzhiyun 		spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
981*4882a593Smuzhiyun 	}
982*4882a593Smuzhiyun 	ocrdma_qp_buddy_cq_handler(dev, cq);
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
ocrdma_cq_handler(struct ocrdma_dev * dev,u16 cq_id)985*4882a593Smuzhiyun static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	/* process the MQ-CQE. */
988*4882a593Smuzhiyun 	if (cq_id == dev->mq.cq.id)
989*4882a593Smuzhiyun 		ocrdma_mq_cq_handler(dev, cq_id);
990*4882a593Smuzhiyun 	else
991*4882a593Smuzhiyun 		ocrdma_qp_cq_handler(dev, cq_id);
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
ocrdma_irq_handler(int irq,void * handle)994*4882a593Smuzhiyun static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun 	struct ocrdma_eq *eq = handle;
997*4882a593Smuzhiyun 	struct ocrdma_dev *dev = eq->dev;
998*4882a593Smuzhiyun 	struct ocrdma_eqe eqe;
999*4882a593Smuzhiyun 	struct ocrdma_eqe *ptr;
1000*4882a593Smuzhiyun 	u16 cq_id;
1001*4882a593Smuzhiyun 	u8 mcode;
1002*4882a593Smuzhiyun 	int budget = eq->cq_cnt;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	do {
1005*4882a593Smuzhiyun 		ptr = ocrdma_get_eqe(eq);
1006*4882a593Smuzhiyun 		eqe = *ptr;
1007*4882a593Smuzhiyun 		ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
1008*4882a593Smuzhiyun 		mcode = (eqe.id_valid & OCRDMA_EQE_MAJOR_CODE_MASK)
1009*4882a593Smuzhiyun 				>> OCRDMA_EQE_MAJOR_CODE_SHIFT;
1010*4882a593Smuzhiyun 		if (mcode == OCRDMA_MAJOR_CODE_SENTINAL)
1011*4882a593Smuzhiyun 			pr_err("EQ full on eqid = 0x%x, eqe = 0x%x\n",
1012*4882a593Smuzhiyun 			       eq->q.id, eqe.id_valid);
1013*4882a593Smuzhiyun 		if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
1014*4882a593Smuzhiyun 			break;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 		ptr->id_valid = 0;
1017*4882a593Smuzhiyun 		/* ring eq doorbell as soon as its consumed. */
1018*4882a593Smuzhiyun 		ocrdma_ring_eq_db(dev, eq->q.id, false, true, 1);
1019*4882a593Smuzhiyun 		/* check whether its CQE or not. */
1020*4882a593Smuzhiyun 		if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
1021*4882a593Smuzhiyun 			cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
1022*4882a593Smuzhiyun 			ocrdma_cq_handler(dev, cq_id);
1023*4882a593Smuzhiyun 		}
1024*4882a593Smuzhiyun 		ocrdma_eq_inc_tail(eq);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 		/* There can be a stale EQE after the last bound CQ is
1027*4882a593Smuzhiyun 		 * destroyed. EQE valid and budget == 0 implies this.
1028*4882a593Smuzhiyun 		 */
1029*4882a593Smuzhiyun 		if (budget)
1030*4882a593Smuzhiyun 			budget--;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	} while (budget);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	eq->aic_obj.eq_intr_cnt++;
1035*4882a593Smuzhiyun 	ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
1036*4882a593Smuzhiyun 	return IRQ_HANDLED;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
ocrdma_post_mqe(struct ocrdma_dev * dev,struct ocrdma_mqe * cmd)1039*4882a593Smuzhiyun static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun 	struct ocrdma_mqe *mqe;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	dev->mqe_ctx.tag = dev->mq.sq.head;
1044*4882a593Smuzhiyun 	dev->mqe_ctx.cmd_done = false;
1045*4882a593Smuzhiyun 	mqe = ocrdma_get_mqe(dev);
1046*4882a593Smuzhiyun 	cmd->hdr.tag_lo = dev->mq.sq.head;
1047*4882a593Smuzhiyun 	ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
1048*4882a593Smuzhiyun 	/* make sure descriptor is written before ringing doorbell */
1049*4882a593Smuzhiyun 	wmb();
1050*4882a593Smuzhiyun 	ocrdma_mq_inc_head(dev);
1051*4882a593Smuzhiyun 	ocrdma_ring_mq_db(dev);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
ocrdma_wait_mqe_cmpl(struct ocrdma_dev * dev)1054*4882a593Smuzhiyun static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	long status;
1057*4882a593Smuzhiyun 	/* 30 sec timeout */
1058*4882a593Smuzhiyun 	status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
1059*4882a593Smuzhiyun 				    (dev->mqe_ctx.cmd_done != false),
1060*4882a593Smuzhiyun 				    msecs_to_jiffies(30000));
1061*4882a593Smuzhiyun 	if (status)
1062*4882a593Smuzhiyun 		return 0;
1063*4882a593Smuzhiyun 	else {
1064*4882a593Smuzhiyun 		dev->mqe_ctx.fw_error_state = true;
1065*4882a593Smuzhiyun 		pr_err("%s(%d) mailbox timeout: fw not responding\n",
1066*4882a593Smuzhiyun 		       __func__, dev->id);
1067*4882a593Smuzhiyun 		return -1;
1068*4882a593Smuzhiyun 	}
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun /* issue a mailbox command on the MQ */
ocrdma_mbx_cmd(struct ocrdma_dev * dev,struct ocrdma_mqe * mqe)1072*4882a593Smuzhiyun static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	int status = 0;
1075*4882a593Smuzhiyun 	u16 cqe_status, ext_status;
1076*4882a593Smuzhiyun 	struct ocrdma_mqe *rsp_mqe;
1077*4882a593Smuzhiyun 	struct ocrdma_mbx_rsp *rsp = NULL;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	mutex_lock(&dev->mqe_ctx.lock);
1080*4882a593Smuzhiyun 	if (dev->mqe_ctx.fw_error_state)
1081*4882a593Smuzhiyun 		goto mbx_err;
1082*4882a593Smuzhiyun 	ocrdma_post_mqe(dev, mqe);
1083*4882a593Smuzhiyun 	status = ocrdma_wait_mqe_cmpl(dev);
1084*4882a593Smuzhiyun 	if (status)
1085*4882a593Smuzhiyun 		goto mbx_err;
1086*4882a593Smuzhiyun 	cqe_status = dev->mqe_ctx.cqe_status;
1087*4882a593Smuzhiyun 	ext_status = dev->mqe_ctx.ext_status;
1088*4882a593Smuzhiyun 	rsp_mqe = ocrdma_get_mqe_rsp(dev);
1089*4882a593Smuzhiyun 	ocrdma_copy_le32_to_cpu(mqe, rsp_mqe, (sizeof(*mqe)));
1090*4882a593Smuzhiyun 	if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
1091*4882a593Smuzhiyun 				OCRDMA_MQE_HDR_EMB_SHIFT)
1092*4882a593Smuzhiyun 		rsp = &mqe->u.rsp;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	if (cqe_status || ext_status) {
1095*4882a593Smuzhiyun 		pr_err("%s() cqe_status=0x%x, ext_status=0x%x,\n",
1096*4882a593Smuzhiyun 		       __func__, cqe_status, ext_status);
1097*4882a593Smuzhiyun 		if (rsp) {
1098*4882a593Smuzhiyun 			/* This is for embedded cmds. */
1099*4882a593Smuzhiyun 			pr_err("opcode=0x%x, subsystem=0x%x\n",
1100*4882a593Smuzhiyun 			       (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
1101*4882a593Smuzhiyun 				OCRDMA_MBX_RSP_OPCODE_SHIFT,
1102*4882a593Smuzhiyun 				(rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
1103*4882a593Smuzhiyun 				OCRDMA_MBX_RSP_SUBSYS_SHIFT);
1104*4882a593Smuzhiyun 		}
1105*4882a593Smuzhiyun 		status = ocrdma_get_mbx_cqe_errno(cqe_status);
1106*4882a593Smuzhiyun 		goto mbx_err;
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 	/* For non embedded, rsp errors are handled in ocrdma_nonemb_mbx_cmd */
1109*4882a593Smuzhiyun 	if (rsp && (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK))
1110*4882a593Smuzhiyun 		status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
1111*4882a593Smuzhiyun mbx_err:
1112*4882a593Smuzhiyun 	mutex_unlock(&dev->mqe_ctx.lock);
1113*4882a593Smuzhiyun 	return status;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun 
ocrdma_nonemb_mbx_cmd(struct ocrdma_dev * dev,struct ocrdma_mqe * mqe,void * payload_va)1116*4882a593Smuzhiyun static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe,
1117*4882a593Smuzhiyun 				 void *payload_va)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	int status;
1120*4882a593Smuzhiyun 	struct ocrdma_mbx_rsp *rsp = payload_va;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
1123*4882a593Smuzhiyun 				OCRDMA_MQE_HDR_EMB_SHIFT)
1124*4882a593Smuzhiyun 		BUG();
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, mqe);
1127*4882a593Smuzhiyun 	if (!status)
1128*4882a593Smuzhiyun 		/* For non embedded, only CQE failures are handled in
1129*4882a593Smuzhiyun 		 * ocrdma_mbx_cmd. We need to check for RSP errors.
1130*4882a593Smuzhiyun 		 */
1131*4882a593Smuzhiyun 		if (rsp->status & OCRDMA_MBX_RSP_STATUS_MASK)
1132*4882a593Smuzhiyun 			status = ocrdma_get_mbx_errno(rsp->status);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	if (status)
1135*4882a593Smuzhiyun 		pr_err("opcode=0x%x, subsystem=0x%x\n",
1136*4882a593Smuzhiyun 		       (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
1137*4882a593Smuzhiyun 			OCRDMA_MBX_RSP_OPCODE_SHIFT,
1138*4882a593Smuzhiyun 			(rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
1139*4882a593Smuzhiyun 			OCRDMA_MBX_RSP_SUBSYS_SHIFT);
1140*4882a593Smuzhiyun 	return status;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun 
ocrdma_get_attr(struct ocrdma_dev * dev,struct ocrdma_dev_attr * attr,struct ocrdma_mbx_query_config * rsp)1143*4882a593Smuzhiyun static void ocrdma_get_attr(struct ocrdma_dev *dev,
1144*4882a593Smuzhiyun 			      struct ocrdma_dev_attr *attr,
1145*4882a593Smuzhiyun 			      struct ocrdma_mbx_query_config *rsp)
1146*4882a593Smuzhiyun {
1147*4882a593Smuzhiyun 	attr->max_pd =
1148*4882a593Smuzhiyun 	    (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
1149*4882a593Smuzhiyun 	    OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
1150*4882a593Smuzhiyun 	attr->udp_encap = (rsp->max_pd_ca_ack_delay &
1151*4882a593Smuzhiyun 			   OCRDMA_MBX_QUERY_CFG_L3_TYPE_MASK) >>
1152*4882a593Smuzhiyun 			   OCRDMA_MBX_QUERY_CFG_L3_TYPE_SHIFT;
1153*4882a593Smuzhiyun 	attr->max_dpp_pds =
1154*4882a593Smuzhiyun 	   (rsp->max_dpp_pds_credits & OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK) >>
1155*4882a593Smuzhiyun 	    OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET;
1156*4882a593Smuzhiyun 	attr->max_qp =
1157*4882a593Smuzhiyun 	    (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
1158*4882a593Smuzhiyun 	    OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
1159*4882a593Smuzhiyun 	attr->max_srq =
1160*4882a593Smuzhiyun 		(rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
1161*4882a593Smuzhiyun 		OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
1162*4882a593Smuzhiyun 	attr->max_send_sge = ((rsp->max_recv_send_sge &
1163*4882a593Smuzhiyun 			       OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
1164*4882a593Smuzhiyun 			      OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
1165*4882a593Smuzhiyun 	attr->max_recv_sge = (rsp->max_recv_send_sge &
1166*4882a593Smuzhiyun 			      OCRDMA_MBX_QUERY_CFG_MAX_RECV_SGE_MASK) >>
1167*4882a593Smuzhiyun 	    OCRDMA_MBX_QUERY_CFG_MAX_RECV_SGE_SHIFT;
1168*4882a593Smuzhiyun 	attr->max_srq_sge = (rsp->max_srq_rqe_sge &
1169*4882a593Smuzhiyun 			      OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
1170*4882a593Smuzhiyun 	    OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
1171*4882a593Smuzhiyun 	attr->max_rdma_sge = (rsp->max_wr_rd_sge &
1172*4882a593Smuzhiyun 			      OCRDMA_MBX_QUERY_CFG_MAX_RD_SGE_MASK) >>
1173*4882a593Smuzhiyun 	    OCRDMA_MBX_QUERY_CFG_MAX_RD_SGE_SHIFT;
1174*4882a593Smuzhiyun 	attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
1175*4882a593Smuzhiyun 				OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
1176*4882a593Smuzhiyun 	    OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
1177*4882a593Smuzhiyun 	attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
1178*4882a593Smuzhiyun 				OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
1179*4882a593Smuzhiyun 	    OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
1180*4882a593Smuzhiyun 	attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
1181*4882a593Smuzhiyun 				    OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
1182*4882a593Smuzhiyun 	    OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
1183*4882a593Smuzhiyun 	attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
1184*4882a593Smuzhiyun 			       OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
1185*4882a593Smuzhiyun 	    OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
1186*4882a593Smuzhiyun 	attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
1187*4882a593Smuzhiyun 				    OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
1188*4882a593Smuzhiyun 	    OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
1189*4882a593Smuzhiyun 	attr->max_mw = rsp->max_mw;
1190*4882a593Smuzhiyun 	attr->max_mr = rsp->max_mr;
1191*4882a593Smuzhiyun 	attr->max_mr_size = ((u64)rsp->max_mr_size_hi << 32) |
1192*4882a593Smuzhiyun 			      rsp->max_mr_size_lo;
1193*4882a593Smuzhiyun 	attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
1194*4882a593Smuzhiyun 	attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
1195*4882a593Smuzhiyun 	attr->max_cqe = rsp->max_cq_cqes_per_cq &
1196*4882a593Smuzhiyun 			OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
1197*4882a593Smuzhiyun 	attr->max_cq = (rsp->max_cq_cqes_per_cq &
1198*4882a593Smuzhiyun 			OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
1199*4882a593Smuzhiyun 			OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
1200*4882a593Smuzhiyun 	attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
1201*4882a593Smuzhiyun 		OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
1202*4882a593Smuzhiyun 		OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
1203*4882a593Smuzhiyun 		OCRDMA_WQE_STRIDE;
1204*4882a593Smuzhiyun 	attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
1205*4882a593Smuzhiyun 		OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
1206*4882a593Smuzhiyun 		OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
1207*4882a593Smuzhiyun 		OCRDMA_WQE_STRIDE;
1208*4882a593Smuzhiyun 	attr->max_inline_data =
1209*4882a593Smuzhiyun 	    attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
1210*4882a593Smuzhiyun 			      sizeof(struct ocrdma_sge));
1211*4882a593Smuzhiyun 	if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
1212*4882a593Smuzhiyun 		attr->ird = 1;
1213*4882a593Smuzhiyun 		attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
1214*4882a593Smuzhiyun 		attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
1215*4882a593Smuzhiyun 	}
1216*4882a593Smuzhiyun 	dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
1217*4882a593Smuzhiyun 		 OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
1218*4882a593Smuzhiyun 	dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
1219*4882a593Smuzhiyun 		OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun 
ocrdma_check_fw_config(struct ocrdma_dev * dev,struct ocrdma_fw_conf_rsp * conf)1222*4882a593Smuzhiyun static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
1223*4882a593Smuzhiyun 				   struct ocrdma_fw_conf_rsp *conf)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun 	u32 fn_mode;
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
1228*4882a593Smuzhiyun 	if (fn_mode != OCRDMA_FN_MODE_RDMA)
1229*4882a593Smuzhiyun 		return -EINVAL;
1230*4882a593Smuzhiyun 	dev->base_eqid = conf->base_eqid;
1231*4882a593Smuzhiyun 	dev->max_eq = conf->max_eq;
1232*4882a593Smuzhiyun 	return 0;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun /* can be issued only during init time. */
ocrdma_mbx_query_fw_ver(struct ocrdma_dev * dev)1236*4882a593Smuzhiyun static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun 	int status = -ENOMEM;
1239*4882a593Smuzhiyun 	struct ocrdma_mqe *cmd;
1240*4882a593Smuzhiyun 	struct ocrdma_fw_ver_rsp *rsp;
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
1243*4882a593Smuzhiyun 	if (!cmd)
1244*4882a593Smuzhiyun 		return -ENOMEM;
1245*4882a593Smuzhiyun 	ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1246*4882a593Smuzhiyun 			OCRDMA_CMD_GET_FW_VER,
1247*4882a593Smuzhiyun 			OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1250*4882a593Smuzhiyun 	if (status)
1251*4882a593Smuzhiyun 		goto mbx_err;
1252*4882a593Smuzhiyun 	rsp = (struct ocrdma_fw_ver_rsp *)cmd;
1253*4882a593Smuzhiyun 	memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
1254*4882a593Smuzhiyun 	memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
1255*4882a593Smuzhiyun 	       sizeof(rsp->running_ver));
1256*4882a593Smuzhiyun 	ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
1257*4882a593Smuzhiyun mbx_err:
1258*4882a593Smuzhiyun 	kfree(cmd);
1259*4882a593Smuzhiyun 	return status;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun /* can be issued only during init time. */
ocrdma_mbx_query_fw_config(struct ocrdma_dev * dev)1263*4882a593Smuzhiyun static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun 	int status = -ENOMEM;
1266*4882a593Smuzhiyun 	struct ocrdma_mqe *cmd;
1267*4882a593Smuzhiyun 	struct ocrdma_fw_conf_rsp *rsp;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
1270*4882a593Smuzhiyun 	if (!cmd)
1271*4882a593Smuzhiyun 		return -ENOMEM;
1272*4882a593Smuzhiyun 	ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1273*4882a593Smuzhiyun 			OCRDMA_CMD_GET_FW_CONFIG,
1274*4882a593Smuzhiyun 			OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1275*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1276*4882a593Smuzhiyun 	if (status)
1277*4882a593Smuzhiyun 		goto mbx_err;
1278*4882a593Smuzhiyun 	rsp = (struct ocrdma_fw_conf_rsp *)cmd;
1279*4882a593Smuzhiyun 	status = ocrdma_check_fw_config(dev, rsp);
1280*4882a593Smuzhiyun mbx_err:
1281*4882a593Smuzhiyun 	kfree(cmd);
1282*4882a593Smuzhiyun 	return status;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun 
ocrdma_mbx_rdma_stats(struct ocrdma_dev * dev,bool reset)1285*4882a593Smuzhiyun int ocrdma_mbx_rdma_stats(struct ocrdma_dev *dev, bool reset)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun 	struct ocrdma_rdma_stats_req *req = dev->stats_mem.va;
1288*4882a593Smuzhiyun 	struct ocrdma_mqe *mqe = &dev->stats_mem.mqe;
1289*4882a593Smuzhiyun 	struct ocrdma_rdma_stats_resp *old_stats;
1290*4882a593Smuzhiyun 	int status;
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	old_stats = kmalloc(sizeof(*old_stats), GFP_KERNEL);
1293*4882a593Smuzhiyun 	if (old_stats == NULL)
1294*4882a593Smuzhiyun 		return -ENOMEM;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	memset(mqe, 0, sizeof(*mqe));
1297*4882a593Smuzhiyun 	mqe->hdr.pyld_len = dev->stats_mem.size;
1298*4882a593Smuzhiyun 	mqe->hdr.spcl_sge_cnt_emb |=
1299*4882a593Smuzhiyun 			(1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
1300*4882a593Smuzhiyun 				OCRDMA_MQE_HDR_SGE_CNT_MASK;
1301*4882a593Smuzhiyun 	mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dev->stats_mem.pa & 0xffffffff);
1302*4882a593Smuzhiyun 	mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dev->stats_mem.pa);
1303*4882a593Smuzhiyun 	mqe->u.nonemb_req.sge[0].len = dev->stats_mem.size;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	/* Cache the old stats */
1306*4882a593Smuzhiyun 	memcpy(old_stats, req, sizeof(struct ocrdma_rdma_stats_resp));
1307*4882a593Smuzhiyun 	memset(req, 0, dev->stats_mem.size);
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	ocrdma_init_mch((struct ocrdma_mbx_hdr *)req,
1310*4882a593Smuzhiyun 			OCRDMA_CMD_GET_RDMA_STATS,
1311*4882a593Smuzhiyun 			OCRDMA_SUBSYS_ROCE,
1312*4882a593Smuzhiyun 			dev->stats_mem.size);
1313*4882a593Smuzhiyun 	if (reset)
1314*4882a593Smuzhiyun 		req->reset_stats = reset;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	status = ocrdma_nonemb_mbx_cmd(dev, mqe, dev->stats_mem.va);
1317*4882a593Smuzhiyun 	if (status)
1318*4882a593Smuzhiyun 		/* Copy from cache, if mbox fails */
1319*4882a593Smuzhiyun 		memcpy(req, old_stats, sizeof(struct ocrdma_rdma_stats_resp));
1320*4882a593Smuzhiyun 	else
1321*4882a593Smuzhiyun 		ocrdma_le32_to_cpu(req, dev->stats_mem.size);
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	kfree(old_stats);
1324*4882a593Smuzhiyun 	return status;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun 
ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev * dev)1327*4882a593Smuzhiyun static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev *dev)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun 	int status = -ENOMEM;
1330*4882a593Smuzhiyun 	struct ocrdma_dma_mem dma;
1331*4882a593Smuzhiyun 	struct ocrdma_mqe *mqe;
1332*4882a593Smuzhiyun 	struct ocrdma_get_ctrl_attribs_rsp *ctrl_attr_rsp;
1333*4882a593Smuzhiyun 	struct mgmt_hba_attribs *hba_attribs;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
1336*4882a593Smuzhiyun 	if (!mqe)
1337*4882a593Smuzhiyun 		return status;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	dma.size = sizeof(struct ocrdma_get_ctrl_attribs_rsp);
1340*4882a593Smuzhiyun 	dma.va	 = dma_alloc_coherent(&dev->nic_info.pdev->dev,
1341*4882a593Smuzhiyun 					dma.size, &dma.pa, GFP_KERNEL);
1342*4882a593Smuzhiyun 	if (!dma.va)
1343*4882a593Smuzhiyun 		goto free_mqe;
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	mqe->hdr.pyld_len = dma.size;
1346*4882a593Smuzhiyun 	mqe->hdr.spcl_sge_cnt_emb |=
1347*4882a593Smuzhiyun 			(1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
1348*4882a593Smuzhiyun 			OCRDMA_MQE_HDR_SGE_CNT_MASK;
1349*4882a593Smuzhiyun 	mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dma.pa & 0xffffffff);
1350*4882a593Smuzhiyun 	mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dma.pa);
1351*4882a593Smuzhiyun 	mqe->u.nonemb_req.sge[0].len = dma.size;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	ocrdma_init_mch((struct ocrdma_mbx_hdr *)dma.va,
1354*4882a593Smuzhiyun 			OCRDMA_CMD_GET_CTRL_ATTRIBUTES,
1355*4882a593Smuzhiyun 			OCRDMA_SUBSYS_COMMON,
1356*4882a593Smuzhiyun 			dma.size);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	status = ocrdma_nonemb_mbx_cmd(dev, mqe, dma.va);
1359*4882a593Smuzhiyun 	if (!status) {
1360*4882a593Smuzhiyun 		ctrl_attr_rsp = (struct ocrdma_get_ctrl_attribs_rsp *)dma.va;
1361*4882a593Smuzhiyun 		hba_attribs = &ctrl_attr_rsp->ctrl_attribs.hba_attribs;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 		dev->hba_port_num = (hba_attribs->ptpnum_maxdoms_hbast_cv &
1364*4882a593Smuzhiyun 					OCRDMA_HBA_ATTRB_PTNUM_MASK)
1365*4882a593Smuzhiyun 					>> OCRDMA_HBA_ATTRB_PTNUM_SHIFT;
1366*4882a593Smuzhiyun 		strlcpy(dev->model_number,
1367*4882a593Smuzhiyun 			hba_attribs->controller_model_number,
1368*4882a593Smuzhiyun 			sizeof(dev->model_number));
1369*4882a593Smuzhiyun 	}
1370*4882a593Smuzhiyun 	dma_free_coherent(&dev->nic_info.pdev->dev, dma.size, dma.va, dma.pa);
1371*4882a593Smuzhiyun free_mqe:
1372*4882a593Smuzhiyun 	kfree(mqe);
1373*4882a593Smuzhiyun 	return status;
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun 
ocrdma_mbx_query_dev(struct ocrdma_dev * dev)1376*4882a593Smuzhiyun static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun 	int status = -ENOMEM;
1379*4882a593Smuzhiyun 	struct ocrdma_mbx_query_config *rsp;
1380*4882a593Smuzhiyun 	struct ocrdma_mqe *cmd;
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
1383*4882a593Smuzhiyun 	if (!cmd)
1384*4882a593Smuzhiyun 		return status;
1385*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1386*4882a593Smuzhiyun 	if (status)
1387*4882a593Smuzhiyun 		goto mbx_err;
1388*4882a593Smuzhiyun 	rsp = (struct ocrdma_mbx_query_config *)cmd;
1389*4882a593Smuzhiyun 	ocrdma_get_attr(dev, &dev->attr, rsp);
1390*4882a593Smuzhiyun mbx_err:
1391*4882a593Smuzhiyun 	kfree(cmd);
1392*4882a593Smuzhiyun 	return status;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun 
ocrdma_mbx_get_link_speed(struct ocrdma_dev * dev,u8 * lnk_speed,u8 * lnk_state)1395*4882a593Smuzhiyun int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed,
1396*4882a593Smuzhiyun 			      u8 *lnk_state)
1397*4882a593Smuzhiyun {
1398*4882a593Smuzhiyun 	int status = -ENOMEM;
1399*4882a593Smuzhiyun 	struct ocrdma_get_link_speed_rsp *rsp;
1400*4882a593Smuzhiyun 	struct ocrdma_mqe *cmd;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
1403*4882a593Smuzhiyun 				  sizeof(*cmd));
1404*4882a593Smuzhiyun 	if (!cmd)
1405*4882a593Smuzhiyun 		return status;
1406*4882a593Smuzhiyun 	ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1407*4882a593Smuzhiyun 			OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
1408*4882a593Smuzhiyun 			OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1413*4882a593Smuzhiyun 	if (status)
1414*4882a593Smuzhiyun 		goto mbx_err;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
1417*4882a593Smuzhiyun 	if (lnk_speed)
1418*4882a593Smuzhiyun 		*lnk_speed = (rsp->pflt_pps_ld_pnum & OCRDMA_PHY_PS_MASK)
1419*4882a593Smuzhiyun 			      >> OCRDMA_PHY_PS_SHIFT;
1420*4882a593Smuzhiyun 	if (lnk_state)
1421*4882a593Smuzhiyun 		*lnk_state = (rsp->res_lnk_st & OCRDMA_LINK_ST_MASK);
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun mbx_err:
1424*4882a593Smuzhiyun 	kfree(cmd);
1425*4882a593Smuzhiyun 	return status;
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun 
ocrdma_mbx_get_phy_info(struct ocrdma_dev * dev)1428*4882a593Smuzhiyun static int ocrdma_mbx_get_phy_info(struct ocrdma_dev *dev)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun 	int status = -ENOMEM;
1431*4882a593Smuzhiyun 	struct ocrdma_mqe *cmd;
1432*4882a593Smuzhiyun 	struct ocrdma_get_phy_info_rsp *rsp;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS, sizeof(*cmd));
1435*4882a593Smuzhiyun 	if (!cmd)
1436*4882a593Smuzhiyun 		return status;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
1439*4882a593Smuzhiyun 			OCRDMA_CMD_PHY_DETAILS, OCRDMA_SUBSYS_COMMON,
1440*4882a593Smuzhiyun 			sizeof(*cmd));
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1443*4882a593Smuzhiyun 	if (status)
1444*4882a593Smuzhiyun 		goto mbx_err;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	rsp = (struct ocrdma_get_phy_info_rsp *)cmd;
1447*4882a593Smuzhiyun 	dev->phy.phy_type =
1448*4882a593Smuzhiyun 			(rsp->ityp_ptyp & OCRDMA_PHY_TYPE_MASK);
1449*4882a593Smuzhiyun 	dev->phy.interface_type =
1450*4882a593Smuzhiyun 			(rsp->ityp_ptyp & OCRDMA_IF_TYPE_MASK)
1451*4882a593Smuzhiyun 				>> OCRDMA_IF_TYPE_SHIFT;
1452*4882a593Smuzhiyun 	dev->phy.auto_speeds_supported  =
1453*4882a593Smuzhiyun 			(rsp->fspeed_aspeed & OCRDMA_ASPEED_SUPP_MASK);
1454*4882a593Smuzhiyun 	dev->phy.fixed_speeds_supported =
1455*4882a593Smuzhiyun 			(rsp->fspeed_aspeed & OCRDMA_FSPEED_SUPP_MASK)
1456*4882a593Smuzhiyun 				>> OCRDMA_FSPEED_SUPP_SHIFT;
1457*4882a593Smuzhiyun mbx_err:
1458*4882a593Smuzhiyun 	kfree(cmd);
1459*4882a593Smuzhiyun 	return status;
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun 
ocrdma_mbx_alloc_pd(struct ocrdma_dev * dev,struct ocrdma_pd * pd)1462*4882a593Smuzhiyun int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun 	int status = -ENOMEM;
1465*4882a593Smuzhiyun 	struct ocrdma_alloc_pd *cmd;
1466*4882a593Smuzhiyun 	struct ocrdma_alloc_pd_rsp *rsp;
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
1469*4882a593Smuzhiyun 	if (!cmd)
1470*4882a593Smuzhiyun 		return status;
1471*4882a593Smuzhiyun 	if (pd->dpp_enabled)
1472*4882a593Smuzhiyun 		cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
1473*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1474*4882a593Smuzhiyun 	if (status)
1475*4882a593Smuzhiyun 		goto mbx_err;
1476*4882a593Smuzhiyun 	rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
1477*4882a593Smuzhiyun 	pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
1478*4882a593Smuzhiyun 	if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
1479*4882a593Smuzhiyun 		pd->dpp_enabled = true;
1480*4882a593Smuzhiyun 		pd->dpp_page = rsp->dpp_page_pdid >>
1481*4882a593Smuzhiyun 				OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
1482*4882a593Smuzhiyun 	} else {
1483*4882a593Smuzhiyun 		pd->dpp_enabled = false;
1484*4882a593Smuzhiyun 		pd->num_dpp_qp = 0;
1485*4882a593Smuzhiyun 	}
1486*4882a593Smuzhiyun mbx_err:
1487*4882a593Smuzhiyun 	kfree(cmd);
1488*4882a593Smuzhiyun 	return status;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun 
ocrdma_mbx_dealloc_pd(struct ocrdma_dev * dev,struct ocrdma_pd * pd)1491*4882a593Smuzhiyun int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	int status = -ENOMEM;
1494*4882a593Smuzhiyun 	struct ocrdma_dealloc_pd *cmd;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
1497*4882a593Smuzhiyun 	if (!cmd)
1498*4882a593Smuzhiyun 		return status;
1499*4882a593Smuzhiyun 	cmd->id = pd->id;
1500*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1501*4882a593Smuzhiyun 	kfree(cmd);
1502*4882a593Smuzhiyun 	return status;
1503*4882a593Smuzhiyun }
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 
ocrdma_mbx_alloc_pd_range(struct ocrdma_dev * dev)1506*4882a593Smuzhiyun static int ocrdma_mbx_alloc_pd_range(struct ocrdma_dev *dev)
1507*4882a593Smuzhiyun {
1508*4882a593Smuzhiyun 	int status = -ENOMEM;
1509*4882a593Smuzhiyun 	size_t pd_bitmap_size;
1510*4882a593Smuzhiyun 	struct ocrdma_alloc_pd_range *cmd;
1511*4882a593Smuzhiyun 	struct ocrdma_alloc_pd_range_rsp *rsp;
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	/* Pre allocate the DPP PDs */
1514*4882a593Smuzhiyun 	if (dev->attr.max_dpp_pds) {
1515*4882a593Smuzhiyun 		cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE,
1516*4882a593Smuzhiyun 					  sizeof(*cmd));
1517*4882a593Smuzhiyun 		if (!cmd)
1518*4882a593Smuzhiyun 			return -ENOMEM;
1519*4882a593Smuzhiyun 		cmd->pd_count = dev->attr.max_dpp_pds;
1520*4882a593Smuzhiyun 		cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
1521*4882a593Smuzhiyun 		status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1522*4882a593Smuzhiyun 		rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 		if (!status && (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) &&
1525*4882a593Smuzhiyun 		    rsp->pd_count) {
1526*4882a593Smuzhiyun 			dev->pd_mgr->dpp_page_index = rsp->dpp_page_pdid >>
1527*4882a593Smuzhiyun 					OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
1528*4882a593Smuzhiyun 			dev->pd_mgr->pd_dpp_start = rsp->dpp_page_pdid &
1529*4882a593Smuzhiyun 					OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
1530*4882a593Smuzhiyun 			dev->pd_mgr->max_dpp_pd = rsp->pd_count;
1531*4882a593Smuzhiyun 			pd_bitmap_size =
1532*4882a593Smuzhiyun 				BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
1533*4882a593Smuzhiyun 			dev->pd_mgr->pd_dpp_bitmap = kzalloc(pd_bitmap_size,
1534*4882a593Smuzhiyun 							     GFP_KERNEL);
1535*4882a593Smuzhiyun 		}
1536*4882a593Smuzhiyun 		kfree(cmd);
1537*4882a593Smuzhiyun 	}
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE, sizeof(*cmd));
1540*4882a593Smuzhiyun 	if (!cmd)
1541*4882a593Smuzhiyun 		return -ENOMEM;
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	cmd->pd_count = dev->attr.max_pd - dev->attr.max_dpp_pds;
1544*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1545*4882a593Smuzhiyun 	rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
1546*4882a593Smuzhiyun 	if (!status && rsp->pd_count) {
1547*4882a593Smuzhiyun 		dev->pd_mgr->pd_norm_start = rsp->dpp_page_pdid &
1548*4882a593Smuzhiyun 					OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
1549*4882a593Smuzhiyun 		dev->pd_mgr->max_normal_pd = rsp->pd_count;
1550*4882a593Smuzhiyun 		pd_bitmap_size = BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
1551*4882a593Smuzhiyun 		dev->pd_mgr->pd_norm_bitmap = kzalloc(pd_bitmap_size,
1552*4882a593Smuzhiyun 						      GFP_KERNEL);
1553*4882a593Smuzhiyun 	}
1554*4882a593Smuzhiyun 	kfree(cmd);
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	if (dev->pd_mgr->pd_norm_bitmap || dev->pd_mgr->pd_dpp_bitmap) {
1557*4882a593Smuzhiyun 		/* Enable PD resource manager */
1558*4882a593Smuzhiyun 		dev->pd_mgr->pd_prealloc_valid = true;
1559*4882a593Smuzhiyun 		return 0;
1560*4882a593Smuzhiyun 	}
1561*4882a593Smuzhiyun 	return status;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun 
ocrdma_mbx_dealloc_pd_range(struct ocrdma_dev * dev)1564*4882a593Smuzhiyun static void ocrdma_mbx_dealloc_pd_range(struct ocrdma_dev *dev)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun 	struct ocrdma_dealloc_pd_range *cmd;
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	/* return normal PDs to firmware */
1569*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE, sizeof(*cmd));
1570*4882a593Smuzhiyun 	if (!cmd)
1571*4882a593Smuzhiyun 		goto mbx_err;
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	if (dev->pd_mgr->max_normal_pd) {
1574*4882a593Smuzhiyun 		cmd->start_pd_id = dev->pd_mgr->pd_norm_start;
1575*4882a593Smuzhiyun 		cmd->pd_count = dev->pd_mgr->max_normal_pd;
1576*4882a593Smuzhiyun 		ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1577*4882a593Smuzhiyun 	}
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	if (dev->pd_mgr->max_dpp_pd) {
1580*4882a593Smuzhiyun 		kfree(cmd);
1581*4882a593Smuzhiyun 		/* return DPP PDs to firmware */
1582*4882a593Smuzhiyun 		cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE,
1583*4882a593Smuzhiyun 					  sizeof(*cmd));
1584*4882a593Smuzhiyun 		if (!cmd)
1585*4882a593Smuzhiyun 			goto mbx_err;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 		cmd->start_pd_id = dev->pd_mgr->pd_dpp_start;
1588*4882a593Smuzhiyun 		cmd->pd_count = dev->pd_mgr->max_dpp_pd;
1589*4882a593Smuzhiyun 		ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1590*4882a593Smuzhiyun 	}
1591*4882a593Smuzhiyun mbx_err:
1592*4882a593Smuzhiyun 	kfree(cmd);
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun 
ocrdma_alloc_pd_pool(struct ocrdma_dev * dev)1595*4882a593Smuzhiyun void ocrdma_alloc_pd_pool(struct ocrdma_dev *dev)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun 	int status;
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	dev->pd_mgr = kzalloc(sizeof(struct ocrdma_pd_resource_mgr),
1600*4882a593Smuzhiyun 			      GFP_KERNEL);
1601*4882a593Smuzhiyun 	if (!dev->pd_mgr)
1602*4882a593Smuzhiyun 		return;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	status = ocrdma_mbx_alloc_pd_range(dev);
1605*4882a593Smuzhiyun 	if (status) {
1606*4882a593Smuzhiyun 		pr_err("%s(%d) Unable to initialize PD pool, using default.\n",
1607*4882a593Smuzhiyun 			 __func__, dev->id);
1608*4882a593Smuzhiyun 	}
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun 
ocrdma_free_pd_pool(struct ocrdma_dev * dev)1611*4882a593Smuzhiyun static void ocrdma_free_pd_pool(struct ocrdma_dev *dev)
1612*4882a593Smuzhiyun {
1613*4882a593Smuzhiyun 	ocrdma_mbx_dealloc_pd_range(dev);
1614*4882a593Smuzhiyun 	kfree(dev->pd_mgr->pd_norm_bitmap);
1615*4882a593Smuzhiyun 	kfree(dev->pd_mgr->pd_dpp_bitmap);
1616*4882a593Smuzhiyun 	kfree(dev->pd_mgr);
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun 
ocrdma_build_q_conf(u32 * num_entries,int entry_size,int * num_pages,int * page_size)1619*4882a593Smuzhiyun static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
1620*4882a593Smuzhiyun 			       int *num_pages, int *page_size)
1621*4882a593Smuzhiyun {
1622*4882a593Smuzhiyun 	int i;
1623*4882a593Smuzhiyun 	int mem_size;
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	*num_entries = roundup_pow_of_two(*num_entries);
1626*4882a593Smuzhiyun 	mem_size = *num_entries * entry_size;
1627*4882a593Smuzhiyun 	/* find the possible lowest possible multiplier */
1628*4882a593Smuzhiyun 	for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
1629*4882a593Smuzhiyun 		if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
1630*4882a593Smuzhiyun 			break;
1631*4882a593Smuzhiyun 	}
1632*4882a593Smuzhiyun 	if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
1633*4882a593Smuzhiyun 		return -EINVAL;
1634*4882a593Smuzhiyun 	mem_size = roundup(mem_size,
1635*4882a593Smuzhiyun 		       ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
1636*4882a593Smuzhiyun 	*num_pages =
1637*4882a593Smuzhiyun 	    mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
1638*4882a593Smuzhiyun 	*page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
1639*4882a593Smuzhiyun 	*num_entries = mem_size / entry_size;
1640*4882a593Smuzhiyun 	return 0;
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun 
ocrdma_mbx_create_ah_tbl(struct ocrdma_dev * dev)1643*4882a593Smuzhiyun static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
1644*4882a593Smuzhiyun {
1645*4882a593Smuzhiyun 	int i;
1646*4882a593Smuzhiyun 	int status = -ENOMEM;
1647*4882a593Smuzhiyun 	int max_ah;
1648*4882a593Smuzhiyun 	struct ocrdma_create_ah_tbl *cmd;
1649*4882a593Smuzhiyun 	struct ocrdma_create_ah_tbl_rsp *rsp;
1650*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->nic_info.pdev;
1651*4882a593Smuzhiyun 	dma_addr_t pa;
1652*4882a593Smuzhiyun 	struct ocrdma_pbe *pbes;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
1655*4882a593Smuzhiyun 	if (!cmd)
1656*4882a593Smuzhiyun 		return status;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	max_ah = OCRDMA_MAX_AH;
1659*4882a593Smuzhiyun 	dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	/* number of PBEs in PBL */
1662*4882a593Smuzhiyun 	cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
1663*4882a593Smuzhiyun 				OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
1664*4882a593Smuzhiyun 				OCRDMA_CREATE_AH_NUM_PAGES_MASK;
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	/* page size */
1667*4882a593Smuzhiyun 	for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
1668*4882a593Smuzhiyun 		if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
1669*4882a593Smuzhiyun 			break;
1670*4882a593Smuzhiyun 	}
1671*4882a593Smuzhiyun 	cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
1672*4882a593Smuzhiyun 				OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	/* ah_entry size */
1675*4882a593Smuzhiyun 	cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
1676*4882a593Smuzhiyun 				OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
1677*4882a593Smuzhiyun 				OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
1680*4882a593Smuzhiyun 						&dev->av_tbl.pbl.pa,
1681*4882a593Smuzhiyun 						GFP_KERNEL);
1682*4882a593Smuzhiyun 	if (dev->av_tbl.pbl.va == NULL)
1683*4882a593Smuzhiyun 		goto mem_err;
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
1686*4882a593Smuzhiyun 					    &pa, GFP_KERNEL);
1687*4882a593Smuzhiyun 	if (dev->av_tbl.va == NULL)
1688*4882a593Smuzhiyun 		goto mem_err_ah;
1689*4882a593Smuzhiyun 	dev->av_tbl.pa = pa;
1690*4882a593Smuzhiyun 	dev->av_tbl.num_ah = max_ah;
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
1693*4882a593Smuzhiyun 	for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
1694*4882a593Smuzhiyun 		pbes[i].pa_lo = (u32)cpu_to_le32(pa & 0xffffffff);
1695*4882a593Smuzhiyun 		pbes[i].pa_hi = (u32)cpu_to_le32(upper_32_bits(pa));
1696*4882a593Smuzhiyun 		pa += PAGE_SIZE;
1697*4882a593Smuzhiyun 	}
1698*4882a593Smuzhiyun 	cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
1699*4882a593Smuzhiyun 	cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
1700*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1701*4882a593Smuzhiyun 	if (status)
1702*4882a593Smuzhiyun 		goto mbx_err;
1703*4882a593Smuzhiyun 	rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
1704*4882a593Smuzhiyun 	dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
1705*4882a593Smuzhiyun 	kfree(cmd);
1706*4882a593Smuzhiyun 	return 0;
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun mbx_err:
1709*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
1710*4882a593Smuzhiyun 			  dev->av_tbl.pa);
1711*4882a593Smuzhiyun 	dev->av_tbl.va = NULL;
1712*4882a593Smuzhiyun mem_err_ah:
1713*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
1714*4882a593Smuzhiyun 			  dev->av_tbl.pbl.pa);
1715*4882a593Smuzhiyun 	dev->av_tbl.pbl.va = NULL;
1716*4882a593Smuzhiyun 	dev->av_tbl.size = 0;
1717*4882a593Smuzhiyun mem_err:
1718*4882a593Smuzhiyun 	kfree(cmd);
1719*4882a593Smuzhiyun 	return status;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun 
ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev * dev)1722*4882a593Smuzhiyun static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
1723*4882a593Smuzhiyun {
1724*4882a593Smuzhiyun 	struct ocrdma_delete_ah_tbl *cmd;
1725*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->nic_info.pdev;
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	if (dev->av_tbl.va == NULL)
1728*4882a593Smuzhiyun 		return;
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
1731*4882a593Smuzhiyun 	if (!cmd)
1732*4882a593Smuzhiyun 		return;
1733*4882a593Smuzhiyun 	cmd->ahid = dev->av_tbl.ahid;
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1736*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
1737*4882a593Smuzhiyun 			  dev->av_tbl.pa);
1738*4882a593Smuzhiyun 	dev->av_tbl.va = NULL;
1739*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
1740*4882a593Smuzhiyun 			  dev->av_tbl.pbl.pa);
1741*4882a593Smuzhiyun 	kfree(cmd);
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun /* Multiple CQs uses the EQ. This routine returns least used
1745*4882a593Smuzhiyun  * EQ to associate with CQ. This will distributes the interrupt
1746*4882a593Smuzhiyun  * processing and CPU load to associated EQ, vector and so to that CPU.
1747*4882a593Smuzhiyun  */
ocrdma_bind_eq(struct ocrdma_dev * dev)1748*4882a593Smuzhiyun static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun 	int i, selected_eq = 0, cq_cnt = 0;
1751*4882a593Smuzhiyun 	u16 eq_id;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	mutex_lock(&dev->dev_lock);
1754*4882a593Smuzhiyun 	cq_cnt = dev->eq_tbl[0].cq_cnt;
1755*4882a593Smuzhiyun 	eq_id = dev->eq_tbl[0].q.id;
1756*4882a593Smuzhiyun 	/* find the EQ which is has the least number of
1757*4882a593Smuzhiyun 	 * CQs associated with it.
1758*4882a593Smuzhiyun 	 */
1759*4882a593Smuzhiyun 	for (i = 0; i < dev->eq_cnt; i++) {
1760*4882a593Smuzhiyun 		if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
1761*4882a593Smuzhiyun 			cq_cnt = dev->eq_tbl[i].cq_cnt;
1762*4882a593Smuzhiyun 			eq_id = dev->eq_tbl[i].q.id;
1763*4882a593Smuzhiyun 			selected_eq = i;
1764*4882a593Smuzhiyun 		}
1765*4882a593Smuzhiyun 	}
1766*4882a593Smuzhiyun 	dev->eq_tbl[selected_eq].cq_cnt += 1;
1767*4882a593Smuzhiyun 	mutex_unlock(&dev->dev_lock);
1768*4882a593Smuzhiyun 	return eq_id;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun 
ocrdma_unbind_eq(struct ocrdma_dev * dev,u16 eq_id)1771*4882a593Smuzhiyun static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
1772*4882a593Smuzhiyun {
1773*4882a593Smuzhiyun 	int i;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	mutex_lock(&dev->dev_lock);
1776*4882a593Smuzhiyun 	i = ocrdma_get_eq_table_index(dev, eq_id);
1777*4882a593Smuzhiyun 	if (i == -EINVAL)
1778*4882a593Smuzhiyun 		BUG();
1779*4882a593Smuzhiyun 	dev->eq_tbl[i].cq_cnt -= 1;
1780*4882a593Smuzhiyun 	mutex_unlock(&dev->dev_lock);
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun 
ocrdma_mbx_create_cq(struct ocrdma_dev * dev,struct ocrdma_cq * cq,int entries,int dpp_cq,u16 pd_id)1783*4882a593Smuzhiyun int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
1784*4882a593Smuzhiyun 			 int entries, int dpp_cq, u16 pd_id)
1785*4882a593Smuzhiyun {
1786*4882a593Smuzhiyun 	int status = -ENOMEM; int max_hw_cqe;
1787*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->nic_info.pdev;
1788*4882a593Smuzhiyun 	struct ocrdma_create_cq *cmd;
1789*4882a593Smuzhiyun 	struct ocrdma_create_cq_rsp *rsp;
1790*4882a593Smuzhiyun 	u32 hw_pages, cqe_size, page_size, cqe_count;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	if (entries > dev->attr.max_cqe) {
1793*4882a593Smuzhiyun 		pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
1794*4882a593Smuzhiyun 		       __func__, dev->id, dev->attr.max_cqe, entries);
1795*4882a593Smuzhiyun 		return -EINVAL;
1796*4882a593Smuzhiyun 	}
1797*4882a593Smuzhiyun 	if (dpp_cq && (ocrdma_get_asic_type(dev) != OCRDMA_ASIC_GEN_SKH_R))
1798*4882a593Smuzhiyun 		return -EINVAL;
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	if (dpp_cq) {
1801*4882a593Smuzhiyun 		cq->max_hw_cqe = 1;
1802*4882a593Smuzhiyun 		max_hw_cqe = 1;
1803*4882a593Smuzhiyun 		cqe_size = OCRDMA_DPP_CQE_SIZE;
1804*4882a593Smuzhiyun 		hw_pages = 1;
1805*4882a593Smuzhiyun 	} else {
1806*4882a593Smuzhiyun 		cq->max_hw_cqe = dev->attr.max_cqe;
1807*4882a593Smuzhiyun 		max_hw_cqe = dev->attr.max_cqe;
1808*4882a593Smuzhiyun 		cqe_size = sizeof(struct ocrdma_cqe);
1809*4882a593Smuzhiyun 		hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
1810*4882a593Smuzhiyun 	}
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
1815*4882a593Smuzhiyun 	if (!cmd)
1816*4882a593Smuzhiyun 		return -ENOMEM;
1817*4882a593Smuzhiyun 	ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
1818*4882a593Smuzhiyun 			OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1819*4882a593Smuzhiyun 	cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
1820*4882a593Smuzhiyun 	if (!cq->va) {
1821*4882a593Smuzhiyun 		status = -ENOMEM;
1822*4882a593Smuzhiyun 		goto mem_err;
1823*4882a593Smuzhiyun 	}
1824*4882a593Smuzhiyun 	page_size = cq->len / hw_pages;
1825*4882a593Smuzhiyun 	cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
1826*4882a593Smuzhiyun 					OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
1827*4882a593Smuzhiyun 	cmd->cmd.pgsz_pgcnt |= hw_pages;
1828*4882a593Smuzhiyun 	cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	cq->eqn = ocrdma_bind_eq(dev);
1831*4882a593Smuzhiyun 	cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
1832*4882a593Smuzhiyun 	cqe_count = cq->len / cqe_size;
1833*4882a593Smuzhiyun 	cq->cqe_cnt = cqe_count;
1834*4882a593Smuzhiyun 	if (cqe_count > 1024) {
1835*4882a593Smuzhiyun 		/* Set cnt to 3 to indicate more than 1024 cq entries */
1836*4882a593Smuzhiyun 		cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
1837*4882a593Smuzhiyun 	} else {
1838*4882a593Smuzhiyun 		u8 count = 0;
1839*4882a593Smuzhiyun 		switch (cqe_count) {
1840*4882a593Smuzhiyun 		case 256:
1841*4882a593Smuzhiyun 			count = 0;
1842*4882a593Smuzhiyun 			break;
1843*4882a593Smuzhiyun 		case 512:
1844*4882a593Smuzhiyun 			count = 1;
1845*4882a593Smuzhiyun 			break;
1846*4882a593Smuzhiyun 		case 1024:
1847*4882a593Smuzhiyun 			count = 2;
1848*4882a593Smuzhiyun 			break;
1849*4882a593Smuzhiyun 		default:
1850*4882a593Smuzhiyun 			goto mbx_err;
1851*4882a593Smuzhiyun 		}
1852*4882a593Smuzhiyun 		cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
1853*4882a593Smuzhiyun 	}
1854*4882a593Smuzhiyun 	/* shared eq between all the consumer cqs. */
1855*4882a593Smuzhiyun 	cmd->cmd.eqn = cq->eqn;
1856*4882a593Smuzhiyun 	if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
1857*4882a593Smuzhiyun 		if (dpp_cq)
1858*4882a593Smuzhiyun 			cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
1859*4882a593Smuzhiyun 				OCRDMA_CREATE_CQ_TYPE_SHIFT;
1860*4882a593Smuzhiyun 		cq->phase_change = false;
1861*4882a593Smuzhiyun 		cmd->cmd.pdid_cqecnt = (cq->len / cqe_size);
1862*4882a593Smuzhiyun 	} else {
1863*4882a593Smuzhiyun 		cmd->cmd.pdid_cqecnt = (cq->len / cqe_size) - 1;
1864*4882a593Smuzhiyun 		cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
1865*4882a593Smuzhiyun 		cq->phase_change = true;
1866*4882a593Smuzhiyun 	}
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	/* pd_id valid only for v3 */
1869*4882a593Smuzhiyun 	cmd->cmd.pdid_cqecnt |= (pd_id <<
1870*4882a593Smuzhiyun 		OCRDMA_CREATE_CQ_CMD_PDID_SHIFT);
1871*4882a593Smuzhiyun 	ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
1872*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1873*4882a593Smuzhiyun 	if (status)
1874*4882a593Smuzhiyun 		goto mbx_err;
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	rsp = (struct ocrdma_create_cq_rsp *)cmd;
1877*4882a593Smuzhiyun 	cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
1878*4882a593Smuzhiyun 	kfree(cmd);
1879*4882a593Smuzhiyun 	return 0;
1880*4882a593Smuzhiyun mbx_err:
1881*4882a593Smuzhiyun 	ocrdma_unbind_eq(dev, cq->eqn);
1882*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
1883*4882a593Smuzhiyun mem_err:
1884*4882a593Smuzhiyun 	kfree(cmd);
1885*4882a593Smuzhiyun 	return status;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun 
ocrdma_mbx_destroy_cq(struct ocrdma_dev * dev,struct ocrdma_cq * cq)1888*4882a593Smuzhiyun void ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
1889*4882a593Smuzhiyun {
1890*4882a593Smuzhiyun 	struct ocrdma_destroy_cq *cmd;
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
1893*4882a593Smuzhiyun 	if (!cmd)
1894*4882a593Smuzhiyun 		return;
1895*4882a593Smuzhiyun 	ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
1896*4882a593Smuzhiyun 			OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	cmd->bypass_flush_qid |=
1899*4882a593Smuzhiyun 	    (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
1900*4882a593Smuzhiyun 	    OCRDMA_DESTROY_CQ_QID_MASK;
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1903*4882a593Smuzhiyun 	ocrdma_unbind_eq(dev, cq->eqn);
1904*4882a593Smuzhiyun 	dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
1905*4882a593Smuzhiyun 	kfree(cmd);
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun 
ocrdma_mbx_alloc_lkey(struct ocrdma_dev * dev,struct ocrdma_hw_mr * hwmr,u32 pdid,int addr_check)1908*4882a593Smuzhiyun int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
1909*4882a593Smuzhiyun 			  u32 pdid, int addr_check)
1910*4882a593Smuzhiyun {
1911*4882a593Smuzhiyun 	int status = -ENOMEM;
1912*4882a593Smuzhiyun 	struct ocrdma_alloc_lkey *cmd;
1913*4882a593Smuzhiyun 	struct ocrdma_alloc_lkey_rsp *rsp;
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
1916*4882a593Smuzhiyun 	if (!cmd)
1917*4882a593Smuzhiyun 		return status;
1918*4882a593Smuzhiyun 	cmd->pdid = pdid;
1919*4882a593Smuzhiyun 	cmd->pbl_sz_flags |= addr_check;
1920*4882a593Smuzhiyun 	cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
1921*4882a593Smuzhiyun 	cmd->pbl_sz_flags |=
1922*4882a593Smuzhiyun 	    (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
1923*4882a593Smuzhiyun 	cmd->pbl_sz_flags |=
1924*4882a593Smuzhiyun 	    (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
1925*4882a593Smuzhiyun 	cmd->pbl_sz_flags |=
1926*4882a593Smuzhiyun 	    (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
1927*4882a593Smuzhiyun 	cmd->pbl_sz_flags |=
1928*4882a593Smuzhiyun 	    (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
1929*4882a593Smuzhiyun 	cmd->pbl_sz_flags |=
1930*4882a593Smuzhiyun 	    (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1933*4882a593Smuzhiyun 	if (status)
1934*4882a593Smuzhiyun 		goto mbx_err;
1935*4882a593Smuzhiyun 	rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
1936*4882a593Smuzhiyun 	hwmr->lkey = rsp->lrkey;
1937*4882a593Smuzhiyun mbx_err:
1938*4882a593Smuzhiyun 	kfree(cmd);
1939*4882a593Smuzhiyun 	return status;
1940*4882a593Smuzhiyun }
1941*4882a593Smuzhiyun 
ocrdma_mbx_dealloc_lkey(struct ocrdma_dev * dev,int fr_mr,u32 lkey)1942*4882a593Smuzhiyun int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
1943*4882a593Smuzhiyun {
1944*4882a593Smuzhiyun 	int status;
1945*4882a593Smuzhiyun 	struct ocrdma_dealloc_lkey *cmd;
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
1948*4882a593Smuzhiyun 	if (!cmd)
1949*4882a593Smuzhiyun 		return -ENOMEM;
1950*4882a593Smuzhiyun 	cmd->lkey = lkey;
1951*4882a593Smuzhiyun 	cmd->rsvd_frmr = fr_mr ? 1 : 0;
1952*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 	kfree(cmd);
1955*4882a593Smuzhiyun 	return status;
1956*4882a593Smuzhiyun }
1957*4882a593Smuzhiyun 
ocrdma_mbx_reg_mr(struct ocrdma_dev * dev,struct ocrdma_hw_mr * hwmr,u32 pdid,u32 pbl_cnt,u32 pbe_size,u32 last)1958*4882a593Smuzhiyun static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
1959*4882a593Smuzhiyun 			     u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
1960*4882a593Smuzhiyun {
1961*4882a593Smuzhiyun 	int status = -ENOMEM;
1962*4882a593Smuzhiyun 	int i;
1963*4882a593Smuzhiyun 	struct ocrdma_reg_nsmr *cmd;
1964*4882a593Smuzhiyun 	struct ocrdma_reg_nsmr_rsp *rsp;
1965*4882a593Smuzhiyun 	u64 fbo = hwmr->va & (hwmr->pbe_size - 1);
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
1968*4882a593Smuzhiyun 	if (!cmd)
1969*4882a593Smuzhiyun 		return -ENOMEM;
1970*4882a593Smuzhiyun 	cmd->num_pbl_pdid =
1971*4882a593Smuzhiyun 	    pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
1972*4882a593Smuzhiyun 	cmd->fr_mr = hwmr->fr_mr;
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
1975*4882a593Smuzhiyun 				    OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
1976*4882a593Smuzhiyun 	cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
1977*4882a593Smuzhiyun 				    OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
1978*4882a593Smuzhiyun 	cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
1979*4882a593Smuzhiyun 				    OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
1980*4882a593Smuzhiyun 	cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
1981*4882a593Smuzhiyun 				    OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
1982*4882a593Smuzhiyun 	cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
1983*4882a593Smuzhiyun 				    OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
1984*4882a593Smuzhiyun 	cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
1987*4882a593Smuzhiyun 	cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
1988*4882a593Smuzhiyun 					OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
1989*4882a593Smuzhiyun 	cmd->totlen_low = hwmr->len;
1990*4882a593Smuzhiyun 	cmd->totlen_high = upper_32_bits(hwmr->len);
1991*4882a593Smuzhiyun 	cmd->fbo_low = lower_32_bits(fbo);
1992*4882a593Smuzhiyun 	cmd->fbo_high = upper_32_bits(fbo);
1993*4882a593Smuzhiyun 	cmd->va_loaddr = (u32) hwmr->va;
1994*4882a593Smuzhiyun 	cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	for (i = 0; i < pbl_cnt; i++) {
1997*4882a593Smuzhiyun 		cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
1998*4882a593Smuzhiyun 		cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
1999*4882a593Smuzhiyun 	}
2000*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2001*4882a593Smuzhiyun 	if (status)
2002*4882a593Smuzhiyun 		goto mbx_err;
2003*4882a593Smuzhiyun 	rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
2004*4882a593Smuzhiyun 	hwmr->lkey = rsp->lrkey;
2005*4882a593Smuzhiyun mbx_err:
2006*4882a593Smuzhiyun 	kfree(cmd);
2007*4882a593Smuzhiyun 	return status;
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun 
ocrdma_mbx_reg_mr_cont(struct ocrdma_dev * dev,struct ocrdma_hw_mr * hwmr,u32 pbl_cnt,u32 pbl_offset,u32 last)2010*4882a593Smuzhiyun static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
2011*4882a593Smuzhiyun 				  struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
2012*4882a593Smuzhiyun 				  u32 pbl_offset, u32 last)
2013*4882a593Smuzhiyun {
2014*4882a593Smuzhiyun 	int status;
2015*4882a593Smuzhiyun 	int i;
2016*4882a593Smuzhiyun 	struct ocrdma_reg_nsmr_cont *cmd;
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
2019*4882a593Smuzhiyun 	if (!cmd)
2020*4882a593Smuzhiyun 		return -ENOMEM;
2021*4882a593Smuzhiyun 	cmd->lrkey = hwmr->lkey;
2022*4882a593Smuzhiyun 	cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
2023*4882a593Smuzhiyun 	    (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
2024*4882a593Smuzhiyun 	cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	for (i = 0; i < pbl_cnt; i++) {
2027*4882a593Smuzhiyun 		cmd->pbl[i].lo =
2028*4882a593Smuzhiyun 		    (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
2029*4882a593Smuzhiyun 		cmd->pbl[i].hi =
2030*4882a593Smuzhiyun 		    upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
2031*4882a593Smuzhiyun 	}
2032*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2033*4882a593Smuzhiyun 
2034*4882a593Smuzhiyun 	kfree(cmd);
2035*4882a593Smuzhiyun 	return status;
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun 
ocrdma_reg_mr(struct ocrdma_dev * dev,struct ocrdma_hw_mr * hwmr,u32 pdid,int acc)2038*4882a593Smuzhiyun int ocrdma_reg_mr(struct ocrdma_dev *dev,
2039*4882a593Smuzhiyun 		  struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
2040*4882a593Smuzhiyun {
2041*4882a593Smuzhiyun 	int status;
2042*4882a593Smuzhiyun 	u32 last = 0;
2043*4882a593Smuzhiyun 	u32 cur_pbl_cnt, pbl_offset;
2044*4882a593Smuzhiyun 	u32 pending_pbl_cnt = hwmr->num_pbls;
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	pbl_offset = 0;
2047*4882a593Smuzhiyun 	cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
2048*4882a593Smuzhiyun 	if (cur_pbl_cnt == pending_pbl_cnt)
2049*4882a593Smuzhiyun 		last = 1;
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
2052*4882a593Smuzhiyun 				   cur_pbl_cnt, hwmr->pbe_size, last);
2053*4882a593Smuzhiyun 	if (status) {
2054*4882a593Smuzhiyun 		pr_err("%s() status=%d\n", __func__, status);
2055*4882a593Smuzhiyun 		return status;
2056*4882a593Smuzhiyun 	}
2057*4882a593Smuzhiyun 	/* if there is no more pbls to register then exit. */
2058*4882a593Smuzhiyun 	if (last)
2059*4882a593Smuzhiyun 		return 0;
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	while (!last) {
2062*4882a593Smuzhiyun 		pbl_offset += cur_pbl_cnt;
2063*4882a593Smuzhiyun 		pending_pbl_cnt -= cur_pbl_cnt;
2064*4882a593Smuzhiyun 		cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
2065*4882a593Smuzhiyun 		/* if we reach the end of the pbls, then need to set the last
2066*4882a593Smuzhiyun 		 * bit, indicating no more pbls to register for this memory key.
2067*4882a593Smuzhiyun 		 */
2068*4882a593Smuzhiyun 		if (cur_pbl_cnt == pending_pbl_cnt)
2069*4882a593Smuzhiyun 			last = 1;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 		status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
2072*4882a593Smuzhiyun 						pbl_offset, last);
2073*4882a593Smuzhiyun 		if (status)
2074*4882a593Smuzhiyun 			break;
2075*4882a593Smuzhiyun 	}
2076*4882a593Smuzhiyun 	if (status)
2077*4882a593Smuzhiyun 		pr_err("%s() err. status=%d\n", __func__, status);
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	return status;
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun 
ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq * cq,struct ocrdma_qp * qp)2082*4882a593Smuzhiyun bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
2083*4882a593Smuzhiyun {
2084*4882a593Smuzhiyun 	struct ocrdma_qp *tmp;
2085*4882a593Smuzhiyun 	bool found = false;
2086*4882a593Smuzhiyun 	list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
2087*4882a593Smuzhiyun 		if (qp == tmp) {
2088*4882a593Smuzhiyun 			found = true;
2089*4882a593Smuzhiyun 			break;
2090*4882a593Smuzhiyun 		}
2091*4882a593Smuzhiyun 	}
2092*4882a593Smuzhiyun 	return found;
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun 
ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq * cq,struct ocrdma_qp * qp)2095*4882a593Smuzhiyun bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun 	struct ocrdma_qp *tmp;
2098*4882a593Smuzhiyun 	bool found = false;
2099*4882a593Smuzhiyun 	list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
2100*4882a593Smuzhiyun 		if (qp == tmp) {
2101*4882a593Smuzhiyun 			found = true;
2102*4882a593Smuzhiyun 			break;
2103*4882a593Smuzhiyun 		}
2104*4882a593Smuzhiyun 	}
2105*4882a593Smuzhiyun 	return found;
2106*4882a593Smuzhiyun }
2107*4882a593Smuzhiyun 
ocrdma_flush_qp(struct ocrdma_qp * qp)2108*4882a593Smuzhiyun void ocrdma_flush_qp(struct ocrdma_qp *qp)
2109*4882a593Smuzhiyun {
2110*4882a593Smuzhiyun 	bool found;
2111*4882a593Smuzhiyun 	unsigned long flags;
2112*4882a593Smuzhiyun 	struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
2113*4882a593Smuzhiyun 
2114*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->flush_q_lock, flags);
2115*4882a593Smuzhiyun 	found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
2116*4882a593Smuzhiyun 	if (!found)
2117*4882a593Smuzhiyun 		list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
2118*4882a593Smuzhiyun 	if (!qp->srq) {
2119*4882a593Smuzhiyun 		found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
2120*4882a593Smuzhiyun 		if (!found)
2121*4882a593Smuzhiyun 			list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
2122*4882a593Smuzhiyun 	}
2123*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->flush_q_lock, flags);
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun 
ocrdma_init_hwq_ptr(struct ocrdma_qp * qp)2126*4882a593Smuzhiyun static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
2127*4882a593Smuzhiyun {
2128*4882a593Smuzhiyun 	qp->sq.head = 0;
2129*4882a593Smuzhiyun 	qp->sq.tail = 0;
2130*4882a593Smuzhiyun 	qp->rq.head = 0;
2131*4882a593Smuzhiyun 	qp->rq.tail = 0;
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun 
ocrdma_qp_state_change(struct ocrdma_qp * qp,enum ib_qp_state new_ib_state,enum ib_qp_state * old_ib_state)2134*4882a593Smuzhiyun int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
2135*4882a593Smuzhiyun 			   enum ib_qp_state *old_ib_state)
2136*4882a593Smuzhiyun {
2137*4882a593Smuzhiyun 	unsigned long flags;
2138*4882a593Smuzhiyun 	enum ocrdma_qp_state new_state;
2139*4882a593Smuzhiyun 	new_state = get_ocrdma_qp_state(new_ib_state);
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	/* sync with wqe and rqe posting */
2142*4882a593Smuzhiyun 	spin_lock_irqsave(&qp->q_lock, flags);
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	if (old_ib_state)
2145*4882a593Smuzhiyun 		*old_ib_state = get_ibqp_state(qp->state);
2146*4882a593Smuzhiyun 	if (new_state == qp->state) {
2147*4882a593Smuzhiyun 		spin_unlock_irqrestore(&qp->q_lock, flags);
2148*4882a593Smuzhiyun 		return 1;
2149*4882a593Smuzhiyun 	}
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 
2152*4882a593Smuzhiyun 	if (new_state == OCRDMA_QPS_INIT) {
2153*4882a593Smuzhiyun 		ocrdma_init_hwq_ptr(qp);
2154*4882a593Smuzhiyun 		ocrdma_del_flush_qp(qp);
2155*4882a593Smuzhiyun 	} else if (new_state == OCRDMA_QPS_ERR) {
2156*4882a593Smuzhiyun 		ocrdma_flush_qp(qp);
2157*4882a593Smuzhiyun 	}
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun 	qp->state = new_state;
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	spin_unlock_irqrestore(&qp->q_lock, flags);
2162*4882a593Smuzhiyun 	return 0;
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun 
ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp * qp)2165*4882a593Smuzhiyun static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
2166*4882a593Smuzhiyun {
2167*4882a593Smuzhiyun 	u32 flags = 0;
2168*4882a593Smuzhiyun 	if (qp->cap_flags & OCRDMA_QP_INB_RD)
2169*4882a593Smuzhiyun 		flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
2170*4882a593Smuzhiyun 	if (qp->cap_flags & OCRDMA_QP_INB_WR)
2171*4882a593Smuzhiyun 		flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
2172*4882a593Smuzhiyun 	if (qp->cap_flags & OCRDMA_QP_MW_BIND)
2173*4882a593Smuzhiyun 		flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
2174*4882a593Smuzhiyun 	if (qp->cap_flags & OCRDMA_QP_LKEY0)
2175*4882a593Smuzhiyun 		flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
2176*4882a593Smuzhiyun 	if (qp->cap_flags & OCRDMA_QP_FAST_REG)
2177*4882a593Smuzhiyun 		flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
2178*4882a593Smuzhiyun 	return flags;
2179*4882a593Smuzhiyun }
2180*4882a593Smuzhiyun 
ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req * cmd,struct ib_qp_init_attr * attrs,struct ocrdma_qp * qp)2181*4882a593Smuzhiyun static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
2182*4882a593Smuzhiyun 					struct ib_qp_init_attr *attrs,
2183*4882a593Smuzhiyun 					struct ocrdma_qp *qp)
2184*4882a593Smuzhiyun {
2185*4882a593Smuzhiyun 	int status;
2186*4882a593Smuzhiyun 	u32 len, hw_pages, hw_page_size;
2187*4882a593Smuzhiyun 	dma_addr_t pa;
2188*4882a593Smuzhiyun 	struct ocrdma_pd *pd = qp->pd;
2189*4882a593Smuzhiyun 	struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
2190*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->nic_info.pdev;
2191*4882a593Smuzhiyun 	u32 max_wqe_allocated;
2192*4882a593Smuzhiyun 	u32 max_sges = attrs->cap.max_send_sge;
2193*4882a593Smuzhiyun 
2194*4882a593Smuzhiyun 	/* QP1 may exceed 127 */
2195*4882a593Smuzhiyun 	max_wqe_allocated = min_t(u32, attrs->cap.max_send_wr + 1,
2196*4882a593Smuzhiyun 				dev->attr.max_wqe);
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 	status = ocrdma_build_q_conf(&max_wqe_allocated,
2199*4882a593Smuzhiyun 		dev->attr.wqe_size, &hw_pages, &hw_page_size);
2200*4882a593Smuzhiyun 	if (status) {
2201*4882a593Smuzhiyun 		pr_err("%s() req. max_send_wr=0x%x\n", __func__,
2202*4882a593Smuzhiyun 		       max_wqe_allocated);
2203*4882a593Smuzhiyun 		return -EINVAL;
2204*4882a593Smuzhiyun 	}
2205*4882a593Smuzhiyun 	qp->sq.max_cnt = max_wqe_allocated;
2206*4882a593Smuzhiyun 	len = (hw_pages * hw_page_size);
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 	qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
2209*4882a593Smuzhiyun 	if (!qp->sq.va)
2210*4882a593Smuzhiyun 		return -EINVAL;
2211*4882a593Smuzhiyun 	qp->sq.len = len;
2212*4882a593Smuzhiyun 	qp->sq.pa = pa;
2213*4882a593Smuzhiyun 	qp->sq.entry_size = dev->attr.wqe_size;
2214*4882a593Smuzhiyun 	ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 	cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
2217*4882a593Smuzhiyun 				<< OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
2218*4882a593Smuzhiyun 	cmd->num_wq_rq_pages |= (hw_pages <<
2219*4882a593Smuzhiyun 				 OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
2220*4882a593Smuzhiyun 	    OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
2221*4882a593Smuzhiyun 	cmd->max_sge_send_write |= (max_sges <<
2222*4882a593Smuzhiyun 				    OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
2223*4882a593Smuzhiyun 	    OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
2224*4882a593Smuzhiyun 	cmd->max_sge_send_write |= (max_sges <<
2225*4882a593Smuzhiyun 				    OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
2226*4882a593Smuzhiyun 					OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
2227*4882a593Smuzhiyun 	cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
2228*4882a593Smuzhiyun 			     OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
2229*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
2230*4882a593Smuzhiyun 	cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
2231*4882a593Smuzhiyun 			      OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
2232*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
2233*4882a593Smuzhiyun 	return 0;
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun 
ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req * cmd,struct ib_qp_init_attr * attrs,struct ocrdma_qp * qp)2236*4882a593Smuzhiyun static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
2237*4882a593Smuzhiyun 					struct ib_qp_init_attr *attrs,
2238*4882a593Smuzhiyun 					struct ocrdma_qp *qp)
2239*4882a593Smuzhiyun {
2240*4882a593Smuzhiyun 	int status;
2241*4882a593Smuzhiyun 	u32 len, hw_pages, hw_page_size;
2242*4882a593Smuzhiyun 	dma_addr_t pa = 0;
2243*4882a593Smuzhiyun 	struct ocrdma_pd *pd = qp->pd;
2244*4882a593Smuzhiyun 	struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
2245*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->nic_info.pdev;
2246*4882a593Smuzhiyun 	u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 	status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
2249*4882a593Smuzhiyun 				     &hw_pages, &hw_page_size);
2250*4882a593Smuzhiyun 	if (status) {
2251*4882a593Smuzhiyun 		pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
2252*4882a593Smuzhiyun 		       attrs->cap.max_recv_wr + 1);
2253*4882a593Smuzhiyun 		return status;
2254*4882a593Smuzhiyun 	}
2255*4882a593Smuzhiyun 	qp->rq.max_cnt = max_rqe_allocated;
2256*4882a593Smuzhiyun 	len = (hw_pages * hw_page_size);
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 	qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
2259*4882a593Smuzhiyun 	if (!qp->rq.va)
2260*4882a593Smuzhiyun 		return -ENOMEM;
2261*4882a593Smuzhiyun 	qp->rq.pa = pa;
2262*4882a593Smuzhiyun 	qp->rq.len = len;
2263*4882a593Smuzhiyun 	qp->rq.entry_size = dev->attr.rqe_size;
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun 	ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
2266*4882a593Smuzhiyun 	cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
2267*4882a593Smuzhiyun 		OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
2268*4882a593Smuzhiyun 	cmd->num_wq_rq_pages |=
2269*4882a593Smuzhiyun 	    (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
2270*4882a593Smuzhiyun 	    OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
2271*4882a593Smuzhiyun 	cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
2272*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
2273*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
2274*4882a593Smuzhiyun 	cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
2275*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
2276*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
2277*4882a593Smuzhiyun 	cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
2278*4882a593Smuzhiyun 			OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
2279*4882a593Smuzhiyun 			OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
2280*4882a593Smuzhiyun 	return 0;
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun 
ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req * cmd,struct ocrdma_pd * pd,struct ocrdma_qp * qp,u8 enable_dpp_cq,u16 dpp_cq_id)2283*4882a593Smuzhiyun static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
2284*4882a593Smuzhiyun 					 struct ocrdma_pd *pd,
2285*4882a593Smuzhiyun 					 struct ocrdma_qp *qp,
2286*4882a593Smuzhiyun 					 u8 enable_dpp_cq, u16 dpp_cq_id)
2287*4882a593Smuzhiyun {
2288*4882a593Smuzhiyun 	pd->num_dpp_qp--;
2289*4882a593Smuzhiyun 	qp->dpp_enabled = true;
2290*4882a593Smuzhiyun 	cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
2291*4882a593Smuzhiyun 	if (!enable_dpp_cq)
2292*4882a593Smuzhiyun 		return;
2293*4882a593Smuzhiyun 	cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
2294*4882a593Smuzhiyun 	cmd->dpp_credits_cqid = dpp_cq_id;
2295*4882a593Smuzhiyun 	cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
2296*4882a593Smuzhiyun 					OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun 
ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req * cmd,struct ocrdma_qp * qp)2299*4882a593Smuzhiyun static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
2300*4882a593Smuzhiyun 					struct ocrdma_qp *qp)
2301*4882a593Smuzhiyun {
2302*4882a593Smuzhiyun 	struct ocrdma_pd *pd = qp->pd;
2303*4882a593Smuzhiyun 	struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
2304*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->nic_info.pdev;
2305*4882a593Smuzhiyun 	dma_addr_t pa = 0;
2306*4882a593Smuzhiyun 	int ird_page_size = dev->attr.ird_page_size;
2307*4882a593Smuzhiyun 	int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
2308*4882a593Smuzhiyun 	struct ocrdma_hdr_wqe *rqe;
2309*4882a593Smuzhiyun 	int i  = 0;
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun 	if (dev->attr.ird == 0)
2312*4882a593Smuzhiyun 		return 0;
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun 	qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len, &pa,
2315*4882a593Smuzhiyun 					  GFP_KERNEL);
2316*4882a593Smuzhiyun 	if (!qp->ird_q_va)
2317*4882a593Smuzhiyun 		return -ENOMEM;
2318*4882a593Smuzhiyun 	ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
2319*4882a593Smuzhiyun 			     pa, ird_page_size);
2320*4882a593Smuzhiyun 	for (; i < ird_q_len / dev->attr.rqe_size; i++) {
2321*4882a593Smuzhiyun 		rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
2322*4882a593Smuzhiyun 			(i * dev->attr.rqe_size));
2323*4882a593Smuzhiyun 		rqe->cw = 0;
2324*4882a593Smuzhiyun 		rqe->cw |= 2;
2325*4882a593Smuzhiyun 		rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
2326*4882a593Smuzhiyun 		rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
2327*4882a593Smuzhiyun 		rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
2328*4882a593Smuzhiyun 	}
2329*4882a593Smuzhiyun 	return 0;
2330*4882a593Smuzhiyun }
2331*4882a593Smuzhiyun 
ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp * rsp,struct ocrdma_qp * qp,struct ib_qp_init_attr * attrs,u16 * dpp_offset,u16 * dpp_credit_lmt)2332*4882a593Smuzhiyun static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
2333*4882a593Smuzhiyun 				     struct ocrdma_qp *qp,
2334*4882a593Smuzhiyun 				     struct ib_qp_init_attr *attrs,
2335*4882a593Smuzhiyun 				     u16 *dpp_offset, u16 *dpp_credit_lmt)
2336*4882a593Smuzhiyun {
2337*4882a593Smuzhiyun 	u32 max_wqe_allocated, max_rqe_allocated;
2338*4882a593Smuzhiyun 	qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
2339*4882a593Smuzhiyun 	qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
2340*4882a593Smuzhiyun 	qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
2341*4882a593Smuzhiyun 	qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
2342*4882a593Smuzhiyun 	qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
2343*4882a593Smuzhiyun 	qp->dpp_enabled = false;
2344*4882a593Smuzhiyun 	if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
2345*4882a593Smuzhiyun 		qp->dpp_enabled = true;
2346*4882a593Smuzhiyun 		*dpp_credit_lmt = (rsp->dpp_response &
2347*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
2348*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
2349*4882a593Smuzhiyun 		*dpp_offset = (rsp->dpp_response &
2350*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
2351*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
2352*4882a593Smuzhiyun 	}
2353*4882a593Smuzhiyun 	max_wqe_allocated =
2354*4882a593Smuzhiyun 		rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
2355*4882a593Smuzhiyun 	max_wqe_allocated = 1 << max_wqe_allocated;
2356*4882a593Smuzhiyun 	max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 	qp->sq.max_cnt = max_wqe_allocated;
2359*4882a593Smuzhiyun 	qp->sq.max_wqe_idx = max_wqe_allocated - 1;
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun 	if (!attrs->srq) {
2362*4882a593Smuzhiyun 		qp->rq.max_cnt = max_rqe_allocated;
2363*4882a593Smuzhiyun 		qp->rq.max_wqe_idx = max_rqe_allocated - 1;
2364*4882a593Smuzhiyun 	}
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun 
ocrdma_mbx_create_qp(struct ocrdma_qp * qp,struct ib_qp_init_attr * attrs,u8 enable_dpp_cq,u16 dpp_cq_id,u16 * dpp_offset,u16 * dpp_credit_lmt)2367*4882a593Smuzhiyun int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
2368*4882a593Smuzhiyun 			 u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
2369*4882a593Smuzhiyun 			 u16 *dpp_credit_lmt)
2370*4882a593Smuzhiyun {
2371*4882a593Smuzhiyun 	int status = -ENOMEM;
2372*4882a593Smuzhiyun 	u32 flags = 0;
2373*4882a593Smuzhiyun 	struct ocrdma_pd *pd = qp->pd;
2374*4882a593Smuzhiyun 	struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
2375*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->nic_info.pdev;
2376*4882a593Smuzhiyun 	struct ocrdma_cq *cq;
2377*4882a593Smuzhiyun 	struct ocrdma_create_qp_req *cmd;
2378*4882a593Smuzhiyun 	struct ocrdma_create_qp_rsp *rsp;
2379*4882a593Smuzhiyun 	int qptype;
2380*4882a593Smuzhiyun 
2381*4882a593Smuzhiyun 	switch (attrs->qp_type) {
2382*4882a593Smuzhiyun 	case IB_QPT_GSI:
2383*4882a593Smuzhiyun 		qptype = OCRDMA_QPT_GSI;
2384*4882a593Smuzhiyun 		break;
2385*4882a593Smuzhiyun 	case IB_QPT_RC:
2386*4882a593Smuzhiyun 		qptype = OCRDMA_QPT_RC;
2387*4882a593Smuzhiyun 		break;
2388*4882a593Smuzhiyun 	case IB_QPT_UD:
2389*4882a593Smuzhiyun 		qptype = OCRDMA_QPT_UD;
2390*4882a593Smuzhiyun 		break;
2391*4882a593Smuzhiyun 	default:
2392*4882a593Smuzhiyun 		return -EINVAL;
2393*4882a593Smuzhiyun 	}
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
2396*4882a593Smuzhiyun 	if (!cmd)
2397*4882a593Smuzhiyun 		return status;
2398*4882a593Smuzhiyun 	cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
2399*4882a593Smuzhiyun 						OCRDMA_CREATE_QP_REQ_QPT_MASK;
2400*4882a593Smuzhiyun 	status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
2401*4882a593Smuzhiyun 	if (status)
2402*4882a593Smuzhiyun 		goto sq_err;
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	if (attrs->srq) {
2405*4882a593Smuzhiyun 		struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
2406*4882a593Smuzhiyun 		cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
2407*4882a593Smuzhiyun 		cmd->rq_addr[0].lo = srq->id;
2408*4882a593Smuzhiyun 		qp->srq = srq;
2409*4882a593Smuzhiyun 	} else {
2410*4882a593Smuzhiyun 		status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
2411*4882a593Smuzhiyun 		if (status)
2412*4882a593Smuzhiyun 			goto rq_err;
2413*4882a593Smuzhiyun 	}
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 	status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
2416*4882a593Smuzhiyun 	if (status)
2417*4882a593Smuzhiyun 		goto mbx_err;
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun 	cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
2420*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun 	flags = ocrdma_set_create_qp_mbx_access_flags(qp);
2423*4882a593Smuzhiyun 
2424*4882a593Smuzhiyun 	cmd->max_sge_recv_flags |= flags;
2425*4882a593Smuzhiyun 	cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
2426*4882a593Smuzhiyun 			     OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
2427*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
2428*4882a593Smuzhiyun 	cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
2429*4882a593Smuzhiyun 			     OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
2430*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
2431*4882a593Smuzhiyun 	cq = get_ocrdma_cq(attrs->send_cq);
2432*4882a593Smuzhiyun 	cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
2433*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
2434*4882a593Smuzhiyun 	qp->sq_cq = cq;
2435*4882a593Smuzhiyun 	cq = get_ocrdma_cq(attrs->recv_cq);
2436*4882a593Smuzhiyun 	cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
2437*4882a593Smuzhiyun 				OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
2438*4882a593Smuzhiyun 	qp->rq_cq = cq;
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
2441*4882a593Smuzhiyun 	    (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
2442*4882a593Smuzhiyun 		ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
2443*4882a593Smuzhiyun 					     dpp_cq_id);
2444*4882a593Smuzhiyun 	}
2445*4882a593Smuzhiyun 
2446*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2447*4882a593Smuzhiyun 	if (status)
2448*4882a593Smuzhiyun 		goto mbx_err;
2449*4882a593Smuzhiyun 	rsp = (struct ocrdma_create_qp_rsp *)cmd;
2450*4882a593Smuzhiyun 	ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
2451*4882a593Smuzhiyun 	qp->state = OCRDMA_QPS_RST;
2452*4882a593Smuzhiyun 	kfree(cmd);
2453*4882a593Smuzhiyun 	return 0;
2454*4882a593Smuzhiyun mbx_err:
2455*4882a593Smuzhiyun 	if (qp->rq.va)
2456*4882a593Smuzhiyun 		dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
2457*4882a593Smuzhiyun rq_err:
2458*4882a593Smuzhiyun 	pr_err("%s(%d) rq_err\n", __func__, dev->id);
2459*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
2460*4882a593Smuzhiyun sq_err:
2461*4882a593Smuzhiyun 	pr_err("%s(%d) sq_err\n", __func__, dev->id);
2462*4882a593Smuzhiyun 	kfree(cmd);
2463*4882a593Smuzhiyun 	return status;
2464*4882a593Smuzhiyun }
2465*4882a593Smuzhiyun 
ocrdma_mbx_query_qp(struct ocrdma_dev * dev,struct ocrdma_qp * qp,struct ocrdma_qp_params * param)2466*4882a593Smuzhiyun int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
2467*4882a593Smuzhiyun 			struct ocrdma_qp_params *param)
2468*4882a593Smuzhiyun {
2469*4882a593Smuzhiyun 	int status = -ENOMEM;
2470*4882a593Smuzhiyun 	struct ocrdma_query_qp *cmd;
2471*4882a593Smuzhiyun 	struct ocrdma_query_qp_rsp *rsp;
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*rsp));
2474*4882a593Smuzhiyun 	if (!cmd)
2475*4882a593Smuzhiyun 		return status;
2476*4882a593Smuzhiyun 	cmd->qp_id = qp->id;
2477*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2478*4882a593Smuzhiyun 	if (status)
2479*4882a593Smuzhiyun 		goto mbx_err;
2480*4882a593Smuzhiyun 	rsp = (struct ocrdma_query_qp_rsp *)cmd;
2481*4882a593Smuzhiyun 	memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
2482*4882a593Smuzhiyun mbx_err:
2483*4882a593Smuzhiyun 	kfree(cmd);
2484*4882a593Smuzhiyun 	return status;
2485*4882a593Smuzhiyun }
2486*4882a593Smuzhiyun 
ocrdma_set_av_params(struct ocrdma_qp * qp,struct ocrdma_modify_qp * cmd,struct ib_qp_attr * attrs,int attr_mask)2487*4882a593Smuzhiyun static int ocrdma_set_av_params(struct ocrdma_qp *qp,
2488*4882a593Smuzhiyun 				struct ocrdma_modify_qp *cmd,
2489*4882a593Smuzhiyun 				struct ib_qp_attr *attrs,
2490*4882a593Smuzhiyun 				int attr_mask)
2491*4882a593Smuzhiyun {
2492*4882a593Smuzhiyun 	int status;
2493*4882a593Smuzhiyun 	struct rdma_ah_attr *ah_attr = &attrs->ah_attr;
2494*4882a593Smuzhiyun 	const struct ib_gid_attr *sgid_attr;
2495*4882a593Smuzhiyun 	u16 vlan_id = 0xFFFF;
2496*4882a593Smuzhiyun 	u8 mac_addr[6], hdr_type;
2497*4882a593Smuzhiyun 	union {
2498*4882a593Smuzhiyun 		struct sockaddr_in  _sockaddr_in;
2499*4882a593Smuzhiyun 		struct sockaddr_in6 _sockaddr_in6;
2500*4882a593Smuzhiyun 	} sgid_addr, dgid_addr;
2501*4882a593Smuzhiyun 	struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
2502*4882a593Smuzhiyun 	const struct ib_global_route *grh;
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 	if ((rdma_ah_get_ah_flags(ah_attr) & IB_AH_GRH) == 0)
2505*4882a593Smuzhiyun 		return -EINVAL;
2506*4882a593Smuzhiyun 	grh = rdma_ah_read_grh(ah_attr);
2507*4882a593Smuzhiyun 	if (atomic_cmpxchg(&dev->update_sl, 1, 0))
2508*4882a593Smuzhiyun 		ocrdma_init_service_level(dev);
2509*4882a593Smuzhiyun 	cmd->params.tclass_sq_psn |=
2510*4882a593Smuzhiyun 	    (grh->traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
2511*4882a593Smuzhiyun 	cmd->params.rnt_rc_sl_fl |=
2512*4882a593Smuzhiyun 	    (grh->flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
2513*4882a593Smuzhiyun 	cmd->params.rnt_rc_sl_fl |= (rdma_ah_get_sl(ah_attr) <<
2514*4882a593Smuzhiyun 				     OCRDMA_QP_PARAMS_SL_SHIFT);
2515*4882a593Smuzhiyun 	cmd->params.hop_lmt_rq_psn |=
2516*4882a593Smuzhiyun 	    (grh->hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
2517*4882a593Smuzhiyun 	cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 	/* GIDs */
2520*4882a593Smuzhiyun 	memcpy(&cmd->params.dgid[0], &grh->dgid.raw[0],
2521*4882a593Smuzhiyun 	       sizeof(cmd->params.dgid));
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 	sgid_attr = ah_attr->grh.sgid_attr;
2524*4882a593Smuzhiyun 	status = rdma_read_gid_l2_fields(sgid_attr, &vlan_id, &mac_addr[0]);
2525*4882a593Smuzhiyun 	if (status)
2526*4882a593Smuzhiyun 		return status;
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 	qp->sgid_idx = grh->sgid_index;
2529*4882a593Smuzhiyun 	memcpy(&cmd->params.sgid[0], &sgid_attr->gid.raw[0],
2530*4882a593Smuzhiyun 	       sizeof(cmd->params.sgid));
2531*4882a593Smuzhiyun 	status = ocrdma_resolve_dmac(dev, ah_attr, &mac_addr[0]);
2532*4882a593Smuzhiyun 	if (status)
2533*4882a593Smuzhiyun 		return status;
2534*4882a593Smuzhiyun 
2535*4882a593Smuzhiyun 	cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
2536*4882a593Smuzhiyun 				(mac_addr[2] << 16) | (mac_addr[3] << 24);
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 	hdr_type = rdma_gid_attr_network_type(sgid_attr);
2539*4882a593Smuzhiyun 	if (hdr_type == RDMA_NETWORK_IPV4) {
2540*4882a593Smuzhiyun 		rdma_gid2ip((struct sockaddr *)&sgid_addr, &sgid_attr->gid);
2541*4882a593Smuzhiyun 		rdma_gid2ip((struct sockaddr *)&dgid_addr, &grh->dgid);
2542*4882a593Smuzhiyun 		memcpy(&cmd->params.dgid[0],
2543*4882a593Smuzhiyun 		       &dgid_addr._sockaddr_in.sin_addr.s_addr, 4);
2544*4882a593Smuzhiyun 		memcpy(&cmd->params.sgid[0],
2545*4882a593Smuzhiyun 		       &sgid_addr._sockaddr_in.sin_addr.s_addr, 4);
2546*4882a593Smuzhiyun 	}
2547*4882a593Smuzhiyun 	/* convert them to LE format. */
2548*4882a593Smuzhiyun 	ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
2549*4882a593Smuzhiyun 	ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
2550*4882a593Smuzhiyun 	cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
2551*4882a593Smuzhiyun 
2552*4882a593Smuzhiyun 	if (vlan_id == 0xFFFF)
2553*4882a593Smuzhiyun 		vlan_id = 0;
2554*4882a593Smuzhiyun 	if (vlan_id || dev->pfc_state) {
2555*4882a593Smuzhiyun 		if (!vlan_id) {
2556*4882a593Smuzhiyun 			pr_err("ocrdma%d:Using VLAN with PFC is recommended\n",
2557*4882a593Smuzhiyun 			       dev->id);
2558*4882a593Smuzhiyun 			pr_err("ocrdma%d:Using VLAN 0 for this connection\n",
2559*4882a593Smuzhiyun 			       dev->id);
2560*4882a593Smuzhiyun 		}
2561*4882a593Smuzhiyun 		cmd->params.vlan_dmac_b4_to_b5 |=
2562*4882a593Smuzhiyun 		    vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
2563*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
2564*4882a593Smuzhiyun 		cmd->params.rnt_rc_sl_fl |=
2565*4882a593Smuzhiyun 			(dev->sl & 0x07) << OCRDMA_QP_PARAMS_SL_SHIFT;
2566*4882a593Smuzhiyun 	}
2567*4882a593Smuzhiyun 	cmd->params.max_sge_recv_flags |= ((hdr_type <<
2568*4882a593Smuzhiyun 					OCRDMA_QP_PARAMS_FLAGS_L3_TYPE_SHIFT) &
2569*4882a593Smuzhiyun 					OCRDMA_QP_PARAMS_FLAGS_L3_TYPE_MASK);
2570*4882a593Smuzhiyun 	return 0;
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun 
ocrdma_set_qp_params(struct ocrdma_qp * qp,struct ocrdma_modify_qp * cmd,struct ib_qp_attr * attrs,int attr_mask)2573*4882a593Smuzhiyun static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
2574*4882a593Smuzhiyun 				struct ocrdma_modify_qp *cmd,
2575*4882a593Smuzhiyun 				struct ib_qp_attr *attrs, int attr_mask)
2576*4882a593Smuzhiyun {
2577*4882a593Smuzhiyun 	int status = 0;
2578*4882a593Smuzhiyun 	struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun 	if (attr_mask & IB_QP_PKEY_INDEX) {
2581*4882a593Smuzhiyun 		cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
2582*4882a593Smuzhiyun 					    OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
2583*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
2584*4882a593Smuzhiyun 	}
2585*4882a593Smuzhiyun 	if (attr_mask & IB_QP_QKEY) {
2586*4882a593Smuzhiyun 		qp->qkey = attrs->qkey;
2587*4882a593Smuzhiyun 		cmd->params.qkey = attrs->qkey;
2588*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
2589*4882a593Smuzhiyun 	}
2590*4882a593Smuzhiyun 	if (attr_mask & IB_QP_AV) {
2591*4882a593Smuzhiyun 		status = ocrdma_set_av_params(qp, cmd, attrs, attr_mask);
2592*4882a593Smuzhiyun 		if (status)
2593*4882a593Smuzhiyun 			return status;
2594*4882a593Smuzhiyun 	} else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
2595*4882a593Smuzhiyun 		/* set the default mac address for UD, GSI QPs */
2596*4882a593Smuzhiyun 		cmd->params.dmac_b0_to_b3 = dev->nic_info.mac_addr[0] |
2597*4882a593Smuzhiyun 			(dev->nic_info.mac_addr[1] << 8) |
2598*4882a593Smuzhiyun 			(dev->nic_info.mac_addr[2] << 16) |
2599*4882a593Smuzhiyun 			(dev->nic_info.mac_addr[3] << 24);
2600*4882a593Smuzhiyun 		cmd->params.vlan_dmac_b4_to_b5 = dev->nic_info.mac_addr[4] |
2601*4882a593Smuzhiyun 					(dev->nic_info.mac_addr[5] << 8);
2602*4882a593Smuzhiyun 	}
2603*4882a593Smuzhiyun 	if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
2604*4882a593Smuzhiyun 	    attrs->en_sqd_async_notify) {
2605*4882a593Smuzhiyun 		cmd->params.max_sge_recv_flags |=
2606*4882a593Smuzhiyun 			OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
2607*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
2608*4882a593Smuzhiyun 	}
2609*4882a593Smuzhiyun 	if (attr_mask & IB_QP_DEST_QPN) {
2610*4882a593Smuzhiyun 		cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
2611*4882a593Smuzhiyun 				OCRDMA_QP_PARAMS_DEST_QPN_MASK);
2612*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
2613*4882a593Smuzhiyun 	}
2614*4882a593Smuzhiyun 	if (attr_mask & IB_QP_PATH_MTU) {
2615*4882a593Smuzhiyun 		if (attrs->path_mtu < IB_MTU_512 ||
2616*4882a593Smuzhiyun 		    attrs->path_mtu > IB_MTU_4096) {
2617*4882a593Smuzhiyun 			pr_err("ocrdma%d: IB MTU %d is not supported\n",
2618*4882a593Smuzhiyun 			       dev->id, ib_mtu_enum_to_int(attrs->path_mtu));
2619*4882a593Smuzhiyun 			status = -EINVAL;
2620*4882a593Smuzhiyun 			goto pmtu_err;
2621*4882a593Smuzhiyun 		}
2622*4882a593Smuzhiyun 		cmd->params.path_mtu_pkey_indx |=
2623*4882a593Smuzhiyun 		    (ib_mtu_enum_to_int(attrs->path_mtu) <<
2624*4882a593Smuzhiyun 		     OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
2625*4882a593Smuzhiyun 		    OCRDMA_QP_PARAMS_PATH_MTU_MASK;
2626*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
2627*4882a593Smuzhiyun 	}
2628*4882a593Smuzhiyun 	if (attr_mask & IB_QP_TIMEOUT) {
2629*4882a593Smuzhiyun 		cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
2630*4882a593Smuzhiyun 		    OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
2631*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
2632*4882a593Smuzhiyun 	}
2633*4882a593Smuzhiyun 	if (attr_mask & IB_QP_RETRY_CNT) {
2634*4882a593Smuzhiyun 		cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
2635*4882a593Smuzhiyun 				      OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
2636*4882a593Smuzhiyun 		    OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
2637*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
2638*4882a593Smuzhiyun 	}
2639*4882a593Smuzhiyun 	if (attr_mask & IB_QP_MIN_RNR_TIMER) {
2640*4882a593Smuzhiyun 		cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
2641*4882a593Smuzhiyun 				      OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
2642*4882a593Smuzhiyun 		    OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
2643*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
2644*4882a593Smuzhiyun 	}
2645*4882a593Smuzhiyun 	if (attr_mask & IB_QP_RNR_RETRY) {
2646*4882a593Smuzhiyun 		cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
2647*4882a593Smuzhiyun 			OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
2648*4882a593Smuzhiyun 			& OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
2649*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
2650*4882a593Smuzhiyun 	}
2651*4882a593Smuzhiyun 	if (attr_mask & IB_QP_SQ_PSN) {
2652*4882a593Smuzhiyun 		cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
2653*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
2654*4882a593Smuzhiyun 	}
2655*4882a593Smuzhiyun 	if (attr_mask & IB_QP_RQ_PSN) {
2656*4882a593Smuzhiyun 		cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
2657*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
2658*4882a593Smuzhiyun 	}
2659*4882a593Smuzhiyun 	if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
2660*4882a593Smuzhiyun 		if (attrs->max_rd_atomic > dev->attr.max_ord_per_qp) {
2661*4882a593Smuzhiyun 			status = -EINVAL;
2662*4882a593Smuzhiyun 			goto pmtu_err;
2663*4882a593Smuzhiyun 		}
2664*4882a593Smuzhiyun 		qp->max_ord = attrs->max_rd_atomic;
2665*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
2666*4882a593Smuzhiyun 	}
2667*4882a593Smuzhiyun 	if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
2668*4882a593Smuzhiyun 		if (attrs->max_dest_rd_atomic > dev->attr.max_ird_per_qp) {
2669*4882a593Smuzhiyun 			status = -EINVAL;
2670*4882a593Smuzhiyun 			goto pmtu_err;
2671*4882a593Smuzhiyun 		}
2672*4882a593Smuzhiyun 		qp->max_ird = attrs->max_dest_rd_atomic;
2673*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
2674*4882a593Smuzhiyun 	}
2675*4882a593Smuzhiyun 	cmd->params.max_ord_ird = (qp->max_ord <<
2676*4882a593Smuzhiyun 				OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
2677*4882a593Smuzhiyun 				(qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
2678*4882a593Smuzhiyun pmtu_err:
2679*4882a593Smuzhiyun 	return status;
2680*4882a593Smuzhiyun }
2681*4882a593Smuzhiyun 
ocrdma_mbx_modify_qp(struct ocrdma_dev * dev,struct ocrdma_qp * qp,struct ib_qp_attr * attrs,int attr_mask)2682*4882a593Smuzhiyun int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
2683*4882a593Smuzhiyun 			 struct ib_qp_attr *attrs, int attr_mask)
2684*4882a593Smuzhiyun {
2685*4882a593Smuzhiyun 	int status = -ENOMEM;
2686*4882a593Smuzhiyun 	struct ocrdma_modify_qp *cmd;
2687*4882a593Smuzhiyun 
2688*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
2689*4882a593Smuzhiyun 	if (!cmd)
2690*4882a593Smuzhiyun 		return status;
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun 	cmd->params.id = qp->id;
2693*4882a593Smuzhiyun 	cmd->flags = 0;
2694*4882a593Smuzhiyun 	if (attr_mask & IB_QP_STATE) {
2695*4882a593Smuzhiyun 		cmd->params.max_sge_recv_flags |=
2696*4882a593Smuzhiyun 		    (get_ocrdma_qp_state(attrs->qp_state) <<
2697*4882a593Smuzhiyun 		     OCRDMA_QP_PARAMS_STATE_SHIFT) &
2698*4882a593Smuzhiyun 		    OCRDMA_QP_PARAMS_STATE_MASK;
2699*4882a593Smuzhiyun 		cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
2700*4882a593Smuzhiyun 	} else {
2701*4882a593Smuzhiyun 		cmd->params.max_sge_recv_flags |=
2702*4882a593Smuzhiyun 		    (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
2703*4882a593Smuzhiyun 		    OCRDMA_QP_PARAMS_STATE_MASK;
2704*4882a593Smuzhiyun 	}
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 	status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask);
2707*4882a593Smuzhiyun 	if (status)
2708*4882a593Smuzhiyun 		goto mbx_err;
2709*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2710*4882a593Smuzhiyun 	if (status)
2711*4882a593Smuzhiyun 		goto mbx_err;
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun mbx_err:
2714*4882a593Smuzhiyun 	kfree(cmd);
2715*4882a593Smuzhiyun 	return status;
2716*4882a593Smuzhiyun }
2717*4882a593Smuzhiyun 
ocrdma_mbx_destroy_qp(struct ocrdma_dev * dev,struct ocrdma_qp * qp)2718*4882a593Smuzhiyun int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
2719*4882a593Smuzhiyun {
2720*4882a593Smuzhiyun 	int status = -ENOMEM;
2721*4882a593Smuzhiyun 	struct ocrdma_destroy_qp *cmd;
2722*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->nic_info.pdev;
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
2725*4882a593Smuzhiyun 	if (!cmd)
2726*4882a593Smuzhiyun 		return status;
2727*4882a593Smuzhiyun 	cmd->qp_id = qp->id;
2728*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2729*4882a593Smuzhiyun 	if (status)
2730*4882a593Smuzhiyun 		goto mbx_err;
2731*4882a593Smuzhiyun 
2732*4882a593Smuzhiyun mbx_err:
2733*4882a593Smuzhiyun 	kfree(cmd);
2734*4882a593Smuzhiyun 	if (qp->sq.va)
2735*4882a593Smuzhiyun 		dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
2736*4882a593Smuzhiyun 	if (!qp->srq && qp->rq.va)
2737*4882a593Smuzhiyun 		dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
2738*4882a593Smuzhiyun 	if (qp->dpp_enabled)
2739*4882a593Smuzhiyun 		qp->pd->num_dpp_qp++;
2740*4882a593Smuzhiyun 	return status;
2741*4882a593Smuzhiyun }
2742*4882a593Smuzhiyun 
ocrdma_mbx_create_srq(struct ocrdma_dev * dev,struct ocrdma_srq * srq,struct ib_srq_init_attr * srq_attr,struct ocrdma_pd * pd)2743*4882a593Smuzhiyun int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
2744*4882a593Smuzhiyun 			  struct ib_srq_init_attr *srq_attr,
2745*4882a593Smuzhiyun 			  struct ocrdma_pd *pd)
2746*4882a593Smuzhiyun {
2747*4882a593Smuzhiyun 	int status = -ENOMEM;
2748*4882a593Smuzhiyun 	int hw_pages, hw_page_size;
2749*4882a593Smuzhiyun 	int len;
2750*4882a593Smuzhiyun 	struct ocrdma_create_srq_rsp *rsp;
2751*4882a593Smuzhiyun 	struct ocrdma_create_srq *cmd;
2752*4882a593Smuzhiyun 	dma_addr_t pa;
2753*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->nic_info.pdev;
2754*4882a593Smuzhiyun 	u32 max_rqe_allocated;
2755*4882a593Smuzhiyun 
2756*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
2757*4882a593Smuzhiyun 	if (!cmd)
2758*4882a593Smuzhiyun 		return status;
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
2761*4882a593Smuzhiyun 	max_rqe_allocated = srq_attr->attr.max_wr + 1;
2762*4882a593Smuzhiyun 	status = ocrdma_build_q_conf(&max_rqe_allocated,
2763*4882a593Smuzhiyun 				dev->attr.rqe_size,
2764*4882a593Smuzhiyun 				&hw_pages, &hw_page_size);
2765*4882a593Smuzhiyun 	if (status) {
2766*4882a593Smuzhiyun 		pr_err("%s() req. max_wr=0x%x\n", __func__,
2767*4882a593Smuzhiyun 		       srq_attr->attr.max_wr);
2768*4882a593Smuzhiyun 		status = -EINVAL;
2769*4882a593Smuzhiyun 		goto ret;
2770*4882a593Smuzhiyun 	}
2771*4882a593Smuzhiyun 	len = hw_pages * hw_page_size;
2772*4882a593Smuzhiyun 	srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
2773*4882a593Smuzhiyun 	if (!srq->rq.va) {
2774*4882a593Smuzhiyun 		status = -ENOMEM;
2775*4882a593Smuzhiyun 		goto ret;
2776*4882a593Smuzhiyun 	}
2777*4882a593Smuzhiyun 	ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	srq->rq.entry_size = dev->attr.rqe_size;
2780*4882a593Smuzhiyun 	srq->rq.pa = pa;
2781*4882a593Smuzhiyun 	srq->rq.len = len;
2782*4882a593Smuzhiyun 	srq->rq.max_cnt = max_rqe_allocated;
2783*4882a593Smuzhiyun 
2784*4882a593Smuzhiyun 	cmd->max_sge_rqe = ilog2(max_rqe_allocated);
2785*4882a593Smuzhiyun 	cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
2786*4882a593Smuzhiyun 				OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
2787*4882a593Smuzhiyun 
2788*4882a593Smuzhiyun 	cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
2789*4882a593Smuzhiyun 		<< OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
2790*4882a593Smuzhiyun 	cmd->pages_rqe_sz |= (dev->attr.rqe_size
2791*4882a593Smuzhiyun 		<< OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
2792*4882a593Smuzhiyun 		& OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
2793*4882a593Smuzhiyun 	cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2796*4882a593Smuzhiyun 	if (status)
2797*4882a593Smuzhiyun 		goto mbx_err;
2798*4882a593Smuzhiyun 	rsp = (struct ocrdma_create_srq_rsp *)cmd;
2799*4882a593Smuzhiyun 	srq->id = rsp->id;
2800*4882a593Smuzhiyun 	srq->rq.dbid = rsp->id;
2801*4882a593Smuzhiyun 	max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
2802*4882a593Smuzhiyun 		OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
2803*4882a593Smuzhiyun 		OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
2804*4882a593Smuzhiyun 	max_rqe_allocated = (1 << max_rqe_allocated);
2805*4882a593Smuzhiyun 	srq->rq.max_cnt = max_rqe_allocated;
2806*4882a593Smuzhiyun 	srq->rq.max_wqe_idx = max_rqe_allocated - 1;
2807*4882a593Smuzhiyun 	srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
2808*4882a593Smuzhiyun 		OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
2809*4882a593Smuzhiyun 		OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
2810*4882a593Smuzhiyun 	goto ret;
2811*4882a593Smuzhiyun mbx_err:
2812*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
2813*4882a593Smuzhiyun ret:
2814*4882a593Smuzhiyun 	kfree(cmd);
2815*4882a593Smuzhiyun 	return status;
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun 
ocrdma_mbx_modify_srq(struct ocrdma_srq * srq,struct ib_srq_attr * srq_attr)2818*4882a593Smuzhiyun int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
2819*4882a593Smuzhiyun {
2820*4882a593Smuzhiyun 	int status = -ENOMEM;
2821*4882a593Smuzhiyun 	struct ocrdma_modify_srq *cmd;
2822*4882a593Smuzhiyun 	struct ocrdma_pd *pd = srq->pd;
2823*4882a593Smuzhiyun 	struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
2824*4882a593Smuzhiyun 
2825*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
2826*4882a593Smuzhiyun 	if (!cmd)
2827*4882a593Smuzhiyun 		return status;
2828*4882a593Smuzhiyun 	cmd->id = srq->id;
2829*4882a593Smuzhiyun 	cmd->limit_max_rqe |= srq_attr->srq_limit <<
2830*4882a593Smuzhiyun 	    OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
2831*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2832*4882a593Smuzhiyun 	kfree(cmd);
2833*4882a593Smuzhiyun 	return status;
2834*4882a593Smuzhiyun }
2835*4882a593Smuzhiyun 
ocrdma_mbx_query_srq(struct ocrdma_srq * srq,struct ib_srq_attr * srq_attr)2836*4882a593Smuzhiyun int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
2837*4882a593Smuzhiyun {
2838*4882a593Smuzhiyun 	int status = -ENOMEM;
2839*4882a593Smuzhiyun 	struct ocrdma_query_srq *cmd;
2840*4882a593Smuzhiyun 	struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
2841*4882a593Smuzhiyun 
2842*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
2843*4882a593Smuzhiyun 	if (!cmd)
2844*4882a593Smuzhiyun 		return status;
2845*4882a593Smuzhiyun 	cmd->id = srq->rq.dbid;
2846*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2847*4882a593Smuzhiyun 	if (status == 0) {
2848*4882a593Smuzhiyun 		struct ocrdma_query_srq_rsp *rsp =
2849*4882a593Smuzhiyun 		    (struct ocrdma_query_srq_rsp *)cmd;
2850*4882a593Smuzhiyun 		srq_attr->max_sge =
2851*4882a593Smuzhiyun 		    rsp->srq_lmt_max_sge &
2852*4882a593Smuzhiyun 		    OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
2853*4882a593Smuzhiyun 		srq_attr->max_wr =
2854*4882a593Smuzhiyun 		    rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
2855*4882a593Smuzhiyun 		srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
2856*4882a593Smuzhiyun 		    OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
2857*4882a593Smuzhiyun 	}
2858*4882a593Smuzhiyun 	kfree(cmd);
2859*4882a593Smuzhiyun 	return status;
2860*4882a593Smuzhiyun }
2861*4882a593Smuzhiyun 
ocrdma_mbx_destroy_srq(struct ocrdma_dev * dev,struct ocrdma_srq * srq)2862*4882a593Smuzhiyun void ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
2863*4882a593Smuzhiyun {
2864*4882a593Smuzhiyun 	struct ocrdma_destroy_srq *cmd;
2865*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->nic_info.pdev;
2866*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
2867*4882a593Smuzhiyun 	if (!cmd)
2868*4882a593Smuzhiyun 		return;
2869*4882a593Smuzhiyun 	cmd->id = srq->id;
2870*4882a593Smuzhiyun 	ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
2871*4882a593Smuzhiyun 	if (srq->rq.va)
2872*4882a593Smuzhiyun 		dma_free_coherent(&pdev->dev, srq->rq.len,
2873*4882a593Smuzhiyun 				  srq->rq.va, srq->rq.pa);
2874*4882a593Smuzhiyun 	kfree(cmd);
2875*4882a593Smuzhiyun }
2876*4882a593Smuzhiyun 
ocrdma_mbx_get_dcbx_config(struct ocrdma_dev * dev,u32 ptype,struct ocrdma_dcbx_cfg * dcbxcfg)2877*4882a593Smuzhiyun static int ocrdma_mbx_get_dcbx_config(struct ocrdma_dev *dev, u32 ptype,
2878*4882a593Smuzhiyun 				      struct ocrdma_dcbx_cfg *dcbxcfg)
2879*4882a593Smuzhiyun {
2880*4882a593Smuzhiyun 	int status;
2881*4882a593Smuzhiyun 	dma_addr_t pa;
2882*4882a593Smuzhiyun 	struct ocrdma_mqe cmd;
2883*4882a593Smuzhiyun 
2884*4882a593Smuzhiyun 	struct ocrdma_get_dcbx_cfg_req *req = NULL;
2885*4882a593Smuzhiyun 	struct ocrdma_get_dcbx_cfg_rsp *rsp = NULL;
2886*4882a593Smuzhiyun 	struct pci_dev *pdev = dev->nic_info.pdev;
2887*4882a593Smuzhiyun 	struct ocrdma_mqe_sge *mqe_sge = cmd.u.nonemb_req.sge;
2888*4882a593Smuzhiyun 
2889*4882a593Smuzhiyun 	memset(&cmd, 0, sizeof(struct ocrdma_mqe));
2890*4882a593Smuzhiyun 	cmd.hdr.pyld_len = max_t (u32, sizeof(struct ocrdma_get_dcbx_cfg_rsp),
2891*4882a593Smuzhiyun 					sizeof(struct ocrdma_get_dcbx_cfg_req));
2892*4882a593Smuzhiyun 	req = dma_alloc_coherent(&pdev->dev, cmd.hdr.pyld_len, &pa, GFP_KERNEL);
2893*4882a593Smuzhiyun 	if (!req) {
2894*4882a593Smuzhiyun 		status = -ENOMEM;
2895*4882a593Smuzhiyun 		goto mem_err;
2896*4882a593Smuzhiyun 	}
2897*4882a593Smuzhiyun 
2898*4882a593Smuzhiyun 	cmd.hdr.spcl_sge_cnt_emb |= (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
2899*4882a593Smuzhiyun 					OCRDMA_MQE_HDR_SGE_CNT_MASK;
2900*4882a593Smuzhiyun 	mqe_sge->pa_lo = (u32) (pa & 0xFFFFFFFFUL);
2901*4882a593Smuzhiyun 	mqe_sge->pa_hi = (u32) upper_32_bits(pa);
2902*4882a593Smuzhiyun 	mqe_sge->len = cmd.hdr.pyld_len;
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun 	ocrdma_init_mch(&req->hdr, OCRDMA_CMD_GET_DCBX_CONFIG,
2905*4882a593Smuzhiyun 			OCRDMA_SUBSYS_DCBX, cmd.hdr.pyld_len);
2906*4882a593Smuzhiyun 	req->param_type = ptype;
2907*4882a593Smuzhiyun 
2908*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, &cmd);
2909*4882a593Smuzhiyun 	if (status)
2910*4882a593Smuzhiyun 		goto mbx_err;
2911*4882a593Smuzhiyun 
2912*4882a593Smuzhiyun 	rsp = (struct ocrdma_get_dcbx_cfg_rsp *)req;
2913*4882a593Smuzhiyun 	ocrdma_le32_to_cpu(rsp, sizeof(struct ocrdma_get_dcbx_cfg_rsp));
2914*4882a593Smuzhiyun 	memcpy(dcbxcfg, &rsp->cfg, sizeof(struct ocrdma_dcbx_cfg));
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun mbx_err:
2917*4882a593Smuzhiyun 	dma_free_coherent(&pdev->dev, cmd.hdr.pyld_len, req, pa);
2918*4882a593Smuzhiyun mem_err:
2919*4882a593Smuzhiyun 	return status;
2920*4882a593Smuzhiyun }
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun #define OCRDMA_MAX_SERVICE_LEVEL_INDEX	0x08
2923*4882a593Smuzhiyun #define OCRDMA_DEFAULT_SERVICE_LEVEL	0x05
2924*4882a593Smuzhiyun 
ocrdma_parse_dcbxcfg_rsp(struct ocrdma_dev * dev,int ptype,struct ocrdma_dcbx_cfg * dcbxcfg,u8 * srvc_lvl)2925*4882a593Smuzhiyun static int ocrdma_parse_dcbxcfg_rsp(struct ocrdma_dev *dev, int ptype,
2926*4882a593Smuzhiyun 				    struct ocrdma_dcbx_cfg *dcbxcfg,
2927*4882a593Smuzhiyun 				    u8 *srvc_lvl)
2928*4882a593Smuzhiyun {
2929*4882a593Smuzhiyun 	int status = -EINVAL, indx, slindx;
2930*4882a593Smuzhiyun 	int ventry_cnt;
2931*4882a593Smuzhiyun 	struct ocrdma_app_parameter *app_param;
2932*4882a593Smuzhiyun 	u8 valid, proto_sel;
2933*4882a593Smuzhiyun 	u8 app_prio, pfc_prio;
2934*4882a593Smuzhiyun 	u16 proto;
2935*4882a593Smuzhiyun 
2936*4882a593Smuzhiyun 	if (!(dcbxcfg->tcv_aev_opv_st & OCRDMA_DCBX_STATE_MASK)) {
2937*4882a593Smuzhiyun 		pr_info("%s ocrdma%d DCBX is disabled\n",
2938*4882a593Smuzhiyun 			dev_name(&dev->nic_info.pdev->dev), dev->id);
2939*4882a593Smuzhiyun 		goto out;
2940*4882a593Smuzhiyun 	}
2941*4882a593Smuzhiyun 
2942*4882a593Smuzhiyun 	if (!ocrdma_is_enabled_and_synced(dcbxcfg->pfc_state)) {
2943*4882a593Smuzhiyun 		pr_info("%s ocrdma%d priority flow control(%s) is %s%s\n",
2944*4882a593Smuzhiyun 			dev_name(&dev->nic_info.pdev->dev), dev->id,
2945*4882a593Smuzhiyun 			(ptype > 0 ? "operational" : "admin"),
2946*4882a593Smuzhiyun 			(dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_ENABLED) ?
2947*4882a593Smuzhiyun 			"enabled" : "disabled",
2948*4882a593Smuzhiyun 			(dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_SYNC) ?
2949*4882a593Smuzhiyun 			"" : ", not sync'ed");
2950*4882a593Smuzhiyun 		goto out;
2951*4882a593Smuzhiyun 	} else {
2952*4882a593Smuzhiyun 		pr_info("%s ocrdma%d priority flow control is enabled and sync'ed\n",
2953*4882a593Smuzhiyun 			dev_name(&dev->nic_info.pdev->dev), dev->id);
2954*4882a593Smuzhiyun 	}
2955*4882a593Smuzhiyun 
2956*4882a593Smuzhiyun 	ventry_cnt = (dcbxcfg->tcv_aev_opv_st >>
2957*4882a593Smuzhiyun 				OCRDMA_DCBX_APP_ENTRY_SHIFT)
2958*4882a593Smuzhiyun 				& OCRDMA_DCBX_STATE_MASK;
2959*4882a593Smuzhiyun 
2960*4882a593Smuzhiyun 	for (indx = 0; indx < ventry_cnt; indx++) {
2961*4882a593Smuzhiyun 		app_param = &dcbxcfg->app_param[indx];
2962*4882a593Smuzhiyun 		valid = (app_param->valid_proto_app >>
2963*4882a593Smuzhiyun 				OCRDMA_APP_PARAM_VALID_SHIFT)
2964*4882a593Smuzhiyun 				& OCRDMA_APP_PARAM_VALID_MASK;
2965*4882a593Smuzhiyun 		proto_sel = (app_param->valid_proto_app
2966*4882a593Smuzhiyun 				>>  OCRDMA_APP_PARAM_PROTO_SEL_SHIFT)
2967*4882a593Smuzhiyun 				& OCRDMA_APP_PARAM_PROTO_SEL_MASK;
2968*4882a593Smuzhiyun 		proto = app_param->valid_proto_app &
2969*4882a593Smuzhiyun 				OCRDMA_APP_PARAM_APP_PROTO_MASK;
2970*4882a593Smuzhiyun 
2971*4882a593Smuzhiyun 		if (
2972*4882a593Smuzhiyun 			valid && proto == ETH_P_IBOE &&
2973*4882a593Smuzhiyun 			proto_sel == OCRDMA_PROTO_SELECT_L2) {
2974*4882a593Smuzhiyun 			for (slindx = 0; slindx <
2975*4882a593Smuzhiyun 				OCRDMA_MAX_SERVICE_LEVEL_INDEX; slindx++) {
2976*4882a593Smuzhiyun 				app_prio = ocrdma_get_app_prio(
2977*4882a593Smuzhiyun 						(u8 *)app_param->app_prio,
2978*4882a593Smuzhiyun 						slindx);
2979*4882a593Smuzhiyun 				pfc_prio = ocrdma_get_pfc_prio(
2980*4882a593Smuzhiyun 						(u8 *)dcbxcfg->pfc_prio,
2981*4882a593Smuzhiyun 						slindx);
2982*4882a593Smuzhiyun 
2983*4882a593Smuzhiyun 				if (app_prio && pfc_prio) {
2984*4882a593Smuzhiyun 					*srvc_lvl = slindx;
2985*4882a593Smuzhiyun 					status = 0;
2986*4882a593Smuzhiyun 					goto out;
2987*4882a593Smuzhiyun 				}
2988*4882a593Smuzhiyun 			}
2989*4882a593Smuzhiyun 			if (slindx == OCRDMA_MAX_SERVICE_LEVEL_INDEX) {
2990*4882a593Smuzhiyun 				pr_info("%s ocrdma%d application priority not set for 0x%x protocol\n",
2991*4882a593Smuzhiyun 					dev_name(&dev->nic_info.pdev->dev),
2992*4882a593Smuzhiyun 					dev->id, proto);
2993*4882a593Smuzhiyun 			}
2994*4882a593Smuzhiyun 		}
2995*4882a593Smuzhiyun 	}
2996*4882a593Smuzhiyun 
2997*4882a593Smuzhiyun out:
2998*4882a593Smuzhiyun 	return status;
2999*4882a593Smuzhiyun }
3000*4882a593Smuzhiyun 
ocrdma_init_service_level(struct ocrdma_dev * dev)3001*4882a593Smuzhiyun void ocrdma_init_service_level(struct ocrdma_dev *dev)
3002*4882a593Smuzhiyun {
3003*4882a593Smuzhiyun 	int status = 0, indx;
3004*4882a593Smuzhiyun 	struct ocrdma_dcbx_cfg dcbxcfg;
3005*4882a593Smuzhiyun 	u8 srvc_lvl = OCRDMA_DEFAULT_SERVICE_LEVEL;
3006*4882a593Smuzhiyun 	int ptype = OCRDMA_PARAMETER_TYPE_OPER;
3007*4882a593Smuzhiyun 
3008*4882a593Smuzhiyun 	for (indx = 0; indx < 2; indx++) {
3009*4882a593Smuzhiyun 		status = ocrdma_mbx_get_dcbx_config(dev, ptype, &dcbxcfg);
3010*4882a593Smuzhiyun 		if (status) {
3011*4882a593Smuzhiyun 			pr_err("%s(): status=%d\n", __func__, status);
3012*4882a593Smuzhiyun 			ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
3013*4882a593Smuzhiyun 			continue;
3014*4882a593Smuzhiyun 		}
3015*4882a593Smuzhiyun 
3016*4882a593Smuzhiyun 		status = ocrdma_parse_dcbxcfg_rsp(dev, ptype,
3017*4882a593Smuzhiyun 						  &dcbxcfg, &srvc_lvl);
3018*4882a593Smuzhiyun 		if (status) {
3019*4882a593Smuzhiyun 			ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
3020*4882a593Smuzhiyun 			continue;
3021*4882a593Smuzhiyun 		}
3022*4882a593Smuzhiyun 
3023*4882a593Smuzhiyun 		break;
3024*4882a593Smuzhiyun 	}
3025*4882a593Smuzhiyun 
3026*4882a593Smuzhiyun 	if (status)
3027*4882a593Smuzhiyun 		pr_info("%s ocrdma%d service level default\n",
3028*4882a593Smuzhiyun 			dev_name(&dev->nic_info.pdev->dev), dev->id);
3029*4882a593Smuzhiyun 	else
3030*4882a593Smuzhiyun 		pr_info("%s ocrdma%d service level %d\n",
3031*4882a593Smuzhiyun 			dev_name(&dev->nic_info.pdev->dev), dev->id,
3032*4882a593Smuzhiyun 			srvc_lvl);
3033*4882a593Smuzhiyun 
3034*4882a593Smuzhiyun 	dev->pfc_state = ocrdma_is_enabled_and_synced(dcbxcfg.pfc_state);
3035*4882a593Smuzhiyun 	dev->sl = srvc_lvl;
3036*4882a593Smuzhiyun }
3037*4882a593Smuzhiyun 
ocrdma_alloc_av(struct ocrdma_dev * dev,struct ocrdma_ah * ah)3038*4882a593Smuzhiyun int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
3039*4882a593Smuzhiyun {
3040*4882a593Smuzhiyun 	int i;
3041*4882a593Smuzhiyun 	int status = -EINVAL;
3042*4882a593Smuzhiyun 	struct ocrdma_av *av;
3043*4882a593Smuzhiyun 	unsigned long flags;
3044*4882a593Smuzhiyun 
3045*4882a593Smuzhiyun 	av = dev->av_tbl.va;
3046*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->av_tbl.lock, flags);
3047*4882a593Smuzhiyun 	for (i = 0; i < dev->av_tbl.num_ah; i++) {
3048*4882a593Smuzhiyun 		if (av->valid == 0) {
3049*4882a593Smuzhiyun 			av->valid = OCRDMA_AV_VALID;
3050*4882a593Smuzhiyun 			ah->av = av;
3051*4882a593Smuzhiyun 			ah->id = i;
3052*4882a593Smuzhiyun 			status = 0;
3053*4882a593Smuzhiyun 			break;
3054*4882a593Smuzhiyun 		}
3055*4882a593Smuzhiyun 		av++;
3056*4882a593Smuzhiyun 	}
3057*4882a593Smuzhiyun 	if (i == dev->av_tbl.num_ah)
3058*4882a593Smuzhiyun 		status = -EAGAIN;
3059*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
3060*4882a593Smuzhiyun 	return status;
3061*4882a593Smuzhiyun }
3062*4882a593Smuzhiyun 
ocrdma_free_av(struct ocrdma_dev * dev,struct ocrdma_ah * ah)3063*4882a593Smuzhiyun void ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
3064*4882a593Smuzhiyun {
3065*4882a593Smuzhiyun 	unsigned long flags;
3066*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->av_tbl.lock, flags);
3067*4882a593Smuzhiyun 	ah->av->valid = 0;
3068*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
3069*4882a593Smuzhiyun }
3070*4882a593Smuzhiyun 
ocrdma_create_eqs(struct ocrdma_dev * dev)3071*4882a593Smuzhiyun static int ocrdma_create_eqs(struct ocrdma_dev *dev)
3072*4882a593Smuzhiyun {
3073*4882a593Smuzhiyun 	int num_eq, i, status = 0;
3074*4882a593Smuzhiyun 	int irq;
3075*4882a593Smuzhiyun 	unsigned long flags = 0;
3076*4882a593Smuzhiyun 
3077*4882a593Smuzhiyun 	num_eq = dev->nic_info.msix.num_vectors -
3078*4882a593Smuzhiyun 			dev->nic_info.msix.start_vector;
3079*4882a593Smuzhiyun 	if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
3080*4882a593Smuzhiyun 		num_eq = 1;
3081*4882a593Smuzhiyun 		flags = IRQF_SHARED;
3082*4882a593Smuzhiyun 	} else {
3083*4882a593Smuzhiyun 		num_eq = min_t(u32, num_eq, num_online_cpus());
3084*4882a593Smuzhiyun 	}
3085*4882a593Smuzhiyun 
3086*4882a593Smuzhiyun 	if (!num_eq)
3087*4882a593Smuzhiyun 		return -EINVAL;
3088*4882a593Smuzhiyun 
3089*4882a593Smuzhiyun 	dev->eq_tbl = kcalloc(num_eq, sizeof(struct ocrdma_eq), GFP_KERNEL);
3090*4882a593Smuzhiyun 	if (!dev->eq_tbl)
3091*4882a593Smuzhiyun 		return -ENOMEM;
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 	for (i = 0; i < num_eq; i++) {
3094*4882a593Smuzhiyun 		status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
3095*4882a593Smuzhiyun 					OCRDMA_EQ_LEN);
3096*4882a593Smuzhiyun 		if (status) {
3097*4882a593Smuzhiyun 			status = -EINVAL;
3098*4882a593Smuzhiyun 			break;
3099*4882a593Smuzhiyun 		}
3100*4882a593Smuzhiyun 		sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
3101*4882a593Smuzhiyun 			dev->id, i);
3102*4882a593Smuzhiyun 		irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
3103*4882a593Smuzhiyun 		status = request_irq(irq, ocrdma_irq_handler, flags,
3104*4882a593Smuzhiyun 				     dev->eq_tbl[i].irq_name,
3105*4882a593Smuzhiyun 				     &dev->eq_tbl[i]);
3106*4882a593Smuzhiyun 		if (status)
3107*4882a593Smuzhiyun 			goto done;
3108*4882a593Smuzhiyun 		dev->eq_cnt += 1;
3109*4882a593Smuzhiyun 	}
3110*4882a593Smuzhiyun 	/* one eq is sufficient for data path to work */
3111*4882a593Smuzhiyun 	return 0;
3112*4882a593Smuzhiyun done:
3113*4882a593Smuzhiyun 	ocrdma_destroy_eqs(dev);
3114*4882a593Smuzhiyun 	return status;
3115*4882a593Smuzhiyun }
3116*4882a593Smuzhiyun 
ocrdma_mbx_modify_eqd(struct ocrdma_dev * dev,struct ocrdma_eq * eq,int num)3117*4882a593Smuzhiyun static int ocrdma_mbx_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
3118*4882a593Smuzhiyun 				 int num)
3119*4882a593Smuzhiyun {
3120*4882a593Smuzhiyun 	int i, status;
3121*4882a593Smuzhiyun 	struct ocrdma_modify_eqd_req *cmd;
3122*4882a593Smuzhiyun 
3123*4882a593Smuzhiyun 	cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_EQ_DELAY, sizeof(*cmd));
3124*4882a593Smuzhiyun 	if (!cmd)
3125*4882a593Smuzhiyun 		return -ENOMEM;
3126*4882a593Smuzhiyun 
3127*4882a593Smuzhiyun 	ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_MODIFY_EQ_DELAY,
3128*4882a593Smuzhiyun 			OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
3129*4882a593Smuzhiyun 
3130*4882a593Smuzhiyun 	cmd->cmd.num_eq = num;
3131*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
3132*4882a593Smuzhiyun 		cmd->cmd.set_eqd[i].eq_id = eq[i].q.id;
3133*4882a593Smuzhiyun 		cmd->cmd.set_eqd[i].phase = 0;
3134*4882a593Smuzhiyun 		cmd->cmd.set_eqd[i].delay_multiplier =
3135*4882a593Smuzhiyun 				(eq[i].aic_obj.prev_eqd * 65)/100;
3136*4882a593Smuzhiyun 	}
3137*4882a593Smuzhiyun 	status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
3138*4882a593Smuzhiyun 
3139*4882a593Smuzhiyun 	kfree(cmd);
3140*4882a593Smuzhiyun 	return status;
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun 
ocrdma_modify_eqd(struct ocrdma_dev * dev,struct ocrdma_eq * eq,int num)3143*4882a593Smuzhiyun static int ocrdma_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
3144*4882a593Smuzhiyun 			     int num)
3145*4882a593Smuzhiyun {
3146*4882a593Smuzhiyun 	int num_eqs, i = 0;
3147*4882a593Smuzhiyun 	if (num > 8) {
3148*4882a593Smuzhiyun 		while (num) {
3149*4882a593Smuzhiyun 			num_eqs = min(num, 8);
3150*4882a593Smuzhiyun 			ocrdma_mbx_modify_eqd(dev, &eq[i], num_eqs);
3151*4882a593Smuzhiyun 			i += num_eqs;
3152*4882a593Smuzhiyun 			num -= num_eqs;
3153*4882a593Smuzhiyun 		}
3154*4882a593Smuzhiyun 	} else {
3155*4882a593Smuzhiyun 		ocrdma_mbx_modify_eqd(dev, eq, num);
3156*4882a593Smuzhiyun 	}
3157*4882a593Smuzhiyun 	return 0;
3158*4882a593Smuzhiyun }
3159*4882a593Smuzhiyun 
ocrdma_eqd_set_task(struct work_struct * work)3160*4882a593Smuzhiyun void ocrdma_eqd_set_task(struct work_struct *work)
3161*4882a593Smuzhiyun {
3162*4882a593Smuzhiyun 	struct ocrdma_dev *dev =
3163*4882a593Smuzhiyun 		container_of(work, struct ocrdma_dev, eqd_work.work);
3164*4882a593Smuzhiyun 	struct ocrdma_eq *eq = NULL;
3165*4882a593Smuzhiyun 	int i, num = 0;
3166*4882a593Smuzhiyun 	u64 eq_intr;
3167*4882a593Smuzhiyun 
3168*4882a593Smuzhiyun 	for (i = 0; i < dev->eq_cnt; i++) {
3169*4882a593Smuzhiyun 		eq = &dev->eq_tbl[i];
3170*4882a593Smuzhiyun 		if (eq->aic_obj.eq_intr_cnt > eq->aic_obj.prev_eq_intr_cnt) {
3171*4882a593Smuzhiyun 			eq_intr = eq->aic_obj.eq_intr_cnt -
3172*4882a593Smuzhiyun 				  eq->aic_obj.prev_eq_intr_cnt;
3173*4882a593Smuzhiyun 			if ((eq_intr > EQ_INTR_PER_SEC_THRSH_HI) &&
3174*4882a593Smuzhiyun 			    (eq->aic_obj.prev_eqd == EQ_AIC_MIN_EQD)) {
3175*4882a593Smuzhiyun 				eq->aic_obj.prev_eqd = EQ_AIC_MAX_EQD;
3176*4882a593Smuzhiyun 				num++;
3177*4882a593Smuzhiyun 			} else if ((eq_intr < EQ_INTR_PER_SEC_THRSH_LOW) &&
3178*4882a593Smuzhiyun 				   (eq->aic_obj.prev_eqd == EQ_AIC_MAX_EQD)) {
3179*4882a593Smuzhiyun 				eq->aic_obj.prev_eqd = EQ_AIC_MIN_EQD;
3180*4882a593Smuzhiyun 				num++;
3181*4882a593Smuzhiyun 			}
3182*4882a593Smuzhiyun 		}
3183*4882a593Smuzhiyun 		eq->aic_obj.prev_eq_intr_cnt = eq->aic_obj.eq_intr_cnt;
3184*4882a593Smuzhiyun 	}
3185*4882a593Smuzhiyun 
3186*4882a593Smuzhiyun 	if (num)
3187*4882a593Smuzhiyun 		ocrdma_modify_eqd(dev, &dev->eq_tbl[0], num);
3188*4882a593Smuzhiyun 	schedule_delayed_work(&dev->eqd_work, msecs_to_jiffies(1000));
3189*4882a593Smuzhiyun }
3190*4882a593Smuzhiyun 
ocrdma_init_hw(struct ocrdma_dev * dev)3191*4882a593Smuzhiyun int ocrdma_init_hw(struct ocrdma_dev *dev)
3192*4882a593Smuzhiyun {
3193*4882a593Smuzhiyun 	int status;
3194*4882a593Smuzhiyun 
3195*4882a593Smuzhiyun 	/* create the eqs  */
3196*4882a593Smuzhiyun 	status = ocrdma_create_eqs(dev);
3197*4882a593Smuzhiyun 	if (status)
3198*4882a593Smuzhiyun 		goto qpeq_err;
3199*4882a593Smuzhiyun 	status = ocrdma_create_mq(dev);
3200*4882a593Smuzhiyun 	if (status)
3201*4882a593Smuzhiyun 		goto mq_err;
3202*4882a593Smuzhiyun 	status = ocrdma_mbx_query_fw_config(dev);
3203*4882a593Smuzhiyun 	if (status)
3204*4882a593Smuzhiyun 		goto conf_err;
3205*4882a593Smuzhiyun 	status = ocrdma_mbx_query_dev(dev);
3206*4882a593Smuzhiyun 	if (status)
3207*4882a593Smuzhiyun 		goto conf_err;
3208*4882a593Smuzhiyun 	status = ocrdma_mbx_query_fw_ver(dev);
3209*4882a593Smuzhiyun 	if (status)
3210*4882a593Smuzhiyun 		goto conf_err;
3211*4882a593Smuzhiyun 	status = ocrdma_mbx_create_ah_tbl(dev);
3212*4882a593Smuzhiyun 	if (status)
3213*4882a593Smuzhiyun 		goto conf_err;
3214*4882a593Smuzhiyun 	status = ocrdma_mbx_get_phy_info(dev);
3215*4882a593Smuzhiyun 	if (status)
3216*4882a593Smuzhiyun 		goto info_attrb_err;
3217*4882a593Smuzhiyun 	status = ocrdma_mbx_get_ctrl_attribs(dev);
3218*4882a593Smuzhiyun 	if (status)
3219*4882a593Smuzhiyun 		goto info_attrb_err;
3220*4882a593Smuzhiyun 
3221*4882a593Smuzhiyun 	return 0;
3222*4882a593Smuzhiyun 
3223*4882a593Smuzhiyun info_attrb_err:
3224*4882a593Smuzhiyun 	ocrdma_mbx_delete_ah_tbl(dev);
3225*4882a593Smuzhiyun conf_err:
3226*4882a593Smuzhiyun 	ocrdma_destroy_mq(dev);
3227*4882a593Smuzhiyun mq_err:
3228*4882a593Smuzhiyun 	ocrdma_destroy_eqs(dev);
3229*4882a593Smuzhiyun qpeq_err:
3230*4882a593Smuzhiyun 	pr_err("%s() status=%d\n", __func__, status);
3231*4882a593Smuzhiyun 	return status;
3232*4882a593Smuzhiyun }
3233*4882a593Smuzhiyun 
ocrdma_cleanup_hw(struct ocrdma_dev * dev)3234*4882a593Smuzhiyun void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
3235*4882a593Smuzhiyun {
3236*4882a593Smuzhiyun 	ocrdma_free_pd_pool(dev);
3237*4882a593Smuzhiyun 	ocrdma_mbx_delete_ah_tbl(dev);
3238*4882a593Smuzhiyun 
3239*4882a593Smuzhiyun 	/* cleanup the control path */
3240*4882a593Smuzhiyun 	ocrdma_destroy_mq(dev);
3241*4882a593Smuzhiyun 
3242*4882a593Smuzhiyun 	/* cleanup the eqs */
3243*4882a593Smuzhiyun 	ocrdma_destroy_eqs(dev);
3244*4882a593Smuzhiyun }
3245