1*4882a593Smuzhiyun /* This file is part of the Emulex RoCE Device Driver for
2*4882a593Smuzhiyun * RoCE (RDMA over Converged Ethernet) adapters.
3*4882a593Smuzhiyun * Copyright (C) 2012-2015 Emulex. All rights reserved.
4*4882a593Smuzhiyun * EMULEX and SLI are trademarks of Emulex.
5*4882a593Smuzhiyun * www.emulex.com
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * This software is available to you under a choice of one of two licenses.
8*4882a593Smuzhiyun * You may choose to be licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun * License (GPL) Version 2, available from the file COPYING in the main
10*4882a593Smuzhiyun * directory of this source tree, or the BSD license below:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
13*4882a593Smuzhiyun * modification, are permitted provided that the following conditions
14*4882a593Smuzhiyun * are met:
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * - Redistributions of source code must retain the above copyright notice,
17*4882a593Smuzhiyun * this list of conditions and the following disclaimer.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above copyright
20*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in
21*4882a593Smuzhiyun * the documentation and/or other materials provided with the distribution.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
24*4882a593Smuzhiyun * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,THE
25*4882a593Smuzhiyun * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26*4882a593Smuzhiyun * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
27*4882a593Smuzhiyun * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28*4882a593Smuzhiyun * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29*4882a593Smuzhiyun * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
30*4882a593Smuzhiyun * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
31*4882a593Smuzhiyun * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
32*4882a593Smuzhiyun * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
33*4882a593Smuzhiyun * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun * Contact Information:
36*4882a593Smuzhiyun * linux-drivers@emulex.com
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun * Emulex
39*4882a593Smuzhiyun * 3333 Susan Street
40*4882a593Smuzhiyun * Costa Mesa, CA 92626
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #ifndef __OCRDMA_H__
44*4882a593Smuzhiyun #define __OCRDMA_H__
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #include <linux/mutex.h>
47*4882a593Smuzhiyun #include <linux/list.h>
48*4882a593Smuzhiyun #include <linux/spinlock.h>
49*4882a593Smuzhiyun #include <linux/pci.h>
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
52*4882a593Smuzhiyun #include <rdma/ib_user_verbs.h>
53*4882a593Smuzhiyun #include <rdma/ib_addr.h>
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #include <be_roce.h>
56*4882a593Smuzhiyun #include "ocrdma_sli.h"
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define OCRDMA_ROCE_DRV_VERSION "11.0.0.0"
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define OCRDMA_ROCE_DRV_DESC "Emulex OneConnect RoCE Driver"
61*4882a593Smuzhiyun #define OCRDMA_NODE_DESC "Emulex OneConnect RoCE HCA"
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define OC_NAME_SH OCRDMA_NODE_DESC "(Skyhawk)"
64*4882a593Smuzhiyun #define OC_NAME_UNKNOWN OCRDMA_NODE_DESC "(Unknown)"
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define OC_SKH_DEVICE_PF 0x720
67*4882a593Smuzhiyun #define OC_SKH_DEVICE_VF 0x728
68*4882a593Smuzhiyun #define OCRDMA_MAX_AH 512
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define OCRDMA_UVERBS(CMD_NAME) (1ull << IB_USER_VERBS_CMD_##CMD_NAME)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define convert_to_64bit(lo, hi) ((u64)hi << 32 | (u64)lo)
73*4882a593Smuzhiyun #define EQ_INTR_PER_SEC_THRSH_HI 150000
74*4882a593Smuzhiyun #define EQ_INTR_PER_SEC_THRSH_LOW 100000
75*4882a593Smuzhiyun #define EQ_AIC_MAX_EQD 20
76*4882a593Smuzhiyun #define EQ_AIC_MIN_EQD 0
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun void ocrdma_eqd_set_task(struct work_struct *work);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct ocrdma_dev_attr {
81*4882a593Smuzhiyun u8 fw_ver[32];
82*4882a593Smuzhiyun u32 vendor_id;
83*4882a593Smuzhiyun u32 device_id;
84*4882a593Smuzhiyun u16 max_pd;
85*4882a593Smuzhiyun u16 max_dpp_pds;
86*4882a593Smuzhiyun u16 max_cq;
87*4882a593Smuzhiyun u16 max_cqe;
88*4882a593Smuzhiyun u16 max_qp;
89*4882a593Smuzhiyun u16 max_wqe;
90*4882a593Smuzhiyun u16 max_rqe;
91*4882a593Smuzhiyun u16 max_srq;
92*4882a593Smuzhiyun u32 max_inline_data;
93*4882a593Smuzhiyun int max_send_sge;
94*4882a593Smuzhiyun int max_recv_sge;
95*4882a593Smuzhiyun int max_srq_sge;
96*4882a593Smuzhiyun int max_rdma_sge;
97*4882a593Smuzhiyun int max_mr;
98*4882a593Smuzhiyun u64 max_mr_size;
99*4882a593Smuzhiyun u32 max_num_mr_pbl;
100*4882a593Smuzhiyun int max_mw;
101*4882a593Smuzhiyun int max_map_per_fmr;
102*4882a593Smuzhiyun int max_pages_per_frmr;
103*4882a593Smuzhiyun u16 max_ord_per_qp;
104*4882a593Smuzhiyun u16 max_ird_per_qp;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun int device_cap_flags;
107*4882a593Smuzhiyun u8 cq_overflow_detect;
108*4882a593Smuzhiyun u8 srq_supported;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun u32 wqe_size;
111*4882a593Smuzhiyun u32 rqe_size;
112*4882a593Smuzhiyun u32 ird_page_size;
113*4882a593Smuzhiyun u8 local_ca_ack_delay;
114*4882a593Smuzhiyun u8 ird;
115*4882a593Smuzhiyun u8 num_ird_pages;
116*4882a593Smuzhiyun u8 udp_encap;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun struct ocrdma_dma_mem {
120*4882a593Smuzhiyun void *va;
121*4882a593Smuzhiyun dma_addr_t pa;
122*4882a593Smuzhiyun u32 size;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun struct ocrdma_pbl {
126*4882a593Smuzhiyun void *va;
127*4882a593Smuzhiyun dma_addr_t pa;
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun struct ocrdma_queue_info {
131*4882a593Smuzhiyun void *va;
132*4882a593Smuzhiyun dma_addr_t dma;
133*4882a593Smuzhiyun u32 size;
134*4882a593Smuzhiyun u16 len;
135*4882a593Smuzhiyun u16 entry_size; /* Size of an element in the queue */
136*4882a593Smuzhiyun u16 id; /* qid, where to ring the doorbell. */
137*4882a593Smuzhiyun u16 head, tail;
138*4882a593Smuzhiyun bool created;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct ocrdma_aic_obj { /* Adaptive interrupt coalescing (AIC) info */
142*4882a593Smuzhiyun u32 prev_eqd;
143*4882a593Smuzhiyun u64 eq_intr_cnt;
144*4882a593Smuzhiyun u64 prev_eq_intr_cnt;
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun struct ocrdma_eq {
148*4882a593Smuzhiyun struct ocrdma_queue_info q;
149*4882a593Smuzhiyun u32 vector;
150*4882a593Smuzhiyun int cq_cnt;
151*4882a593Smuzhiyun struct ocrdma_dev *dev;
152*4882a593Smuzhiyun char irq_name[32];
153*4882a593Smuzhiyun struct ocrdma_aic_obj aic_obj;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun struct ocrdma_mq {
157*4882a593Smuzhiyun struct ocrdma_queue_info sq;
158*4882a593Smuzhiyun struct ocrdma_queue_info cq;
159*4882a593Smuzhiyun bool rearm_cq;
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun struct mqe_ctx {
163*4882a593Smuzhiyun struct mutex lock; /* for serializing mailbox commands on MQ */
164*4882a593Smuzhiyun wait_queue_head_t cmd_wait;
165*4882a593Smuzhiyun u32 tag;
166*4882a593Smuzhiyun u16 cqe_status;
167*4882a593Smuzhiyun u16 ext_status;
168*4882a593Smuzhiyun bool cmd_done;
169*4882a593Smuzhiyun bool fw_error_state;
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun struct ocrdma_hw_mr {
173*4882a593Smuzhiyun u32 lkey;
174*4882a593Smuzhiyun u8 fr_mr;
175*4882a593Smuzhiyun u8 remote_atomic;
176*4882a593Smuzhiyun u8 remote_rd;
177*4882a593Smuzhiyun u8 remote_wr;
178*4882a593Smuzhiyun u8 local_rd;
179*4882a593Smuzhiyun u8 local_wr;
180*4882a593Smuzhiyun u8 mw_bind;
181*4882a593Smuzhiyun u8 rsvd;
182*4882a593Smuzhiyun u64 len;
183*4882a593Smuzhiyun struct ocrdma_pbl *pbl_table;
184*4882a593Smuzhiyun u32 num_pbls;
185*4882a593Smuzhiyun u32 num_pbes;
186*4882a593Smuzhiyun u32 pbl_size;
187*4882a593Smuzhiyun u32 pbe_size;
188*4882a593Smuzhiyun u64 va;
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun struct ocrdma_mr {
192*4882a593Smuzhiyun struct ib_mr ibmr;
193*4882a593Smuzhiyun struct ib_umem *umem;
194*4882a593Smuzhiyun struct ocrdma_hw_mr hwmr;
195*4882a593Smuzhiyun u64 *pages;
196*4882a593Smuzhiyun u32 npages;
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun struct ocrdma_stats {
200*4882a593Smuzhiyun u8 type;
201*4882a593Smuzhiyun struct ocrdma_dev *dev;
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun struct ocrdma_pd_resource_mgr {
205*4882a593Smuzhiyun u32 pd_norm_start;
206*4882a593Smuzhiyun u16 pd_norm_count;
207*4882a593Smuzhiyun u16 pd_norm_thrsh;
208*4882a593Smuzhiyun u16 max_normal_pd;
209*4882a593Smuzhiyun u32 pd_dpp_start;
210*4882a593Smuzhiyun u16 pd_dpp_count;
211*4882a593Smuzhiyun u16 pd_dpp_thrsh;
212*4882a593Smuzhiyun u16 max_dpp_pd;
213*4882a593Smuzhiyun u16 dpp_page_index;
214*4882a593Smuzhiyun unsigned long *pd_norm_bitmap;
215*4882a593Smuzhiyun unsigned long *pd_dpp_bitmap;
216*4882a593Smuzhiyun bool pd_prealloc_valid;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun struct stats_mem {
220*4882a593Smuzhiyun struct ocrdma_mqe mqe;
221*4882a593Smuzhiyun void *va;
222*4882a593Smuzhiyun dma_addr_t pa;
223*4882a593Smuzhiyun u32 size;
224*4882a593Smuzhiyun char *debugfs_mem;
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun struct phy_info {
228*4882a593Smuzhiyun u16 auto_speeds_supported;
229*4882a593Smuzhiyun u16 fixed_speeds_supported;
230*4882a593Smuzhiyun u16 phy_type;
231*4882a593Smuzhiyun u16 interface_type;
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun enum ocrdma_flags {
235*4882a593Smuzhiyun OCRDMA_FLAGS_LINK_STATUS_INIT = 0x01
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun struct ocrdma_dev {
239*4882a593Smuzhiyun struct ib_device ibdev;
240*4882a593Smuzhiyun struct ocrdma_dev_attr attr;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun struct mutex dev_lock; /* provides syncronise access to device data */
243*4882a593Smuzhiyun spinlock_t flush_q_lock ____cacheline_aligned;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun struct ocrdma_cq **cq_tbl;
246*4882a593Smuzhiyun struct ocrdma_qp **qp_tbl;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun struct ocrdma_eq *eq_tbl;
249*4882a593Smuzhiyun int eq_cnt;
250*4882a593Smuzhiyun struct delayed_work eqd_work;
251*4882a593Smuzhiyun u16 base_eqid;
252*4882a593Smuzhiyun u16 max_eq;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* provided synchronization to sgid table for
255*4882a593Smuzhiyun * updating gid entries triggered by notifier.
256*4882a593Smuzhiyun */
257*4882a593Smuzhiyun spinlock_t sgid_lock;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun int gsi_qp_created;
260*4882a593Smuzhiyun struct ocrdma_cq *gsi_sqcq;
261*4882a593Smuzhiyun struct ocrdma_cq *gsi_rqcq;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun struct {
264*4882a593Smuzhiyun struct ocrdma_av *va;
265*4882a593Smuzhiyun dma_addr_t pa;
266*4882a593Smuzhiyun u32 size;
267*4882a593Smuzhiyun u32 num_ah;
268*4882a593Smuzhiyun /* provide synchronization for av
269*4882a593Smuzhiyun * entry allocations.
270*4882a593Smuzhiyun */
271*4882a593Smuzhiyun spinlock_t lock;
272*4882a593Smuzhiyun u32 ahid;
273*4882a593Smuzhiyun struct ocrdma_pbl pbl;
274*4882a593Smuzhiyun } av_tbl;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun void *mbx_cmd;
277*4882a593Smuzhiyun struct ocrdma_mq mq;
278*4882a593Smuzhiyun struct mqe_ctx mqe_ctx;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun struct be_dev_info nic_info;
281*4882a593Smuzhiyun struct phy_info phy;
282*4882a593Smuzhiyun char model_number[32];
283*4882a593Smuzhiyun u32 hba_port_num;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun struct list_head entry;
286*4882a593Smuzhiyun int id;
287*4882a593Smuzhiyun u64 *stag_arr;
288*4882a593Smuzhiyun u8 sl; /* service level */
289*4882a593Smuzhiyun bool pfc_state;
290*4882a593Smuzhiyun atomic_t update_sl;
291*4882a593Smuzhiyun u16 pvid;
292*4882a593Smuzhiyun u32 asic_id;
293*4882a593Smuzhiyun u32 flags;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun ulong last_stats_time;
296*4882a593Smuzhiyun struct mutex stats_lock; /* provide synch for debugfs operations */
297*4882a593Smuzhiyun struct stats_mem stats_mem;
298*4882a593Smuzhiyun struct ocrdma_stats rsrc_stats;
299*4882a593Smuzhiyun struct ocrdma_stats rx_stats;
300*4882a593Smuzhiyun struct ocrdma_stats wqe_stats;
301*4882a593Smuzhiyun struct ocrdma_stats tx_stats;
302*4882a593Smuzhiyun struct ocrdma_stats db_err_stats;
303*4882a593Smuzhiyun struct ocrdma_stats tx_qp_err_stats;
304*4882a593Smuzhiyun struct ocrdma_stats rx_qp_err_stats;
305*4882a593Smuzhiyun struct ocrdma_stats tx_dbg_stats;
306*4882a593Smuzhiyun struct ocrdma_stats rx_dbg_stats;
307*4882a593Smuzhiyun struct ocrdma_stats driver_stats;
308*4882a593Smuzhiyun struct ocrdma_stats reset_stats;
309*4882a593Smuzhiyun struct dentry *dir;
310*4882a593Smuzhiyun atomic_t async_err_stats[OCRDMA_MAX_ASYNC_ERRORS];
311*4882a593Smuzhiyun atomic_t cqe_err_stats[OCRDMA_MAX_CQE_ERR];
312*4882a593Smuzhiyun struct ocrdma_pd_resource_mgr *pd_mgr;
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun struct ocrdma_cq {
316*4882a593Smuzhiyun struct ib_cq ibcq;
317*4882a593Smuzhiyun struct ocrdma_cqe *va;
318*4882a593Smuzhiyun u32 phase;
319*4882a593Smuzhiyun u32 getp; /* pointer to pending wrs to
320*4882a593Smuzhiyun * return to stack, wrap arounds
321*4882a593Smuzhiyun * at max_hw_cqe
322*4882a593Smuzhiyun */
323*4882a593Smuzhiyun u32 max_hw_cqe;
324*4882a593Smuzhiyun bool phase_change;
325*4882a593Smuzhiyun spinlock_t cq_lock ____cacheline_aligned; /* provide synchronization
326*4882a593Smuzhiyun * to cq polling
327*4882a593Smuzhiyun */
328*4882a593Smuzhiyun /* syncronizes cq completion handler invoked from multiple context */
329*4882a593Smuzhiyun spinlock_t comp_handler_lock ____cacheline_aligned;
330*4882a593Smuzhiyun u16 id;
331*4882a593Smuzhiyun u16 eqn;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun struct ocrdma_ucontext *ucontext;
334*4882a593Smuzhiyun dma_addr_t pa;
335*4882a593Smuzhiyun u32 len;
336*4882a593Smuzhiyun u32 cqe_cnt;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* head of all qp's sq and rq for which cqes need to be flushed
339*4882a593Smuzhiyun * by the software.
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun struct list_head sq_head, rq_head;
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun struct ocrdma_pd {
345*4882a593Smuzhiyun struct ib_pd ibpd;
346*4882a593Smuzhiyun struct ocrdma_ucontext *uctx;
347*4882a593Smuzhiyun u32 id;
348*4882a593Smuzhiyun int num_dpp_qp;
349*4882a593Smuzhiyun u32 dpp_page;
350*4882a593Smuzhiyun bool dpp_enabled;
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun struct ocrdma_ah {
354*4882a593Smuzhiyun struct ib_ah ibah;
355*4882a593Smuzhiyun struct ocrdma_av *av;
356*4882a593Smuzhiyun u16 sgid_index;
357*4882a593Smuzhiyun u32 id;
358*4882a593Smuzhiyun u8 hdr_type;
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun struct ocrdma_qp_hwq_info {
362*4882a593Smuzhiyun u8 *va; /* virtual address */
363*4882a593Smuzhiyun u32 max_sges;
364*4882a593Smuzhiyun u32 head, tail;
365*4882a593Smuzhiyun u32 entry_size;
366*4882a593Smuzhiyun u32 max_cnt;
367*4882a593Smuzhiyun u32 max_wqe_idx;
368*4882a593Smuzhiyun u16 dbid; /* qid, where to ring the doorbell. */
369*4882a593Smuzhiyun u32 len;
370*4882a593Smuzhiyun dma_addr_t pa;
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun struct ocrdma_srq {
374*4882a593Smuzhiyun struct ib_srq ibsrq;
375*4882a593Smuzhiyun u8 __iomem *db;
376*4882a593Smuzhiyun struct ocrdma_qp_hwq_info rq;
377*4882a593Smuzhiyun u64 *rqe_wr_id_tbl;
378*4882a593Smuzhiyun u32 *idx_bit_fields;
379*4882a593Smuzhiyun u32 bit_fields_len;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* provide synchronization to multiple context(s) posting rqe */
382*4882a593Smuzhiyun spinlock_t q_lock ____cacheline_aligned;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun struct ocrdma_pd *pd;
385*4882a593Smuzhiyun u32 id;
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun struct ocrdma_qp {
389*4882a593Smuzhiyun struct ib_qp ibqp;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun u8 __iomem *sq_db;
392*4882a593Smuzhiyun struct ocrdma_qp_hwq_info sq;
393*4882a593Smuzhiyun struct {
394*4882a593Smuzhiyun uint64_t wrid;
395*4882a593Smuzhiyun uint16_t dpp_wqe_idx;
396*4882a593Smuzhiyun uint16_t dpp_wqe;
397*4882a593Smuzhiyun uint8_t signaled;
398*4882a593Smuzhiyun uint8_t rsvd[3];
399*4882a593Smuzhiyun } *wqe_wr_id_tbl;
400*4882a593Smuzhiyun u32 max_inline_data;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* provide synchronization to multiple context(s) posting wqe, rqe */
403*4882a593Smuzhiyun spinlock_t q_lock ____cacheline_aligned;
404*4882a593Smuzhiyun struct ocrdma_cq *sq_cq;
405*4882a593Smuzhiyun /* list maintained per CQ to flush SQ errors */
406*4882a593Smuzhiyun struct list_head sq_entry;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun u8 __iomem *rq_db;
409*4882a593Smuzhiyun struct ocrdma_qp_hwq_info rq;
410*4882a593Smuzhiyun u64 *rqe_wr_id_tbl;
411*4882a593Smuzhiyun struct ocrdma_cq *rq_cq;
412*4882a593Smuzhiyun struct ocrdma_srq *srq;
413*4882a593Smuzhiyun /* list maintained per CQ to flush RQ errors */
414*4882a593Smuzhiyun struct list_head rq_entry;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun enum ocrdma_qp_state state; /* QP state */
417*4882a593Smuzhiyun int cap_flags;
418*4882a593Smuzhiyun u32 max_ord, max_ird;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun u32 id;
421*4882a593Smuzhiyun struct ocrdma_pd *pd;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun enum ib_qp_type qp_type;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun int sgid_idx;
426*4882a593Smuzhiyun u32 qkey;
427*4882a593Smuzhiyun bool dpp_enabled;
428*4882a593Smuzhiyun u8 *ird_q_va;
429*4882a593Smuzhiyun bool signaled;
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun struct ocrdma_ucontext {
433*4882a593Smuzhiyun struct ib_ucontext ibucontext;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun struct list_head mm_head;
436*4882a593Smuzhiyun struct mutex mm_list_lock; /* protects list entries of mm type */
437*4882a593Smuzhiyun struct ocrdma_pd *cntxt_pd;
438*4882a593Smuzhiyun int pd_in_use;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun struct {
441*4882a593Smuzhiyun u32 *va;
442*4882a593Smuzhiyun dma_addr_t pa;
443*4882a593Smuzhiyun u32 len;
444*4882a593Smuzhiyun } ah_tbl;
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun struct ocrdma_mm {
448*4882a593Smuzhiyun struct {
449*4882a593Smuzhiyun u64 phy_addr;
450*4882a593Smuzhiyun unsigned long len;
451*4882a593Smuzhiyun } key;
452*4882a593Smuzhiyun struct list_head entry;
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
get_ocrdma_dev(struct ib_device * ibdev)455*4882a593Smuzhiyun static inline struct ocrdma_dev *get_ocrdma_dev(struct ib_device *ibdev)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun return container_of(ibdev, struct ocrdma_dev, ibdev);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
get_ocrdma_ucontext(struct ib_ucontext * ibucontext)460*4882a593Smuzhiyun static inline struct ocrdma_ucontext *get_ocrdma_ucontext(struct ib_ucontext
461*4882a593Smuzhiyun *ibucontext)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun return container_of(ibucontext, struct ocrdma_ucontext, ibucontext);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
get_ocrdma_pd(struct ib_pd * ibpd)466*4882a593Smuzhiyun static inline struct ocrdma_pd *get_ocrdma_pd(struct ib_pd *ibpd)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun return container_of(ibpd, struct ocrdma_pd, ibpd);
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
get_ocrdma_cq(struct ib_cq * ibcq)471*4882a593Smuzhiyun static inline struct ocrdma_cq *get_ocrdma_cq(struct ib_cq *ibcq)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun return container_of(ibcq, struct ocrdma_cq, ibcq);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
get_ocrdma_qp(struct ib_qp * ibqp)476*4882a593Smuzhiyun static inline struct ocrdma_qp *get_ocrdma_qp(struct ib_qp *ibqp)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun return container_of(ibqp, struct ocrdma_qp, ibqp);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
get_ocrdma_mr(struct ib_mr * ibmr)481*4882a593Smuzhiyun static inline struct ocrdma_mr *get_ocrdma_mr(struct ib_mr *ibmr)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun return container_of(ibmr, struct ocrdma_mr, ibmr);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
get_ocrdma_ah(struct ib_ah * ibah)486*4882a593Smuzhiyun static inline struct ocrdma_ah *get_ocrdma_ah(struct ib_ah *ibah)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun return container_of(ibah, struct ocrdma_ah, ibah);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
get_ocrdma_srq(struct ib_srq * ibsrq)491*4882a593Smuzhiyun static inline struct ocrdma_srq *get_ocrdma_srq(struct ib_srq *ibsrq)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun return container_of(ibsrq, struct ocrdma_srq, ibsrq);
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
is_cqe_valid(struct ocrdma_cq * cq,struct ocrdma_cqe * cqe)496*4882a593Smuzhiyun static inline int is_cqe_valid(struct ocrdma_cq *cq, struct ocrdma_cqe *cqe)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun int cqe_valid;
499*4882a593Smuzhiyun cqe_valid = le32_to_cpu(cqe->flags_status_srcqpn) & OCRDMA_CQE_VALID;
500*4882a593Smuzhiyun return (cqe_valid == cq->phase);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
is_cqe_for_sq(struct ocrdma_cqe * cqe)503*4882a593Smuzhiyun static inline int is_cqe_for_sq(struct ocrdma_cqe *cqe)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun return (le32_to_cpu(cqe->flags_status_srcqpn) &
506*4882a593Smuzhiyun OCRDMA_CQE_QTYPE) ? 0 : 1;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
is_cqe_invalidated(struct ocrdma_cqe * cqe)509*4882a593Smuzhiyun static inline int is_cqe_invalidated(struct ocrdma_cqe *cqe)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun return (le32_to_cpu(cqe->flags_status_srcqpn) &
512*4882a593Smuzhiyun OCRDMA_CQE_INVALIDATE) ? 1 : 0;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
is_cqe_imm(struct ocrdma_cqe * cqe)515*4882a593Smuzhiyun static inline int is_cqe_imm(struct ocrdma_cqe *cqe)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun return (le32_to_cpu(cqe->flags_status_srcqpn) &
518*4882a593Smuzhiyun OCRDMA_CQE_IMM) ? 1 : 0;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
is_cqe_wr_imm(struct ocrdma_cqe * cqe)521*4882a593Smuzhiyun static inline int is_cqe_wr_imm(struct ocrdma_cqe *cqe)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun return (le32_to_cpu(cqe->flags_status_srcqpn) &
524*4882a593Smuzhiyun OCRDMA_CQE_WRITE_IMM) ? 1 : 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
ocrdma_resolve_dmac(struct ocrdma_dev * dev,struct rdma_ah_attr * ah_attr,u8 * mac_addr)527*4882a593Smuzhiyun static inline int ocrdma_resolve_dmac(struct ocrdma_dev *dev,
528*4882a593Smuzhiyun struct rdma_ah_attr *ah_attr, u8 *mac_addr)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun struct in6_addr in6;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun memcpy(&in6, rdma_ah_read_grh(ah_attr)->dgid.raw, sizeof(in6));
533*4882a593Smuzhiyun if (rdma_is_multicast_addr(&in6))
534*4882a593Smuzhiyun rdma_get_mcast_mac(&in6, mac_addr);
535*4882a593Smuzhiyun else if (rdma_link_local_addr(&in6))
536*4882a593Smuzhiyun rdma_get_ll_mac(&in6, mac_addr);
537*4882a593Smuzhiyun else
538*4882a593Smuzhiyun memcpy(mac_addr, ah_attr->roce.dmac, ETH_ALEN);
539*4882a593Smuzhiyun return 0;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
hca_name(struct ocrdma_dev * dev)542*4882a593Smuzhiyun static inline char *hca_name(struct ocrdma_dev *dev)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun switch (dev->nic_info.pdev->device) {
545*4882a593Smuzhiyun case OC_SKH_DEVICE_PF:
546*4882a593Smuzhiyun case OC_SKH_DEVICE_VF:
547*4882a593Smuzhiyun return OC_NAME_SH;
548*4882a593Smuzhiyun default:
549*4882a593Smuzhiyun return OC_NAME_UNKNOWN;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
ocrdma_get_eq_table_index(struct ocrdma_dev * dev,int eqid)553*4882a593Smuzhiyun static inline int ocrdma_get_eq_table_index(struct ocrdma_dev *dev,
554*4882a593Smuzhiyun int eqid)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun int indx;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun for (indx = 0; indx < dev->eq_cnt; indx++) {
559*4882a593Smuzhiyun if (dev->eq_tbl[indx].q.id == eqid)
560*4882a593Smuzhiyun return indx;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun return -EINVAL;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
ocrdma_get_asic_type(struct ocrdma_dev * dev)566*4882a593Smuzhiyun static inline u8 ocrdma_get_asic_type(struct ocrdma_dev *dev)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun if (dev->nic_info.dev_family == 0xF && !dev->asic_id) {
569*4882a593Smuzhiyun pci_read_config_dword(
570*4882a593Smuzhiyun dev->nic_info.pdev,
571*4882a593Smuzhiyun OCRDMA_SLI_ASIC_ID_OFFSET, &dev->asic_id);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun return (dev->asic_id & OCRDMA_SLI_ASIC_GEN_NUM_MASK) >>
575*4882a593Smuzhiyun OCRDMA_SLI_ASIC_GEN_NUM_SHIFT;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
ocrdma_get_pfc_prio(u8 * pfc,u8 prio)578*4882a593Smuzhiyun static inline u8 ocrdma_get_pfc_prio(u8 *pfc, u8 prio)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun return *(pfc + prio);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
ocrdma_get_app_prio(u8 * app_prio,u8 prio)583*4882a593Smuzhiyun static inline u8 ocrdma_get_app_prio(u8 *app_prio, u8 prio)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun return *(app_prio + prio);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
ocrdma_is_enabled_and_synced(u32 state)588*4882a593Smuzhiyun static inline u8 ocrdma_is_enabled_and_synced(u32 state)
589*4882a593Smuzhiyun { /* May also be used to interpret TC-state, QCN-state
590*4882a593Smuzhiyun * Appl-state and Logical-link-state in future.
591*4882a593Smuzhiyun */
592*4882a593Smuzhiyun return (state & OCRDMA_STATE_FLAG_ENABLED) &&
593*4882a593Smuzhiyun (state & OCRDMA_STATE_FLAG_SYNC);
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
ocrdma_get_ae_link_state(u32 ae_state)596*4882a593Smuzhiyun static inline u8 ocrdma_get_ae_link_state(u32 ae_state)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun return ((ae_state & OCRDMA_AE_LSC_LS_MASK) >> OCRDMA_AE_LSC_LS_SHIFT);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
ocrdma_is_udp_encap_supported(struct ocrdma_dev * dev)601*4882a593Smuzhiyun static inline bool ocrdma_is_udp_encap_supported(struct ocrdma_dev *dev)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun return (dev->attr.udp_encap & OCRDMA_L3_TYPE_IPV4) ||
604*4882a593Smuzhiyun (dev->attr.udp_encap & OCRDMA_L3_TYPE_IPV6);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun #endif
608