xref: /OK3568_Linux_fs/kernel/drivers/infiniband/hw/mthca/mthca_cmd.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2004, 2005 Topspin Communications.  All rights reserved.
3*4882a593Smuzhiyun  * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
4*4882a593Smuzhiyun  * Copyright (c) 2006 Cisco Systems.  All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This software is available to you under a choice of one of two
7*4882a593Smuzhiyun  * licenses.  You may choose to be licensed under the terms of the GNU
8*4882a593Smuzhiyun  * General Public License (GPL) Version 2, available from the file
9*4882a593Smuzhiyun  * COPYING in the main directory of this source tree, or the
10*4882a593Smuzhiyun  * OpenIB.org BSD license below:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *     Redistribution and use in source and binary forms, with or
13*4882a593Smuzhiyun  *     without modification, are permitted provided that the following
14*4882a593Smuzhiyun  *     conditions are met:
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  *      - Redistributions of source code must retain the above
17*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
18*4882a593Smuzhiyun  *        disclaimer.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  *      - Redistributions in binary form must reproduce the above
21*4882a593Smuzhiyun  *        copyright notice, this list of conditions and the following
22*4882a593Smuzhiyun  *        disclaimer in the documentation and/or other materials
23*4882a593Smuzhiyun  *        provided with the distribution.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28*4882a593Smuzhiyun  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29*4882a593Smuzhiyun  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30*4882a593Smuzhiyun  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31*4882a593Smuzhiyun  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32*4882a593Smuzhiyun  * SOFTWARE.
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef MTHCA_CMD_H
36*4882a593Smuzhiyun #define MTHCA_CMD_H
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include <rdma/ib_verbs.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define MTHCA_MAILBOX_SIZE 4096
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun enum {
43*4882a593Smuzhiyun 	/* command completed successfully: */
44*4882a593Smuzhiyun 	MTHCA_CMD_STAT_OK 	      = 0x00,
45*4882a593Smuzhiyun 	/* Internal error (such as a bus error) occurred while processing command: */
46*4882a593Smuzhiyun 	MTHCA_CMD_STAT_INTERNAL_ERR   = 0x01,
47*4882a593Smuzhiyun 	/* Operation/command not supported or opcode modifier not supported: */
48*4882a593Smuzhiyun 	MTHCA_CMD_STAT_BAD_OP 	      = 0x02,
49*4882a593Smuzhiyun 	/* Parameter not supported or parameter out of range: */
50*4882a593Smuzhiyun 	MTHCA_CMD_STAT_BAD_PARAM      = 0x03,
51*4882a593Smuzhiyun 	/* System not enabled or bad system state: */
52*4882a593Smuzhiyun 	MTHCA_CMD_STAT_BAD_SYS_STATE  = 0x04,
53*4882a593Smuzhiyun 	/* Attempt to access reserved or unallocaterd resource: */
54*4882a593Smuzhiyun 	MTHCA_CMD_STAT_BAD_RESOURCE   = 0x05,
55*4882a593Smuzhiyun 	/* Requested resource is currently executing a command, or is otherwise busy: */
56*4882a593Smuzhiyun 	MTHCA_CMD_STAT_RESOURCE_BUSY  = 0x06,
57*4882a593Smuzhiyun 	/* memory error: */
58*4882a593Smuzhiyun 	MTHCA_CMD_STAT_DDR_MEM_ERR    = 0x07,
59*4882a593Smuzhiyun 	/* Required capability exceeds device limits: */
60*4882a593Smuzhiyun 	MTHCA_CMD_STAT_EXCEED_LIM     = 0x08,
61*4882a593Smuzhiyun 	/* Resource is not in the appropriate state or ownership: */
62*4882a593Smuzhiyun 	MTHCA_CMD_STAT_BAD_RES_STATE  = 0x09,
63*4882a593Smuzhiyun 	/* Index out of range: */
64*4882a593Smuzhiyun 	MTHCA_CMD_STAT_BAD_INDEX      = 0x0a,
65*4882a593Smuzhiyun 	/* FW image corrupted: */
66*4882a593Smuzhiyun 	MTHCA_CMD_STAT_BAD_NVMEM      = 0x0b,
67*4882a593Smuzhiyun 	/* Attempt to modify a QP/EE which is not in the presumed state: */
68*4882a593Smuzhiyun 	MTHCA_CMD_STAT_BAD_QPEE_STATE = 0x10,
69*4882a593Smuzhiyun 	/* Bad segment parameters (Address/Size): */
70*4882a593Smuzhiyun 	MTHCA_CMD_STAT_BAD_SEG_PARAM  = 0x20,
71*4882a593Smuzhiyun 	/* Memory Region has Memory Windows bound to: */
72*4882a593Smuzhiyun 	MTHCA_CMD_STAT_REG_BOUND      = 0x21,
73*4882a593Smuzhiyun 	/* HCA local attached memory not present: */
74*4882a593Smuzhiyun 	MTHCA_CMD_STAT_LAM_NOT_PRE    = 0x22,
75*4882a593Smuzhiyun 	/* Bad management packet (silently discarded): */
76*4882a593Smuzhiyun 	MTHCA_CMD_STAT_BAD_PKT 	      = 0x30,
77*4882a593Smuzhiyun 	/* More outstanding CQEs in CQ than new CQ size: */
78*4882a593Smuzhiyun 	MTHCA_CMD_STAT_BAD_SIZE       = 0x40
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun enum {
82*4882a593Smuzhiyun 	MTHCA_TRANS_INVALID = 0,
83*4882a593Smuzhiyun 	MTHCA_TRANS_RST2INIT,
84*4882a593Smuzhiyun 	MTHCA_TRANS_INIT2INIT,
85*4882a593Smuzhiyun 	MTHCA_TRANS_INIT2RTR,
86*4882a593Smuzhiyun 	MTHCA_TRANS_RTR2RTS,
87*4882a593Smuzhiyun 	MTHCA_TRANS_RTS2RTS,
88*4882a593Smuzhiyun 	MTHCA_TRANS_SQERR2RTS,
89*4882a593Smuzhiyun 	MTHCA_TRANS_ANY2ERR,
90*4882a593Smuzhiyun 	MTHCA_TRANS_RTS2SQD,
91*4882a593Smuzhiyun 	MTHCA_TRANS_SQD2SQD,
92*4882a593Smuzhiyun 	MTHCA_TRANS_SQD2RTS,
93*4882a593Smuzhiyun 	MTHCA_TRANS_ANY2RST,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun enum {
97*4882a593Smuzhiyun 	DEV_LIM_FLAG_RC                 = 1 << 0,
98*4882a593Smuzhiyun 	DEV_LIM_FLAG_UC                 = 1 << 1,
99*4882a593Smuzhiyun 	DEV_LIM_FLAG_UD                 = 1 << 2,
100*4882a593Smuzhiyun 	DEV_LIM_FLAG_RD                 = 1 << 3,
101*4882a593Smuzhiyun 	DEV_LIM_FLAG_RAW_IPV6           = 1 << 4,
102*4882a593Smuzhiyun 	DEV_LIM_FLAG_RAW_ETHER          = 1 << 5,
103*4882a593Smuzhiyun 	DEV_LIM_FLAG_SRQ                = 1 << 6,
104*4882a593Smuzhiyun 	DEV_LIM_FLAG_IPOIB_CSUM		= 1 << 7,
105*4882a593Smuzhiyun 	DEV_LIM_FLAG_BAD_PKEY_CNTR      = 1 << 8,
106*4882a593Smuzhiyun 	DEV_LIM_FLAG_BAD_QKEY_CNTR      = 1 << 9,
107*4882a593Smuzhiyun 	DEV_LIM_FLAG_MW                 = 1 << 16,
108*4882a593Smuzhiyun 	DEV_LIM_FLAG_AUTO_PATH_MIG      = 1 << 17,
109*4882a593Smuzhiyun 	DEV_LIM_FLAG_ATOMIC             = 1 << 18,
110*4882a593Smuzhiyun 	DEV_LIM_FLAG_RAW_MULTI          = 1 << 19,
111*4882a593Smuzhiyun 	DEV_LIM_FLAG_UD_AV_PORT_ENFORCE = 1 << 20,
112*4882a593Smuzhiyun 	DEV_LIM_FLAG_UD_MULTI           = 1 << 21,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun struct mthca_mailbox {
116*4882a593Smuzhiyun 	dma_addr_t dma;
117*4882a593Smuzhiyun 	void      *buf;
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun struct mthca_dev_lim {
121*4882a593Smuzhiyun 	int max_srq_sz;
122*4882a593Smuzhiyun 	int max_qp_sz;
123*4882a593Smuzhiyun 	int reserved_qps;
124*4882a593Smuzhiyun 	int max_qps;
125*4882a593Smuzhiyun 	int reserved_srqs;
126*4882a593Smuzhiyun 	int max_srqs;
127*4882a593Smuzhiyun 	int reserved_eecs;
128*4882a593Smuzhiyun 	int max_eecs;
129*4882a593Smuzhiyun 	int max_cq_sz;
130*4882a593Smuzhiyun 	int reserved_cqs;
131*4882a593Smuzhiyun 	int max_cqs;
132*4882a593Smuzhiyun 	int max_mpts;
133*4882a593Smuzhiyun 	int reserved_eqs;
134*4882a593Smuzhiyun 	int max_eqs;
135*4882a593Smuzhiyun 	int reserved_mtts;
136*4882a593Smuzhiyun 	int max_mrw_sz;
137*4882a593Smuzhiyun 	int reserved_mrws;
138*4882a593Smuzhiyun 	int max_mtt_seg;
139*4882a593Smuzhiyun 	int max_requester_per_qp;
140*4882a593Smuzhiyun 	int max_responder_per_qp;
141*4882a593Smuzhiyun 	int max_rdma_global;
142*4882a593Smuzhiyun 	int local_ca_ack_delay;
143*4882a593Smuzhiyun 	int max_mtu;
144*4882a593Smuzhiyun 	int max_port_width;
145*4882a593Smuzhiyun 	int max_vl;
146*4882a593Smuzhiyun 	int num_ports;
147*4882a593Smuzhiyun 	int max_gids;
148*4882a593Smuzhiyun 	u16 stat_rate_support;
149*4882a593Smuzhiyun 	int max_pkeys;
150*4882a593Smuzhiyun 	u32 flags;
151*4882a593Smuzhiyun 	int reserved_uars;
152*4882a593Smuzhiyun 	int uar_size;
153*4882a593Smuzhiyun 	int min_page_sz;
154*4882a593Smuzhiyun 	int max_sg;
155*4882a593Smuzhiyun 	int max_desc_sz;
156*4882a593Smuzhiyun 	int max_qp_per_mcg;
157*4882a593Smuzhiyun 	int reserved_mgms;
158*4882a593Smuzhiyun 	int max_mcgs;
159*4882a593Smuzhiyun 	int reserved_pds;
160*4882a593Smuzhiyun 	int max_pds;
161*4882a593Smuzhiyun 	int reserved_rdds;
162*4882a593Smuzhiyun 	int max_rdds;
163*4882a593Smuzhiyun 	int eec_entry_sz;
164*4882a593Smuzhiyun 	int qpc_entry_sz;
165*4882a593Smuzhiyun 	int eeec_entry_sz;
166*4882a593Smuzhiyun 	int eqpc_entry_sz;
167*4882a593Smuzhiyun 	int eqc_entry_sz;
168*4882a593Smuzhiyun 	int cqc_entry_sz;
169*4882a593Smuzhiyun 	int srq_entry_sz;
170*4882a593Smuzhiyun 	int uar_scratch_entry_sz;
171*4882a593Smuzhiyun 	int mpt_entry_sz;
172*4882a593Smuzhiyun 	union {
173*4882a593Smuzhiyun 		struct {
174*4882a593Smuzhiyun 			int max_avs;
175*4882a593Smuzhiyun 		} tavor;
176*4882a593Smuzhiyun 		struct {
177*4882a593Smuzhiyun 			int resize_srq;
178*4882a593Smuzhiyun 			int max_pbl_sz;
179*4882a593Smuzhiyun 			u8  bmme_flags;
180*4882a593Smuzhiyun 			u32 reserved_lkey;
181*4882a593Smuzhiyun 			int lam_required;
182*4882a593Smuzhiyun 			u64 max_icm_sz;
183*4882a593Smuzhiyun 		} arbel;
184*4882a593Smuzhiyun 	} hca;
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun struct mthca_adapter {
188*4882a593Smuzhiyun 	u32  vendor_id;
189*4882a593Smuzhiyun 	u32  device_id;
190*4882a593Smuzhiyun 	u32  revision_id;
191*4882a593Smuzhiyun 	char board_id[MTHCA_BOARD_ID_LEN];
192*4882a593Smuzhiyun 	u8   inta_pin;
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun struct mthca_init_hca_param {
196*4882a593Smuzhiyun 	u64 qpc_base;
197*4882a593Smuzhiyun 	u64 eec_base;
198*4882a593Smuzhiyun 	u64 srqc_base;
199*4882a593Smuzhiyun 	u64 cqc_base;
200*4882a593Smuzhiyun 	u64 eqpc_base;
201*4882a593Smuzhiyun 	u64 eeec_base;
202*4882a593Smuzhiyun 	u64 eqc_base;
203*4882a593Smuzhiyun 	u64 rdb_base;
204*4882a593Smuzhiyun 	u64 mc_base;
205*4882a593Smuzhiyun 	u64 mpt_base;
206*4882a593Smuzhiyun 	u64 mtt_base;
207*4882a593Smuzhiyun 	u64 uar_scratch_base;
208*4882a593Smuzhiyun 	u64 uarc_base;
209*4882a593Smuzhiyun 	u16 log_mc_entry_sz;
210*4882a593Smuzhiyun 	u16 mc_hash_sz;
211*4882a593Smuzhiyun 	u8  log_num_qps;
212*4882a593Smuzhiyun 	u8  log_num_eecs;
213*4882a593Smuzhiyun 	u8  log_num_srqs;
214*4882a593Smuzhiyun 	u8  log_num_cqs;
215*4882a593Smuzhiyun 	u8  log_num_eqs;
216*4882a593Smuzhiyun 	u8  log_mc_table_sz;
217*4882a593Smuzhiyun 	u8  mtt_seg_sz;
218*4882a593Smuzhiyun 	u8  log_mpt_sz;
219*4882a593Smuzhiyun 	u8  log_uar_sz;
220*4882a593Smuzhiyun 	u8  log_uarc_sz;
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun struct mthca_init_ib_param {
224*4882a593Smuzhiyun 	int port_width;
225*4882a593Smuzhiyun 	int vl_cap;
226*4882a593Smuzhiyun 	int mtu_cap;
227*4882a593Smuzhiyun 	u16 gid_cap;
228*4882a593Smuzhiyun 	u16 pkey_cap;
229*4882a593Smuzhiyun 	int set_guid0;
230*4882a593Smuzhiyun 	u64 guid0;
231*4882a593Smuzhiyun 	int set_node_guid;
232*4882a593Smuzhiyun 	u64 node_guid;
233*4882a593Smuzhiyun 	int set_si_guid;
234*4882a593Smuzhiyun 	u64 si_guid;
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun struct mthca_set_ib_param {
238*4882a593Smuzhiyun 	int set_si_guid;
239*4882a593Smuzhiyun 	int reset_qkey_viol;
240*4882a593Smuzhiyun 	u64 si_guid;
241*4882a593Smuzhiyun 	u32 cap_mask;
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun int mthca_cmd_init(struct mthca_dev *dev);
245*4882a593Smuzhiyun void mthca_cmd_cleanup(struct mthca_dev *dev);
246*4882a593Smuzhiyun int mthca_cmd_use_events(struct mthca_dev *dev);
247*4882a593Smuzhiyun void mthca_cmd_use_polling(struct mthca_dev *dev);
248*4882a593Smuzhiyun void mthca_cmd_event(struct mthca_dev *dev, u16 token,
249*4882a593Smuzhiyun 		     u8  status, u64 out_param);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
252*4882a593Smuzhiyun 					  gfp_t gfp_mask);
253*4882a593Smuzhiyun void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun int mthca_SYS_EN(struct mthca_dev *dev);
256*4882a593Smuzhiyun int mthca_SYS_DIS(struct mthca_dev *dev);
257*4882a593Smuzhiyun int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm);
258*4882a593Smuzhiyun int mthca_UNMAP_FA(struct mthca_dev *dev);
259*4882a593Smuzhiyun int mthca_RUN_FW(struct mthca_dev *dev);
260*4882a593Smuzhiyun int mthca_QUERY_FW(struct mthca_dev *dev);
261*4882a593Smuzhiyun int mthca_ENABLE_LAM(struct mthca_dev *dev);
262*4882a593Smuzhiyun int mthca_DISABLE_LAM(struct mthca_dev *dev);
263*4882a593Smuzhiyun int mthca_QUERY_DDR(struct mthca_dev *dev);
264*4882a593Smuzhiyun int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
265*4882a593Smuzhiyun 			struct mthca_dev_lim *dev_lim);
266*4882a593Smuzhiyun int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
267*4882a593Smuzhiyun 			struct mthca_adapter *adapter);
268*4882a593Smuzhiyun int mthca_INIT_HCA(struct mthca_dev *dev,
269*4882a593Smuzhiyun 		   struct mthca_init_hca_param *param);
270*4882a593Smuzhiyun int mthca_INIT_IB(struct mthca_dev *dev,
271*4882a593Smuzhiyun 		  struct mthca_init_ib_param *param,
272*4882a593Smuzhiyun 		  int port);
273*4882a593Smuzhiyun int mthca_CLOSE_IB(struct mthca_dev *dev, int port);
274*4882a593Smuzhiyun int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic);
275*4882a593Smuzhiyun int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
276*4882a593Smuzhiyun 		 int port);
277*4882a593Smuzhiyun int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt);
278*4882a593Smuzhiyun int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt);
279*4882a593Smuzhiyun int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count);
280*4882a593Smuzhiyun int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm);
281*4882a593Smuzhiyun int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev);
282*4882a593Smuzhiyun int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages);
283*4882a593Smuzhiyun int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
284*4882a593Smuzhiyun 		    int mpt_index);
285*4882a593Smuzhiyun int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
286*4882a593Smuzhiyun 		    int mpt_index);
287*4882a593Smuzhiyun int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
288*4882a593Smuzhiyun 		    int num_mtt);
289*4882a593Smuzhiyun int mthca_SYNC_TPT(struct mthca_dev *dev);
290*4882a593Smuzhiyun int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
291*4882a593Smuzhiyun 		 int eq_num);
292*4882a593Smuzhiyun int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
293*4882a593Smuzhiyun 		   int eq_num);
294*4882a593Smuzhiyun int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
295*4882a593Smuzhiyun 		   int eq_num);
296*4882a593Smuzhiyun int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
297*4882a593Smuzhiyun 		   int cq_num);
298*4882a593Smuzhiyun int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
299*4882a593Smuzhiyun 		   int cq_num);
300*4882a593Smuzhiyun int mthca_RESIZE_CQ(struct mthca_dev *dev, int cq_num, u32 lkey, u8 log_size);
301*4882a593Smuzhiyun int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
302*4882a593Smuzhiyun 		    int srq_num);
303*4882a593Smuzhiyun int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
304*4882a593Smuzhiyun 		    int srq_num);
305*4882a593Smuzhiyun int mthca_QUERY_SRQ(struct mthca_dev *dev, u32 num,
306*4882a593Smuzhiyun 		    struct mthca_mailbox *mailbox);
307*4882a593Smuzhiyun int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit);
308*4882a593Smuzhiyun int mthca_MODIFY_QP(struct mthca_dev *dev, enum ib_qp_state cur,
309*4882a593Smuzhiyun 		    enum ib_qp_state next, u32 num, int is_ee,
310*4882a593Smuzhiyun 		    struct mthca_mailbox *mailbox, u32 optmask);
311*4882a593Smuzhiyun int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
312*4882a593Smuzhiyun 		   struct mthca_mailbox *mailbox);
313*4882a593Smuzhiyun int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn);
314*4882a593Smuzhiyun int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
315*4882a593Smuzhiyun 		  int port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
316*4882a593Smuzhiyun 		  const void *in_mad, void *response_mad);
317*4882a593Smuzhiyun int mthca_READ_MGM(struct mthca_dev *dev, int index,
318*4882a593Smuzhiyun 		   struct mthca_mailbox *mailbox);
319*4882a593Smuzhiyun int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
320*4882a593Smuzhiyun 		    struct mthca_mailbox *mailbox);
321*4882a593Smuzhiyun int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
322*4882a593Smuzhiyun 		    u16 *hash);
323*4882a593Smuzhiyun int mthca_NOP(struct mthca_dev *dev);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #endif /* MTHCA_CMD_H */
326